blob: f89702853d419b72d4da9c3d9e22b3816bc2280a [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Richard Bartona661b442013-10-18 14:41:50 +000079 switch(Opcode) {
80
Jim Grosbachcb540f52012-06-18 19:45:50 +000081 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000082 case ARM::HINT:
83 case ARM::tHINT:
84 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000085 switch (MI->getOperand(0).getImm()) {
86 case 0: O << "\tnop"; break;
87 case 1: O << "\tyield"; break;
88 case 2: O << "\twfe"; break;
89 case 3: O << "\twfi"; break;
90 case 4: O << "\tsev"; break;
Joey Goulyad98f162013-10-01 12:39:11 +000091 case 5:
92 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
93 O << "\tsevl";
94 break;
95 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +000096 default:
97 // Anything else should just print normally.
98 printInstruction(MI, O);
99 printAnnotation(O, Annot);
100 return;
101 }
102 printPredicateOperand(MI, 1, O);
103 if (Opcode == ARM::t2HINT)
104 O << ".w";
105 printAnnotation(O, Annot);
106 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000107
Johnny Chen8f3004c2010-03-17 17:52:21 +0000108 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000109 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000110 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111 const MCOperand &Dst = MI->getOperand(0);
112 const MCOperand &MO1 = MI->getOperand(1);
113 const MCOperand &MO2 = MI->getOperand(2);
114 const MCOperand &MO3 = MI->getOperand(3);
115
116 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000117 printSBitModifierOperand(MI, 6, O);
118 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000119
Kevin Enderby62183c42012-10-22 22:31:46 +0000120 O << '\t';
121 printRegName(O, Dst.getReg());
122 O << ", ";
123 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000124
Kevin Enderby62183c42012-10-22 22:31:46 +0000125 O << ", ";
126 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000127 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000128 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000129 return;
130 }
131
Richard Bartona661b442013-10-18 14:41:50 +0000132 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000133 // FIXME: Thumb variants?
134 const MCOperand &Dst = MI->getOperand(0);
135 const MCOperand &MO1 = MI->getOperand(1);
136 const MCOperand &MO2 = MI->getOperand(2);
137
138 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
139 printSBitModifierOperand(MI, 5, O);
140 printPredicateOperand(MI, 3, O);
141
Kevin Enderby62183c42012-10-22 22:31:46 +0000142 O << '\t';
143 printRegName(O, Dst.getReg());
144 O << ", ";
145 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000146
Owen Andersond1814792011-09-15 18:36:29 +0000147 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
Owen Andersond1814792011-09-15 18:36:29 +0000150 }
Owen Anderson04912702011-07-21 23:38:37 +0000151
Kevin Enderbydccdac62012-10-23 22:52:52 +0000152 O << ", "
153 << markup("<imm:")
154 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
155 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000156 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000157 return;
158 }
159
Johnny Chen8f3004c2010-03-17 17:52:21 +0000160 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000161 case ARM::STMDB_UPD:
162 case ARM::t2STMDB_UPD:
163 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
164 // Should only print PUSH if there are at least two registers in the list.
165 O << '\t' << "push";
166 printPredicateOperand(MI, 2, O);
167 if (Opcode == ARM::t2STMDB_UPD)
168 O << ".w";
169 O << '\t';
170 printRegisterList(MI, 4, O);
171 printAnnotation(O, Annot);
172 return;
173 } else
174 break;
175
176 case ARM::STR_PRE_IMM:
177 if (MI->getOperand(2).getReg() == ARM::SP &&
178 MI->getOperand(3).getImm() == -4) {
179 O << '\t' << "push";
180 printPredicateOperand(MI, 4, O);
181 O << "\t{";
182 printRegName(O, MI->getOperand(1).getReg());
183 O << "}";
184 printAnnotation(O, Annot);
185 return;
186 } else
187 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000188
189 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000190 case ARM::LDMIA_UPD:
191 case ARM::t2LDMIA_UPD:
192 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
193 // Should only print POP if there are at least two registers in the list.
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 2, O);
196 if (Opcode == ARM::t2LDMIA_UPD)
197 O << ".w";
198 O << '\t';
199 printRegisterList(MI, 4, O);
200 printAnnotation(O, Annot);
201 return;
202 } else
203 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000204
Richard Bartona661b442013-10-18 14:41:50 +0000205 case ARM::LDR_POST_IMM:
206 if (MI->getOperand(2).getReg() == ARM::SP &&
207 MI->getOperand(4).getImm() == 4) {
208 O << '\t' << "pop";
209 printPredicateOperand(MI, 5, O);
210 O << "\t{";
211 printRegName(O, MI->getOperand(0).getReg());
212 O << "}";
213 printAnnotation(O, Annot);
214 return;
215 } else
216 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217
218 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000219 case ARM::VSTMSDB_UPD:
220 case ARM::VSTMDDB_UPD:
221 if (MI->getOperand(0).getReg() == ARM::SP) {
222 O << '\t' << "vpush";
223 printPredicateOperand(MI, 2, O);
224 O << '\t';
225 printRegisterList(MI, 4, O);
226 printAnnotation(O, Annot);
227 return;
228 } else
229 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000230
231 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000232 case ARM::VLDMSIA_UPD:
233 case ARM::VLDMDIA_UPD:
234 if (MI->getOperand(0).getReg() == ARM::SP) {
235 O << '\t' << "vpop";
236 printPredicateOperand(MI, 2, O);
237 O << '\t';
238 printRegisterList(MI, 4, O);
239 printAnnotation(O, Annot);
240 return;
241 } else
242 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000243
Richard Bartona661b442013-10-18 14:41:50 +0000244 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000245 bool Writeback = true;
246 unsigned BaseReg = MI->getOperand(0).getReg();
247 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
248 if (MI->getOperand(i).getReg() == BaseReg)
249 Writeback = false;
250 }
251
Jim Grosbache364ad52011-08-23 17:41:15 +0000252 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000253
254 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000255 O << '\t';
256 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000257 if (Writeback) O << "!";
258 O << ", ";
259 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000260 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000261 return;
262 }
263
Weiming Zhao8f56f882012-11-16 21:55:34 +0000264 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
265 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
266 // a single GPRPair reg operand is used in the .td file to replace the two
267 // GPRs. However, when decoding them, the two GRPs cannot be automatically
268 // expressed as a GPRPair, so we have to manually merge them.
269 // FIXME: We would really like to be able to tablegen'erate this.
Richard Bartona661b442013-10-18 14:41:50 +0000270 case ARM::LDREXD: case ARM::STREXD:
271 case ARM::LDAEXD: case ARM::STLEXD:
Weiming Zhao8f56f882012-11-16 21:55:34 +0000272 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000273 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000274 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
275 if (MRC.contains(Reg)) {
276 MCInst NewMI;
277 MCOperand NewReg;
278 NewMI.setOpcode(Opcode);
279
280 if (isStore)
281 NewMI.addOperand(MI->getOperand(0));
282 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
283 &MRI.getRegClass(ARM::GPRPairRegClassID)));
284 NewMI.addOperand(NewReg);
285
286 // Copy the rest operands into NewMI.
287 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
288 NewMI.addOperand(MI->getOperand(i));
289 printInstruction(&NewMI, O);
290 return;
291 }
292 }
293
Chris Lattner76c564b2010-04-04 04:47:45 +0000294 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000295 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000296}
Chris Lattnera2907782009-10-19 19:56:26 +0000297
Chris Lattner93e3ef62009-10-19 20:59:55 +0000298void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000299 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000300 const MCOperand &Op = MI->getOperand(OpNo);
301 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000302 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000303 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000304 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000305 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000306 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000307 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000308 } else {
309 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000310 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000311 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000312 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
313 int64_t Address;
314 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
315 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000316 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000317 }
318 else {
319 // Otherwise, just print the expression.
320 O << *Op.getExpr();
321 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000322 }
323}
Chris Lattner89d47202009-10-19 21:21:39 +0000324
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000325void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
326 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000327 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000328 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000329 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000330 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000331 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000332
333 O << markup("<mem:") << "[pc, ";
334
335 int32_t OffImm = (int32_t)MO1.getImm();
336 bool isSub = OffImm < 0;
337
338 // Special value for #-0. All others are normal.
339 if (OffImm == INT32_MIN)
340 OffImm = 0;
341 if (isSub) {
342 O << markup("<imm:")
343 << "#-" << formatImm(-OffImm)
344 << markup(">");
345 } else {
346 O << markup("<imm:")
347 << "#" << formatImm(OffImm)
348 << markup(">");
349 }
350 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000351}
352
Chris Lattner2f69ed82009-10-20 00:40:56 +0000353// so_reg is a 4-operand unit corresponding to register forms of the A5.1
354// "Addressing Mode 1 - Data-processing operands" forms. This includes:
355// REG 0 0 - e.g. R5
356// REG REG 0,SH_OPC - e.g. R5, ROR R3
357// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000358void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000359 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000360 const MCOperand &MO1 = MI->getOperand(OpNum);
361 const MCOperand &MO2 = MI->getOperand(OpNum+1);
362 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000363
Kevin Enderby62183c42012-10-22 22:31:46 +0000364 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000365
Chris Lattner2f69ed82009-10-20 00:40:56 +0000366 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000367 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
368 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000369 if (ShOpc == ARM_AM::rrx)
370 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000371
Kevin Enderby62183c42012-10-22 22:31:46 +0000372 O << ' ';
373 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000374 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000375}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000376
Owen Anderson04912702011-07-21 23:38:37 +0000377void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
378 raw_ostream &O) {
379 const MCOperand &MO1 = MI->getOperand(OpNum);
380 const MCOperand &MO2 = MI->getOperand(OpNum+1);
381
Kevin Enderby62183c42012-10-22 22:31:46 +0000382 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000383
384 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000385 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000386 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000387}
388
389
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000390//===--------------------------------------------------------------------===//
391// Addressing Mode #2
392//===--------------------------------------------------------------------===//
393
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000394void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
395 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000396 const MCOperand &MO1 = MI->getOperand(Op);
397 const MCOperand &MO2 = MI->getOperand(Op+1);
398 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000399
Kevin Enderbydccdac62012-10-23 22:52:52 +0000400 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000401 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000402
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000403 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000404 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000405 O << ", "
406 << markup("<imm:")
407 << "#"
408 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
409 << ARM_AM::getAM2Offset(MO3.getImm())
410 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000411 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000412 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000413 return;
414 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000415
Kevin Enderby62183c42012-10-22 22:31:46 +0000416 O << ", ";
417 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
418 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000419
Tim Northover0c97e762012-09-22 11:18:12 +0000420 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000421 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000422 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000423}
Chris Lattneref2979b2009-10-19 22:09:23 +0000424
Jim Grosbach05541f42011-09-19 22:21:13 +0000425void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
426 raw_ostream &O) {
427 const MCOperand &MO1 = MI->getOperand(Op);
428 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000429 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000430 printRegName(O, MO1.getReg());
431 O << ", ";
432 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000433 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000434}
435
436void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
437 raw_ostream &O) {
438 const MCOperand &MO1 = MI->getOperand(Op);
439 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000440 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000441 printRegName(O, MO1.getReg());
442 O << ", ";
443 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000444 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000445}
446
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000447void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
448 raw_ostream &O) {
449 const MCOperand &MO1 = MI->getOperand(Op);
450
451 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
452 printOperand(MI, Op, O);
453 return;
454 }
455
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000456#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000457 const MCOperand &MO3 = MI->getOperand(Op+2);
458 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000459 assert(IdxMode != ARMII::IndexModePost &&
460 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000461#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000462
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000463 printAM2PreOrOffsetIndexOp(MI, Op, O);
464}
465
Chris Lattner60d51312009-10-20 06:15:28 +0000466void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000467 unsigned OpNum,
468 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000469 const MCOperand &MO1 = MI->getOperand(OpNum);
470 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000471
Chris Lattner60d51312009-10-20 06:15:28 +0000472 if (!MO1.getReg()) {
473 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000474 O << markup("<imm:")
475 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
476 << ImmOffs
477 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000478 return;
479 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000480
Kevin Enderby62183c42012-10-22 22:31:46 +0000481 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
482 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000483
Tim Northover0c97e762012-09-22 11:18:12 +0000484 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000485 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000486}
487
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000488//===--------------------------------------------------------------------===//
489// Addressing Mode #3
490//===--------------------------------------------------------------------===//
491
492void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
493 raw_ostream &O) {
494 const MCOperand &MO1 = MI->getOperand(Op);
495 const MCOperand &MO2 = MI->getOperand(Op+1);
496 const MCOperand &MO3 = MI->getOperand(Op+2);
497
Kevin Enderbydccdac62012-10-23 22:52:52 +0000498 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000499 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000500 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000501
502 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000503 O << (char)ARM_AM::getAM3Op(MO3.getImm());
504 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000505 return;
506 }
507
508 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000509 O << markup("<imm:")
510 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000511 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000512 << ImmOffs
513 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000514}
515
516void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000517 raw_ostream &O,
518 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000519 const MCOperand &MO1 = MI->getOperand(Op);
520 const MCOperand &MO2 = MI->getOperand(Op+1);
521 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000522
Kevin Enderbydccdac62012-10-23 22:52:52 +0000523 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000524 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000525
Chris Lattner60d51312009-10-20 06:15:28 +0000526 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000527 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000528 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000529 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000530 return;
531 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000532
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000533 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000534 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
535 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000536
Quentin Colombetc3132202013-04-12 18:47:25 +0000537 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000538 O << ", "
539 << markup("<imm:")
540 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000541 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000542 << ImmOffs
543 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000544 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000545 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000546}
547
Quentin Colombetc3132202013-04-12 18:47:25 +0000548template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000549void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
550 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000551 const MCOperand &MO1 = MI->getOperand(Op);
552 if (!MO1.isReg()) { // For label symbolic references.
553 printOperand(MI, Op, O);
554 return;
555 }
556
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000557 const MCOperand &MO3 = MI->getOperand(Op+2);
558 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
559
560 if (IdxMode == ARMII::IndexModePost) {
561 printAM3PostIndexOp(MI, Op, O);
562 return;
563 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000564 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000565}
566
Chris Lattner60d51312009-10-20 06:15:28 +0000567void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000568 unsigned OpNum,
569 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000570 const MCOperand &MO1 = MI->getOperand(OpNum);
571 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000572
Chris Lattner60d51312009-10-20 06:15:28 +0000573 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000574 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
575 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000576 return;
577 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000578
Chris Lattner60d51312009-10-20 06:15:28 +0000579 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000580 O << markup("<imm:")
581 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
582 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000583}
584
Jim Grosbachd3595712011-08-03 23:50:40 +0000585void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
586 unsigned OpNum,
587 raw_ostream &O) {
588 const MCOperand &MO = MI->getOperand(OpNum);
589 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000590 O << markup("<imm:")
591 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
592 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000593}
594
Jim Grosbachbafce842011-08-05 15:48:21 +0000595void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
596 raw_ostream &O) {
597 const MCOperand &MO1 = MI->getOperand(OpNum);
598 const MCOperand &MO2 = MI->getOperand(OpNum+1);
599
Kevin Enderby62183c42012-10-22 22:31:46 +0000600 O << (MO2.getImm() ? "" : "-");
601 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000602}
603
Owen Andersonce519032011-08-04 18:24:14 +0000604void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
605 unsigned OpNum,
606 raw_ostream &O) {
607 const MCOperand &MO = MI->getOperand(OpNum);
608 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000609 O << markup("<imm:")
610 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
611 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000612}
613
614
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000615void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000616 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000617 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
618 .getImm());
619 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000620}
621
Quentin Colombetc3132202013-04-12 18:47:25 +0000622template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000623void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000624 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000625 const MCOperand &MO1 = MI->getOperand(OpNum);
626 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000627
Chris Lattner60d51312009-10-20 06:15:28 +0000628 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000629 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000630 return;
631 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000632
Kevin Enderbydccdac62012-10-23 22:52:52 +0000633 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000634 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000635
Owen Anderson967674d2011-08-29 19:36:44 +0000636 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
637 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000638 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000639 O << ", "
640 << markup("<imm:")
641 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000642 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000643 << ImmOffs * 4
644 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000645 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000647}
648
Chris Lattner76c564b2010-04-04 04:47:45 +0000649void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
650 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000651 const MCOperand &MO1 = MI->getOperand(OpNum);
652 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000653
Kevin Enderbydccdac62012-10-23 22:52:52 +0000654 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000655 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000656 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000657 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000658 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000659 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000660}
661
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000662void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
663 raw_ostream &O) {
664 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000665 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000666 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000667 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000668}
669
Bob Wilsonae08a732010-03-20 22:13:40 +0000670void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000671 unsigned OpNum,
672 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000673 const MCOperand &MO = MI->getOperand(OpNum);
674 if (MO.getReg() == 0)
675 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000676 else {
677 O << ", ";
678 printRegName(O, MO.getReg());
679 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000680}
681
Bob Wilsonadd513112010-08-11 23:10:46 +0000682void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
683 unsigned OpNum,
684 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000685 const MCOperand &MO = MI->getOperand(OpNum);
686 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000687 int32_t lsb = countTrailingZeros(v);
688 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000689 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000690 O << markup("<imm:") << '#' << lsb << markup(">")
691 << ", "
692 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000693}
Chris Lattner60d51312009-10-20 06:15:28 +0000694
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000695void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
696 raw_ostream &O) {
697 unsigned val = MI->getOperand(OpNum).getImm();
Joey Gouly926d3f52013-09-05 15:35:24 +0000698 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000699}
700
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000701void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
702 raw_ostream &O) {
703 unsigned val = MI->getOperand(OpNum).getImm();
704 O << ARM_ISB::InstSyncBOptToString(val);
705}
706
Bob Wilson481d7a92010-08-16 18:27:34 +0000707void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000708 raw_ostream &O) {
709 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000710 bool isASR = (ShiftOp & (1 << 5)) != 0;
711 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000712 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000713 O << ", asr "
714 << markup("<imm:")
715 << "#" << (Amt == 0 ? 32 : Amt)
716 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000717 }
718 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000719 O << ", lsl "
720 << markup("<imm:")
721 << "#" << Amt
722 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000723 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000724}
725
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000726void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
727 raw_ostream &O) {
728 unsigned Imm = MI->getOperand(OpNum).getImm();
729 if (Imm == 0)
730 return;
731 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000732 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000733}
734
735void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
736 raw_ostream &O) {
737 unsigned Imm = MI->getOperand(OpNum).getImm();
738 // A shift amount of 32 is encoded as 0.
739 if (Imm == 0)
740 Imm = 32;
741 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000742 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000743}
744
Chris Lattner76c564b2010-04-04 04:47:45 +0000745void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
746 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000747 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000748 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
749 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000750 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000751 }
752 O << "}";
753}
Chris Lattneradd57492009-10-19 22:23:04 +0000754
Weiming Zhao8f56f882012-11-16 21:55:34 +0000755void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
756 raw_ostream &O) {
757 unsigned Reg = MI->getOperand(OpNum).getReg();
758 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
759 O << ", ";
760 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
761}
762
763
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000764void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
765 raw_ostream &O) {
766 const MCOperand &Op = MI->getOperand(OpNum);
767 if (Op.getImm())
768 O << "be";
769 else
770 O << "le";
771}
772
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000773void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
774 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000775 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000776 O << ARM_PROC::IModToString(Op.getImm());
777}
778
779void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
780 raw_ostream &O) {
781 const MCOperand &Op = MI->getOperand(OpNum);
782 unsigned IFlags = Op.getImm();
783 for (int i=2; i >= 0; --i)
784 if (IFlags & (1 << i))
785 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000786
787 if (IFlags == 0)
788 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000789}
790
Chris Lattner76c564b2010-04-04 04:47:45 +0000791void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
792 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000793 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000794 unsigned SpecRegRBit = Op.getImm() >> 4;
795 unsigned Mask = Op.getImm() & 0xf;
796
James Molloy21efa7d2011-09-28 14:21:38 +0000797 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000798 unsigned SYSm = Op.getImm();
799 unsigned Opcode = MI->getOpcode();
800 // For reads of the special registers ignore the "mask encoding" bits
801 // which are only for writes.
802 if (Opcode == ARM::t2MRS_M)
803 SYSm &= 0xff;
804 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000805 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000806 case 0:
807 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
808 case 0x400: O << "apsr_g"; return;
809 case 0xc00: O << "apsr_nzcvqg"; return;
810 case 1:
811 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
812 case 0x401: O << "iapsr_g"; return;
813 case 0xc01: O << "iapsr_nzcvqg"; return;
814 case 2:
815 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
816 case 0x402: O << "eapsr_g"; return;
817 case 0xc02: O << "eapsr_nzcvqg"; return;
818 case 3:
819 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
820 case 0x403: O << "xpsr_g"; return;
821 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000822 case 5:
823 case 0x805: O << "ipsr"; return;
824 case 6:
825 case 0x806: O << "epsr"; return;
826 case 7:
827 case 0x807: O << "iepsr"; return;
828 case 8:
829 case 0x808: O << "msp"; return;
830 case 9:
831 case 0x809: O << "psp"; return;
832 case 0x10:
833 case 0x810: O << "primask"; return;
834 case 0x11:
835 case 0x811: O << "basepri"; return;
836 case 0x12:
837 case 0x812: O << "basepri_max"; return;
838 case 0x13:
839 case 0x813: O << "faultmask"; return;
840 case 0x14:
841 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000842 }
843 }
844
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000845 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
846 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
847 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
848 O << "APSR_";
849 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000850 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000851 case 4: O << "g"; return;
852 case 8: O << "nzcvq"; return;
853 case 12: O << "nzcvqg"; return;
854 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000855 }
856
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000857 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000858 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000859 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000860 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000861
Johnny Chen8f3004c2010-03-17 17:52:21 +0000862 if (Mask) {
863 O << '_';
864 if (Mask & 8) O << 'f';
865 if (Mask & 4) O << 's';
866 if (Mask & 2) O << 'x';
867 if (Mask & 1) O << 'c';
868 }
869}
870
Chris Lattner76c564b2010-04-04 04:47:45 +0000871void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
872 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000873 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000874 // Handle the undefined 15 CC value here for printing so we don't abort().
875 if ((unsigned)CC == 15)
876 O << "<und>";
877 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000878 O << ARMCondCodeToString(CC);
879}
880
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000881void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000882 unsigned OpNum,
883 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000884 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
885 O << ARMCondCodeToString(CC);
886}
887
Chris Lattner76c564b2010-04-04 04:47:45 +0000888void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
889 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000890 if (MI->getOperand(OpNum).getReg()) {
891 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
892 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000893 O << 's';
894 }
895}
896
Chris Lattner76c564b2010-04-04 04:47:45 +0000897void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
898 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000899 O << MI->getOperand(OpNum).getImm();
900}
901
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000902void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000903 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000904 O << "p" << MI->getOperand(OpNum).getImm();
905}
906
907void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000908 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000909 O << "c" << MI->getOperand(OpNum).getImm();
910}
911
Jim Grosbach48399582011-10-12 17:34:41 +0000912void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
913 raw_ostream &O) {
914 O << "{" << MI->getOperand(OpNum).getImm() << "}";
915}
916
Chris Lattner76c564b2010-04-04 04:47:45 +0000917void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
918 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000919 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000920}
Evan Chengb1852592009-11-19 06:57:41 +0000921
Mihai Popad36cbaa2013-07-03 09:21:44 +0000922template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000923void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
924 raw_ostream &O) {
925 const MCOperand &MO = MI->getOperand(OpNum);
926
927 if (MO.isExpr()) {
928 O << *MO.getExpr();
929 return;
930 }
931
Mihai Popad36cbaa2013-07-03 09:21:44 +0000932 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000933
Kevin Enderbydccdac62012-10-23 22:52:52 +0000934 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000935 if (OffImm == INT32_MIN)
936 O << "#-0";
937 else if (OffImm < 0)
938 O << "#-" << -OffImm;
939 else
940 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000941 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000942}
943
Chris Lattner76c564b2010-04-04 04:47:45 +0000944void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
945 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000946 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000947 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000948 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000949}
950
951void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
952 raw_ostream &O) {
953 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000954 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000955 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000956 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000957}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000958
Chris Lattner76c564b2010-04-04 04:47:45 +0000959void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
960 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000961 // (3 - the number of trailing zeros) is the number of then / else.
962 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000963 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
964 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000965 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000966 assert(NumTZ <= 3 && "Invalid IT mask!");
967 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
968 bool T = ((Mask >> Pos) & 1) == CondBit0;
969 if (T)
970 O << 't';
971 else
972 O << 'e';
973 }
974}
975
Chris Lattner76c564b2010-04-04 04:47:45 +0000976void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
977 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000978 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000979 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000980
981 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000982 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000983 return;
984 }
985
Kevin Enderbydccdac62012-10-23 22:52:52 +0000986 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000987 printRegName(O, MO1.getReg());
988 if (unsigned RegNum = MO2.getReg()) {
989 O << ", ";
990 printRegName(O, RegNum);
991 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000992 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000993}
994
995void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
996 unsigned Op,
997 raw_ostream &O,
998 unsigned Scale) {
999 const MCOperand &MO1 = MI->getOperand(Op);
1000 const MCOperand &MO2 = MI->getOperand(Op + 1);
1001
1002 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1003 printOperand(MI, Op, O);
1004 return;
1005 }
1006
Kevin Enderbydccdac62012-10-23 22:52:52 +00001007 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001008 printRegName(O, MO1.getReg());
1009 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001010 O << ", "
1011 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001012 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001013 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001014 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001015 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001016}
1017
Bill Wendling092a7bd2010-12-14 03:36:38 +00001018void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1019 unsigned Op,
1020 raw_ostream &O) {
1021 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001022}
1023
Bill Wendling092a7bd2010-12-14 03:36:38 +00001024void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1025 unsigned Op,
1026 raw_ostream &O) {
1027 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001028}
1029
Bill Wendling092a7bd2010-12-14 03:36:38 +00001030void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1031 unsigned Op,
1032 raw_ostream &O) {
1033 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001034}
1035
Chris Lattner76c564b2010-04-04 04:47:45 +00001036void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1037 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001038 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001039}
1040
Johnny Chen8f3004c2010-03-17 17:52:21 +00001041// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1042// register with shift forms.
1043// REG 0 0 - e.g. R5
1044// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001045void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1046 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001047 const MCOperand &MO1 = MI->getOperand(OpNum);
1048 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1049
1050 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001051 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001052
1053 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001054 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001055 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001056 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001057}
1058
Quentin Colombetc3132202013-04-12 18:47:25 +00001059template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001060void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1061 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001062 const MCOperand &MO1 = MI->getOperand(OpNum);
1063 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1064
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001065 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1066 printOperand(MI, OpNum, O);
1067 return;
1068 }
1069
Kevin Enderbydccdac62012-10-23 22:52:52 +00001070 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001071 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001072
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001073 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001074 bool isSub = OffImm < 0;
1075 // Special value for #-0. All others are normal.
1076 if (OffImm == INT32_MIN)
1077 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001078 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001079 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001080 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001081 << "#-" << -OffImm
1082 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001083 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001084 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001085 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001086 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001087 << "#" << OffImm
1088 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001089 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001090 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001091}
1092
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001093template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001094void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001095 unsigned OpNum,
1096 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001097 const MCOperand &MO1 = MI->getOperand(OpNum);
1098 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1099
Kevin Enderbydccdac62012-10-23 22:52:52 +00001100 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001101 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001102
1103 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001104 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001105 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001106 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001107 OffImm = 0;
1108 if (isSub) {
1109 O << ", "
1110 << markup("<imm:")
1111 << "#-" << -OffImm
1112 << markup(">");
1113 } else if (AlwaysPrintImm0 || OffImm > 0) {
1114 O << ", "
1115 << markup("<imm:")
1116 << "#" << OffImm
1117 << markup(">");
1118 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001119 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001120}
1121
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001122template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001123void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001124 unsigned OpNum,
1125 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001126 const MCOperand &MO1 = MI->getOperand(OpNum);
1127 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1128
Jim Grosbach8648c102011-12-19 23:06:24 +00001129 if (!MO1.isReg()) { // For label symbolic references.
1130 printOperand(MI, OpNum, O);
1131 return;
1132 }
1133
Kevin Enderbydccdac62012-10-23 22:52:52 +00001134 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001135 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001136
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001137 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001138 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001139
1140 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1141
Johnny Chen8f3004c2010-03-17 17:52:21 +00001142 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001143 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001144 OffImm = 0;
1145 if (isSub) {
1146 O << ", "
1147 << markup("<imm:")
1148 << "#-" << -OffImm
1149 << markup(">");
1150 } else if (AlwaysPrintImm0 || OffImm > 0) {
1151 O << ", "
1152 << markup("<imm:")
1153 << "#" << OffImm
1154 << markup(">");
1155 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001156 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001157}
1158
Jim Grosbacha05627e2011-09-09 18:37:27 +00001159void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1160 unsigned OpNum,
1161 raw_ostream &O) {
1162 const MCOperand &MO1 = MI->getOperand(OpNum);
1163 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1164
Kevin Enderbydccdac62012-10-23 22:52:52 +00001165 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001166 printRegName(O, MO1.getReg());
1167 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001168 O << ", "
1169 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001170 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001171 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001172 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001173 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001174}
1175
Johnny Chen8f3004c2010-03-17 17:52:21 +00001176void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001177 unsigned OpNum,
1178 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001179 const MCOperand &MO1 = MI->getOperand(OpNum);
1180 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001181 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001182 if (OffImm == INT32_MIN)
1183 O << "#-0";
1184 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001185 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001186 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001187 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001188 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001189}
1190
1191void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001192 unsigned OpNum,
1193 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001194 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001195 int32_t OffImm = (int32_t)MO1.getImm();
1196
1197 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1198
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001199 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001200 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001201 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001202 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001203 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001204 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001205 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001206 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001207}
1208
1209void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001210 unsigned OpNum,
1211 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001212 const MCOperand &MO1 = MI->getOperand(OpNum);
1213 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1214 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1215
Kevin Enderbydccdac62012-10-23 22:52:52 +00001216 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001217 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001218
1219 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001220 O << ", ";
1221 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001222
1223 unsigned ShAmt = MO3.getImm();
1224 if (ShAmt) {
1225 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001226 O << ", lsl "
1227 << markup("<imm:")
1228 << "#" << ShAmt
1229 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001230 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001231 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001232}
1233
Jim Grosbachefc761a2011-09-30 00:50:06 +00001234void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1235 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001236 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001237 O << markup("<imm:")
1238 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1239 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001240}
1241
Bob Wilson6eae5202010-06-11 21:34:50 +00001242void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1243 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001244 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1245 unsigned EltBits;
1246 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001247 O << markup("<imm:")
1248 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001249 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001250 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001251}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001252
Jim Grosbach475c6db2011-07-25 23:09:14 +00001253void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1254 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001255 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001256 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001257 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001258 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001259}
Jim Grosbachd2659132011-07-26 21:28:43 +00001260
1261void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1262 raw_ostream &O) {
1263 unsigned Imm = MI->getOperand(OpNum).getImm();
1264 if (Imm == 0)
1265 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001266 O << ", ror "
1267 << markup("<imm:")
1268 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001269 switch (Imm) {
1270 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001271 case 1: O << "8"; break;
1272 case 2: O << "16"; break;
1273 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001274 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001275 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001276}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001277
Jim Grosbachea231912011-12-22 22:19:05 +00001278void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1279 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001280 O << markup("<imm:")
1281 << "#" << 16 - MI->getOperand(OpNum).getImm()
1282 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001283}
1284
1285void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1286 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001287 O << markup("<imm:")
1288 << "#" << 32 - MI->getOperand(OpNum).getImm()
1289 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001290}
1291
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001292void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1293 raw_ostream &O) {
1294 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1295}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001296
1297void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1298 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001299 O << "{";
1300 printRegName(O, MI->getOperand(OpNum).getReg());
1301 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001302}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001303
Jim Grosbach13a292c2012-03-06 22:01:44 +00001304void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001305 raw_ostream &O) {
1306 unsigned Reg = MI->getOperand(OpNum).getReg();
1307 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1308 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001309 O << "{";
1310 printRegName(O, Reg0);
1311 O << ", ";
1312 printRegName(O, Reg1);
1313 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001314}
1315
Jim Grosbach13a292c2012-03-06 22:01:44 +00001316void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1317 unsigned OpNum,
1318 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001319 unsigned Reg = MI->getOperand(OpNum).getReg();
1320 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1321 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001322 O << "{";
1323 printRegName(O, Reg0);
1324 O << ", ";
1325 printRegName(O, Reg1);
1326 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001327}
1328
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001329void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1330 raw_ostream &O) {
1331 // Normally, it's not safe to use register enum values directly with
1332 // addition to get the next register, but for VFP registers, the
1333 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001334 O << "{";
1335 printRegName(O, MI->getOperand(OpNum).getReg());
1336 O << ", ";
1337 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1338 O << ", ";
1339 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1340 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001341}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001342
1343void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1344 raw_ostream &O) {
1345 // Normally, it's not safe to use register enum values directly with
1346 // addition to get the next register, but for VFP registers, the
1347 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001348 O << "{";
1349 printRegName(O, MI->getOperand(OpNum).getReg());
1350 O << ", ";
1351 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1352 O << ", ";
1353 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1354 O << ", ";
1355 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1356 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001357}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001358
1359void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1360 unsigned OpNum,
1361 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001362 O << "{";
1363 printRegName(O, MI->getOperand(OpNum).getReg());
1364 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001365}
1366
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001367void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1368 unsigned OpNum,
1369 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001370 unsigned Reg = MI->getOperand(OpNum).getReg();
1371 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1372 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001373 O << "{";
1374 printRegName(O, Reg0);
1375 O << "[], ";
1376 printRegName(O, Reg1);
1377 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001378}
Jim Grosbach8d246182011-12-14 19:35:22 +00001379
Jim Grosbachb78403c2012-01-24 23:47:04 +00001380void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1381 unsigned OpNum,
1382 raw_ostream &O) {
1383 // Normally, it's not safe to use register enum values directly with
1384 // addition to get the next register, but for VFP registers, the
1385 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001386 O << "{";
1387 printRegName(O, MI->getOperand(OpNum).getReg());
1388 O << "[], ";
1389 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1390 O << "[], ";
1391 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1392 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001393}
1394
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001395void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1396 unsigned OpNum,
1397 raw_ostream &O) {
1398 // Normally, it's not safe to use register enum values directly with
1399 // addition to get the next register, but for VFP registers, the
1400 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001401 O << "{";
1402 printRegName(O, MI->getOperand(OpNum).getReg());
1403 O << "[], ";
1404 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1405 O << "[], ";
1406 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1407 O << "[], ";
1408 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1409 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001410}
1411
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001412void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1413 unsigned OpNum,
1414 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001415 unsigned Reg = MI->getOperand(OpNum).getReg();
1416 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1417 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001418 O << "{";
1419 printRegName(O, Reg0);
1420 O << "[], ";
1421 printRegName(O, Reg1);
1422 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001423}
1424
Jim Grosbachb78403c2012-01-24 23:47:04 +00001425void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1426 unsigned OpNum,
1427 raw_ostream &O) {
1428 // Normally, it's not safe to use register enum values directly with
1429 // addition to get the next register, but for VFP registers, the
1430 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001431 O << "{";
1432 printRegName(O, MI->getOperand(OpNum).getReg());
1433 O << "[], ";
1434 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1435 O << "[], ";
1436 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1437 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001438}
1439
1440void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1441 unsigned OpNum,
1442 raw_ostream &O) {
1443 // Normally, it's not safe to use register enum values directly with
1444 // addition to get the next register, but for VFP registers, the
1445 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001446 O << "{";
1447 printRegName(O, MI->getOperand(OpNum).getReg());
1448 O << "[], ";
1449 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1450 O << "[], ";
1451 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1452 O << "[], ";
1453 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1454 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001455}
1456
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001457void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1458 unsigned OpNum,
1459 raw_ostream &O) {
1460 // Normally, it's not safe to use register enum values directly with
1461 // addition to get the next register, but for VFP registers, the
1462 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001463 O << "{";
1464 printRegName(O, MI->getOperand(OpNum).getReg());
1465 O << ", ";
1466 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1467 O << ", ";
1468 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1469 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001470}
Jim Grosbached561fc2012-01-24 00:43:17 +00001471
1472void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1473 unsigned OpNum,
1474 raw_ostream &O) {
1475 // Normally, it's not safe to use register enum values directly with
1476 // addition to get the next register, but for VFP registers, the
1477 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001478 O << "{";
1479 printRegName(O, MI->getOperand(OpNum).getReg());
1480 O << ", ";
1481 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1482 O << ", ";
1483 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1484 O << ", ";
1485 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1486 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001487}