Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 1 | // WebAssemblyInstrSIMD.td - WebAssembly SIMD codegen support -*- tablegen -*-// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
JF Bastien | 5ca0bac | 2015-07-10 18:23:10 +0000 | [diff] [blame] | 8 | /// |
| 9 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 10 | /// WebAssembly SIMD operand code-gen constructs. |
JF Bastien | 5ca0bac | 2015-07-10 18:23:10 +0000 | [diff] [blame] | 11 | /// |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 14 | // Instructions requiring HasSIMD128 and the simd128 prefix byte |
| 15 | multiclass SIMD_I<dag oops_r, dag iops_r, dag oops_s, dag iops_s, |
| 16 | list<dag> pattern_r, string asmstr_r = "", |
| 17 | string asmstr_s = "", bits<32> simdop = -1> { |
| 18 | defm "" : I<oops_r, iops_r, oops_s, iops_s, pattern_r, asmstr_r, asmstr_s, |
| 19 | !or(0xfd00, !and(0xff, simdop))>, |
| 20 | Requires<[HasSIMD128]>; |
| 21 | } |
| 22 | |
Thomas Lively | 0ff82ac | 2018-10-13 07:09:10 +0000 | [diff] [blame] | 23 | defm "" : ARGUMENT<V128, v16i8>; |
| 24 | defm "" : ARGUMENT<V128, v8i16>; |
| 25 | defm "" : ARGUMENT<V128, v4i32>; |
| 26 | defm "" : ARGUMENT<V128, v2i64>; |
| 27 | defm "" : ARGUMENT<V128, v4f32>; |
| 28 | defm "" : ARGUMENT<V128, v2f64>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 29 | |
| 30 | // Constrained immediate argument types |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 31 | foreach SIZE = [8, 16] in |
Thomas Lively | ffde98d | 2018-10-13 16:58:03 +0000 | [diff] [blame] | 32 | def ImmI#SIZE : ImmLeaf<i32, |
Thomas Lively | 9a48438 | 2019-01-31 23:22:39 +0000 | [diff] [blame] | 33 | "return -(1 << ("#SIZE#" - 1)) <= Imm && Imm < (1 << ("#SIZE#" - 1));" |
Thomas Lively | ffde98d | 2018-10-13 16:58:03 +0000 | [diff] [blame] | 34 | >; |
Heejin Ahn | a0fd9c3 | 2018-08-14 18:53:27 +0000 | [diff] [blame] | 35 | foreach SIZE = [2, 4, 8, 16, 32] in |
| 36 | def LaneIdx#SIZE : ImmLeaf<i32, "return 0 <= Imm && Imm < "#SIZE#";">; |
Derek Schuff | 51ed131 | 2018-08-07 21:24:01 +0000 | [diff] [blame] | 37 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 38 | //===----------------------------------------------------------------------===// |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 39 | // Load and store |
| 40 | //===----------------------------------------------------------------------===// |
| 41 | |
| 42 | // Load: v128.load |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 43 | let mayLoad = 1, UseNamedOperandTable = 1 in |
| 44 | defm LOAD_V128 : |
| 45 | SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), |
| 46 | (outs), (ins P2Align:$p2align, offset32_op:$off), [], |
| 47 | "v128.load\t$dst, ${off}(${addr})$p2align", |
| 48 | "v128.load\t$off$p2align", 0>; |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 49 | |
| 50 | // Def load and store patterns from WebAssemblyInstrMemory.td for vector types |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 51 | foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { |
| 52 | def : LoadPatNoOffset<vec_t, load, LOAD_V128>; |
| 53 | def : LoadPatImmOff<vec_t, load, regPlusImm, LOAD_V128>; |
| 54 | def : LoadPatImmOff<vec_t, load, or_is_add, LOAD_V128>; |
| 55 | def : LoadPatOffsetOnly<vec_t, load, LOAD_V128>; |
| 56 | def : LoadPatGlobalAddrOffOnly<vec_t, load, LOAD_V128>; |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 57 | } |
| 58 | |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 59 | // vNxM.load_splat |
| 60 | multiclass SIMDLoadSplat<string vec, bits<32> simdop> { |
| 61 | let mayLoad = 1, UseNamedOperandTable = 1, |
| 62 | Predicates = [HasUnimplementedSIMD128] in |
| 63 | defm LOAD_SPLAT_#vec : |
| 64 | SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), |
| 65 | (outs), (ins P2Align:$p2align, offset32_op:$off), [], |
| 66 | vec#".load_splat\t$dst, ${off}(${addr})$p2align", |
| 67 | vec#".load_splat\t$off$p2align", simdop>; |
| 68 | } |
| 69 | |
| 70 | defm "" : SIMDLoadSplat<"v8x16", 194>; |
| 71 | defm "" : SIMDLoadSplat<"v16x8", 195>; |
| 72 | defm "" : SIMDLoadSplat<"v32x4", 196>; |
| 73 | defm "" : SIMDLoadSplat<"v64x2", 197>; |
| 74 | |
Thomas Lively | 3479fd2 | 2019-10-31 20:01:02 -0700 | [diff] [blame] | 75 | def wasm_load_splat_t : SDTypeProfile<1, 1, [SDTCisPtrTy<1>]>; |
| 76 | def wasm_load_splat : SDNode<"WebAssemblyISD::LOAD_SPLAT", wasm_load_splat_t, |
| 77 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
| 78 | def load_splat : PatFrag<(ops node:$addr), (wasm_load_splat node:$addr)>; |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 79 | |
| 80 | let Predicates = [HasUnimplementedSIMD128] in |
| 81 | foreach args = [["v16i8", "v8x16"], ["v8i16", "v16x8"], ["v4i32", "v32x4"], |
| 82 | ["v2i64", "v64x2"], ["v4f32", "v32x4"], ["v2f64", "v64x2"]] in { |
| 83 | def : LoadPatNoOffset<!cast<ValueType>(args[0]), |
Thomas Lively | 3479fd2 | 2019-10-31 20:01:02 -0700 | [diff] [blame] | 84 | load_splat, |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 85 | !cast<NI>("LOAD_SPLAT_"#args[1])>; |
| 86 | def : LoadPatImmOff<!cast<ValueType>(args[0]), |
Thomas Lively | 3479fd2 | 2019-10-31 20:01:02 -0700 | [diff] [blame] | 87 | load_splat, |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 88 | regPlusImm, |
| 89 | !cast<NI>("LOAD_SPLAT_"#args[1])>; |
| 90 | def : LoadPatImmOff<!cast<ValueType>(args[0]), |
Thomas Lively | 3479fd2 | 2019-10-31 20:01:02 -0700 | [diff] [blame] | 91 | load_splat, |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 92 | or_is_add, |
| 93 | !cast<NI>("LOAD_SPLAT_"#args[1])>; |
| 94 | def : LoadPatOffsetOnly<!cast<ValueType>(args[0]), |
Thomas Lively | 3479fd2 | 2019-10-31 20:01:02 -0700 | [diff] [blame] | 95 | load_splat, |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 96 | !cast<NI>("LOAD_SPLAT_"#args[1])>; |
| 97 | def : LoadPatGlobalAddrOffOnly<!cast<ValueType>(args[0]), |
Thomas Lively | 3479fd2 | 2019-10-31 20:01:02 -0700 | [diff] [blame] | 98 | load_splat, |
Thomas Lively | 99d3dd2 | 2019-09-23 20:42:12 +0000 | [diff] [blame] | 99 | !cast<NI>("LOAD_SPLAT_"#args[1])>; |
| 100 | } |
| 101 | |
Thomas Lively | 81125f7 | 2019-09-27 02:06:50 +0000 | [diff] [blame] | 102 | // Load and extend |
| 103 | multiclass SIMDLoadExtend<ValueType vec_t, string name, bits<32> simdop> { |
| 104 | let mayLoad = 1, UseNamedOperandTable = 1, |
| 105 | Predicates = [HasUnimplementedSIMD128] in { |
| 106 | defm LOAD_EXTEND_S_#vec_t : |
| 107 | SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), |
| 108 | (outs), (ins P2Align:$p2align, offset32_op:$off), [], |
| 109 | name#"_s\t$dst, ${off}(${addr})$p2align", |
| 110 | name#"_s\t$off$p2align", simdop>; |
| 111 | defm LOAD_EXTEND_U_#vec_t : |
| 112 | SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr), |
| 113 | (outs), (ins P2Align:$p2align, offset32_op:$off), [], |
| 114 | name#"_u\t$dst, ${off}(${addr})$p2align", |
| 115 | name#"_u\t$off$p2align", !add(simdop, 1)>; |
| 116 | } |
| 117 | } |
| 118 | |
| 119 | defm "" : SIMDLoadExtend<v8i16, "i16x8.load8x8", 210>; |
| 120 | defm "" : SIMDLoadExtend<v4i32, "i32x4.load16x4", 212>; |
| 121 | defm "" : SIMDLoadExtend<v2i64, "i64x2.load32x2", 214>; |
| 122 | |
| 123 | let Predicates = [HasUnimplementedSIMD128] in |
| 124 | foreach types = [[v8i16, i8], [v4i32, i16], [v2i64, i32]] in |
| 125 | foreach exts = [["sextloadv", "_S"], |
| 126 | ["zextloadv", "_U"], |
| 127 | ["extloadv", "_U"]] in { |
| 128 | def : LoadPatNoOffset<types[0], !cast<PatFrag>(exts[0]#types[1]), |
| 129 | !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; |
| 130 | def : LoadPatImmOff<types[0], !cast<PatFrag>(exts[0]#types[1]), regPlusImm, |
| 131 | !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; |
| 132 | def : LoadPatImmOff<types[0], !cast<PatFrag>(exts[0]#types[1]), or_is_add, |
| 133 | !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; |
| 134 | def : LoadPatOffsetOnly<types[0], !cast<PatFrag>(exts[0]#types[1]), |
| 135 | !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; |
| 136 | def : LoadPatGlobalAddrOffOnly<types[0], !cast<PatFrag>(exts[0]#types[1]), |
| 137 | !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>; |
| 138 | } |
| 139 | |
| 140 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 141 | // Store: v128.store |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 142 | let mayStore = 1, UseNamedOperandTable = 1 in |
| 143 | defm STORE_V128 : |
| 144 | SIMD_I<(outs), (ins P2Align:$p2align, offset32_op:$off, I32:$addr, V128:$vec), |
| 145 | (outs), (ins P2Align:$p2align, offset32_op:$off), [], |
| 146 | "v128.store\t${off}(${addr})$p2align, $vec", |
| 147 | "v128.store\t$off$p2align", 1>; |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 148 | |
| 149 | foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 150 | // Def load and store patterns from WebAssemblyInstrMemory.td for vector types |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 151 | def : StorePatNoOffset<vec_t, store, STORE_V128>; |
| 152 | def : StorePatImmOff<vec_t, store, regPlusImm, STORE_V128>; |
| 153 | def : StorePatImmOff<vec_t, store, or_is_add, STORE_V128>; |
| 154 | def : StorePatOffsetOnly<vec_t, store, STORE_V128>; |
| 155 | def : StorePatGlobalAddrOffOnly<vec_t, store, STORE_V128>; |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 156 | } |
| 157 | |
| 158 | //===----------------------------------------------------------------------===// |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 159 | // Constructing SIMD values |
| 160 | //===----------------------------------------------------------------------===// |
Thomas Lively | 9075cd6 | 2018-10-03 00:19:39 +0000 | [diff] [blame] | 161 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 162 | // Constant: v128.const |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 163 | multiclass ConstVec<ValueType vec_t, dag ops, dag pat, string args> { |
Thomas Lively | 8dbf29af | 2018-12-20 02:10:22 +0000 | [diff] [blame] | 164 | let isMoveImm = 1, isReMaterializable = 1, |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 165 | Predicates = [HasUnimplementedSIMD128] in |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 166 | defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops, |
| 167 | [(set V128:$dst, (vec_t pat))], |
| 168 | "v128.const\t$dst, "#args, |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 169 | "v128.const\t"#args, 2>; |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 170 | } |
Thomas Lively | 123c3bb | 2018-08-23 00:43:47 +0000 | [diff] [blame] | 171 | |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 172 | defm "" : ConstVec<v16i8, |
| 173 | (ins vec_i8imm_op:$i0, vec_i8imm_op:$i1, |
| 174 | vec_i8imm_op:$i2, vec_i8imm_op:$i3, |
| 175 | vec_i8imm_op:$i4, vec_i8imm_op:$i5, |
| 176 | vec_i8imm_op:$i6, vec_i8imm_op:$i7, |
| 177 | vec_i8imm_op:$i8, vec_i8imm_op:$i9, |
| 178 | vec_i8imm_op:$iA, vec_i8imm_op:$iB, |
| 179 | vec_i8imm_op:$iC, vec_i8imm_op:$iD, |
| 180 | vec_i8imm_op:$iE, vec_i8imm_op:$iF), |
| 181 | (build_vector ImmI8:$i0, ImmI8:$i1, ImmI8:$i2, ImmI8:$i3, |
| 182 | ImmI8:$i4, ImmI8:$i5, ImmI8:$i6, ImmI8:$i7, |
| 183 | ImmI8:$i8, ImmI8:$i9, ImmI8:$iA, ImmI8:$iB, |
| 184 | ImmI8:$iC, ImmI8:$iD, ImmI8:$iE, ImmI8:$iF), |
| 185 | !strconcat("$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7, ", |
| 186 | "$i8, $i9, $iA, $iB, $iC, $iD, $iE, $iF")>; |
| 187 | defm "" : ConstVec<v8i16, |
| 188 | (ins vec_i16imm_op:$i0, vec_i16imm_op:$i1, |
| 189 | vec_i16imm_op:$i2, vec_i16imm_op:$i3, |
| 190 | vec_i16imm_op:$i4, vec_i16imm_op:$i5, |
| 191 | vec_i16imm_op:$i6, vec_i16imm_op:$i7), |
| 192 | (build_vector |
| 193 | ImmI16:$i0, ImmI16:$i1, ImmI16:$i2, ImmI16:$i3, |
| 194 | ImmI16:$i4, ImmI16:$i5, ImmI16:$i6, ImmI16:$i7), |
| 195 | "$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7">; |
Heejin Ahn | 4367587 | 2019-02-06 00:17:03 +0000 | [diff] [blame] | 196 | let IsCanonical = 1 in |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 197 | defm "" : ConstVec<v4i32, |
Heejin Ahn | e37ba2c | 2019-02-05 01:59:49 +0000 | [diff] [blame] | 198 | (ins vec_i32imm_op:$i0, vec_i32imm_op:$i1, |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 199 | vec_i32imm_op:$i2, vec_i32imm_op:$i3), |
Heejin Ahn | e37ba2c | 2019-02-05 01:59:49 +0000 | [diff] [blame] | 200 | (build_vector (i32 imm:$i0), (i32 imm:$i1), |
| 201 | (i32 imm:$i2), (i32 imm:$i3)), |
| 202 | "$i0, $i1, $i2, $i3">; |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 203 | defm "" : ConstVec<v2i64, |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 204 | (ins vec_i64imm_op:$i0, vec_i64imm_op:$i1), |
| 205 | (build_vector (i64 imm:$i0), (i64 imm:$i1)), |
| 206 | "$i0, $i1">; |
Thomas Lively | 2244292 | 2018-08-21 21:03:18 +0000 | [diff] [blame] | 207 | defm "" : ConstVec<v4f32, |
| 208 | (ins f32imm_op:$i0, f32imm_op:$i1, |
| 209 | f32imm_op:$i2, f32imm_op:$i3), |
| 210 | (build_vector (f32 fpimm:$i0), (f32 fpimm:$i1), |
| 211 | (f32 fpimm:$i2), (f32 fpimm:$i3)), |
| 212 | "$i0, $i1, $i2, $i3">; |
| 213 | defm "" : ConstVec<v2f64, |
| 214 | (ins f64imm_op:$i0, f64imm_op:$i1), |
| 215 | (build_vector (f64 fpimm:$i0), (f64 fpimm:$i1)), |
| 216 | "$i0, $i1">; |
Thomas Lively | c174257 | 2018-08-23 00:48:37 +0000 | [diff] [blame] | 217 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 218 | // Shuffle lanes: shuffle |
| 219 | defm SHUFFLE : |
| 220 | SIMD_I<(outs V128:$dst), |
| 221 | (ins V128:$x, V128:$y, |
| 222 | vec_i8imm_op:$m0, vec_i8imm_op:$m1, |
| 223 | vec_i8imm_op:$m2, vec_i8imm_op:$m3, |
| 224 | vec_i8imm_op:$m4, vec_i8imm_op:$m5, |
| 225 | vec_i8imm_op:$m6, vec_i8imm_op:$m7, |
| 226 | vec_i8imm_op:$m8, vec_i8imm_op:$m9, |
| 227 | vec_i8imm_op:$mA, vec_i8imm_op:$mB, |
| 228 | vec_i8imm_op:$mC, vec_i8imm_op:$mD, |
| 229 | vec_i8imm_op:$mE, vec_i8imm_op:$mF), |
| 230 | (outs), |
| 231 | (ins |
| 232 | vec_i8imm_op:$m0, vec_i8imm_op:$m1, |
| 233 | vec_i8imm_op:$m2, vec_i8imm_op:$m3, |
| 234 | vec_i8imm_op:$m4, vec_i8imm_op:$m5, |
| 235 | vec_i8imm_op:$m6, vec_i8imm_op:$m7, |
| 236 | vec_i8imm_op:$m8, vec_i8imm_op:$m9, |
| 237 | vec_i8imm_op:$mA, vec_i8imm_op:$mB, |
| 238 | vec_i8imm_op:$mC, vec_i8imm_op:$mD, |
| 239 | vec_i8imm_op:$mE, vec_i8imm_op:$mF), |
| 240 | [], |
| 241 | "v8x16.shuffle\t$dst, $x, $y, "# |
| 242 | "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "# |
| 243 | "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF", |
| 244 | "v8x16.shuffle\t"# |
| 245 | "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "# |
| 246 | "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF", |
| 247 | 3>; |
| 248 | |
| 249 | // Shuffles after custom lowering |
| 250 | def wasm_shuffle_t : SDTypeProfile<1, 18, []>; |
| 251 | def wasm_shuffle : SDNode<"WebAssemblyISD::SHUFFLE", wasm_shuffle_t>; |
| 252 | foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in { |
| 253 | def : Pat<(vec_t (wasm_shuffle (vec_t V128:$x), (vec_t V128:$y), |
| 254 | (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1), |
| 255 | (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3), |
| 256 | (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5), |
| 257 | (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7), |
| 258 | (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9), |
| 259 | (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB), |
| 260 | (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD), |
| 261 | (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF))), |
| 262 | (vec_t (SHUFFLE (vec_t V128:$x), (vec_t V128:$y), |
| 263 | (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1), |
| 264 | (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3), |
| 265 | (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5), |
| 266 | (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7), |
| 267 | (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9), |
| 268 | (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB), |
| 269 | (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD), |
| 270 | (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF)))>; |
| 271 | } |
| 272 | |
Thomas Lively | d5b7a4e | 2019-10-09 17:39:19 +0000 | [diff] [blame] | 273 | // Swizzle lanes: v8x16.swizzle |
| 274 | def wasm_swizzle_t : SDTypeProfile<1, 2, []>; |
| 275 | def wasm_swizzle : SDNode<"WebAssemblyISD::SWIZZLE", wasm_swizzle_t>; |
Thomas Lively | 3419e90 | 2019-10-09 17:45:47 +0000 | [diff] [blame] | 276 | let Predicates = [HasUnimplementedSIMD128] in |
Thomas Lively | d5b7a4e | 2019-10-09 17:39:19 +0000 | [diff] [blame] | 277 | defm SWIZZLE : |
| 278 | SIMD_I<(outs V128:$dst), (ins V128:$src, V128:$mask), (outs), (ins), |
| 279 | [(set (v16i8 V128:$dst), |
| 280 | (wasm_swizzle (v16i8 V128:$src), (v16i8 V128:$mask)))], |
| 281 | "v8x16.swizzle\t$dst, $src, $mask", "v8x16.swizzle", 192>; |
| 282 | |
Thomas Lively | 3419e90 | 2019-10-09 17:45:47 +0000 | [diff] [blame] | 283 | def : Pat<(int_wasm_swizzle (v16i8 V128:$src), (v16i8 V128:$mask)), |
| 284 | (SWIZZLE V128:$src, V128:$mask)>; |
| 285 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 286 | // Create vector with identical lanes: splat |
| 287 | def splat2 : PatFrag<(ops node:$x), (build_vector node:$x, node:$x)>; |
| 288 | def splat4 : PatFrag<(ops node:$x), (build_vector |
| 289 | node:$x, node:$x, node:$x, node:$x)>; |
| 290 | def splat8 : PatFrag<(ops node:$x), (build_vector |
| 291 | node:$x, node:$x, node:$x, node:$x, |
| 292 | node:$x, node:$x, node:$x, node:$x)>; |
| 293 | def splat16 : PatFrag<(ops node:$x), (build_vector |
| 294 | node:$x, node:$x, node:$x, node:$x, |
| 295 | node:$x, node:$x, node:$x, node:$x, |
| 296 | node:$x, node:$x, node:$x, node:$x, |
| 297 | node:$x, node:$x, node:$x, node:$x)>; |
| 298 | |
| 299 | multiclass Splat<ValueType vec_t, string vec, WebAssemblyRegClass reg_t, |
| 300 | PatFrag splat_pat, bits<32> simdop> { |
| 301 | // Prefer splats over v128.const for const splats (65 is lowest that works) |
| 302 | let AddedComplexity = 65 in |
| 303 | defm SPLAT_#vec_t : SIMD_I<(outs V128:$dst), (ins reg_t:$x), (outs), (ins), |
| 304 | [(set (vec_t V128:$dst), (splat_pat reg_t:$x))], |
| 305 | vec#".splat\t$dst, $x", vec#".splat", simdop>; |
| 306 | } |
| 307 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 308 | defm "" : Splat<v16i8, "i8x16", I32, splat16, 4>; |
| 309 | defm "" : Splat<v8i16, "i16x8", I32, splat8, 8>; |
| 310 | defm "" : Splat<v4i32, "i32x4", I32, splat4, 12>; |
| 311 | defm "" : Splat<v2i64, "i64x2", I64, splat2, 15>; |
| 312 | defm "" : Splat<v4f32, "f32x4", F32, splat4, 18>; |
| 313 | defm "" : Splat<v2f64, "f64x2", F64, splat2, 21>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 314 | |
Thomas Lively | 74c12ce | 2019-01-29 23:44:48 +0000 | [diff] [blame] | 315 | // scalar_to_vector leaves high lanes undefined, so can be a splat |
| 316 | class ScalarSplatPat<ValueType vec_t, ValueType lane_t, |
| 317 | WebAssemblyRegClass reg_t> : |
| 318 | Pat<(vec_t (scalar_to_vector (lane_t reg_t:$x))), |
| 319 | (!cast<Instruction>("SPLAT_"#vec_t) reg_t:$x)>; |
| 320 | |
| 321 | def : ScalarSplatPat<v16i8, i32, I32>; |
| 322 | def : ScalarSplatPat<v8i16, i32, I32>; |
| 323 | def : ScalarSplatPat<v4i32, i32, I32>; |
| 324 | def : ScalarSplatPat<v2i64, i64, I64>; |
| 325 | def : ScalarSplatPat<v4f32, f32, F32>; |
| 326 | def : ScalarSplatPat<v2f64, f64, F64>; |
| 327 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 328 | //===----------------------------------------------------------------------===// |
| 329 | // Accessing lanes |
| 330 | //===----------------------------------------------------------------------===// |
| 331 | |
| 332 | // Extract lane as a scalar: extract_lane / extract_lane_s / extract_lane_u |
| 333 | multiclass ExtractLane<ValueType vec_t, string vec, ImmLeaf imm_t, |
| 334 | WebAssemblyRegClass reg_t, bits<32> simdop, |
| 335 | string suffix = "", SDNode extract = vector_extract> { |
| 336 | defm EXTRACT_LANE_#vec_t#suffix : |
| 337 | SIMD_I<(outs reg_t:$dst), (ins V128:$vec, vec_i8imm_op:$idx), |
| 338 | (outs), (ins vec_i8imm_op:$idx), |
| 339 | [(set reg_t:$dst, (extract (vec_t V128:$vec), (i32 imm_t:$idx)))], |
| 340 | vec#".extract_lane"#suffix#"\t$dst, $vec, $idx", |
| 341 | vec#".extract_lane"#suffix#"\t$idx", simdop>; |
| 342 | } |
| 343 | |
| 344 | multiclass ExtractPat<ValueType lane_t, int mask> { |
| 345 | def _s : PatFrag<(ops node:$vec, node:$idx), |
| 346 | (i32 (sext_inreg |
| 347 | (i32 (vector_extract |
| 348 | node:$vec, |
| 349 | node:$idx |
| 350 | )), |
| 351 | lane_t |
| 352 | ))>; |
| 353 | def _u : PatFrag<(ops node:$vec, node:$idx), |
| 354 | (i32 (and |
| 355 | (i32 (vector_extract |
| 356 | node:$vec, |
| 357 | node:$idx |
| 358 | )), |
| 359 | (i32 mask) |
| 360 | ))>; |
| 361 | } |
| 362 | |
| 363 | defm extract_i8x16 : ExtractPat<i8, 0xff>; |
| 364 | defm extract_i16x8 : ExtractPat<i16, 0xffff>; |
| 365 | |
| 366 | multiclass ExtractLaneExtended<string sign, bits<32> baseInst> { |
| 367 | defm "" : ExtractLane<v16i8, "i8x16", LaneIdx16, I32, baseInst, sign, |
| 368 | !cast<PatFrag>("extract_i8x16"#sign)>; |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 369 | defm "" : ExtractLane<v8i16, "i16x8", LaneIdx8, I32, !add(baseInst, 4), sign, |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 370 | !cast<PatFrag>("extract_i16x8"#sign)>; |
Thomas Lively | d183d8c | 2018-08-30 21:36:48 +0000 | [diff] [blame] | 371 | } |
| 372 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 373 | defm "" : ExtractLaneExtended<"_s", 5>; |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 374 | let Predicates = [HasUnimplementedSIMD128] in |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 375 | defm "" : ExtractLaneExtended<"_u", 6>; |
Thomas Lively | 5222cb6 | 2018-08-15 18:15:18 +0000 | [diff] [blame] | 376 | defm "" : ExtractLane<v4i32, "i32x4", LaneIdx4, I32, 13>; |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 377 | defm "" : ExtractLane<v2i64, "i64x2", LaneIdx2, I64, 16>; |
| 378 | defm "" : ExtractLane<v4f32, "f32x4", LaneIdx4, F32, 19>; |
| 379 | defm "" : ExtractLane<v2f64, "f64x2", LaneIdx2, F64, 22>; |
Thomas Lively | c174257 | 2018-08-23 00:48:37 +0000 | [diff] [blame] | 380 | |
Thomas Lively | 8dbf29af | 2018-12-20 02:10:22 +0000 | [diff] [blame] | 381 | // It would be more conventional to use unsigned extracts, but v8 |
| 382 | // doesn't implement them yet |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 383 | def : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))), |
Thomas Lively | 8dbf29af | 2018-12-20 02:10:22 +0000 | [diff] [blame] | 384 | (EXTRACT_LANE_v16i8_s V128:$vec, (i32 LaneIdx16:$idx))>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 385 | def : Pat<(i32 (vector_extract (v8i16 V128:$vec), (i32 LaneIdx8:$idx))), |
Thomas Lively | 8dbf29af | 2018-12-20 02:10:22 +0000 | [diff] [blame] | 386 | (EXTRACT_LANE_v8i16_s V128:$vec, (i32 LaneIdx8:$idx))>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 387 | |
Thomas Lively | 11a332d0 | 2018-10-19 19:08:06 +0000 | [diff] [blame] | 388 | // Lower undef lane indices to zero |
| 389 | def : Pat<(and (i32 (vector_extract (v16i8 V128:$vec), undef)), (i32 0xff)), |
| 390 | (EXTRACT_LANE_v16i8_u V128:$vec, 0)>; |
| 391 | def : Pat<(and (i32 (vector_extract (v8i16 V128:$vec), undef)), (i32 0xffff)), |
| 392 | (EXTRACT_LANE_v8i16_u V128:$vec, 0)>; |
| 393 | def : Pat<(i32 (vector_extract (v16i8 V128:$vec), undef)), |
| 394 | (EXTRACT_LANE_v16i8_u V128:$vec, 0)>; |
| 395 | def : Pat<(i32 (vector_extract (v8i16 V128:$vec), undef)), |
| 396 | (EXTRACT_LANE_v8i16_u V128:$vec, 0)>; |
| 397 | def : Pat<(sext_inreg (i32 (vector_extract (v16i8 V128:$vec), undef)), i8), |
| 398 | (EXTRACT_LANE_v16i8_s V128:$vec, 0)>; |
| 399 | def : Pat<(sext_inreg (i32 (vector_extract (v8i16 V128:$vec), undef)), i16), |
| 400 | (EXTRACT_LANE_v8i16_s V128:$vec, 0)>; |
| 401 | def : Pat<(vector_extract (v4i32 V128:$vec), undef), |
| 402 | (EXTRACT_LANE_v4i32 V128:$vec, 0)>; |
| 403 | def : Pat<(vector_extract (v2i64 V128:$vec), undef), |
| 404 | (EXTRACT_LANE_v2i64 V128:$vec, 0)>; |
| 405 | def : Pat<(vector_extract (v4f32 V128:$vec), undef), |
| 406 | (EXTRACT_LANE_v4f32 V128:$vec, 0)>; |
| 407 | def : Pat<(vector_extract (v2f64 V128:$vec), undef), |
| 408 | (EXTRACT_LANE_v2f64 V128:$vec, 0)>; |
| 409 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 410 | // Replace lane value: replace_lane |
| 411 | multiclass ReplaceLane<ValueType vec_t, string vec, ImmLeaf imm_t, |
| 412 | WebAssemblyRegClass reg_t, ValueType lane_t, |
| 413 | bits<32> simdop> { |
| 414 | defm REPLACE_LANE_#vec_t : |
| 415 | SIMD_I<(outs V128:$dst), (ins V128:$vec, vec_i8imm_op:$idx, reg_t:$x), |
| 416 | (outs), (ins vec_i8imm_op:$idx), |
| 417 | [(set V128:$dst, (vector_insert |
| 418 | (vec_t V128:$vec), (lane_t reg_t:$x), (i32 imm_t:$idx)))], |
| 419 | vec#".replace_lane\t$dst, $vec, $idx, $x", |
| 420 | vec#".replace_lane\t$idx", simdop>; |
| 421 | } |
| 422 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 423 | defm "" : ReplaceLane<v16i8, "i8x16", LaneIdx16, I32, i32, 7>; |
| 424 | defm "" : ReplaceLane<v8i16, "i16x8", LaneIdx8, I32, i32, 11>; |
| 425 | defm "" : ReplaceLane<v4i32, "i32x4", LaneIdx4, I32, i32, 14>; |
| 426 | defm "" : ReplaceLane<v2i64, "i64x2", LaneIdx2, I64, i64, 17>; |
| 427 | defm "" : ReplaceLane<v4f32, "f32x4", LaneIdx4, F32, f32, 20>; |
| 428 | defm "" : ReplaceLane<v2f64, "f64x2", LaneIdx2, F64, f64, 23>; |
Thomas Lively | c174257 | 2018-08-23 00:48:37 +0000 | [diff] [blame] | 429 | |
Thomas Lively | 11a332d0 | 2018-10-19 19:08:06 +0000 | [diff] [blame] | 430 | // Lower undef lane indices to zero |
| 431 | def : Pat<(vector_insert (v16i8 V128:$vec), I32:$x, undef), |
| 432 | (REPLACE_LANE_v16i8 V128:$vec, 0, I32:$x)>; |
| 433 | def : Pat<(vector_insert (v8i16 V128:$vec), I32:$x, undef), |
| 434 | (REPLACE_LANE_v8i16 V128:$vec, 0, I32:$x)>; |
| 435 | def : Pat<(vector_insert (v4i32 V128:$vec), I32:$x, undef), |
| 436 | (REPLACE_LANE_v4i32 V128:$vec, 0, I32:$x)>; |
| 437 | def : Pat<(vector_insert (v2i64 V128:$vec), I64:$x, undef), |
| 438 | (REPLACE_LANE_v2i64 V128:$vec, 0, I64:$x)>; |
| 439 | def : Pat<(vector_insert (v4f32 V128:$vec), F32:$x, undef), |
| 440 | (REPLACE_LANE_v4f32 V128:$vec, 0, F32:$x)>; |
| 441 | def : Pat<(vector_insert (v2f64 V128:$vec), F64:$x, undef), |
| 442 | (REPLACE_LANE_v2f64 V128:$vec, 0, F64:$x)>; |
| 443 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 444 | //===----------------------------------------------------------------------===// |
| 445 | // Comparisons |
| 446 | //===----------------------------------------------------------------------===// |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 447 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 448 | multiclass SIMDCondition<ValueType vec_t, ValueType out_t, string vec, |
| 449 | string name, CondCode cond, bits<32> simdop> { |
| 450 | defm _#vec_t : |
| 451 | SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins), |
| 452 | [(set (out_t V128:$dst), |
| 453 | (setcc (vec_t V128:$lhs), (vec_t V128:$rhs), cond) |
| 454 | )], |
| 455 | vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, simdop>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 456 | } |
| 457 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 458 | multiclass SIMDConditionInt<string name, CondCode cond, bits<32> baseInst> { |
| 459 | defm "" : SIMDCondition<v16i8, v16i8, "i8x16", name, cond, baseInst>; |
| 460 | defm "" : SIMDCondition<v8i16, v8i16, "i16x8", name, cond, |
| 461 | !add(baseInst, 10)>; |
| 462 | defm "" : SIMDCondition<v4i32, v4i32, "i32x4", name, cond, |
| 463 | !add(baseInst, 20)>; |
| 464 | } |
| 465 | |
| 466 | multiclass SIMDConditionFP<string name, CondCode cond, bits<32> baseInst> { |
| 467 | defm "" : SIMDCondition<v4f32, v4i32, "f32x4", name, cond, baseInst>; |
| 468 | defm "" : SIMDCondition<v2f64, v2i64, "f64x2", name, cond, |
| 469 | !add(baseInst, 6)>; |
| 470 | } |
| 471 | |
| 472 | // Equality: eq |
| 473 | let isCommutable = 1 in { |
| 474 | defm EQ : SIMDConditionInt<"eq", SETEQ, 24>; |
| 475 | defm EQ : SIMDConditionFP<"eq", SETOEQ, 64>; |
| 476 | } // isCommutable = 1 |
| 477 | |
| 478 | // Non-equality: ne |
| 479 | let isCommutable = 1 in { |
| 480 | defm NE : SIMDConditionInt<"ne", SETNE, 25>; |
| 481 | defm NE : SIMDConditionFP<"ne", SETUNE, 65>; |
| 482 | } // isCommutable = 1 |
| 483 | |
| 484 | // Less than: lt_s / lt_u / lt |
| 485 | defm LT_S : SIMDConditionInt<"lt_s", SETLT, 26>; |
| 486 | defm LT_U : SIMDConditionInt<"lt_u", SETULT, 27>; |
| 487 | defm LT : SIMDConditionFP<"lt", SETOLT, 66>; |
| 488 | |
| 489 | // Greater than: gt_s / gt_u / gt |
| 490 | defm GT_S : SIMDConditionInt<"gt_s", SETGT, 28>; |
| 491 | defm GT_U : SIMDConditionInt<"gt_u", SETUGT, 29>; |
| 492 | defm GT : SIMDConditionFP<"gt", SETOGT, 67>; |
| 493 | |
| 494 | // Less than or equal: le_s / le_u / le |
| 495 | defm LE_S : SIMDConditionInt<"le_s", SETLE, 30>; |
| 496 | defm LE_U : SIMDConditionInt<"le_u", SETULE, 31>; |
| 497 | defm LE : SIMDConditionFP<"le", SETOLE, 68>; |
| 498 | |
| 499 | // Greater than or equal: ge_s / ge_u / ge |
| 500 | defm GE_S : SIMDConditionInt<"ge_s", SETGE, 32>; |
| 501 | defm GE_U : SIMDConditionInt<"ge_u", SETUGE, 33>; |
| 502 | defm GE : SIMDConditionFP<"ge", SETOGE, 69>; |
| 503 | |
| 504 | // Lower float comparisons that don't care about NaN to standard WebAssembly |
Thomas Lively | 0200d62 | 2019-03-19 00:55:34 +0000 | [diff] [blame] | 505 | // float comparisons. These instructions are generated with nnan and in the |
| 506 | // target-independent expansion of unordered comparisons and ordered ne. |
| 507 | foreach nodes = [[seteq, EQ_v4f32], [setne, NE_v4f32], [setlt, LT_v4f32], |
| 508 | [setgt, GT_v4f32], [setle, LE_v4f32], [setge, GE_v4f32]] in |
| 509 | def : Pat<(v4i32 (nodes[0] (v4f32 V128:$lhs), (v4f32 V128:$rhs))), |
| 510 | (v4i32 (nodes[1] (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>; |
| 511 | |
| 512 | foreach nodes = [[seteq, EQ_v2f64], [setne, NE_v2f64], [setlt, LT_v2f64], |
| 513 | [setgt, GT_v2f64], [setle, LE_v2f64], [setge, GE_v2f64]] in |
| 514 | def : Pat<(v2i64 (nodes[0] (v2f64 V128:$lhs), (v2f64 V128:$rhs))), |
| 515 | (v2i64 (nodes[1] (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>; |
| 516 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 517 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 518 | //===----------------------------------------------------------------------===// |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 519 | // Bitwise operations |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 520 | //===----------------------------------------------------------------------===// |
| 521 | |
| 522 | multiclass SIMDBinary<ValueType vec_t, string vec, SDNode node, string name, |
| 523 | bits<32> simdop> { |
| 524 | defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), |
| 525 | (outs), (ins), |
Thomas Lively | 7fa7e6a | 2018-10-11 00:49:24 +0000 | [diff] [blame] | 526 | [(set (vec_t V128:$dst), |
| 527 | (node (vec_t V128:$lhs), (vec_t V128:$rhs)) |
| 528 | )], |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 529 | vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, |
| 530 | simdop>; |
| 531 | } |
| 532 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 533 | multiclass SIMDBitwise<SDNode node, string name, bits<32> simdop> { |
| 534 | defm "" : SIMDBinary<v16i8, "v128", node, name, simdop>; |
| 535 | defm "" : SIMDBinary<v8i16, "v128", node, name, simdop>; |
| 536 | defm "" : SIMDBinary<v4i32, "v128", node, name, simdop>; |
| 537 | defm "" : SIMDBinary<v2i64, "v128", node, name, simdop>; |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 538 | } |
| 539 | |
| 540 | multiclass SIMDUnary<ValueType vec_t, string vec, SDNode node, string name, |
| 541 | bits<32> simdop> { |
| 542 | defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins), |
| 543 | [(set (vec_t V128:$dst), |
| 544 | (vec_t (node (vec_t V128:$vec))) |
| 545 | )], |
| 546 | vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>; |
| 547 | } |
| 548 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 549 | // Bitwise logic: v128.not |
| 550 | foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in |
Thomas Lively | 77b33c8 | 2018-11-15 03:38:59 +0000 | [diff] [blame] | 551 | defm NOT: SIMDUnary<vec_t, "v128", vnot, "not", 76>; |
| 552 | |
| 553 | // Bitwise logic: v128.and / v128.or / v128.xor |
| 554 | let isCommutable = 1 in { |
| 555 | defm AND : SIMDBitwise<and, "and", 77>; |
| 556 | defm OR : SIMDBitwise<or, "or", 78>; |
| 557 | defm XOR : SIMDBitwise<xor, "xor", 79>; |
| 558 | } // isCommutable = 1 |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 559 | |
Thomas Lively | 3fcdd25 | 2019-09-27 02:11:40 +0000 | [diff] [blame] | 560 | // Bitwise logic: v128.andnot |
| 561 | def andnot : PatFrag<(ops node:$left, node:$right), (and $left, (vnot $right))>; |
| 562 | let Predicates = [HasUnimplementedSIMD128] in |
| 563 | defm ANDNOT : SIMDBitwise<andnot, "andnot", 216>; |
| 564 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 565 | // Bitwise select: v128.bitselect |
| 566 | foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in |
| 567 | defm BITSELECT_#vec_t : |
| 568 | SIMD_I<(outs V128:$dst), (ins V128:$v1, V128:$v2, V128:$c), (outs), (ins), |
| 569 | [(set (vec_t V128:$dst), |
| 570 | (vec_t (int_wasm_bitselect |
Thomas Lively | edb54b2 | 2019-01-09 18:13:11 +0000 | [diff] [blame] | 571 | (vec_t V128:$v1), (vec_t V128:$v2), (vec_t V128:$c) |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 572 | )) |
| 573 | )], |
| 574 | "v128.bitselect\t$dst, $v1, $v2, $c", "v128.bitselect", 80>; |
| 575 | |
| 576 | // Bitselect is equivalent to (c & v1) | (~c & v2) |
| 577 | foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in |
| 578 | def : Pat<(vec_t (or (and (vec_t V128:$c), (vec_t V128:$v1)), |
| 579 | (and (vnot V128:$c), (vec_t V128:$v2)))), |
| 580 | (!cast<Instruction>("BITSELECT_"#vec_t) |
| 581 | V128:$v1, V128:$v2, V128:$c)>; |
| 582 | |
| 583 | //===----------------------------------------------------------------------===// |
| 584 | // Integer unary arithmetic |
| 585 | //===----------------------------------------------------------------------===// |
| 586 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 587 | multiclass SIMDUnaryInt<SDNode node, string name, bits<32> baseInst> { |
| 588 | defm "" : SIMDUnary<v16i8, "i8x16", node, name, baseInst>; |
| 589 | defm "" : SIMDUnary<v8i16, "i16x8", node, name, !add(baseInst, 17)>; |
| 590 | defm "" : SIMDUnary<v4i32, "i32x4", node, name, !add(baseInst, 34)>; |
| 591 | defm "" : SIMDUnary<v2i64, "i64x2", node, name, !add(baseInst, 51)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 592 | } |
| 593 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 594 | multiclass SIMDReduceVec<ValueType vec_t, string vec, SDNode op, string name, |
| 595 | bits<32> simdop> { |
| 596 | defm _#vec_t : SIMD_I<(outs I32:$dst), (ins V128:$vec), (outs), (ins), |
| 597 | [(set I32:$dst, (i32 (op (vec_t V128:$vec))))], |
| 598 | vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>; |
| 599 | } |
| 600 | |
| 601 | multiclass SIMDReduce<SDNode op, string name, bits<32> baseInst> { |
| 602 | defm "" : SIMDReduceVec<v16i8, "i8x16", op, name, baseInst>; |
| 603 | defm "" : SIMDReduceVec<v8i16, "i16x8", op, name, !add(baseInst, 17)>; |
| 604 | defm "" : SIMDReduceVec<v4i32, "i32x4", op, name, !add(baseInst, 34)>; |
| 605 | defm "" : SIMDReduceVec<v2i64, "i64x2", op, name, !add(baseInst, 51)>; |
| 606 | } |
| 607 | |
Thomas Lively | 108e98e | 2018-10-10 01:09:09 +0000 | [diff] [blame] | 608 | // Integer vector negation |
| 609 | def ivneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>; |
| 610 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 611 | // Integer negation: neg |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 612 | defm NEG : SIMDUnaryInt<ivneg, "neg", 81>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 613 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 614 | // Any lane true: any_true |
| 615 | defm ANYTRUE : SIMDReduce<int_wasm_anytrue, "any_true", 82>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 616 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 617 | // All lanes true: all_true |
| 618 | defm ALLTRUE : SIMDReduce<int_wasm_alltrue, "all_true", 83>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 619 | |
Thomas Lively | 1885747 | 2019-06-19 00:02:13 +0000 | [diff] [blame] | 620 | // Reductions already return 0 or 1, so and 1, setne 0, and seteq 1 |
| 621 | // can be folded out |
| 622 | foreach reduction = |
| 623 | [["int_wasm_anytrue", "ANYTRUE"], ["int_wasm_alltrue", "ALLTRUE"]] in |
| 624 | foreach ty = [v16i8, v8i16, v4i32, v2i64] in { |
| 625 | def : Pat<(i32 (and |
| 626 | (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))), |
| 627 | (i32 1) |
| 628 | )), |
| 629 | (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>; |
| 630 | def : Pat<(i32 (setne |
| 631 | (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))), |
| 632 | (i32 0) |
| 633 | )), |
| 634 | (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>; |
| 635 | def : Pat<(i32 (seteq |
| 636 | (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))), |
| 637 | (i32 1) |
| 638 | )), |
| 639 | (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>; |
| 640 | } |
| 641 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 642 | //===----------------------------------------------------------------------===// |
| 643 | // Bit shifts |
| 644 | //===----------------------------------------------------------------------===// |
| 645 | |
| 646 | multiclass SIMDShift<ValueType vec_t, string vec, SDNode node, dag shift_vec, |
| 647 | string name, bits<32> simdop> { |
| 648 | defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec, I32:$x), |
| 649 | (outs), (ins), |
| 650 | [(set (vec_t V128:$dst), |
| 651 | (node V128:$vec, (vec_t shift_vec)))], |
| 652 | vec#"."#name#"\t$dst, $vec, $x", vec#"."#name, simdop>; |
| 653 | } |
| 654 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 655 | multiclass SIMDShiftInt<SDNode node, string name, bits<32> baseInst> { |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 656 | defm "" : SIMDShift<v16i8, "i8x16", node, (splat16 I32:$x), name, baseInst>; |
| 657 | defm "" : SIMDShift<v8i16, "i16x8", node, (splat8 I32:$x), name, |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 658 | !add(baseInst, 17)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 659 | defm "" : SIMDShift<v4i32, "i32x4", node, (splat4 I32:$x), name, |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 660 | !add(baseInst, 34)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 661 | defm "" : SIMDShift<v2i64, "i64x2", node, (splat2 (i64 (zext I32:$x))), |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 662 | name, !add(baseInst, 51)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 663 | } |
| 664 | |
| 665 | // Left shift by scalar: shl |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 666 | defm SHL : SIMDShiftInt<shl, "shl", 84>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 667 | |
| 668 | // Right shift by scalar: shr_s / shr_u |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 669 | defm SHR_S : SIMDShiftInt<sra, "shr_s", 85>; |
| 670 | defm SHR_U : SIMDShiftInt<srl, "shr_u", 86>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 671 | |
Thomas Lively | 7663e0c | 2019-06-26 16:19:59 +0000 | [diff] [blame] | 672 | // Truncate i64 shift operands to i32s, except if they are already i32s |
| 673 | foreach shifts = [[shl, SHL_v2i64], [sra, SHR_S_v2i64], [srl, SHR_U_v2i64]] in { |
| 674 | def : Pat<(v2i64 (shifts[0] |
| 675 | (v2i64 V128:$vec), |
| 676 | (v2i64 (splat2 (i64 (sext I32:$x)))) |
| 677 | )), |
| 678 | (v2i64 (shifts[1] (v2i64 V128:$vec), (i32 I32:$x)))>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 679 | def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), (v2i64 (splat2 I64:$x)))), |
| 680 | (v2i64 (shifts[1] (v2i64 V128:$vec), (I32_WRAP_I64 I64:$x)))>; |
Thomas Lively | 7663e0c | 2019-06-26 16:19:59 +0000 | [diff] [blame] | 681 | } |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 682 | |
Thomas Lively | 55735d5 | 2018-10-20 01:31:18 +0000 | [diff] [blame] | 683 | // 2xi64 shifts with constant shift amounts are custom lowered to avoid wrapping |
| 684 | def wasm_shift_t : SDTypeProfile<1, 2, |
| 685 | [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>] |
| 686 | >; |
| 687 | def wasm_shl : SDNode<"WebAssemblyISD::VEC_SHL", wasm_shift_t>; |
| 688 | def wasm_shr_s : SDNode<"WebAssemblyISD::VEC_SHR_S", wasm_shift_t>; |
| 689 | def wasm_shr_u : SDNode<"WebAssemblyISD::VEC_SHR_U", wasm_shift_t>; |
| 690 | foreach shifts = [[wasm_shl, SHL_v2i64], |
| 691 | [wasm_shr_s, SHR_S_v2i64], |
| 692 | [wasm_shr_u, SHR_U_v2i64]] in |
| 693 | def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), I32:$x)), |
| 694 | (v2i64 (shifts[1] (v2i64 V128:$vec), I32:$x))>; |
| 695 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 696 | //===----------------------------------------------------------------------===// |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 697 | // Integer binary arithmetic |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 698 | //===----------------------------------------------------------------------===// |
| 699 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 700 | multiclass SIMDBinaryIntSmall<SDNode node, string name, bits<32> baseInst> { |
| 701 | defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>; |
| 702 | defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 17)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 703 | } |
| 704 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 705 | multiclass SIMDBinaryIntNoI64x2<SDNode node, string name, bits<32> baseInst> { |
| 706 | defm "" : SIMDBinaryIntSmall<node, name, baseInst>; |
| 707 | defm "" : SIMDBinary<v4i32, "i32x4", node, name, !add(baseInst, 34)>; |
| 708 | } |
| 709 | |
| 710 | multiclass SIMDBinaryInt<SDNode node, string name, bits<32> baseInst> { |
| 711 | defm "" : SIMDBinaryIntNoI64x2<node, name, baseInst>; |
| 712 | defm "" : SIMDBinary<v2i64, "i64x2", node, name, !add(baseInst, 51)>; |
| 713 | } |
| 714 | |
| 715 | // Integer addition: add / add_saturate_s / add_saturate_u |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 716 | let isCommutable = 1 in { |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 717 | defm ADD : SIMDBinaryInt<add, "add", 87>; |
| 718 | defm ADD_SAT_S : SIMDBinaryIntSmall<saddsat, "add_saturate_s", 88>; |
| 719 | defm ADD_SAT_U : SIMDBinaryIntSmall<uaddsat, "add_saturate_u", 89>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 720 | } // isCommutable = 1 |
| 721 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 722 | // Integer subtraction: sub / sub_saturate_s / sub_saturate_u |
| 723 | defm SUB : SIMDBinaryInt<sub, "sub", 90>; |
| 724 | defm SUB_SAT_S : |
| 725 | SIMDBinaryIntSmall<int_wasm_sub_saturate_signed, "sub_saturate_s", 91>; |
| 726 | defm SUB_SAT_U : |
| 727 | SIMDBinaryIntSmall<int_wasm_sub_saturate_unsigned, "sub_saturate_u", 92>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 728 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 729 | // Integer multiplication: mul |
Thomas Lively | a07019a | 2019-10-31 16:49:47 -0700 | [diff] [blame] | 730 | let isCommutable = 1 in |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 731 | defm MUL : SIMDBinaryIntNoI64x2<mul, "mul", 93>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 732 | |
Thomas Lively | a07019a | 2019-10-31 16:49:47 -0700 | [diff] [blame] | 733 | // Integer min_s / min_u / max_s / max_u |
| 734 | let isCommutable = 1 in { |
| 735 | defm MIN_S : SIMDBinaryIntNoI64x2<int_wasm_min_signed, "min_s", 94>; |
| 736 | defm MIN_U : SIMDBinaryIntNoI64x2<int_wasm_min_unsigned, "min_u", 95>; |
| 737 | defm MAX_S : SIMDBinaryIntNoI64x2<int_wasm_max_signed, "max_s", 96>; |
| 738 | defm MAX_U : SIMDBinaryIntNoI64x2<int_wasm_max_unsigned, "max_u", 97>; |
| 739 | } // isCommutable = 1 |
| 740 | |
Thomas Lively | 935c84c | 2019-10-31 18:28:02 -0700 | [diff] [blame] | 741 | // Widening dot product: i32x4.dot_i16x8_s |
| 742 | let isCommutable = 1 in |
| 743 | defm DOT : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins), |
| 744 | [(set V128:$dst, (int_wasm_dot V128:$lhs, V128:$rhs))], |
| 745 | "i32x4.dot_i16x8_s\t$dst, $lhs, $rhs", "i32x4.dot_i16x8_s", |
| 746 | 217>; |
| 747 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 748 | //===----------------------------------------------------------------------===// |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 749 | // Floating-point unary arithmetic |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 750 | //===----------------------------------------------------------------------===// |
| 751 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 752 | multiclass SIMDUnaryFP<SDNode node, string name, bits<32> baseInst> { |
| 753 | defm "" : SIMDUnary<v4f32, "f32x4", node, name, baseInst>; |
| 754 | defm "" : SIMDUnary<v2f64, "f64x2", node, name, !add(baseInst, 11)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 755 | } |
| 756 | |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 757 | // Absolute value: abs |
| 758 | defm ABS : SIMDUnaryFP<fabs, "abs", 149>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 759 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 760 | // Negation: neg |
| 761 | defm NEG : SIMDUnaryFP<fneg, "neg", 150>; |
| 762 | |
| 763 | // Square root: sqrt |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 764 | let Predicates = [HasUnimplementedSIMD128] in |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 765 | defm SQRT : SIMDUnaryFP<fsqrt, "sqrt", 151>; |
| 766 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 767 | //===----------------------------------------------------------------------===// |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 768 | // Floating-point binary arithmetic |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 769 | //===----------------------------------------------------------------------===// |
| 770 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 771 | multiclass SIMDBinaryFP<SDNode node, string name, bits<32> baseInst> { |
| 772 | defm "" : SIMDBinary<v4f32, "f32x4", node, name, baseInst>; |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 773 | defm "" : SIMDBinary<v2f64, "f64x2", node, name, !add(baseInst, 11)>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 774 | } |
| 775 | |
| 776 | // Addition: add |
| 777 | let isCommutable = 1 in |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 778 | defm ADD : SIMDBinaryFP<fadd, "add", 154>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 779 | |
| 780 | // Subtraction: sub |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 781 | defm SUB : SIMDBinaryFP<fsub, "sub", 155>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 782 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 783 | // Multiplication: mul |
| 784 | let isCommutable = 1 in |
Thomas Lively | 299d214 | 2018-11-09 01:45:56 +0000 | [diff] [blame] | 785 | defm MUL : SIMDBinaryFP<fmul, "mul", 156>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 786 | |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 787 | // Division: div |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 788 | let Predicates = [HasUnimplementedSIMD128] in |
Thomas Lively | 4ddd225 | 2018-11-09 01:49:19 +0000 | [diff] [blame] | 789 | defm DIV : SIMDBinaryFP<fdiv, "div", 157>; |
| 790 | |
| 791 | // NaN-propagating minimum: min |
| 792 | defm MIN : SIMDBinaryFP<fminimum, "min", 158>; |
| 793 | |
| 794 | // NaN-propagating maximum: max |
| 795 | defm MAX : SIMDBinaryFP<fmaximum, "max", 159>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 796 | |
| 797 | //===----------------------------------------------------------------------===// |
| 798 | // Conversions |
| 799 | //===----------------------------------------------------------------------===// |
| 800 | |
| 801 | multiclass SIMDConvert<ValueType vec_t, ValueType arg_t, SDNode op, |
| 802 | string name, bits<32> simdop> { |
| 803 | defm op#_#vec_t#_#arg_t : |
| 804 | SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins), |
| 805 | [(set (vec_t V128:$dst), (vec_t (op (arg_t V128:$vec))))], |
| 806 | name#"\t$dst, $vec", name, simdop>; |
| 807 | } |
| 808 | |
Thomas Lively | 6a87dda | 2019-01-08 06:25:55 +0000 | [diff] [blame] | 809 | // Integer to floating point: convert |
| 810 | defm "" : SIMDConvert<v4f32, v4i32, sint_to_fp, "f32x4.convert_i32x4_s", 175>; |
| 811 | defm "" : SIMDConvert<v4f32, v4i32, uint_to_fp, "f32x4.convert_i32x4_u", 176>; |
| 812 | defm "" : SIMDConvert<v2f64, v2i64, sint_to_fp, "f64x2.convert_i64x2_s", 177>; |
| 813 | defm "" : SIMDConvert<v2f64, v2i64, uint_to_fp, "f64x2.convert_i64x2_u", 178>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 814 | |
Thomas Lively | 6a87dda | 2019-01-08 06:25:55 +0000 | [diff] [blame] | 815 | // Floating point to integer with saturation: trunc_sat |
| 816 | defm "" : SIMDConvert<v4i32, v4f32, fp_to_sint, "i32x4.trunc_sat_f32x4_s", 171>; |
| 817 | defm "" : SIMDConvert<v4i32, v4f32, fp_to_uint, "i32x4.trunc_sat_f32x4_u", 172>; |
| 818 | defm "" : SIMDConvert<v2i64, v2f64, fp_to_sint, "i64x2.trunc_sat_f64x2_s", 173>; |
| 819 | defm "" : SIMDConvert<v2i64, v2f64, fp_to_uint, "i64x2.trunc_sat_f64x2_u", 174>; |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 820 | |
Thomas Lively | ae530c5 | 2019-09-13 22:54:41 +0000 | [diff] [blame] | 821 | // Widening operations |
| 822 | multiclass SIMDWiden<ValueType vec_t, string vec, ValueType arg_t, string arg, |
| 823 | bits<32> baseInst> { |
| 824 | defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_low_signed, |
| 825 | vec#".widen_low_"#arg#"_s", baseInst>; |
| 826 | defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_high_signed, |
| 827 | vec#".widen_high_"#arg#"_s", !add(baseInst, 1)>; |
| 828 | defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_low_unsigned, |
| 829 | vec#".widen_low_"#arg#"_u", !add(baseInst, 2)>; |
| 830 | defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_high_unsigned, |
| 831 | vec#".widen_high_"#arg#"_u", !add(baseInst, 3)>; |
| 832 | } |
| 833 | |
| 834 | defm "" : SIMDWiden<v8i16, "i16x8", v16i8, "i8x16", 202>; |
| 835 | defm "" : SIMDWiden<v4i32, "i32x4", v8i16, "i16x8", 206>; |
| 836 | |
| 837 | // Narrowing operations |
| 838 | multiclass SIMDNarrow<ValueType vec_t, string vec, ValueType arg_t, string arg, |
| 839 | bits<32> baseInst> { |
| 840 | defm NARROW_S_#vec_t : |
| 841 | SIMD_I<(outs V128:$dst), (ins V128:$low, V128:$high), (outs), (ins), |
| 842 | [(set (vec_t V128:$dst), (vec_t (int_wasm_narrow_signed |
| 843 | (arg_t V128:$low), (arg_t V128:$high))))], |
| 844 | vec#".narrow_"#arg#"_s\t$dst, $low, $high", vec#".narrow_"#arg#"_s", |
| 845 | baseInst>; |
| 846 | defm NARROW_U_#vec_t : |
| 847 | SIMD_I<(outs V128:$dst), (ins V128:$low, V128:$high), (outs), (ins), |
| 848 | [(set (vec_t V128:$dst), (vec_t (int_wasm_narrow_unsigned |
| 849 | (arg_t V128:$low), (arg_t V128:$high))))], |
| 850 | vec#".narrow_"#arg#"_u\t$dst, $low, $high", vec#".narrow_"#arg#"_u", |
| 851 | !add(baseInst, 1)>; |
| 852 | } |
| 853 | |
| 854 | defm "" : SIMDNarrow<v16i8, "i8x16", v8i16, "i16x8", 198>; |
| 855 | defm "" : SIMDNarrow<v8i16, "i16x8", v4i32, "i32x4", 200>; |
| 856 | |
Thomas Lively | 2ebacb1 | 2018-10-11 00:01:25 +0000 | [diff] [blame] | 857 | // Lower llvm.wasm.trunc.saturate.* to saturating instructions |
| 858 | def : Pat<(v4i32 (int_wasm_trunc_saturate_signed (v4f32 V128:$src))), |
| 859 | (fp_to_sint_v4i32_v4f32 (v4f32 V128:$src))>; |
| 860 | def : Pat<(v4i32 (int_wasm_trunc_saturate_unsigned (v4f32 V128:$src))), |
| 861 | (fp_to_uint_v4i32_v4f32 (v4f32 V128:$src))>; |
| 862 | def : Pat<(v2i64 (int_wasm_trunc_saturate_signed (v2f64 V128:$src))), |
| 863 | (fp_to_sint_v2i64_v2f64 (v2f64 V128:$src))>; |
| 864 | def : Pat<(v2i64 (int_wasm_trunc_saturate_unsigned (v2f64 V128:$src))), |
| 865 | (fp_to_uint_v2i64_v2f64 (v2f64 V128:$src))>; |
| 866 | |
Heejin Ahn | d9a6de3 | 2018-10-09 22:23:39 +0000 | [diff] [blame] | 867 | // Bitcasts are nops |
| 868 | // Matching bitcast t1 to t1 causes strange errors, so avoid repeating types |
| 869 | foreach t1 = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in |
| 870 | foreach t2 = !foldl( |
| 871 | []<ValueType>, [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64], |
| 872 | acc, cur, !if(!eq(!cast<string>(t1), !cast<string>(cur)), |
| 873 | acc, !listconcat(acc, [cur]) |
| 874 | ) |
| 875 | ) in |
| 876 | def : Pat<(t1 (bitconvert (t2 V128:$v))), (t1 V128:$v)>; |
Thomas Lively | d0d9317 | 2019-08-31 00:12:29 +0000 | [diff] [blame] | 877 | |
| 878 | //===----------------------------------------------------------------------===// |
| 879 | // Quasi-Fused Multiply- Add and Subtract (QFMA/QFMS) |
| 880 | //===----------------------------------------------------------------------===// |
Thomas Lively | a9b3d1f | 2019-09-25 00:15:59 +0000 | [diff] [blame] | 881 | |
Thomas Lively | d0d9317 | 2019-08-31 00:12:29 +0000 | [diff] [blame] | 882 | multiclass SIMDQFM<ValueType vec_t, string vec, bits<32> baseInst> { |
| 883 | defm QFMA_#vec_t : |
| 884 | SIMD_I<(outs V128:$dst), (ins V128:$a, V128:$b, V128:$c), |
| 885 | (outs), (ins), |
| 886 | [(set (vec_t V128:$dst), |
| 887 | (int_wasm_qfma (vec_t V128:$a), (vec_t V128:$b), (vec_t V128:$c)))], |
| 888 | vec#".qfma\t$dst, $a, $b, $c", vec#".qfma", baseInst>; |
| 889 | defm QFMS_#vec_t : |
| 890 | SIMD_I<(outs V128:$dst), (ins V128:$a, V128:$b, V128:$c), |
| 891 | (outs), (ins), |
| 892 | [(set (vec_t V128:$dst), |
| 893 | (int_wasm_qfms (vec_t V128:$a), (vec_t V128:$b), (vec_t V128:$c)))], |
| 894 | vec#".qfms\t$dst, $a, $b, $c", vec#".qfms", !add(baseInst, 1)>; |
| 895 | } |
| 896 | |
| 897 | defm "" : SIMDQFM<v4f32, "f32x4", 0x98>; |
| 898 | defm "" : SIMDQFM<v2f64, "f64x2", 0xa3>; |