blob: 137234f89b30d0e9b02f85494e79a242d653c290 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001// WebAssemblyInstrSIMD.td - WebAssembly SIMD codegen support -*- tablegen -*-//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Dan Gohman10e730a2015-06-29 23:51:55 +00006//
7//===----------------------------------------------------------------------===//
JF Bastien5ca0bac2015-07-10 18:23:10 +00008///
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// WebAssembly SIMD operand code-gen constructs.
JF Bastien5ca0bac2015-07-10 18:23:10 +000011///
Dan Gohman10e730a2015-06-29 23:51:55 +000012//===----------------------------------------------------------------------===//
13
Heejin Ahnd9a6de32018-10-09 22:23:39 +000014// Instructions requiring HasSIMD128 and the simd128 prefix byte
15multiclass SIMD_I<dag oops_r, dag iops_r, dag oops_s, dag iops_s,
16 list<dag> pattern_r, string asmstr_r = "",
17 string asmstr_s = "", bits<32> simdop = -1> {
18 defm "" : I<oops_r, iops_r, oops_s, iops_s, pattern_r, asmstr_r, asmstr_s,
19 !or(0xfd00, !and(0xff, simdop))>,
20 Requires<[HasSIMD128]>;
21}
22
Thomas Lively0ff82ac2018-10-13 07:09:10 +000023defm "" : ARGUMENT<V128, v16i8>;
24defm "" : ARGUMENT<V128, v8i16>;
25defm "" : ARGUMENT<V128, v4i32>;
26defm "" : ARGUMENT<V128, v2i64>;
27defm "" : ARGUMENT<V128, v4f32>;
28defm "" : ARGUMENT<V128, v2f64>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +000029
30// Constrained immediate argument types
Thomas Lively22442922018-08-21 21:03:18 +000031foreach SIZE = [8, 16] in
Thomas Livelyffde98d2018-10-13 16:58:03 +000032def ImmI#SIZE : ImmLeaf<i32,
Thomas Lively9a484382019-01-31 23:22:39 +000033 "return -(1 << ("#SIZE#" - 1)) <= Imm && Imm < (1 << ("#SIZE#" - 1));"
Thomas Livelyffde98d2018-10-13 16:58:03 +000034>;
Heejin Ahna0fd9c32018-08-14 18:53:27 +000035foreach SIZE = [2, 4, 8, 16, 32] in
36def LaneIdx#SIZE : ImmLeaf<i32, "return 0 <= Imm && Imm < "#SIZE#";">;
Derek Schuff51ed1312018-08-07 21:24:01 +000037
Heejin Ahnd9a6de32018-10-09 22:23:39 +000038//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +000039// Load and store
40//===----------------------------------------------------------------------===//
41
42// Load: v128.load
Thomas Livelya9b3d1f2019-09-25 00:15:59 +000043let mayLoad = 1, UseNamedOperandTable = 1 in
44defm LOAD_V128 :
45 SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr),
46 (outs), (ins P2Align:$p2align, offset32_op:$off), [],
47 "v128.load\t$dst, ${off}(${addr})$p2align",
48 "v128.load\t$off$p2align", 0>;
Thomas Lively4ddd2252018-11-09 01:49:19 +000049
50// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
Thomas Livelya9b3d1f2019-09-25 00:15:59 +000051foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
52def : LoadPatNoOffset<vec_t, load, LOAD_V128>;
53def : LoadPatImmOff<vec_t, load, regPlusImm, LOAD_V128>;
54def : LoadPatImmOff<vec_t, load, or_is_add, LOAD_V128>;
55def : LoadPatOffsetOnly<vec_t, load, LOAD_V128>;
56def : LoadPatGlobalAddrOffOnly<vec_t, load, LOAD_V128>;
Thomas Lively4ddd2252018-11-09 01:49:19 +000057}
58
Thomas Lively99d3dd22019-09-23 20:42:12 +000059// vNxM.load_splat
60multiclass SIMDLoadSplat<string vec, bits<32> simdop> {
61 let mayLoad = 1, UseNamedOperandTable = 1,
62 Predicates = [HasUnimplementedSIMD128] in
63 defm LOAD_SPLAT_#vec :
64 SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr),
65 (outs), (ins P2Align:$p2align, offset32_op:$off), [],
66 vec#".load_splat\t$dst, ${off}(${addr})$p2align",
67 vec#".load_splat\t$off$p2align", simdop>;
68}
69
70defm "" : SIMDLoadSplat<"v8x16", 194>;
71defm "" : SIMDLoadSplat<"v16x8", 195>;
72defm "" : SIMDLoadSplat<"v32x4", 196>;
73defm "" : SIMDLoadSplat<"v64x2", 197>;
74
Thomas Lively3479fd22019-10-31 20:01:02 -070075def wasm_load_splat_t : SDTypeProfile<1, 1, [SDTCisPtrTy<1>]>;
76def wasm_load_splat : SDNode<"WebAssemblyISD::LOAD_SPLAT", wasm_load_splat_t,
77 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
78def load_splat : PatFrag<(ops node:$addr), (wasm_load_splat node:$addr)>;
Thomas Lively99d3dd22019-09-23 20:42:12 +000079
80let Predicates = [HasUnimplementedSIMD128] in
81foreach args = [["v16i8", "v8x16"], ["v8i16", "v16x8"], ["v4i32", "v32x4"],
82 ["v2i64", "v64x2"], ["v4f32", "v32x4"], ["v2f64", "v64x2"]] in {
83def : LoadPatNoOffset<!cast<ValueType>(args[0]),
Thomas Lively3479fd22019-10-31 20:01:02 -070084 load_splat,
Thomas Lively99d3dd22019-09-23 20:42:12 +000085 !cast<NI>("LOAD_SPLAT_"#args[1])>;
86def : LoadPatImmOff<!cast<ValueType>(args[0]),
Thomas Lively3479fd22019-10-31 20:01:02 -070087 load_splat,
Thomas Lively99d3dd22019-09-23 20:42:12 +000088 regPlusImm,
89 !cast<NI>("LOAD_SPLAT_"#args[1])>;
90def : LoadPatImmOff<!cast<ValueType>(args[0]),
Thomas Lively3479fd22019-10-31 20:01:02 -070091 load_splat,
Thomas Lively99d3dd22019-09-23 20:42:12 +000092 or_is_add,
93 !cast<NI>("LOAD_SPLAT_"#args[1])>;
94def : LoadPatOffsetOnly<!cast<ValueType>(args[0]),
Thomas Lively3479fd22019-10-31 20:01:02 -070095 load_splat,
Thomas Lively99d3dd22019-09-23 20:42:12 +000096 !cast<NI>("LOAD_SPLAT_"#args[1])>;
97def : LoadPatGlobalAddrOffOnly<!cast<ValueType>(args[0]),
Thomas Lively3479fd22019-10-31 20:01:02 -070098 load_splat,
Thomas Lively99d3dd22019-09-23 20:42:12 +000099 !cast<NI>("LOAD_SPLAT_"#args[1])>;
100}
101
Thomas Lively81125f72019-09-27 02:06:50 +0000102// Load and extend
103multiclass SIMDLoadExtend<ValueType vec_t, string name, bits<32> simdop> {
104 let mayLoad = 1, UseNamedOperandTable = 1,
105 Predicates = [HasUnimplementedSIMD128] in {
106 defm LOAD_EXTEND_S_#vec_t :
107 SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr),
108 (outs), (ins P2Align:$p2align, offset32_op:$off), [],
109 name#"_s\t$dst, ${off}(${addr})$p2align",
110 name#"_s\t$off$p2align", simdop>;
111 defm LOAD_EXTEND_U_#vec_t :
112 SIMD_I<(outs V128:$dst), (ins P2Align:$p2align, offset32_op:$off, I32:$addr),
113 (outs), (ins P2Align:$p2align, offset32_op:$off), [],
114 name#"_u\t$dst, ${off}(${addr})$p2align",
115 name#"_u\t$off$p2align", !add(simdop, 1)>;
116 }
117}
118
119defm "" : SIMDLoadExtend<v8i16, "i16x8.load8x8", 210>;
120defm "" : SIMDLoadExtend<v4i32, "i32x4.load16x4", 212>;
121defm "" : SIMDLoadExtend<v2i64, "i64x2.load32x2", 214>;
122
123let Predicates = [HasUnimplementedSIMD128] in
124foreach types = [[v8i16, i8], [v4i32, i16], [v2i64, i32]] in
125foreach exts = [["sextloadv", "_S"],
126 ["zextloadv", "_U"],
127 ["extloadv", "_U"]] in {
128def : LoadPatNoOffset<types[0], !cast<PatFrag>(exts[0]#types[1]),
129 !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>;
130def : LoadPatImmOff<types[0], !cast<PatFrag>(exts[0]#types[1]), regPlusImm,
131 !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>;
132def : LoadPatImmOff<types[0], !cast<PatFrag>(exts[0]#types[1]), or_is_add,
133 !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>;
134def : LoadPatOffsetOnly<types[0], !cast<PatFrag>(exts[0]#types[1]),
135 !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>;
136def : LoadPatGlobalAddrOffOnly<types[0], !cast<PatFrag>(exts[0]#types[1]),
137 !cast<NI>("LOAD_EXTEND"#exts[1]#"_"#types[0])>;
138}
139
140
Thomas Lively4ddd2252018-11-09 01:49:19 +0000141// Store: v128.store
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000142let mayStore = 1, UseNamedOperandTable = 1 in
143defm STORE_V128 :
144 SIMD_I<(outs), (ins P2Align:$p2align, offset32_op:$off, I32:$addr, V128:$vec),
145 (outs), (ins P2Align:$p2align, offset32_op:$off), [],
146 "v128.store\t${off}(${addr})$p2align, $vec",
147 "v128.store\t$off$p2align", 1>;
Thomas Lively4ddd2252018-11-09 01:49:19 +0000148
149foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
Thomas Lively4ddd2252018-11-09 01:49:19 +0000150// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000151def : StorePatNoOffset<vec_t, store, STORE_V128>;
152def : StorePatImmOff<vec_t, store, regPlusImm, STORE_V128>;
153def : StorePatImmOff<vec_t, store, or_is_add, STORE_V128>;
154def : StorePatOffsetOnly<vec_t, store, STORE_V128>;
155def : StorePatGlobalAddrOffOnly<vec_t, store, STORE_V128>;
Thomas Lively4ddd2252018-11-09 01:49:19 +0000156}
157
158//===----------------------------------------------------------------------===//
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000159// Constructing SIMD values
160//===----------------------------------------------------------------------===//
Thomas Lively9075cd62018-10-03 00:19:39 +0000161
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000162// Constant: v128.const
Thomas Lively22442922018-08-21 21:03:18 +0000163multiclass ConstVec<ValueType vec_t, dag ops, dag pat, string args> {
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000164 let isMoveImm = 1, isReMaterializable = 1,
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000165 Predicates = [HasUnimplementedSIMD128] in
Thomas Lively22442922018-08-21 21:03:18 +0000166 defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops,
167 [(set V128:$dst, (vec_t pat))],
168 "v128.const\t$dst, "#args,
Thomas Lively299d2142018-11-09 01:45:56 +0000169 "v128.const\t"#args, 2>;
Thomas Lively22442922018-08-21 21:03:18 +0000170}
Thomas Lively123c3bb2018-08-23 00:43:47 +0000171
Thomas Lively22442922018-08-21 21:03:18 +0000172defm "" : ConstVec<v16i8,
173 (ins vec_i8imm_op:$i0, vec_i8imm_op:$i1,
174 vec_i8imm_op:$i2, vec_i8imm_op:$i3,
175 vec_i8imm_op:$i4, vec_i8imm_op:$i5,
176 vec_i8imm_op:$i6, vec_i8imm_op:$i7,
177 vec_i8imm_op:$i8, vec_i8imm_op:$i9,
178 vec_i8imm_op:$iA, vec_i8imm_op:$iB,
179 vec_i8imm_op:$iC, vec_i8imm_op:$iD,
180 vec_i8imm_op:$iE, vec_i8imm_op:$iF),
181 (build_vector ImmI8:$i0, ImmI8:$i1, ImmI8:$i2, ImmI8:$i3,
182 ImmI8:$i4, ImmI8:$i5, ImmI8:$i6, ImmI8:$i7,
183 ImmI8:$i8, ImmI8:$i9, ImmI8:$iA, ImmI8:$iB,
184 ImmI8:$iC, ImmI8:$iD, ImmI8:$iE, ImmI8:$iF),
185 !strconcat("$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7, ",
186 "$i8, $i9, $iA, $iB, $iC, $iD, $iE, $iF")>;
187defm "" : ConstVec<v8i16,
188 (ins vec_i16imm_op:$i0, vec_i16imm_op:$i1,
189 vec_i16imm_op:$i2, vec_i16imm_op:$i3,
190 vec_i16imm_op:$i4, vec_i16imm_op:$i5,
191 vec_i16imm_op:$i6, vec_i16imm_op:$i7),
192 (build_vector
193 ImmI16:$i0, ImmI16:$i1, ImmI16:$i2, ImmI16:$i3,
194 ImmI16:$i4, ImmI16:$i5, ImmI16:$i6, ImmI16:$i7),
195 "$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7">;
Heejin Ahn43675872019-02-06 00:17:03 +0000196let IsCanonical = 1 in
Thomas Lively22442922018-08-21 21:03:18 +0000197defm "" : ConstVec<v4i32,
Heejin Ahne37ba2c2019-02-05 01:59:49 +0000198 (ins vec_i32imm_op:$i0, vec_i32imm_op:$i1,
Thomas Lively22442922018-08-21 21:03:18 +0000199 vec_i32imm_op:$i2, vec_i32imm_op:$i3),
Heejin Ahne37ba2c2019-02-05 01:59:49 +0000200 (build_vector (i32 imm:$i0), (i32 imm:$i1),
201 (i32 imm:$i2), (i32 imm:$i3)),
202 "$i0, $i1, $i2, $i3">;
Thomas Lively22442922018-08-21 21:03:18 +0000203defm "" : ConstVec<v2i64,
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000204 (ins vec_i64imm_op:$i0, vec_i64imm_op:$i1),
205 (build_vector (i64 imm:$i0), (i64 imm:$i1)),
206 "$i0, $i1">;
Thomas Lively22442922018-08-21 21:03:18 +0000207defm "" : ConstVec<v4f32,
208 (ins f32imm_op:$i0, f32imm_op:$i1,
209 f32imm_op:$i2, f32imm_op:$i3),
210 (build_vector (f32 fpimm:$i0), (f32 fpimm:$i1),
211 (f32 fpimm:$i2), (f32 fpimm:$i3)),
212 "$i0, $i1, $i2, $i3">;
213defm "" : ConstVec<v2f64,
214 (ins f64imm_op:$i0, f64imm_op:$i1),
215 (build_vector (f64 fpimm:$i0), (f64 fpimm:$i1)),
216 "$i0, $i1">;
Thomas Livelyc1742572018-08-23 00:48:37 +0000217
Thomas Lively4ddd2252018-11-09 01:49:19 +0000218// Shuffle lanes: shuffle
219defm SHUFFLE :
220 SIMD_I<(outs V128:$dst),
221 (ins V128:$x, V128:$y,
222 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
223 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
224 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
225 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
226 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
227 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
228 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
229 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
230 (outs),
231 (ins
232 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
233 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
234 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
235 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
236 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
237 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
238 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
239 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
240 [],
241 "v8x16.shuffle\t$dst, $x, $y, "#
242 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
243 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
244 "v8x16.shuffle\t"#
245 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
246 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
247 3>;
248
249// Shuffles after custom lowering
250def wasm_shuffle_t : SDTypeProfile<1, 18, []>;
251def wasm_shuffle : SDNode<"WebAssemblyISD::SHUFFLE", wasm_shuffle_t>;
252foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
253def : Pat<(vec_t (wasm_shuffle (vec_t V128:$x), (vec_t V128:$y),
254 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
255 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
256 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
257 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
258 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
259 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
260 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
261 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF))),
262 (vec_t (SHUFFLE (vec_t V128:$x), (vec_t V128:$y),
263 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
264 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
265 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
266 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
267 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
268 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
269 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
270 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF)))>;
271}
272
Thomas Livelyd5b7a4e2019-10-09 17:39:19 +0000273// Swizzle lanes: v8x16.swizzle
274def wasm_swizzle_t : SDTypeProfile<1, 2, []>;
275def wasm_swizzle : SDNode<"WebAssemblyISD::SWIZZLE", wasm_swizzle_t>;
Thomas Lively3419e902019-10-09 17:45:47 +0000276let Predicates = [HasUnimplementedSIMD128] in
Thomas Livelyd5b7a4e2019-10-09 17:39:19 +0000277defm SWIZZLE :
278 SIMD_I<(outs V128:$dst), (ins V128:$src, V128:$mask), (outs), (ins),
279 [(set (v16i8 V128:$dst),
280 (wasm_swizzle (v16i8 V128:$src), (v16i8 V128:$mask)))],
281 "v8x16.swizzle\t$dst, $src, $mask", "v8x16.swizzle", 192>;
282
Thomas Lively3419e902019-10-09 17:45:47 +0000283def : Pat<(int_wasm_swizzle (v16i8 V128:$src), (v16i8 V128:$mask)),
284 (SWIZZLE V128:$src, V128:$mask)>;
285
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000286// Create vector with identical lanes: splat
287def splat2 : PatFrag<(ops node:$x), (build_vector node:$x, node:$x)>;
288def splat4 : PatFrag<(ops node:$x), (build_vector
289 node:$x, node:$x, node:$x, node:$x)>;
290def splat8 : PatFrag<(ops node:$x), (build_vector
291 node:$x, node:$x, node:$x, node:$x,
292 node:$x, node:$x, node:$x, node:$x)>;
293def splat16 : PatFrag<(ops node:$x), (build_vector
294 node:$x, node:$x, node:$x, node:$x,
295 node:$x, node:$x, node:$x, node:$x,
296 node:$x, node:$x, node:$x, node:$x,
297 node:$x, node:$x, node:$x, node:$x)>;
298
299multiclass Splat<ValueType vec_t, string vec, WebAssemblyRegClass reg_t,
300 PatFrag splat_pat, bits<32> simdop> {
301 // Prefer splats over v128.const for const splats (65 is lowest that works)
302 let AddedComplexity = 65 in
303 defm SPLAT_#vec_t : SIMD_I<(outs V128:$dst), (ins reg_t:$x), (outs), (ins),
304 [(set (vec_t V128:$dst), (splat_pat reg_t:$x))],
305 vec#".splat\t$dst, $x", vec#".splat", simdop>;
306}
307
Thomas Lively299d2142018-11-09 01:45:56 +0000308defm "" : Splat<v16i8, "i8x16", I32, splat16, 4>;
309defm "" : Splat<v8i16, "i16x8", I32, splat8, 8>;
310defm "" : Splat<v4i32, "i32x4", I32, splat4, 12>;
311defm "" : Splat<v2i64, "i64x2", I64, splat2, 15>;
312defm "" : Splat<v4f32, "f32x4", F32, splat4, 18>;
313defm "" : Splat<v2f64, "f64x2", F64, splat2, 21>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000314
Thomas Lively74c12ce2019-01-29 23:44:48 +0000315// scalar_to_vector leaves high lanes undefined, so can be a splat
316class ScalarSplatPat<ValueType vec_t, ValueType lane_t,
317 WebAssemblyRegClass reg_t> :
318 Pat<(vec_t (scalar_to_vector (lane_t reg_t:$x))),
319 (!cast<Instruction>("SPLAT_"#vec_t) reg_t:$x)>;
320
321def : ScalarSplatPat<v16i8, i32, I32>;
322def : ScalarSplatPat<v8i16, i32, I32>;
323def : ScalarSplatPat<v4i32, i32, I32>;
324def : ScalarSplatPat<v2i64, i64, I64>;
325def : ScalarSplatPat<v4f32, f32, F32>;
326def : ScalarSplatPat<v2f64, f64, F64>;
327
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000328//===----------------------------------------------------------------------===//
329// Accessing lanes
330//===----------------------------------------------------------------------===//
331
332// Extract lane as a scalar: extract_lane / extract_lane_s / extract_lane_u
333multiclass ExtractLane<ValueType vec_t, string vec, ImmLeaf imm_t,
334 WebAssemblyRegClass reg_t, bits<32> simdop,
335 string suffix = "", SDNode extract = vector_extract> {
336 defm EXTRACT_LANE_#vec_t#suffix :
337 SIMD_I<(outs reg_t:$dst), (ins V128:$vec, vec_i8imm_op:$idx),
338 (outs), (ins vec_i8imm_op:$idx),
339 [(set reg_t:$dst, (extract (vec_t V128:$vec), (i32 imm_t:$idx)))],
340 vec#".extract_lane"#suffix#"\t$dst, $vec, $idx",
341 vec#".extract_lane"#suffix#"\t$idx", simdop>;
342}
343
344multiclass ExtractPat<ValueType lane_t, int mask> {
345 def _s : PatFrag<(ops node:$vec, node:$idx),
346 (i32 (sext_inreg
347 (i32 (vector_extract
348 node:$vec,
349 node:$idx
350 )),
351 lane_t
352 ))>;
353 def _u : PatFrag<(ops node:$vec, node:$idx),
354 (i32 (and
355 (i32 (vector_extract
356 node:$vec,
357 node:$idx
358 )),
359 (i32 mask)
360 ))>;
361}
362
363defm extract_i8x16 : ExtractPat<i8, 0xff>;
364defm extract_i16x8 : ExtractPat<i16, 0xffff>;
365
366multiclass ExtractLaneExtended<string sign, bits<32> baseInst> {
367 defm "" : ExtractLane<v16i8, "i8x16", LaneIdx16, I32, baseInst, sign,
368 !cast<PatFrag>("extract_i8x16"#sign)>;
Thomas Lively299d2142018-11-09 01:45:56 +0000369 defm "" : ExtractLane<v8i16, "i16x8", LaneIdx8, I32, !add(baseInst, 4), sign,
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000370 !cast<PatFrag>("extract_i16x8"#sign)>;
Thomas Livelyd183d8c2018-08-30 21:36:48 +0000371}
372
Thomas Lively299d2142018-11-09 01:45:56 +0000373defm "" : ExtractLaneExtended<"_s", 5>;
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000374let Predicates = [HasUnimplementedSIMD128] in
Thomas Lively299d2142018-11-09 01:45:56 +0000375defm "" : ExtractLaneExtended<"_u", 6>;
Thomas Lively5222cb62018-08-15 18:15:18 +0000376defm "" : ExtractLane<v4i32, "i32x4", LaneIdx4, I32, 13>;
Thomas Lively299d2142018-11-09 01:45:56 +0000377defm "" : ExtractLane<v2i64, "i64x2", LaneIdx2, I64, 16>;
378defm "" : ExtractLane<v4f32, "f32x4", LaneIdx4, F32, 19>;
379defm "" : ExtractLane<v2f64, "f64x2", LaneIdx2, F64, 22>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000380
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000381// It would be more conventional to use unsigned extracts, but v8
382// doesn't implement them yet
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000383def : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))),
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000384 (EXTRACT_LANE_v16i8_s V128:$vec, (i32 LaneIdx16:$idx))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000385def : Pat<(i32 (vector_extract (v8i16 V128:$vec), (i32 LaneIdx8:$idx))),
Thomas Lively8dbf29af2018-12-20 02:10:22 +0000386 (EXTRACT_LANE_v8i16_s V128:$vec, (i32 LaneIdx8:$idx))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000387
Thomas Lively11a332d02018-10-19 19:08:06 +0000388// Lower undef lane indices to zero
389def : Pat<(and (i32 (vector_extract (v16i8 V128:$vec), undef)), (i32 0xff)),
390 (EXTRACT_LANE_v16i8_u V128:$vec, 0)>;
391def : Pat<(and (i32 (vector_extract (v8i16 V128:$vec), undef)), (i32 0xffff)),
392 (EXTRACT_LANE_v8i16_u V128:$vec, 0)>;
393def : Pat<(i32 (vector_extract (v16i8 V128:$vec), undef)),
394 (EXTRACT_LANE_v16i8_u V128:$vec, 0)>;
395def : Pat<(i32 (vector_extract (v8i16 V128:$vec), undef)),
396 (EXTRACT_LANE_v8i16_u V128:$vec, 0)>;
397def : Pat<(sext_inreg (i32 (vector_extract (v16i8 V128:$vec), undef)), i8),
398 (EXTRACT_LANE_v16i8_s V128:$vec, 0)>;
399def : Pat<(sext_inreg (i32 (vector_extract (v8i16 V128:$vec), undef)), i16),
400 (EXTRACT_LANE_v8i16_s V128:$vec, 0)>;
401def : Pat<(vector_extract (v4i32 V128:$vec), undef),
402 (EXTRACT_LANE_v4i32 V128:$vec, 0)>;
403def : Pat<(vector_extract (v2i64 V128:$vec), undef),
404 (EXTRACT_LANE_v2i64 V128:$vec, 0)>;
405def : Pat<(vector_extract (v4f32 V128:$vec), undef),
406 (EXTRACT_LANE_v4f32 V128:$vec, 0)>;
407def : Pat<(vector_extract (v2f64 V128:$vec), undef),
408 (EXTRACT_LANE_v2f64 V128:$vec, 0)>;
409
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000410// Replace lane value: replace_lane
411multiclass ReplaceLane<ValueType vec_t, string vec, ImmLeaf imm_t,
412 WebAssemblyRegClass reg_t, ValueType lane_t,
413 bits<32> simdop> {
414 defm REPLACE_LANE_#vec_t :
415 SIMD_I<(outs V128:$dst), (ins V128:$vec, vec_i8imm_op:$idx, reg_t:$x),
416 (outs), (ins vec_i8imm_op:$idx),
417 [(set V128:$dst, (vector_insert
418 (vec_t V128:$vec), (lane_t reg_t:$x), (i32 imm_t:$idx)))],
419 vec#".replace_lane\t$dst, $vec, $idx, $x",
420 vec#".replace_lane\t$idx", simdop>;
421}
422
Thomas Lively299d2142018-11-09 01:45:56 +0000423defm "" : ReplaceLane<v16i8, "i8x16", LaneIdx16, I32, i32, 7>;
424defm "" : ReplaceLane<v8i16, "i16x8", LaneIdx8, I32, i32, 11>;
425defm "" : ReplaceLane<v4i32, "i32x4", LaneIdx4, I32, i32, 14>;
426defm "" : ReplaceLane<v2i64, "i64x2", LaneIdx2, I64, i64, 17>;
427defm "" : ReplaceLane<v4f32, "f32x4", LaneIdx4, F32, f32, 20>;
428defm "" : ReplaceLane<v2f64, "f64x2", LaneIdx2, F64, f64, 23>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000429
Thomas Lively11a332d02018-10-19 19:08:06 +0000430// Lower undef lane indices to zero
431def : Pat<(vector_insert (v16i8 V128:$vec), I32:$x, undef),
432 (REPLACE_LANE_v16i8 V128:$vec, 0, I32:$x)>;
433def : Pat<(vector_insert (v8i16 V128:$vec), I32:$x, undef),
434 (REPLACE_LANE_v8i16 V128:$vec, 0, I32:$x)>;
435def : Pat<(vector_insert (v4i32 V128:$vec), I32:$x, undef),
436 (REPLACE_LANE_v4i32 V128:$vec, 0, I32:$x)>;
437def : Pat<(vector_insert (v2i64 V128:$vec), I64:$x, undef),
438 (REPLACE_LANE_v2i64 V128:$vec, 0, I64:$x)>;
439def : Pat<(vector_insert (v4f32 V128:$vec), F32:$x, undef),
440 (REPLACE_LANE_v4f32 V128:$vec, 0, F32:$x)>;
441def : Pat<(vector_insert (v2f64 V128:$vec), F64:$x, undef),
442 (REPLACE_LANE_v2f64 V128:$vec, 0, F64:$x)>;
443
Thomas Lively4ddd2252018-11-09 01:49:19 +0000444//===----------------------------------------------------------------------===//
445// Comparisons
446//===----------------------------------------------------------------------===//
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000447
Thomas Lively4ddd2252018-11-09 01:49:19 +0000448multiclass SIMDCondition<ValueType vec_t, ValueType out_t, string vec,
449 string name, CondCode cond, bits<32> simdop> {
450 defm _#vec_t :
451 SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins),
452 [(set (out_t V128:$dst),
453 (setcc (vec_t V128:$lhs), (vec_t V128:$rhs), cond)
454 )],
455 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, simdop>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000456}
457
Thomas Lively4ddd2252018-11-09 01:49:19 +0000458multiclass SIMDConditionInt<string name, CondCode cond, bits<32> baseInst> {
459 defm "" : SIMDCondition<v16i8, v16i8, "i8x16", name, cond, baseInst>;
460 defm "" : SIMDCondition<v8i16, v8i16, "i16x8", name, cond,
461 !add(baseInst, 10)>;
462 defm "" : SIMDCondition<v4i32, v4i32, "i32x4", name, cond,
463 !add(baseInst, 20)>;
464}
465
466multiclass SIMDConditionFP<string name, CondCode cond, bits<32> baseInst> {
467 defm "" : SIMDCondition<v4f32, v4i32, "f32x4", name, cond, baseInst>;
468 defm "" : SIMDCondition<v2f64, v2i64, "f64x2", name, cond,
469 !add(baseInst, 6)>;
470}
471
472// Equality: eq
473let isCommutable = 1 in {
474defm EQ : SIMDConditionInt<"eq", SETEQ, 24>;
475defm EQ : SIMDConditionFP<"eq", SETOEQ, 64>;
476} // isCommutable = 1
477
478// Non-equality: ne
479let isCommutable = 1 in {
480defm NE : SIMDConditionInt<"ne", SETNE, 25>;
481defm NE : SIMDConditionFP<"ne", SETUNE, 65>;
482} // isCommutable = 1
483
484// Less than: lt_s / lt_u / lt
485defm LT_S : SIMDConditionInt<"lt_s", SETLT, 26>;
486defm LT_U : SIMDConditionInt<"lt_u", SETULT, 27>;
487defm LT : SIMDConditionFP<"lt", SETOLT, 66>;
488
489// Greater than: gt_s / gt_u / gt
490defm GT_S : SIMDConditionInt<"gt_s", SETGT, 28>;
491defm GT_U : SIMDConditionInt<"gt_u", SETUGT, 29>;
492defm GT : SIMDConditionFP<"gt", SETOGT, 67>;
493
494// Less than or equal: le_s / le_u / le
495defm LE_S : SIMDConditionInt<"le_s", SETLE, 30>;
496defm LE_U : SIMDConditionInt<"le_u", SETULE, 31>;
497defm LE : SIMDConditionFP<"le", SETOLE, 68>;
498
499// Greater than or equal: ge_s / ge_u / ge
500defm GE_S : SIMDConditionInt<"ge_s", SETGE, 32>;
501defm GE_U : SIMDConditionInt<"ge_u", SETUGE, 33>;
502defm GE : SIMDConditionFP<"ge", SETOGE, 69>;
503
504// Lower float comparisons that don't care about NaN to standard WebAssembly
Thomas Lively0200d622019-03-19 00:55:34 +0000505// float comparisons. These instructions are generated with nnan and in the
506// target-independent expansion of unordered comparisons and ordered ne.
507foreach nodes = [[seteq, EQ_v4f32], [setne, NE_v4f32], [setlt, LT_v4f32],
508 [setgt, GT_v4f32], [setle, LE_v4f32], [setge, GE_v4f32]] in
509def : Pat<(v4i32 (nodes[0] (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
510 (v4i32 (nodes[1] (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
511
512foreach nodes = [[seteq, EQ_v2f64], [setne, NE_v2f64], [setlt, LT_v2f64],
513 [setgt, GT_v2f64], [setle, LE_v2f64], [setge, GE_v2f64]] in
514def : Pat<(v2i64 (nodes[0] (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
515 (v2i64 (nodes[1] (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
516
Thomas Lively4ddd2252018-11-09 01:49:19 +0000517
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000518//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000519// Bitwise operations
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000520//===----------------------------------------------------------------------===//
521
522multiclass SIMDBinary<ValueType vec_t, string vec, SDNode node, string name,
523 bits<32> simdop> {
524 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs),
525 (outs), (ins),
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000526 [(set (vec_t V128:$dst),
527 (node (vec_t V128:$lhs), (vec_t V128:$rhs))
528 )],
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000529 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name,
530 simdop>;
531}
532
Thomas Lively4ddd2252018-11-09 01:49:19 +0000533multiclass SIMDBitwise<SDNode node, string name, bits<32> simdop> {
534 defm "" : SIMDBinary<v16i8, "v128", node, name, simdop>;
535 defm "" : SIMDBinary<v8i16, "v128", node, name, simdop>;
536 defm "" : SIMDBinary<v4i32, "v128", node, name, simdop>;
537 defm "" : SIMDBinary<v2i64, "v128", node, name, simdop>;
Thomas Lively299d2142018-11-09 01:45:56 +0000538}
539
540multiclass SIMDUnary<ValueType vec_t, string vec, SDNode node, string name,
541 bits<32> simdop> {
542 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
543 [(set (vec_t V128:$dst),
544 (vec_t (node (vec_t V128:$vec)))
545 )],
546 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
547}
548
Thomas Lively4ddd2252018-11-09 01:49:19 +0000549// Bitwise logic: v128.not
550foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
Thomas Lively77b33c82018-11-15 03:38:59 +0000551defm NOT: SIMDUnary<vec_t, "v128", vnot, "not", 76>;
552
553// Bitwise logic: v128.and / v128.or / v128.xor
554let isCommutable = 1 in {
555defm AND : SIMDBitwise<and, "and", 77>;
556defm OR : SIMDBitwise<or, "or", 78>;
557defm XOR : SIMDBitwise<xor, "xor", 79>;
558} // isCommutable = 1
Thomas Lively4ddd2252018-11-09 01:49:19 +0000559
Thomas Lively3fcdd252019-09-27 02:11:40 +0000560// Bitwise logic: v128.andnot
561def andnot : PatFrag<(ops node:$left, node:$right), (and $left, (vnot $right))>;
562let Predicates = [HasUnimplementedSIMD128] in
563defm ANDNOT : SIMDBitwise<andnot, "andnot", 216>;
564
Thomas Lively4ddd2252018-11-09 01:49:19 +0000565// Bitwise select: v128.bitselect
566foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
567 defm BITSELECT_#vec_t :
568 SIMD_I<(outs V128:$dst), (ins V128:$v1, V128:$v2, V128:$c), (outs), (ins),
569 [(set (vec_t V128:$dst),
570 (vec_t (int_wasm_bitselect
Thomas Livelyedb54b22019-01-09 18:13:11 +0000571 (vec_t V128:$v1), (vec_t V128:$v2), (vec_t V128:$c)
Thomas Lively4ddd2252018-11-09 01:49:19 +0000572 ))
573 )],
574 "v128.bitselect\t$dst, $v1, $v2, $c", "v128.bitselect", 80>;
575
576// Bitselect is equivalent to (c & v1) | (~c & v2)
577foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
578 def : Pat<(vec_t (or (and (vec_t V128:$c), (vec_t V128:$v1)),
579 (and (vnot V128:$c), (vec_t V128:$v2)))),
580 (!cast<Instruction>("BITSELECT_"#vec_t)
581 V128:$v1, V128:$v2, V128:$c)>;
582
583//===----------------------------------------------------------------------===//
584// Integer unary arithmetic
585//===----------------------------------------------------------------------===//
586
Thomas Lively299d2142018-11-09 01:45:56 +0000587multiclass SIMDUnaryInt<SDNode node, string name, bits<32> baseInst> {
588 defm "" : SIMDUnary<v16i8, "i8x16", node, name, baseInst>;
589 defm "" : SIMDUnary<v8i16, "i16x8", node, name, !add(baseInst, 17)>;
590 defm "" : SIMDUnary<v4i32, "i32x4", node, name, !add(baseInst, 34)>;
591 defm "" : SIMDUnary<v2i64, "i64x2", node, name, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000592}
593
Thomas Lively4ddd2252018-11-09 01:49:19 +0000594multiclass SIMDReduceVec<ValueType vec_t, string vec, SDNode op, string name,
595 bits<32> simdop> {
596 defm _#vec_t : SIMD_I<(outs I32:$dst), (ins V128:$vec), (outs), (ins),
597 [(set I32:$dst, (i32 (op (vec_t V128:$vec))))],
598 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
599}
600
601multiclass SIMDReduce<SDNode op, string name, bits<32> baseInst> {
602 defm "" : SIMDReduceVec<v16i8, "i8x16", op, name, baseInst>;
603 defm "" : SIMDReduceVec<v8i16, "i16x8", op, name, !add(baseInst, 17)>;
604 defm "" : SIMDReduceVec<v4i32, "i32x4", op, name, !add(baseInst, 34)>;
605 defm "" : SIMDReduceVec<v2i64, "i64x2", op, name, !add(baseInst, 51)>;
606}
607
Thomas Lively108e98e2018-10-10 01:09:09 +0000608// Integer vector negation
609def ivneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
610
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000611// Integer negation: neg
Thomas Lively299d2142018-11-09 01:45:56 +0000612defm NEG : SIMDUnaryInt<ivneg, "neg", 81>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000613
Thomas Lively4ddd2252018-11-09 01:49:19 +0000614// Any lane true: any_true
615defm ANYTRUE : SIMDReduce<int_wasm_anytrue, "any_true", 82>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000616
Thomas Lively4ddd2252018-11-09 01:49:19 +0000617// All lanes true: all_true
618defm ALLTRUE : SIMDReduce<int_wasm_alltrue, "all_true", 83>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000619
Thomas Lively18857472019-06-19 00:02:13 +0000620// Reductions already return 0 or 1, so and 1, setne 0, and seteq 1
621// can be folded out
622foreach reduction =
623 [["int_wasm_anytrue", "ANYTRUE"], ["int_wasm_alltrue", "ALLTRUE"]] in
624foreach ty = [v16i8, v8i16, v4i32, v2i64] in {
625def : Pat<(i32 (and
626 (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))),
627 (i32 1)
628 )),
629 (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>;
630def : Pat<(i32 (setne
631 (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))),
632 (i32 0)
633 )),
634 (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>;
635def : Pat<(i32 (seteq
636 (i32 (!cast<Intrinsic>(reduction[0]) (ty V128:$x))),
637 (i32 1)
638 )),
639 (i32 (!cast<NI>(reduction[1]#"_"#ty) (ty V128:$x)))>;
640}
641
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000642//===----------------------------------------------------------------------===//
643// Bit shifts
644//===----------------------------------------------------------------------===//
645
646multiclass SIMDShift<ValueType vec_t, string vec, SDNode node, dag shift_vec,
647 string name, bits<32> simdop> {
648 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec, I32:$x),
649 (outs), (ins),
650 [(set (vec_t V128:$dst),
651 (node V128:$vec, (vec_t shift_vec)))],
652 vec#"."#name#"\t$dst, $vec, $x", vec#"."#name, simdop>;
653}
654
Thomas Lively299d2142018-11-09 01:45:56 +0000655multiclass SIMDShiftInt<SDNode node, string name, bits<32> baseInst> {
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000656 defm "" : SIMDShift<v16i8, "i8x16", node, (splat16 I32:$x), name, baseInst>;
657 defm "" : SIMDShift<v8i16, "i16x8", node, (splat8 I32:$x), name,
Thomas Lively299d2142018-11-09 01:45:56 +0000658 !add(baseInst, 17)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000659 defm "" : SIMDShift<v4i32, "i32x4", node, (splat4 I32:$x), name,
Thomas Lively299d2142018-11-09 01:45:56 +0000660 !add(baseInst, 34)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000661 defm "" : SIMDShift<v2i64, "i64x2", node, (splat2 (i64 (zext I32:$x))),
Thomas Lively299d2142018-11-09 01:45:56 +0000662 name, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000663}
664
665// Left shift by scalar: shl
Thomas Lively299d2142018-11-09 01:45:56 +0000666defm SHL : SIMDShiftInt<shl, "shl", 84>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000667
668// Right shift by scalar: shr_s / shr_u
Thomas Lively299d2142018-11-09 01:45:56 +0000669defm SHR_S : SIMDShiftInt<sra, "shr_s", 85>;
670defm SHR_U : SIMDShiftInt<srl, "shr_u", 86>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000671
Thomas Lively7663e0c2019-06-26 16:19:59 +0000672// Truncate i64 shift operands to i32s, except if they are already i32s
673foreach shifts = [[shl, SHL_v2i64], [sra, SHR_S_v2i64], [srl, SHR_U_v2i64]] in {
674def : Pat<(v2i64 (shifts[0]
675 (v2i64 V128:$vec),
676 (v2i64 (splat2 (i64 (sext I32:$x))))
677 )),
678 (v2i64 (shifts[1] (v2i64 V128:$vec), (i32 I32:$x)))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000679def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), (v2i64 (splat2 I64:$x)))),
680 (v2i64 (shifts[1] (v2i64 V128:$vec), (I32_WRAP_I64 I64:$x)))>;
Thomas Lively7663e0c2019-06-26 16:19:59 +0000681}
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000682
Thomas Lively55735d52018-10-20 01:31:18 +0000683// 2xi64 shifts with constant shift amounts are custom lowered to avoid wrapping
684def wasm_shift_t : SDTypeProfile<1, 2,
685 [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>]
686>;
687def wasm_shl : SDNode<"WebAssemblyISD::VEC_SHL", wasm_shift_t>;
688def wasm_shr_s : SDNode<"WebAssemblyISD::VEC_SHR_S", wasm_shift_t>;
689def wasm_shr_u : SDNode<"WebAssemblyISD::VEC_SHR_U", wasm_shift_t>;
690foreach shifts = [[wasm_shl, SHL_v2i64],
691 [wasm_shr_s, SHR_S_v2i64],
692 [wasm_shr_u, SHR_U_v2i64]] in
693def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), I32:$x)),
694 (v2i64 (shifts[1] (v2i64 V128:$vec), I32:$x))>;
695
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000696//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000697// Integer binary arithmetic
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000698//===----------------------------------------------------------------------===//
699
Thomas Lively4ddd2252018-11-09 01:49:19 +0000700multiclass SIMDBinaryIntSmall<SDNode node, string name, bits<32> baseInst> {
701 defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>;
702 defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 17)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000703}
704
Thomas Lively4ddd2252018-11-09 01:49:19 +0000705multiclass SIMDBinaryIntNoI64x2<SDNode node, string name, bits<32> baseInst> {
706 defm "" : SIMDBinaryIntSmall<node, name, baseInst>;
707 defm "" : SIMDBinary<v4i32, "i32x4", node, name, !add(baseInst, 34)>;
708}
709
710multiclass SIMDBinaryInt<SDNode node, string name, bits<32> baseInst> {
711 defm "" : SIMDBinaryIntNoI64x2<node, name, baseInst>;
712 defm "" : SIMDBinary<v2i64, "i64x2", node, name, !add(baseInst, 51)>;
713}
714
715// Integer addition: add / add_saturate_s / add_saturate_u
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000716let isCommutable = 1 in {
Thomas Lively4ddd2252018-11-09 01:49:19 +0000717defm ADD : SIMDBinaryInt<add, "add", 87>;
718defm ADD_SAT_S : SIMDBinaryIntSmall<saddsat, "add_saturate_s", 88>;
719defm ADD_SAT_U : SIMDBinaryIntSmall<uaddsat, "add_saturate_u", 89>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000720} // isCommutable = 1
721
Thomas Lively4ddd2252018-11-09 01:49:19 +0000722// Integer subtraction: sub / sub_saturate_s / sub_saturate_u
723defm SUB : SIMDBinaryInt<sub, "sub", 90>;
724defm SUB_SAT_S :
725 SIMDBinaryIntSmall<int_wasm_sub_saturate_signed, "sub_saturate_s", 91>;
726defm SUB_SAT_U :
727 SIMDBinaryIntSmall<int_wasm_sub_saturate_unsigned, "sub_saturate_u", 92>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000728
Thomas Lively4ddd2252018-11-09 01:49:19 +0000729// Integer multiplication: mul
Thomas Livelya07019a2019-10-31 16:49:47 -0700730let isCommutable = 1 in
Thomas Lively4ddd2252018-11-09 01:49:19 +0000731defm MUL : SIMDBinaryIntNoI64x2<mul, "mul", 93>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000732
Thomas Livelya07019a2019-10-31 16:49:47 -0700733// Integer min_s / min_u / max_s / max_u
734let isCommutable = 1 in {
735defm MIN_S : SIMDBinaryIntNoI64x2<int_wasm_min_signed, "min_s", 94>;
736defm MIN_U : SIMDBinaryIntNoI64x2<int_wasm_min_unsigned, "min_u", 95>;
737defm MAX_S : SIMDBinaryIntNoI64x2<int_wasm_max_signed, "max_s", 96>;
738defm MAX_U : SIMDBinaryIntNoI64x2<int_wasm_max_unsigned, "max_u", 97>;
739} // isCommutable = 1
740
Thomas Lively935c84c2019-10-31 18:28:02 -0700741// Widening dot product: i32x4.dot_i16x8_s
742let isCommutable = 1 in
743defm DOT : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins),
744 [(set V128:$dst, (int_wasm_dot V128:$lhs, V128:$rhs))],
745 "i32x4.dot_i16x8_s\t$dst, $lhs, $rhs", "i32x4.dot_i16x8_s",
746 217>;
747
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000748//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000749// Floating-point unary arithmetic
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000750//===----------------------------------------------------------------------===//
751
Thomas Lively299d2142018-11-09 01:45:56 +0000752multiclass SIMDUnaryFP<SDNode node, string name, bits<32> baseInst> {
753 defm "" : SIMDUnary<v4f32, "f32x4", node, name, baseInst>;
754 defm "" : SIMDUnary<v2f64, "f64x2", node, name, !add(baseInst, 11)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000755}
756
Thomas Lively299d2142018-11-09 01:45:56 +0000757// Absolute value: abs
758defm ABS : SIMDUnaryFP<fabs, "abs", 149>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000759
Thomas Lively4ddd2252018-11-09 01:49:19 +0000760// Negation: neg
761defm NEG : SIMDUnaryFP<fneg, "neg", 150>;
762
763// Square root: sqrt
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000764let Predicates = [HasUnimplementedSIMD128] in
Thomas Lively4ddd2252018-11-09 01:49:19 +0000765defm SQRT : SIMDUnaryFP<fsqrt, "sqrt", 151>;
766
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000767//===----------------------------------------------------------------------===//
Thomas Lively4ddd2252018-11-09 01:49:19 +0000768// Floating-point binary arithmetic
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000769//===----------------------------------------------------------------------===//
770
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000771multiclass SIMDBinaryFP<SDNode node, string name, bits<32> baseInst> {
772 defm "" : SIMDBinary<v4f32, "f32x4", node, name, baseInst>;
Thomas Lively299d2142018-11-09 01:45:56 +0000773 defm "" : SIMDBinary<v2f64, "f64x2", node, name, !add(baseInst, 11)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000774}
775
776// Addition: add
777let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000778defm ADD : SIMDBinaryFP<fadd, "add", 154>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000779
780// Subtraction: sub
Thomas Lively299d2142018-11-09 01:45:56 +0000781defm SUB : SIMDBinaryFP<fsub, "sub", 155>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000782
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000783// Multiplication: mul
784let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000785defm MUL : SIMDBinaryFP<fmul, "mul", 156>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000786
Thomas Lively4ddd2252018-11-09 01:49:19 +0000787// Division: div
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000788let Predicates = [HasUnimplementedSIMD128] in
Thomas Lively4ddd2252018-11-09 01:49:19 +0000789defm DIV : SIMDBinaryFP<fdiv, "div", 157>;
790
791// NaN-propagating minimum: min
792defm MIN : SIMDBinaryFP<fminimum, "min", 158>;
793
794// NaN-propagating maximum: max
795defm MAX : SIMDBinaryFP<fmaximum, "max", 159>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000796
797//===----------------------------------------------------------------------===//
798// Conversions
799//===----------------------------------------------------------------------===//
800
801multiclass SIMDConvert<ValueType vec_t, ValueType arg_t, SDNode op,
802 string name, bits<32> simdop> {
803 defm op#_#vec_t#_#arg_t :
804 SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
805 [(set (vec_t V128:$dst), (vec_t (op (arg_t V128:$vec))))],
806 name#"\t$dst, $vec", name, simdop>;
807}
808
Thomas Lively6a87dda2019-01-08 06:25:55 +0000809// Integer to floating point: convert
810defm "" : SIMDConvert<v4f32, v4i32, sint_to_fp, "f32x4.convert_i32x4_s", 175>;
811defm "" : SIMDConvert<v4f32, v4i32, uint_to_fp, "f32x4.convert_i32x4_u", 176>;
812defm "" : SIMDConvert<v2f64, v2i64, sint_to_fp, "f64x2.convert_i64x2_s", 177>;
813defm "" : SIMDConvert<v2f64, v2i64, uint_to_fp, "f64x2.convert_i64x2_u", 178>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000814
Thomas Lively6a87dda2019-01-08 06:25:55 +0000815// Floating point to integer with saturation: trunc_sat
816defm "" : SIMDConvert<v4i32, v4f32, fp_to_sint, "i32x4.trunc_sat_f32x4_s", 171>;
817defm "" : SIMDConvert<v4i32, v4f32, fp_to_uint, "i32x4.trunc_sat_f32x4_u", 172>;
818defm "" : SIMDConvert<v2i64, v2f64, fp_to_sint, "i64x2.trunc_sat_f64x2_s", 173>;
819defm "" : SIMDConvert<v2i64, v2f64, fp_to_uint, "i64x2.trunc_sat_f64x2_u", 174>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000820
Thomas Livelyae530c52019-09-13 22:54:41 +0000821// Widening operations
822multiclass SIMDWiden<ValueType vec_t, string vec, ValueType arg_t, string arg,
823 bits<32> baseInst> {
824 defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_low_signed,
825 vec#".widen_low_"#arg#"_s", baseInst>;
826 defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_high_signed,
827 vec#".widen_high_"#arg#"_s", !add(baseInst, 1)>;
828 defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_low_unsigned,
829 vec#".widen_low_"#arg#"_u", !add(baseInst, 2)>;
830 defm "" : SIMDConvert<vec_t, arg_t, int_wasm_widen_high_unsigned,
831 vec#".widen_high_"#arg#"_u", !add(baseInst, 3)>;
832}
833
834defm "" : SIMDWiden<v8i16, "i16x8", v16i8, "i8x16", 202>;
835defm "" : SIMDWiden<v4i32, "i32x4", v8i16, "i16x8", 206>;
836
837// Narrowing operations
838multiclass SIMDNarrow<ValueType vec_t, string vec, ValueType arg_t, string arg,
839 bits<32> baseInst> {
840 defm NARROW_S_#vec_t :
841 SIMD_I<(outs V128:$dst), (ins V128:$low, V128:$high), (outs), (ins),
842 [(set (vec_t V128:$dst), (vec_t (int_wasm_narrow_signed
843 (arg_t V128:$low), (arg_t V128:$high))))],
844 vec#".narrow_"#arg#"_s\t$dst, $low, $high", vec#".narrow_"#arg#"_s",
845 baseInst>;
846 defm NARROW_U_#vec_t :
847 SIMD_I<(outs V128:$dst), (ins V128:$low, V128:$high), (outs), (ins),
848 [(set (vec_t V128:$dst), (vec_t (int_wasm_narrow_unsigned
849 (arg_t V128:$low), (arg_t V128:$high))))],
850 vec#".narrow_"#arg#"_u\t$dst, $low, $high", vec#".narrow_"#arg#"_u",
851 !add(baseInst, 1)>;
852}
853
854defm "" : SIMDNarrow<v16i8, "i8x16", v8i16, "i16x8", 198>;
855defm "" : SIMDNarrow<v8i16, "i16x8", v4i32, "i32x4", 200>;
856
Thomas Lively2ebacb12018-10-11 00:01:25 +0000857// Lower llvm.wasm.trunc.saturate.* to saturating instructions
858def : Pat<(v4i32 (int_wasm_trunc_saturate_signed (v4f32 V128:$src))),
859 (fp_to_sint_v4i32_v4f32 (v4f32 V128:$src))>;
860def : Pat<(v4i32 (int_wasm_trunc_saturate_unsigned (v4f32 V128:$src))),
861 (fp_to_uint_v4i32_v4f32 (v4f32 V128:$src))>;
862def : Pat<(v2i64 (int_wasm_trunc_saturate_signed (v2f64 V128:$src))),
863 (fp_to_sint_v2i64_v2f64 (v2f64 V128:$src))>;
864def : Pat<(v2i64 (int_wasm_trunc_saturate_unsigned (v2f64 V128:$src))),
865 (fp_to_uint_v2i64_v2f64 (v2f64 V128:$src))>;
866
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000867// Bitcasts are nops
868// Matching bitcast t1 to t1 causes strange errors, so avoid repeating types
869foreach t1 = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
870foreach t2 = !foldl(
871 []<ValueType>, [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
872 acc, cur, !if(!eq(!cast<string>(t1), !cast<string>(cur)),
873 acc, !listconcat(acc, [cur])
874 )
875) in
876def : Pat<(t1 (bitconvert (t2 V128:$v))), (t1 V128:$v)>;
Thomas Livelyd0d93172019-08-31 00:12:29 +0000877
878//===----------------------------------------------------------------------===//
879// Quasi-Fused Multiply- Add and Subtract (QFMA/QFMS)
880//===----------------------------------------------------------------------===//
Thomas Livelya9b3d1f2019-09-25 00:15:59 +0000881
Thomas Livelyd0d93172019-08-31 00:12:29 +0000882multiclass SIMDQFM<ValueType vec_t, string vec, bits<32> baseInst> {
883 defm QFMA_#vec_t :
884 SIMD_I<(outs V128:$dst), (ins V128:$a, V128:$b, V128:$c),
885 (outs), (ins),
886 [(set (vec_t V128:$dst),
887 (int_wasm_qfma (vec_t V128:$a), (vec_t V128:$b), (vec_t V128:$c)))],
888 vec#".qfma\t$dst, $a, $b, $c", vec#".qfma", baseInst>;
889 defm QFMS_#vec_t :
890 SIMD_I<(outs V128:$dst), (ins V128:$a, V128:$b, V128:$c),
891 (outs), (ins),
892 [(set (vec_t V128:$dst),
893 (int_wasm_qfms (vec_t V128:$a), (vec_t V128:$b), (vec_t V128:$c)))],
894 vec#".qfms\t$dst, $a, $b, $c", vec#".qfms", !add(baseInst, 1)>;
895}
896
897defm "" : SIMDQFM<v4f32, "f32x4", 0x98>;
898defm "" : SIMDQFM<v2f64, "f64x2", 0xa3>;