blob: 1797c6c381455dc5e2f9148bab2b7177a0dcbd64 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
80 if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) {
81 switch (MI->getOperand(0).getImm()) {
82 case 0: O << "\tnop"; break;
83 case 1: O << "\tyield"; break;
84 case 2: O << "\twfe"; break;
85 case 3: O << "\twfi"; break;
86 case 4: O << "\tsev"; break;
87 default:
88 // Anything else should just print normally.
89 printInstruction(MI, O);
90 printAnnotation(O, Annot);
91 return;
92 }
93 printPredicateOperand(MI, 1, O);
94 if (Opcode == ARM::t2HINT)
95 O << ".w";
96 printAnnotation(O, Annot);
97 return;
98 }
99
Johnny Chen8f3004c2010-03-17 17:52:21 +0000100 // Check for MOVs and print canonical forms, instead.
Owen Anderson04912702011-07-21 23:38:37 +0000101 if (Opcode == ARM::MOVsr) {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000102 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000103 const MCOperand &Dst = MI->getOperand(0);
104 const MCOperand &MO1 = MI->getOperand(1);
105 const MCOperand &MO2 = MI->getOperand(2);
106 const MCOperand &MO3 = MI->getOperand(3);
107
108 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000109 printSBitModifierOperand(MI, 6, O);
110 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000111
Kevin Enderby62183c42012-10-22 22:31:46 +0000112 O << '\t';
113 printRegName(O, Dst.getReg());
114 O << ", ";
115 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116
Kevin Enderby62183c42012-10-22 22:31:46 +0000117 O << ", ";
118 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000119 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000120 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000121 return;
122 }
123
Owen Anderson04912702011-07-21 23:38:37 +0000124 if (Opcode == ARM::MOVsi) {
125 // FIXME: Thumb variants?
126 const MCOperand &Dst = MI->getOperand(0);
127 const MCOperand &MO1 = MI->getOperand(1);
128 const MCOperand &MO2 = MI->getOperand(2);
129
130 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
131 printSBitModifierOperand(MI, 5, O);
132 printPredicateOperand(MI, 3, O);
133
Kevin Enderby62183c42012-10-22 22:31:46 +0000134 O << '\t';
135 printRegName(O, Dst.getReg());
136 O << ", ";
137 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000138
Owen Andersond1814792011-09-15 18:36:29 +0000139 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000140 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000141 return;
Owen Andersond1814792011-09-15 18:36:29 +0000142 }
Owen Anderson04912702011-07-21 23:38:37 +0000143
Kevin Enderbydccdac62012-10-23 22:52:52 +0000144 O << ", "
145 << markup("<imm:")
146 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
147 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000148 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000149 return;
150 }
151
152
Johnny Chen8f3004c2010-03-17 17:52:21 +0000153 // A8.6.123 PUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000154 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000155 MI->getOperand(0).getReg() == ARM::SP &&
156 MI->getNumOperands() > 5) {
157 // Should only print PUSH if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000158 O << '\t' << "push";
159 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000160 if (Opcode == ARM::t2STMDB_UPD)
161 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000162 O << '\t';
163 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000164 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000165 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000166 }
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000167 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
168 MI->getOperand(3).getImm() == -4) {
169 O << '\t' << "push";
170 printPredicateOperand(MI, 4, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000171 O << "\t{";
172 printRegName(O, MI->getOperand(1).getReg());
173 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000174 printAnnotation(O, Annot);
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000175 return;
176 }
Johnny Chen8f3004c2010-03-17 17:52:21 +0000177
178 // A8.6.122 POP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000179 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000180 MI->getOperand(0).getReg() == ARM::SP &&
181 MI->getNumOperands() > 5) {
182 // Should only print POP if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000183 O << '\t' << "pop";
184 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000185 if (Opcode == ARM::t2LDMIA_UPD)
186 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000187 O << '\t';
188 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000189 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000190 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000192 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
193 MI->getOperand(4).getImm() == 4) {
194 O << '\t' << "pop";
195 printPredicateOperand(MI, 5, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000196 O << "\t{";
197 printRegName(O, MI->getOperand(0).getReg());
198 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000199 printAnnotation(O, Annot);
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000200 return;
201 }
202
Johnny Chen8f3004c2010-03-17 17:52:21 +0000203
204 // A8.6.355 VPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000205 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000206 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000207 O << '\t' << "vpush";
208 printPredicateOperand(MI, 2, O);
209 O << '\t';
210 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000211 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000213 }
214
215 // A8.6.354 VPOP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000216 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000217 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000218 O << '\t' << "vpop";
219 printPredicateOperand(MI, 2, O);
220 O << '\t';
221 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000222 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000224 }
225
Jim Grosbache364ad52011-08-23 17:41:15 +0000226 if (Opcode == ARM::tLDMIA) {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000227 bool Writeback = true;
228 unsigned BaseReg = MI->getOperand(0).getReg();
229 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
230 if (MI->getOperand(i).getReg() == BaseReg)
231 Writeback = false;
232 }
233
Jim Grosbache364ad52011-08-23 17:41:15 +0000234 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000235
236 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000237 O << '\t';
238 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000239 if (Writeback) O << "!";
240 O << ", ";
241 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000242 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000243 return;
244 }
245
Weiming Zhao8f56f882012-11-16 21:55:34 +0000246 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
247 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
248 // a single GPRPair reg operand is used in the .td file to replace the two
249 // GPRs. However, when decoding them, the two GRPs cannot be automatically
250 // expressed as a GPRPair, so we have to manually merge them.
251 // FIXME: We would really like to be able to tablegen'erate this.
252 if (Opcode == ARM::LDREXD || Opcode == ARM::STREXD) {
253 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
254 bool isStore = Opcode == ARM::STREXD;
255 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
256 if (MRC.contains(Reg)) {
257 MCInst NewMI;
258 MCOperand NewReg;
259 NewMI.setOpcode(Opcode);
260
261 if (isStore)
262 NewMI.addOperand(MI->getOperand(0));
263 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
264 &MRI.getRegClass(ARM::GPRPairRegClassID)));
265 NewMI.addOperand(NewReg);
266
267 // Copy the rest operands into NewMI.
268 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
269 NewMI.addOperand(MI->getOperand(i));
270 printInstruction(&NewMI, O);
271 return;
272 }
273 }
274
Chris Lattner76c564b2010-04-04 04:47:45 +0000275 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000276 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000277}
Chris Lattnera2907782009-10-19 19:56:26 +0000278
Chris Lattner93e3ef62009-10-19 20:59:55 +0000279void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000280 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000281 const MCOperand &Op = MI->getOperand(OpNo);
282 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000283 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000284 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000285 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000286 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000287 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000288 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000289 } else {
290 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000291 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000292 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000293 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
294 int64_t Address;
295 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
296 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000297 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000298 }
299 else {
300 // Otherwise, just print the expression.
301 O << *Op.getExpr();
302 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000303 }
304}
Chris Lattner89d47202009-10-19 21:21:39 +0000305
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000306void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
307 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000308 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000309 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000310 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000311 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000312 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000313
314 O << markup("<mem:") << "[pc, ";
315
316 int32_t OffImm = (int32_t)MO1.getImm();
317 bool isSub = OffImm < 0;
318
319 // Special value for #-0. All others are normal.
320 if (OffImm == INT32_MIN)
321 OffImm = 0;
322 if (isSub) {
323 O << markup("<imm:")
324 << "#-" << formatImm(-OffImm)
325 << markup(">");
326 } else {
327 O << markup("<imm:")
328 << "#" << formatImm(OffImm)
329 << markup(">");
330 }
331 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000332}
333
Chris Lattner2f69ed82009-10-20 00:40:56 +0000334// so_reg is a 4-operand unit corresponding to register forms of the A5.1
335// "Addressing Mode 1 - Data-processing operands" forms. This includes:
336// REG 0 0 - e.g. R5
337// REG REG 0,SH_OPC - e.g. R5, ROR R3
338// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000339void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000340 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000341 const MCOperand &MO1 = MI->getOperand(OpNum);
342 const MCOperand &MO2 = MI->getOperand(OpNum+1);
343 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000344
Kevin Enderby62183c42012-10-22 22:31:46 +0000345 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000346
Chris Lattner2f69ed82009-10-20 00:40:56 +0000347 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000348 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
349 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000350 if (ShOpc == ARM_AM::rrx)
351 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000352
Kevin Enderby62183c42012-10-22 22:31:46 +0000353 O << ' ';
354 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000355 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000356}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000357
Owen Anderson04912702011-07-21 23:38:37 +0000358void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
359 raw_ostream &O) {
360 const MCOperand &MO1 = MI->getOperand(OpNum);
361 const MCOperand &MO2 = MI->getOperand(OpNum+1);
362
Kevin Enderby62183c42012-10-22 22:31:46 +0000363 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000364
365 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000366 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000367 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000368}
369
370
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000371//===--------------------------------------------------------------------===//
372// Addressing Mode #2
373//===--------------------------------------------------------------------===//
374
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000375void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
376 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000377 const MCOperand &MO1 = MI->getOperand(Op);
378 const MCOperand &MO2 = MI->getOperand(Op+1);
379 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000380
Kevin Enderbydccdac62012-10-23 22:52:52 +0000381 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000382 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000383
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000384 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000385 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000386 O << ", "
387 << markup("<imm:")
388 << "#"
389 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
390 << ARM_AM::getAM2Offset(MO3.getImm())
391 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000392 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000393 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000394 return;
395 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000396
Kevin Enderby62183c42012-10-22 22:31:46 +0000397 O << ", ";
398 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
399 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000400
Tim Northover0c97e762012-09-22 11:18:12 +0000401 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000402 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000403 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000404}
Chris Lattneref2979b2009-10-19 22:09:23 +0000405
Jim Grosbach05541f42011-09-19 22:21:13 +0000406void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
407 raw_ostream &O) {
408 const MCOperand &MO1 = MI->getOperand(Op);
409 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000410 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000411 printRegName(O, MO1.getReg());
412 O << ", ";
413 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000414 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000415}
416
417void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
418 raw_ostream &O) {
419 const MCOperand &MO1 = MI->getOperand(Op);
420 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000421 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000422 printRegName(O, MO1.getReg());
423 O << ", ";
424 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000425 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000426}
427
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000428void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
429 raw_ostream &O) {
430 const MCOperand &MO1 = MI->getOperand(Op);
431
432 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
433 printOperand(MI, Op, O);
434 return;
435 }
436
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000437#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000438 const MCOperand &MO3 = MI->getOperand(Op+2);
439 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000440 assert(IdxMode != ARMII::IndexModePost &&
441 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000442#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000443
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000444 printAM2PreOrOffsetIndexOp(MI, Op, O);
445}
446
Chris Lattner60d51312009-10-20 06:15:28 +0000447void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000448 unsigned OpNum,
449 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000450 const MCOperand &MO1 = MI->getOperand(OpNum);
451 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000452
Chris Lattner60d51312009-10-20 06:15:28 +0000453 if (!MO1.getReg()) {
454 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000455 O << markup("<imm:")
456 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
457 << ImmOffs
458 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000459 return;
460 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000461
Kevin Enderby62183c42012-10-22 22:31:46 +0000462 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
463 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000464
Tim Northover0c97e762012-09-22 11:18:12 +0000465 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000466 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000467}
468
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000469//===--------------------------------------------------------------------===//
470// Addressing Mode #3
471//===--------------------------------------------------------------------===//
472
473void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
474 raw_ostream &O) {
475 const MCOperand &MO1 = MI->getOperand(Op);
476 const MCOperand &MO2 = MI->getOperand(Op+1);
477 const MCOperand &MO3 = MI->getOperand(Op+2);
478
Kevin Enderbydccdac62012-10-23 22:52:52 +0000479 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000480 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000481 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000482
483 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000484 O << (char)ARM_AM::getAM3Op(MO3.getImm());
485 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000486 return;
487 }
488
489 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000490 O << markup("<imm:")
491 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000492 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000493 << ImmOffs
494 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000495}
496
497void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000498 raw_ostream &O,
499 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000500 const MCOperand &MO1 = MI->getOperand(Op);
501 const MCOperand &MO2 = MI->getOperand(Op+1);
502 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000503
Kevin Enderbydccdac62012-10-23 22:52:52 +0000504 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000505 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000506
Chris Lattner60d51312009-10-20 06:15:28 +0000507 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000508 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000509 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000510 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000511 return;
512 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000513
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000514 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000515 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
516 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000517
Quentin Colombetc3132202013-04-12 18:47:25 +0000518 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000519 O << ", "
520 << markup("<imm:")
521 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000522 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000523 << ImmOffs
524 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000525 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000526 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000527}
528
Quentin Colombetc3132202013-04-12 18:47:25 +0000529template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000530void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
531 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000532 const MCOperand &MO1 = MI->getOperand(Op);
533 if (!MO1.isReg()) { // For label symbolic references.
534 printOperand(MI, Op, O);
535 return;
536 }
537
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000538 const MCOperand &MO3 = MI->getOperand(Op+2);
539 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
540
541 if (IdxMode == ARMII::IndexModePost) {
542 printAM3PostIndexOp(MI, Op, O);
543 return;
544 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000545 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000546}
547
Chris Lattner60d51312009-10-20 06:15:28 +0000548void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000549 unsigned OpNum,
550 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000551 const MCOperand &MO1 = MI->getOperand(OpNum);
552 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000553
Chris Lattner60d51312009-10-20 06:15:28 +0000554 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000555 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
556 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000557 return;
558 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000559
Chris Lattner60d51312009-10-20 06:15:28 +0000560 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000561 O << markup("<imm:")
562 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
563 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000564}
565
Jim Grosbachd3595712011-08-03 23:50:40 +0000566void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
567 unsigned OpNum,
568 raw_ostream &O) {
569 const MCOperand &MO = MI->getOperand(OpNum);
570 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000571 O << markup("<imm:")
572 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
573 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000574}
575
Jim Grosbachbafce842011-08-05 15:48:21 +0000576void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
577 raw_ostream &O) {
578 const MCOperand &MO1 = MI->getOperand(OpNum);
579 const MCOperand &MO2 = MI->getOperand(OpNum+1);
580
Kevin Enderby62183c42012-10-22 22:31:46 +0000581 O << (MO2.getImm() ? "" : "-");
582 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000583}
584
Owen Andersonce519032011-08-04 18:24:14 +0000585void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
586 unsigned OpNum,
587 raw_ostream &O) {
588 const MCOperand &MO = MI->getOperand(OpNum);
589 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000590 O << markup("<imm:")
591 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
592 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000593}
594
595
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000596void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000597 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000598 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
599 .getImm());
600 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000601}
602
Quentin Colombetc3132202013-04-12 18:47:25 +0000603template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000604void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000605 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000606 const MCOperand &MO1 = MI->getOperand(OpNum);
607 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000608
Chris Lattner60d51312009-10-20 06:15:28 +0000609 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000610 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000611 return;
612 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000613
Kevin Enderbydccdac62012-10-23 22:52:52 +0000614 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000615 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000616
Owen Anderson967674d2011-08-29 19:36:44 +0000617 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
618 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000619 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000620 O << ", "
621 << markup("<imm:")
622 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000623 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000624 << ImmOffs * 4
625 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000626 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000627 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000628}
629
Chris Lattner76c564b2010-04-04 04:47:45 +0000630void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
631 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000632 const MCOperand &MO1 = MI->getOperand(OpNum);
633 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000634
Kevin Enderbydccdac62012-10-23 22:52:52 +0000635 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000636 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000637 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000638 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000639 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000640 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000641}
642
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000643void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
644 raw_ostream &O) {
645 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000647 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000648 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000649}
650
Bob Wilsonae08a732010-03-20 22:13:40 +0000651void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000652 unsigned OpNum,
653 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000654 const MCOperand &MO = MI->getOperand(OpNum);
655 if (MO.getReg() == 0)
656 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000657 else {
658 O << ", ";
659 printRegName(O, MO.getReg());
660 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000661}
662
Bob Wilsonadd513112010-08-11 23:10:46 +0000663void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
664 unsigned OpNum,
665 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000666 const MCOperand &MO = MI->getOperand(OpNum);
667 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000668 int32_t lsb = countTrailingZeros(v);
669 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000670 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000671 O << markup("<imm:") << '#' << lsb << markup(">")
672 << ", "
673 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000674}
Chris Lattner60d51312009-10-20 06:15:28 +0000675
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000676void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
677 raw_ostream &O) {
678 unsigned val = MI->getOperand(OpNum).getImm();
679 O << ARM_MB::MemBOptToString(val);
680}
681
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000682void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
683 raw_ostream &O) {
684 unsigned val = MI->getOperand(OpNum).getImm();
685 O << ARM_ISB::InstSyncBOptToString(val);
686}
687
Bob Wilson481d7a92010-08-16 18:27:34 +0000688void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000689 raw_ostream &O) {
690 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000691 bool isASR = (ShiftOp & (1 << 5)) != 0;
692 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000693 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000694 O << ", asr "
695 << markup("<imm:")
696 << "#" << (Amt == 0 ? 32 : Amt)
697 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000698 }
699 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000700 O << ", lsl "
701 << markup("<imm:")
702 << "#" << Amt
703 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000704 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000705}
706
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000707void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
708 raw_ostream &O) {
709 unsigned Imm = MI->getOperand(OpNum).getImm();
710 if (Imm == 0)
711 return;
712 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000713 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000714}
715
716void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
717 raw_ostream &O) {
718 unsigned Imm = MI->getOperand(OpNum).getImm();
719 // A shift amount of 32 is encoded as 0.
720 if (Imm == 0)
721 Imm = 32;
722 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000723 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000724}
725
Chris Lattner76c564b2010-04-04 04:47:45 +0000726void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
727 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000728 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000729 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
730 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000731 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000732 }
733 O << "}";
734}
Chris Lattneradd57492009-10-19 22:23:04 +0000735
Weiming Zhao8f56f882012-11-16 21:55:34 +0000736void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
737 raw_ostream &O) {
738 unsigned Reg = MI->getOperand(OpNum).getReg();
739 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
740 O << ", ";
741 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
742}
743
744
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000745void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
746 raw_ostream &O) {
747 const MCOperand &Op = MI->getOperand(OpNum);
748 if (Op.getImm())
749 O << "be";
750 else
751 O << "le";
752}
753
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000754void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
755 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000756 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000757 O << ARM_PROC::IModToString(Op.getImm());
758}
759
760void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
761 raw_ostream &O) {
762 const MCOperand &Op = MI->getOperand(OpNum);
763 unsigned IFlags = Op.getImm();
764 for (int i=2; i >= 0; --i)
765 if (IFlags & (1 << i))
766 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000767
768 if (IFlags == 0)
769 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000770}
771
Chris Lattner76c564b2010-04-04 04:47:45 +0000772void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
773 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000774 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000775 unsigned SpecRegRBit = Op.getImm() >> 4;
776 unsigned Mask = Op.getImm() & 0xf;
777
James Molloy21efa7d2011-09-28 14:21:38 +0000778 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000779 unsigned SYSm = Op.getImm();
780 unsigned Opcode = MI->getOpcode();
781 // For reads of the special registers ignore the "mask encoding" bits
782 // which are only for writes.
783 if (Opcode == ARM::t2MRS_M)
784 SYSm &= 0xff;
785 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000786 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000787 case 0:
788 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
789 case 0x400: O << "apsr_g"; return;
790 case 0xc00: O << "apsr_nzcvqg"; return;
791 case 1:
792 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
793 case 0x401: O << "iapsr_g"; return;
794 case 0xc01: O << "iapsr_nzcvqg"; return;
795 case 2:
796 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
797 case 0x402: O << "eapsr_g"; return;
798 case 0xc02: O << "eapsr_nzcvqg"; return;
799 case 3:
800 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
801 case 0x403: O << "xpsr_g"; return;
802 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000803 case 5:
804 case 0x805: O << "ipsr"; return;
805 case 6:
806 case 0x806: O << "epsr"; return;
807 case 7:
808 case 0x807: O << "iepsr"; return;
809 case 8:
810 case 0x808: O << "msp"; return;
811 case 9:
812 case 0x809: O << "psp"; return;
813 case 0x10:
814 case 0x810: O << "primask"; return;
815 case 0x11:
816 case 0x811: O << "basepri"; return;
817 case 0x12:
818 case 0x812: O << "basepri_max"; return;
819 case 0x13:
820 case 0x813: O << "faultmask"; return;
821 case 0x14:
822 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000823 }
824 }
825
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000826 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
827 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
828 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
829 O << "APSR_";
830 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000831 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000832 case 4: O << "g"; return;
833 case 8: O << "nzcvq"; return;
834 case 12: O << "nzcvqg"; return;
835 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000836 }
837
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000838 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000839 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000840 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000841 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000842
Johnny Chen8f3004c2010-03-17 17:52:21 +0000843 if (Mask) {
844 O << '_';
845 if (Mask & 8) O << 'f';
846 if (Mask & 4) O << 's';
847 if (Mask & 2) O << 'x';
848 if (Mask & 1) O << 'c';
849 }
850}
851
Chris Lattner76c564b2010-04-04 04:47:45 +0000852void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
853 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000854 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000855 // Handle the undefined 15 CC value here for printing so we don't abort().
856 if ((unsigned)CC == 15)
857 O << "<und>";
858 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000859 O << ARMCondCodeToString(CC);
860}
861
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000862void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000863 unsigned OpNum,
864 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000865 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
866 O << ARMCondCodeToString(CC);
867}
868
Chris Lattner76c564b2010-04-04 04:47:45 +0000869void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
870 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000871 if (MI->getOperand(OpNum).getReg()) {
872 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
873 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000874 O << 's';
875 }
876}
877
Chris Lattner76c564b2010-04-04 04:47:45 +0000878void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
879 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000880 O << MI->getOperand(OpNum).getImm();
881}
882
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000883void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000884 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000885 O << "p" << MI->getOperand(OpNum).getImm();
886}
887
888void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000889 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000890 O << "c" << MI->getOperand(OpNum).getImm();
891}
892
Jim Grosbach48399582011-10-12 17:34:41 +0000893void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
894 raw_ostream &O) {
895 O << "{" << MI->getOperand(OpNum).getImm() << "}";
896}
897
Chris Lattner76c564b2010-04-04 04:47:45 +0000898void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
899 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000900 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000901}
Evan Chengb1852592009-11-19 06:57:41 +0000902
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000903void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
904 raw_ostream &O) {
905 const MCOperand &MO = MI->getOperand(OpNum);
906
907 if (MO.isExpr()) {
908 O << *MO.getExpr();
909 return;
910 }
911
912 int32_t OffImm = (int32_t)MO.getImm();
913
Kevin Enderbydccdac62012-10-23 22:52:52 +0000914 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000915 if (OffImm == INT32_MIN)
916 O << "#-0";
917 else if (OffImm < 0)
918 O << "#-" << -OffImm;
919 else
920 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000921 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000922}
923
Chris Lattner76c564b2010-04-04 04:47:45 +0000924void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
925 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000926 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000927 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000928 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000929}
930
931void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
932 raw_ostream &O) {
933 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000934 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000935 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000936 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000937}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000938
Chris Lattner76c564b2010-04-04 04:47:45 +0000939void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
940 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000941 // (3 - the number of trailing zeros) is the number of then / else.
942 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000943 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
944 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000945 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000946 assert(NumTZ <= 3 && "Invalid IT mask!");
947 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
948 bool T = ((Mask >> Pos) & 1) == CondBit0;
949 if (T)
950 O << 't';
951 else
952 O << 'e';
953 }
954}
955
Chris Lattner76c564b2010-04-04 04:47:45 +0000956void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
957 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000958 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000959 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000960
961 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000962 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000963 return;
964 }
965
Kevin Enderbydccdac62012-10-23 22:52:52 +0000966 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000967 printRegName(O, MO1.getReg());
968 if (unsigned RegNum = MO2.getReg()) {
969 O << ", ";
970 printRegName(O, RegNum);
971 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000972 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000973}
974
975void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
976 unsigned Op,
977 raw_ostream &O,
978 unsigned Scale) {
979 const MCOperand &MO1 = MI->getOperand(Op);
980 const MCOperand &MO2 = MI->getOperand(Op + 1);
981
982 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
983 printOperand(MI, Op, O);
984 return;
985 }
986
Kevin Enderbydccdac62012-10-23 22:52:52 +0000987 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000988 printRegName(O, MO1.getReg());
989 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000990 O << ", "
991 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000992 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000993 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000994 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000995 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +0000996}
997
Bill Wendling092a7bd2010-12-14 03:36:38 +0000998void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
999 unsigned Op,
1000 raw_ostream &O) {
1001 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001002}
1003
Bill Wendling092a7bd2010-12-14 03:36:38 +00001004void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1005 unsigned Op,
1006 raw_ostream &O) {
1007 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001008}
1009
Bill Wendling092a7bd2010-12-14 03:36:38 +00001010void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1011 unsigned Op,
1012 raw_ostream &O) {
1013 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001014}
1015
Chris Lattner76c564b2010-04-04 04:47:45 +00001016void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1017 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001018 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001019}
1020
Johnny Chen8f3004c2010-03-17 17:52:21 +00001021// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1022// register with shift forms.
1023// REG 0 0 - e.g. R5
1024// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001025void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1026 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001027 const MCOperand &MO1 = MI->getOperand(OpNum);
1028 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1029
1030 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001031 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001032
1033 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001034 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001035 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001036 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001037}
1038
Quentin Colombetc3132202013-04-12 18:47:25 +00001039template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001040void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1041 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001042 const MCOperand &MO1 = MI->getOperand(OpNum);
1043 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1044
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001045 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1046 printOperand(MI, OpNum, O);
1047 return;
1048 }
1049
Kevin Enderbydccdac62012-10-23 22:52:52 +00001050 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001051 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001052
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001053 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001054 bool isSub = OffImm < 0;
1055 // Special value for #-0. All others are normal.
1056 if (OffImm == INT32_MIN)
1057 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001058 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001059 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001060 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001061 << "#-" << -OffImm
1062 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001063 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001064 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001065 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001066 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001067 << "#" << OffImm
1068 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001069 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001070 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001071}
1072
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001073template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001074void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001075 unsigned OpNum,
1076 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001077 const MCOperand &MO1 = MI->getOperand(OpNum);
1078 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1079
Kevin Enderbydccdac62012-10-23 22:52:52 +00001080 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001081 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001082
1083 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001084 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001085 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001086 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001087 OffImm = 0;
1088 if (isSub) {
1089 O << ", "
1090 << markup("<imm:")
1091 << "#-" << -OffImm
1092 << markup(">");
1093 } else if (AlwaysPrintImm0 || OffImm > 0) {
1094 O << ", "
1095 << markup("<imm:")
1096 << "#" << OffImm
1097 << markup(">");
1098 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001099 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001100}
1101
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001102template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001103void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001104 unsigned OpNum,
1105 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001106 const MCOperand &MO1 = MI->getOperand(OpNum);
1107 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1108
Jim Grosbach8648c102011-12-19 23:06:24 +00001109 if (!MO1.isReg()) { // For label symbolic references.
1110 printOperand(MI, OpNum, O);
1111 return;
1112 }
1113
Kevin Enderbydccdac62012-10-23 22:52:52 +00001114 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001115 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001116
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001117 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001118 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001119
1120 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1121
Johnny Chen8f3004c2010-03-17 17:52:21 +00001122 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001123 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001124 OffImm = 0;
1125 if (isSub) {
1126 O << ", "
1127 << markup("<imm:")
1128 << "#-" << -OffImm
1129 << markup(">");
1130 } else if (AlwaysPrintImm0 || OffImm > 0) {
1131 O << ", "
1132 << markup("<imm:")
1133 << "#" << OffImm
1134 << markup(">");
1135 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001136 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001137}
1138
Jim Grosbacha05627e2011-09-09 18:37:27 +00001139void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1140 unsigned OpNum,
1141 raw_ostream &O) {
1142 const MCOperand &MO1 = MI->getOperand(OpNum);
1143 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1144
Kevin Enderbydccdac62012-10-23 22:52:52 +00001145 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001146 printRegName(O, MO1.getReg());
1147 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001148 O << ", "
1149 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001150 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001151 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001152 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001153 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001154}
1155
Johnny Chen8f3004c2010-03-17 17:52:21 +00001156void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001157 unsigned OpNum,
1158 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001159 const MCOperand &MO1 = MI->getOperand(OpNum);
1160 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001161 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001162 if (OffImm == INT32_MIN)
1163 O << "#-0";
1164 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001165 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001166 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001167 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001168 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001169}
1170
1171void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001172 unsigned OpNum,
1173 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001174 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001175 int32_t OffImm = (int32_t)MO1.getImm();
1176
1177 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1178
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001179 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001180 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001181 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001182 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001183 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001184 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001185 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001186 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001187}
1188
1189void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001190 unsigned OpNum,
1191 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001192 const MCOperand &MO1 = MI->getOperand(OpNum);
1193 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1194 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1195
Kevin Enderbydccdac62012-10-23 22:52:52 +00001196 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001197 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001198
1199 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001200 O << ", ";
1201 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001202
1203 unsigned ShAmt = MO3.getImm();
1204 if (ShAmt) {
1205 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001206 O << ", lsl "
1207 << markup("<imm:")
1208 << "#" << ShAmt
1209 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001210 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001211 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001212}
1213
Jim Grosbachefc761a2011-09-30 00:50:06 +00001214void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1215 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001216 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001217 O << markup("<imm:")
1218 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1219 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001220}
1221
Bob Wilson6eae5202010-06-11 21:34:50 +00001222void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1223 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001224 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1225 unsigned EltBits;
1226 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001227 O << markup("<imm:")
1228 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001229 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001230 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001231}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001232
Jim Grosbach475c6db2011-07-25 23:09:14 +00001233void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1234 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001235 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001236 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001237 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001238 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001239}
Jim Grosbachd2659132011-07-26 21:28:43 +00001240
1241void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1242 raw_ostream &O) {
1243 unsigned Imm = MI->getOperand(OpNum).getImm();
1244 if (Imm == 0)
1245 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001246 O << ", ror "
1247 << markup("<imm:")
1248 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001249 switch (Imm) {
1250 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001251 case 1: O << "8"; break;
1252 case 2: O << "16"; break;
1253 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001254 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001255 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001256}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001257
Jim Grosbachea231912011-12-22 22:19:05 +00001258void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1259 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001260 O << markup("<imm:")
1261 << "#" << 16 - MI->getOperand(OpNum).getImm()
1262 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001263}
1264
1265void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1266 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001267 O << markup("<imm:")
1268 << "#" << 32 - MI->getOperand(OpNum).getImm()
1269 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001270}
1271
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001272void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1273 raw_ostream &O) {
1274 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1275}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001276
1277void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1278 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001279 O << "{";
1280 printRegName(O, MI->getOperand(OpNum).getReg());
1281 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001282}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001283
Jim Grosbach13a292c2012-03-06 22:01:44 +00001284void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001285 raw_ostream &O) {
1286 unsigned Reg = MI->getOperand(OpNum).getReg();
1287 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1288 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001289 O << "{";
1290 printRegName(O, Reg0);
1291 O << ", ";
1292 printRegName(O, Reg1);
1293 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001294}
1295
Jim Grosbach13a292c2012-03-06 22:01:44 +00001296void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1297 unsigned OpNum,
1298 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001299 unsigned Reg = MI->getOperand(OpNum).getReg();
1300 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1301 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001302 O << "{";
1303 printRegName(O, Reg0);
1304 O << ", ";
1305 printRegName(O, Reg1);
1306 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001307}
1308
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001309void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1310 raw_ostream &O) {
1311 // Normally, it's not safe to use register enum values directly with
1312 // addition to get the next register, but for VFP registers, the
1313 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001314 O << "{";
1315 printRegName(O, MI->getOperand(OpNum).getReg());
1316 O << ", ";
1317 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1318 O << ", ";
1319 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1320 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001321}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001322
1323void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1324 raw_ostream &O) {
1325 // Normally, it's not safe to use register enum values directly with
1326 // addition to get the next register, but for VFP registers, the
1327 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001328 O << "{";
1329 printRegName(O, MI->getOperand(OpNum).getReg());
1330 O << ", ";
1331 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1332 O << ", ";
1333 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1334 O << ", ";
1335 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1336 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001337}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001338
1339void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1340 unsigned OpNum,
1341 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001342 O << "{";
1343 printRegName(O, MI->getOperand(OpNum).getReg());
1344 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001345}
1346
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001347void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1348 unsigned OpNum,
1349 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001350 unsigned Reg = MI->getOperand(OpNum).getReg();
1351 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1352 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001353 O << "{";
1354 printRegName(O, Reg0);
1355 O << "[], ";
1356 printRegName(O, Reg1);
1357 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001358}
Jim Grosbach8d246182011-12-14 19:35:22 +00001359
Jim Grosbachb78403c2012-01-24 23:47:04 +00001360void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1361 unsigned OpNum,
1362 raw_ostream &O) {
1363 // Normally, it's not safe to use register enum values directly with
1364 // addition to get the next register, but for VFP registers, the
1365 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001366 O << "{";
1367 printRegName(O, MI->getOperand(OpNum).getReg());
1368 O << "[], ";
1369 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1370 O << "[], ";
1371 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1372 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001373}
1374
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001375void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1376 unsigned OpNum,
1377 raw_ostream &O) {
1378 // Normally, it's not safe to use register enum values directly with
1379 // addition to get the next register, but for VFP registers, the
1380 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001381 O << "{";
1382 printRegName(O, MI->getOperand(OpNum).getReg());
1383 O << "[], ";
1384 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1385 O << "[], ";
1386 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1387 O << "[], ";
1388 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1389 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001390}
1391
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001392void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1393 unsigned OpNum,
1394 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001395 unsigned Reg = MI->getOperand(OpNum).getReg();
1396 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1397 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001398 O << "{";
1399 printRegName(O, Reg0);
1400 O << "[], ";
1401 printRegName(O, Reg1);
1402 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001403}
1404
Jim Grosbachb78403c2012-01-24 23:47:04 +00001405void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1406 unsigned OpNum,
1407 raw_ostream &O) {
1408 // Normally, it's not safe to use register enum values directly with
1409 // addition to get the next register, but for VFP registers, the
1410 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001411 O << "{";
1412 printRegName(O, MI->getOperand(OpNum).getReg());
1413 O << "[], ";
1414 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1415 O << "[], ";
1416 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1417 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001418}
1419
1420void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1421 unsigned OpNum,
1422 raw_ostream &O) {
1423 // Normally, it's not safe to use register enum values directly with
1424 // addition to get the next register, but for VFP registers, the
1425 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001426 O << "{";
1427 printRegName(O, MI->getOperand(OpNum).getReg());
1428 O << "[], ";
1429 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1430 O << "[], ";
1431 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1432 O << "[], ";
1433 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1434 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001435}
1436
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001437void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1438 unsigned OpNum,
1439 raw_ostream &O) {
1440 // Normally, it's not safe to use register enum values directly with
1441 // addition to get the next register, but for VFP registers, the
1442 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001443 O << "{";
1444 printRegName(O, MI->getOperand(OpNum).getReg());
1445 O << ", ";
1446 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1447 O << ", ";
1448 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1449 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001450}
Jim Grosbached561fc2012-01-24 00:43:17 +00001451
1452void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1453 unsigned OpNum,
1454 raw_ostream &O) {
1455 // Normally, it's not safe to use register enum values directly with
1456 // addition to get the next register, but for VFP registers, the
1457 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001458 O << "{";
1459 printRegName(O, MI->getOperand(OpNum).getReg());
1460 O << ", ";
1461 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1462 O << ", ";
1463 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1464 O << ", ";
1465 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1466 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001467}