Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the MachineIRBuidler class. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
| 13 | |
| 14 | #include "llvm/CodeGen/MachineFunction.h" |
| 15 | #include "llvm/CodeGen/MachineInstr.h" |
| 16 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 18 | #include "llvm/Target/TargetInstrInfo.h" |
Quentin Colombet | 8fd6718 | 2016-02-11 21:16:56 +0000 | [diff] [blame] | 19 | #include "llvm/Target/TargetOpcodes.h" |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 20 | #include "llvm/Target/TargetSubtargetInfo.h" |
| 21 | |
| 22 | using namespace llvm; |
| 23 | |
Quentin Colombet | 000b580 | 2016-03-11 17:27:51 +0000 | [diff] [blame] | 24 | void MachineIRBuilder::setMF(MachineFunction &MF) { |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 25 | this->MF = &MF; |
| 26 | this->MBB = nullptr; |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 27 | this->MRI = &MF.getRegInfo(); |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 28 | this->TII = MF.getSubtarget().getInstrInfo(); |
| 29 | this->DL = DebugLoc(); |
| 30 | this->MI = nullptr; |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 31 | this->InsertedInstr = nullptr; |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 32 | } |
| 33 | |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 34 | void MachineIRBuilder::setMBB(MachineBasicBlock &MBB, bool Beginning) { |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 35 | this->MBB = &MBB; |
| 36 | Before = Beginning; |
| 37 | assert(&getMF() == MBB.getParent() && |
| 38 | "Basic block is in a different function"); |
| 39 | } |
| 40 | |
| 41 | void MachineIRBuilder::setInstr(MachineInstr &MI, bool Before) { |
| 42 | assert(MI.getParent() && "Instruction is not part of a basic block"); |
Quentin Colombet | 91ebd71 | 2016-03-11 17:27:47 +0000 | [diff] [blame] | 43 | setMBB(*MI.getParent()); |
Quentin Colombet | 2ad1f85 | 2016-02-11 17:44:59 +0000 | [diff] [blame] | 44 | this->MI = &MI; |
| 45 | this->Before = Before; |
| 46 | } |
| 47 | |
| 48 | MachineBasicBlock::iterator MachineIRBuilder::getInsertPt() { |
| 49 | if (MI) { |
| 50 | if (Before) |
| 51 | return MI; |
| 52 | if (!MI->getNextNode()) |
| 53 | return getMBB().end(); |
| 54 | return MI->getNextNode(); |
| 55 | } |
| 56 | return Before ? getMBB().begin() : getMBB().end(); |
| 57 | } |
| 58 | |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 59 | void MachineIRBuilder::recordInsertions( |
| 60 | std::function<void(MachineInstr *)> Inserted) { |
| 61 | InsertedInstr = Inserted; |
| 62 | } |
| 63 | |
| 64 | void MachineIRBuilder::stopRecordingInsertions() { |
| 65 | InsertedInstr = nullptr; |
| 66 | } |
| 67 | |
Quentin Colombet | f9b4934 | 2016-03-11 17:27:58 +0000 | [diff] [blame] | 68 | //------------------------------------------------------------------------------ |
| 69 | // Build instruction variants. |
| 70 | //------------------------------------------------------------------------------ |
Tim Northover | cc5f762 | 2016-07-26 16:45:26 +0000 | [diff] [blame] | 71 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 72 | MachineInstrBuilder MachineIRBuilder::buildInstr(unsigned Opcode) { |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 73 | MachineInstrBuilder MIB = BuildMI(getMF(), DL, getTII().get(Opcode)); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 74 | getMBB().insert(getInsertPt(), MIB); |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 75 | if (InsertedInstr) |
| 76 | InsertedInstr(MIB); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 77 | return MIB; |
Quentin Colombet | 74d7d2f | 2016-02-11 18:53:28 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 80 | MachineInstrBuilder MachineIRBuilder::buildFrameIndex(unsigned Res, int Idx) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 81 | assert(MRI->getType(Res).isPointer() && "invalid operand type"); |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 82 | return buildInstr(TargetOpcode::G_FRAME_INDEX) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 83 | .addDef(Res) |
| 84 | .addFrameIndex(Idx); |
Tim Northover | bd50546 | 2016-07-22 16:59:52 +0000 | [diff] [blame] | 85 | } |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 86 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 87 | MachineInstrBuilder MachineIRBuilder::buildAdd(unsigned Res, unsigned Op0, |
| 88 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 89 | assert((MRI->getType(Res).isScalar() || MRI->getType(Res).isVector()) && |
| 90 | "invalid operand type"); |
| 91 | assert(MRI->getType(Res) == MRI->getType(Op0) && |
| 92 | MRI->getType(Res) == MRI->getType(Op1) && "type mismatch"); |
| 93 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 94 | return buildInstr(TargetOpcode::G_ADD) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 95 | .addDef(Res) |
| 96 | .addUse(Op0) |
| 97 | .addUse(Op1); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 98 | } |
| 99 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 100 | MachineInstrBuilder MachineIRBuilder::buildSub(unsigned Res, unsigned Op0, |
| 101 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 102 | assert((MRI->getType(Res).isScalar() || MRI->getType(Res).isVector()) && |
| 103 | "invalid operand type"); |
| 104 | assert(MRI->getType(Res) == MRI->getType(Op0) && |
| 105 | MRI->getType(Res) == MRI->getType(Op1) && "type mismatch"); |
| 106 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 107 | return buildInstr(TargetOpcode::G_SUB) |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 108 | .addDef(Res) |
| 109 | .addUse(Op0) |
| 110 | .addUse(Op1); |
| 111 | } |
| 112 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 113 | MachineInstrBuilder MachineIRBuilder::buildMul(unsigned Res, unsigned Op0, |
| 114 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 115 | assert((MRI->getType(Res).isScalar() || MRI->getType(Res).isVector()) && |
| 116 | "invalid operand type"); |
| 117 | assert(MRI->getType(Res) == MRI->getType(Op0) && |
| 118 | MRI->getType(Res) == MRI->getType(Op1) && "type mismatch"); |
| 119 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 120 | return buildInstr(TargetOpcode::G_MUL) |
Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 121 | .addDef(Res) |
| 122 | .addUse(Op0) |
| 123 | .addUse(Op1); |
| 124 | } |
| 125 | |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 126 | MachineInstrBuilder MachineIRBuilder::buildBr(MachineBasicBlock &Dest) { |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 127 | return buildInstr(TargetOpcode::G_BR).addMBB(&Dest); |
Tim Northover | cc5f762 | 2016-07-26 16:45:26 +0000 | [diff] [blame] | 128 | } |
| 129 | |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 130 | MachineInstrBuilder MachineIRBuilder::buildCopy(unsigned Res, unsigned Op) { |
| 131 | return buildInstr(TargetOpcode::COPY).addDef(Res).addUse(Op); |
Tim Northover | 756eca3 | 2016-07-26 16:45:30 +0000 | [diff] [blame] | 132 | } |
| 133 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 134 | MachineInstrBuilder MachineIRBuilder::buildConstant(unsigned Res, int64_t Val) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 135 | assert(MRI->getType(Res).isScalar() && "invalid operand type"); |
| 136 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 137 | return buildInstr(TargetOpcode::G_CONSTANT).addDef(Res).addImm(Val); |
Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 138 | } |
| 139 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 140 | MachineInstrBuilder MachineIRBuilder::buildFConstant(unsigned Res, |
| 141 | const ConstantFP &Val) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 142 | assert(MRI->getType(Res).isScalar() && "invalid operand type"); |
| 143 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 144 | return buildInstr(TargetOpcode::G_FCONSTANT).addDef(Res).addFPImm(&Val); |
Tim Northover | b16734f | 2016-08-19 20:09:15 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 147 | MachineInstrBuilder MachineIRBuilder::buildBrCond(unsigned Tst, |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 148 | MachineBasicBlock &Dest) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 149 | assert(MRI->getType(Tst).isScalar() && "invalid operand type"); |
| 150 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 151 | return buildInstr(TargetOpcode::G_BRCOND).addUse(Tst).addMBB(&Dest); |
Tim Northover | 69c2ba5 | 2016-07-29 17:58:00 +0000 | [diff] [blame] | 152 | } |
| 153 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 154 | MachineInstrBuilder MachineIRBuilder::buildLoad(unsigned Res, unsigned Addr, |
| 155 | MachineMemOperand &MMO) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 156 | assert(MRI->getType(Res).isValid() && "invalid operand type"); |
| 157 | assert(MRI->getType(Addr).isPointer() && "invalid operand type"); |
| 158 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 159 | return buildInstr(TargetOpcode::G_LOAD) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 160 | .addDef(Res) |
| 161 | .addUse(Addr) |
| 162 | .addMemOperand(&MMO); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 163 | } |
| 164 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 165 | MachineInstrBuilder MachineIRBuilder::buildStore(unsigned Val, unsigned Addr, |
| 166 | MachineMemOperand &MMO) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 167 | assert(MRI->getType(Val).isValid() && "invalid operand type"); |
| 168 | assert(MRI->getType(Addr).isPointer() && "invalid operand type"); |
| 169 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 170 | return buildInstr(TargetOpcode::G_STORE) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 171 | .addUse(Val) |
| 172 | .addUse(Addr) |
| 173 | .addMemOperand(&MMO); |
Tim Northover | ad2b717 | 2016-07-26 20:23:26 +0000 | [diff] [blame] | 174 | } |
| 175 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 176 | MachineInstrBuilder MachineIRBuilder::buildUAdde(unsigned Res, |
| 177 | unsigned CarryOut, |
| 178 | unsigned Op0, unsigned Op1, |
| 179 | unsigned CarryIn) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 180 | assert(MRI->getType(Res).isScalar() && "invalid operand type"); |
| 181 | assert(MRI->getType(Res) == MRI->getType(Op0) && |
| 182 | MRI->getType(Res) == MRI->getType(Op1) && "type mismatch"); |
| 183 | assert(MRI->getType(CarryOut).isScalar() && "invalid operand type"); |
| 184 | assert(MRI->getType(CarryOut) == MRI->getType(CarryIn) && "type mismatch"); |
| 185 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 186 | return buildInstr(TargetOpcode::G_UADDE) |
Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 187 | .addDef(Res) |
| 188 | .addDef(CarryOut) |
| 189 | .addUse(Op0) |
| 190 | .addUse(Op1) |
| 191 | .addUse(CarryIn); |
| 192 | } |
| 193 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 194 | MachineInstrBuilder MachineIRBuilder::buildAnyExt(unsigned Res, unsigned Op) { |
| 195 | validateTruncExt(Res, Op, true); |
| 196 | return buildInstr(TargetOpcode::G_ANYEXT).addDef(Res).addUse(Op); |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 197 | } |
| 198 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 199 | MachineInstrBuilder MachineIRBuilder::buildSExt(unsigned Res, unsigned Op) { |
| 200 | validateTruncExt(Res, Op, true); |
| 201 | return buildInstr(TargetOpcode::G_SEXT).addDef(Res).addUse(Op); |
Tim Northover | 6cd4b23 | 2016-08-23 21:01:26 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 204 | MachineInstrBuilder MachineIRBuilder::buildZExt(unsigned Res, unsigned Op) { |
| 205 | validateTruncExt(Res, Op, true); |
| 206 | return buildInstr(TargetOpcode::G_ZEXT).addDef(Res).addUse(Op); |
Tim Northover | 6cd4b23 | 2016-08-23 21:01:26 +0000 | [diff] [blame] | 207 | } |
| 208 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 209 | MachineInstrBuilder MachineIRBuilder::buildExtract(ArrayRef<unsigned> Results, |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 210 | ArrayRef<uint64_t> Indices, |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 211 | unsigned Src) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 212 | #ifndef NDEBUG |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 213 | assert(Results.size() == Indices.size() && "inconsistent number of regs"); |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 214 | assert(!Results.empty() && "invalid trivial extract"); |
Tim Northover | 991b12b | 2016-08-30 20:51:25 +0000 | [diff] [blame] | 215 | assert(std::is_sorted(Indices.begin(), Indices.end()) && |
| 216 | "extract offsets must be in ascending order"); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 217 | |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 218 | assert(MRI->getType(Src).isValid() && "invalid operand type"); |
| 219 | for (auto Res : Results) |
| 220 | assert(MRI->getType(Res).isValid() && "invalid operand type"); |
| 221 | #endif |
| 222 | |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 223 | auto MIB = BuildMI(getMF(), DL, getTII().get(TargetOpcode::G_EXTRACT)); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 224 | for (auto Res : Results) |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 225 | MIB.addDef(Res); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 226 | |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 227 | MIB.addUse(Src); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 228 | |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 229 | for (auto Idx : Indices) |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 230 | MIB.addImm(Idx); |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 231 | |
| 232 | getMBB().insert(getInsertPt(), MIB); |
Tim Northover | 438c77c | 2016-08-25 17:37:32 +0000 | [diff] [blame] | 233 | if (InsertedInstr) |
| 234 | InsertedInstr(MIB); |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 235 | |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 236 | return MIB; |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 239 | MachineInstrBuilder |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 240 | MachineIRBuilder::buildSequence(unsigned Res, |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 241 | ArrayRef<unsigned> Ops, |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 242 | ArrayRef<unsigned> Indices) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 243 | #ifndef NDEBUG |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 244 | assert(Ops.size() == Indices.size() && "incompatible args"); |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 245 | assert(!Ops.empty() && "invalid trivial sequence"); |
Tim Northover | 991b12b | 2016-08-30 20:51:25 +0000 | [diff] [blame] | 246 | assert(std::is_sorted(Indices.begin(), Indices.end()) && |
| 247 | "sequence offsets must be in ascending order"); |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 248 | |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 249 | assert(MRI->getType(Res).isValid() && "invalid operand type"); |
| 250 | for (auto Op : Ops) |
| 251 | assert(MRI->getType(Op).isValid() && "invalid operand type"); |
| 252 | #endif |
| 253 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 254 | MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_SEQUENCE); |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 255 | MIB.addDef(Res); |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 256 | for (unsigned i = 0; i < Ops.size(); ++i) { |
| 257 | MIB.addUse(Ops[i]); |
Tim Northover | 26b76f2 | 2016-08-19 18:32:14 +0000 | [diff] [blame] | 258 | MIB.addImm(Indices[i]); |
Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 259 | } |
Tim Northover | a51575f | 2016-07-29 17:43:52 +0000 | [diff] [blame] | 260 | return MIB; |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 261 | } |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 262 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 263 | MachineInstrBuilder MachineIRBuilder::buildIntrinsic(Intrinsic::ID ID, |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 264 | unsigned Res, |
| 265 | bool HasSideEffects) { |
| 266 | auto MIB = |
| 267 | buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 268 | : TargetOpcode::G_INTRINSIC); |
Tim Northover | 5fb414d | 2016-07-29 22:32:36 +0000 | [diff] [blame] | 269 | if (Res) |
| 270 | MIB.addDef(Res); |
| 271 | MIB.addIntrinsicID(ID); |
| 272 | return MIB; |
| 273 | } |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 274 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 275 | MachineInstrBuilder MachineIRBuilder::buildTrunc(unsigned Res, unsigned Op) { |
| 276 | validateTruncExt(Res, Op, false); |
| 277 | return buildInstr(TargetOpcode::G_TRUNC).addDef(Res).addUse(Op); |
Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 278 | } |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 279 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 280 | MachineInstrBuilder MachineIRBuilder::buildFPTrunc(unsigned Res, unsigned Op) { |
| 281 | validateTruncExt(Res, Op, false); |
| 282 | return buildInstr(TargetOpcode::G_FPTRUNC).addDef(Res).addUse(Op); |
Tim Northover | a11be04 | 2016-08-19 22:40:08 +0000 | [diff] [blame] | 283 | } |
| 284 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 285 | MachineInstrBuilder MachineIRBuilder::buildICmp(CmpInst::Predicate Pred, |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 286 | unsigned Res, unsigned Op0, |
| 287 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 288 | #ifndef NDEBUG |
| 289 | assert((MRI->getType(Op0).isScalar() || MRI->getType(Op0).isVector()) && |
| 290 | "invalid operand type"); |
| 291 | assert(MRI->getType(Op0) == MRI->getType(Op0) && "type mismatch"); |
| 292 | assert(CmpInst::isIntPredicate(Pred) && "invalid predicate"); |
| 293 | if (MRI->getType(Op0).isScalar()) |
| 294 | assert(MRI->getType(Res).isScalar() && "type mismatch"); |
| 295 | else |
| 296 | assert(MRI->getType(Res).isVector() && |
| 297 | MRI->getType(Res).getNumElements() == |
| 298 | MRI->getType(Op0).getNumElements() && |
| 299 | "type mismatch"); |
| 300 | #endif |
| 301 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 302 | return buildInstr(TargetOpcode::G_ICMP) |
Tim Northover | de3aea041 | 2016-08-17 20:25:25 +0000 | [diff] [blame] | 303 | .addDef(Res) |
| 304 | .addPredicate(Pred) |
| 305 | .addUse(Op0) |
| 306 | .addUse(Op1); |
| 307 | } |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 308 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 309 | MachineInstrBuilder MachineIRBuilder::buildFCmp(CmpInst::Predicate Pred, |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 310 | unsigned Res, unsigned Op0, |
| 311 | unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 312 | #ifndef NDEBUG |
| 313 | assert((MRI->getType(Op0).isScalar() || MRI->getType(Op0).isVector()) && |
| 314 | "invalid operand type"); |
| 315 | assert(MRI->getType(Op0) == MRI->getType(Op1) && "type mismatch"); |
| 316 | assert(CmpInst::isFPPredicate(Pred) && "invalid predicate"); |
| 317 | if (MRI->getType(Op0).isScalar()) |
| 318 | assert(MRI->getType(Res).isScalar() && "type mismatch"); |
| 319 | else |
| 320 | assert(MRI->getType(Res).isVector() && |
| 321 | MRI->getType(Res).getNumElements() == |
| 322 | MRI->getType(Op0).getNumElements() && |
| 323 | "type mismatch"); |
| 324 | #endif |
| 325 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 326 | return buildInstr(TargetOpcode::G_FCMP) |
Tim Northover | d5c23bc | 2016-08-19 20:48:16 +0000 | [diff] [blame] | 327 | .addDef(Res) |
| 328 | .addPredicate(Pred) |
| 329 | .addUse(Op0) |
| 330 | .addUse(Op1); |
| 331 | } |
| 332 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 333 | MachineInstrBuilder MachineIRBuilder::buildSelect(unsigned Res, unsigned Tst, |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 334 | unsigned Op0, unsigned Op1) { |
Tim Northover | 1f8b1db | 2016-09-09 11:46:58 +0000 | [diff] [blame] | 335 | #ifndef NDEBUG |
| 336 | assert((MRI->getType(Res).isScalar() || MRI->getType(Res).isVector()) && |
| 337 | "invalid operand type"); |
| 338 | assert(MRI->getType(Res) == MRI->getType(Op0) && |
| 339 | MRI->getType(Res) == MRI->getType(Op1) && "type mismatch"); |
| 340 | if (MRI->getType(Res).isScalar()) |
| 341 | assert(MRI->getType(Tst).isScalar() && "type mismatch"); |
| 342 | else |
| 343 | assert(MRI->getType(Tst).isVector() && |
| 344 | MRI->getType(Tst).getNumElements() == |
| 345 | MRI->getType(Op0).getNumElements() && |
| 346 | "type mismatch"); |
| 347 | #endif |
| 348 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 349 | return buildInstr(TargetOpcode::G_SELECT) |
Tim Northover | 5a28c36 | 2016-08-19 20:09:07 +0000 | [diff] [blame] | 350 | .addDef(Res) |
| 351 | .addUse(Tst) |
| 352 | .addUse(Op0) |
| 353 | .addUse(Op1); |
| 354 | } |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 355 | |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 356 | void MachineIRBuilder::validateTruncExt(unsigned Dst, unsigned Src, |
| 357 | bool IsExtend) { |
Richard Smith | 418237b | 2016-08-23 22:14:15 +0000 | [diff] [blame] | 358 | #ifndef NDEBUG |
Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 359 | LLT SrcTy = MRI->getType(Src); |
| 360 | LLT DstTy = MRI->getType(Dst); |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 361 | |
| 362 | if (DstTy.isVector()) { |
| 363 | assert(SrcTy.isVector() && "mismatched cast between vecot and non-vector"); |
| 364 | assert(SrcTy.getNumElements() == DstTy.getNumElements() && |
| 365 | "different number of elements in a trunc/ext"); |
| 366 | } else |
| 367 | assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc"); |
| 368 | |
| 369 | if (IsExtend) |
| 370 | assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() && |
| 371 | "invalid narrowing extend"); |
| 372 | else |
| 373 | assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() && |
| 374 | "invalid widening trunc"); |
Richard Smith | 418237b | 2016-08-23 22:14:15 +0000 | [diff] [blame] | 375 | #endif |
Tim Northover | bdf67c9 | 2016-08-23 21:01:33 +0000 | [diff] [blame] | 376 | } |