| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===// | 
|  | 2 | // | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the PowerPC 64-bit instructions.  These patterns are used | 
|  | 11 | // both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 15 | //===----------------------------------------------------------------------===// | 
|  | 16 | // 64-bit operands. | 
|  | 17 | // | 
| Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 18 | def s16imm64 : Operand<i64> { | 
|  | 19 | let PrintMethod = "printS16ImmOperand"; | 
| Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 20 | let EncoderMethod = "getImm16Encoding"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 21 | let ParserMatchClass = PPCS16ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 22 | let DecoderMethod = "decodeSImmOperand<16>"; | 
| Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 23 | } | 
|  | 24 | def u16imm64 : Operand<i64> { | 
|  | 25 | let PrintMethod = "printU16ImmOperand"; | 
| Ulrich Weigand | fd3ad69 | 2013-06-26 13:49:15 +0000 | [diff] [blame] | 26 | let EncoderMethod = "getImm16Encoding"; | 
| Ulrich Weigand | 640192d | 2013-05-03 19:49:39 +0000 | [diff] [blame] | 27 | let ParserMatchClass = PPCU16ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 28 | let DecoderMethod = "decodeUImmOperand<16>"; | 
| Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 29 | } | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 30 | def s17imm64 : Operand<i64> { | 
|  | 31 | // This operand type is used for addis/lis to allow the assembler parser | 
|  | 32 | // to accept immediates in the range -65536..65535 for compatibility with | 
|  | 33 | // the GNU assembler.  The operand is treated as 16-bit otherwise. | 
|  | 34 | let PrintMethod = "printS16ImmOperand"; | 
|  | 35 | let EncoderMethod = "getImm16Encoding"; | 
|  | 36 | let ParserMatchClass = PPCS17ImmAsmOperand; | 
| Hal Finkel | 2345347 | 2013-12-19 16:13:01 +0000 | [diff] [blame] | 37 | let DecoderMethod = "decodeSImmOperand<16>"; | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 38 | } | 
| Hal Finkel | efe4a44 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 39 | def tocentry : Operand<iPTR> { | 
| Ulrich Weigand | fd24544 | 2013-03-19 19:50:30 +0000 | [diff] [blame] | 40 | let MIOperandInfo = (ops i64imm:$imm); | 
| Hal Finkel | efe4a44 | 2012-09-05 19:22:27 +0000 | [diff] [blame] | 41 | } | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 42 | def tlsreg : Operand<i64> { | 
|  | 43 | let EncoderMethod = "getTLSRegEncoding"; | 
| Ulrich Weigand | 5b42759 | 2013-07-05 12:22:36 +0000 | [diff] [blame] | 44 | let ParserMatchClass = PPCTLSRegOperand; | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 45 | } | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 46 | def tlsgd : Operand<i64> {} | 
| Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 47 | def tlscall : Operand<i64> { | 
|  | 48 | let PrintMethod = "printTLSCall"; | 
|  | 49 | let MIOperandInfo = (ops calltarget:$func, tlsgd:$sym); | 
|  | 50 | let EncoderMethod = "getTLSCallEncoding"; | 
|  | 51 | } | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 52 |  | 
| Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 53 | //===----------------------------------------------------------------------===// | 
|  | 54 | // 64-bit transformation functions. | 
|  | 55 | // | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 56 |  | 
| Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 57 | def SHL64 : SDNodeXForm<imm, [{ | 
|  | 58 | // Transformation function: 63 - imm | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 59 | return getI32Imm(63 - N->getZExtValue(), SDLoc(N)); | 
| Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 60 | }]>; | 
|  | 61 |  | 
|  | 62 | def SRL64 : SDNodeXForm<imm, [{ | 
|  | 63 | // Transformation function: 64 - imm | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 64 | return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue(), SDLoc(N)) | 
|  | 65 | : getI32Imm(0, SDLoc(N)); | 
| Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 66 | }]>; | 
|  | 67 |  | 
|  | 68 | def HI32_48 : SDNodeXForm<imm, [{ | 
|  | 69 | // Transformation function: shift the immediate value down into the low bits. | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 70 | return getI32Imm((unsigned short)(N->getZExtValue() >> 32, SDLoc(N))); | 
| Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 71 | }]>; | 
|  | 72 |  | 
|  | 73 | def HI48_64 : SDNodeXForm<imm, [{ | 
|  | 74 | // Transformation function: shift the immediate value down into the low bits. | 
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 75 | return getI32Imm((unsigned short)(N->getZExtValue() >> 48, SDLoc(N))); | 
| Chris Lattner | 52a956d | 2006-06-20 23:18:58 +0000 | [diff] [blame] | 76 | }]>; | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 77 |  | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 78 |  | 
|  | 79 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 80 | // Calls. | 
|  | 81 | // | 
|  | 82 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 83 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 84 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in { | 
| Hal Finkel | f4a22c0 | 2015-01-13 17:47:54 +0000 | [diff] [blame] | 85 | let isReturn = 1, Uses = [LR8, RM] in | 
|  | 86 | def BLR8 : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB, | 
|  | 87 | [(retflag)]>, Requires<[In64BitMode]>; | 
| Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 88 | let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in { | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 89 | def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, | 
|  | 90 | []>, | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 91 | Requires<[In64BitMode]>; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 92 | def BCCCTR8 : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond), | 
|  | 93 | "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB, | 
|  | 94 | []>, | 
|  | 95 | Requires<[In64BitMode]>; | 
|  | 96 |  | 
|  | 97 | def BCCTR8  : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi), | 
|  | 98 | "bcctr 12, $bi, 0", IIC_BrB, []>, | 
|  | 99 | Requires<[In64BitMode]>; | 
|  | 100 | def BCCTR8n : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi), | 
|  | 101 | "bcctr 4, $bi, 0", IIC_BrB, []>, | 
| Hal Finkel | 500b004 | 2013-04-10 06:42:34 +0000 | [diff] [blame] | 102 | Requires<[In64BitMode]>; | 
|  | 103 | } | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 104 | } | 
|  | 105 |  | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 106 | let Defs = [LR8] in | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 107 | def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>, | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 108 | PPC970_Unit_BRU; | 
|  | 109 |  | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 110 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in { | 
|  | 111 | let Defs = [CTR8], Uses = [CTR8] in { | 
|  | 112 | def BDZ8  : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 113 | "bdz $dst">; | 
|  | 114 | def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst), | 
|  | 115 | "bdnz $dst">; | 
|  | 116 | } | 
| Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 117 |  | 
|  | 118 | let isReturn = 1, Defs = [CTR8], Uses = [CTR8, LR8, RM] in { | 
|  | 119 | def BDZLR8  : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 120 | "bdzlr", IIC_BrB, []>; | 
| Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 121 | def BDNZLR8 : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 122 | "bdnzlr", IIC_BrB, []>; | 
| Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 123 | } | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 124 | } | 
|  | 125 |  | 
| Hal Finkel | 5711eca | 2013-04-09 22:58:37 +0000 | [diff] [blame] | 126 |  | 
|  | 127 |  | 
| Roman Divacky | ef21be2 | 2012-03-06 16:41:49 +0000 | [diff] [blame] | 128 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in { | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 129 | // Convenient aliases for call instructions | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 130 | let Uses = [RM] in { | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 131 | def BL8  : IForm<18, 0, 1, (outs), (ins calltarget:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 132 | "bl $func", IIC_BrB, []>;  // See Pat patterns below. | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 133 |  | 
| Ulrich Weigand | 42a09dc | 2013-07-02 21:31:59 +0000 | [diff] [blame] | 134 | def BL8_TLS  : IForm<18, 0, 1, (outs), (ins tlscall:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 135 | "bl $func", IIC_BrB, []>; | 
| Ulrich Weigand | 42a09dc | 2013-07-02 21:31:59 +0000 | [diff] [blame] | 136 |  | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 137 | def BLA8 : IForm<18, 1, 1, (outs), (ins abscalltarget:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 138 | "bla $func", IIC_BrB, [(PPCcall (i64 imm:$func))]>; | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 139 | } | 
|  | 140 | let Uses = [RM], isCodeGenOnly = 1 in { | 
|  | 141 | def BL8_NOP  : IForm_and_DForm_4_zero<18, 0, 1, 24, | 
| Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 142 | (outs), (ins calltarget:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 143 | "bl $func\n\tnop", IIC_BrB, []>; | 
| Hal Finkel | 51861b4 | 2012-03-31 14:45:15 +0000 | [diff] [blame] | 144 |  | 
| Ulrich Weigand | 5143bab | 2013-07-02 21:31:04 +0000 | [diff] [blame] | 145 | def BL8_NOP_TLS : IForm_and_DForm_4_zero<18, 0, 1, 24, | 
|  | 146 | (outs), (ins tlscall:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 147 | "bl $func\n\tnop", IIC_BrB, []>; | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 148 |  | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 149 | def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24, | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 150 | (outs), (ins abscalltarget:$func), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 151 | "bla $func\n\tnop", IIC_BrB, | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 152 | [(PPCcall_nop (i64 imm:$func))]>; | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 153 | } | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 154 | let Uses = [CTR8, RM] in { | 
|  | 155 | def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 156 | "bctrl", IIC_BrB, [(PPCbctrl)]>, | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 157 | Requires<[In64BitMode]>; | 
| Ulrich Weigand | d0585d8 | 2013-04-17 17:19:05 +0000 | [diff] [blame] | 158 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 159 | let isCodeGenOnly = 1 in { | 
|  | 160 | def BCCCTRL8 : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond), | 
|  | 161 | "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB, | 
|  | 162 | []>, | 
|  | 163 | Requires<[In64BitMode]>; | 
|  | 164 |  | 
|  | 165 | def BCCTRL8  : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi), | 
|  | 166 | "bcctrl 12, $bi, 0", IIC_BrB, []>, | 
|  | 167 | Requires<[In64BitMode]>; | 
|  | 168 | def BCCTRL8n : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi), | 
|  | 169 | "bcctrl 4, $bi, 0", IIC_BrB, []>, | 
|  | 170 | Requires<[In64BitMode]>; | 
|  | 171 | } | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 172 | } | 
| Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 173 | } | 
| Hal Finkel | fc096c9 | 2014-12-23 22:29:40 +0000 | [diff] [blame] | 174 |  | 
|  | 175 | let isCall = 1, PPC970_Unit = 7, isCodeGenOnly = 1, | 
|  | 176 | Defs = [LR8, X2], Uses = [CTR8, RM], RST = 2 in { | 
|  | 177 | def BCTRL8_LDinto_toc : | 
|  | 178 | XLForm_2_ext_and_DSForm_1<19, 528, 20, 0, 1, 58, 0, (outs), | 
|  | 179 | (ins memrix:$src), | 
|  | 180 | "bctrl\n\tld 2, $src", IIC_BrB, | 
|  | 181 | [(PPCbctrl_load_toc ixaddr:$src)]>, | 
|  | 182 | Requires<[In64BitMode]>; | 
|  | 183 | } | 
|  | 184 |  | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 185 | } // Interpretation64Bit | 
| Chris Lattner | 43df5b3 | 2007-02-25 05:34:32 +0000 | [diff] [blame] | 186 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 187 | // FIXME: Duplicating this for the asm parser should be unnecessary, but the | 
|  | 188 | // previous definition must be marked as CodeGen only to prevent decoding | 
|  | 189 | // conflicts. | 
|  | 190 | let Interpretation64Bit = 1, isAsmParserOnly = 1 in | 
|  | 191 | let isCall = 1, PPC970_Unit = 7, Defs = [LR8], Uses = [RM] in | 
|  | 192 | def BL8_TLS_ : IForm<18, 0, 1, (outs), (ins tlscall:$func), | 
|  | 193 | "bl $func", IIC_BrB, []>; | 
|  | 194 |  | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 195 | // Calls | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 196 | def : Pat<(PPCcall (i64 tglobaladdr:$dst)), | 
|  | 197 | (BL8 tglobaladdr:$dst)>; | 
|  | 198 | def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)), | 
|  | 199 | (BL8_NOP tglobaladdr:$dst)>; | 
| Nicolas Geoffray | 89d8187 | 2007-02-27 13:01:19 +0000 | [diff] [blame] | 200 |  | 
| Ulrich Weigand | f62e83f | 2013-03-22 15:24:13 +0000 | [diff] [blame] | 201 | def : Pat<(PPCcall (i64 texternalsym:$dst)), | 
|  | 202 | (BL8 texternalsym:$dst)>; | 
|  | 203 | def : Pat<(PPCcall_nop (i64 texternalsym:$dst)), | 
|  | 204 | (BL8_NOP texternalsym:$dst)>; | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 205 |  | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 206 | // Atomic operations | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 207 | let usesCustomInserter = 1 in { | 
| Jakob Stoklund Olesen | 86e1a65 | 2011-04-04 17:07:09 +0000 | [diff] [blame] | 208 | let Defs = [CR0] in { | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 209 | def ATOMIC_LOAD_ADD_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 210 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_ADD_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 211 | [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 212 | def ATOMIC_LOAD_SUB_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 213 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_SUB_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 214 | [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 215 | def ATOMIC_LOAD_OR_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 216 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_OR_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 217 | [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 218 | def ATOMIC_LOAD_XOR_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 219 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_XOR_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 220 | [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 221 | def ATOMIC_LOAD_AND_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 222 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_AND_i64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 223 | [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 224 | def ATOMIC_LOAD_NAND_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 225 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$incr), "#ATOMIC_LOAD_NAND_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 226 | [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 227 |  | 
| Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 228 | def ATOMIC_CMP_SWAP_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 229 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$old, g8rc:$new), "#ATOMIC_CMP_SWAP_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 230 | [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>; | 
| Dale Johannesen | d4eb052 | 2008-08-25 22:34:37 +0000 | [diff] [blame] | 231 |  | 
| Dale Johannesen | 765065c | 2008-08-25 21:09:52 +0000 | [diff] [blame] | 232 | def ATOMIC_SWAP_I64 : Pseudo< | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 233 | (outs g8rc:$dst), (ins memrr:$ptr, g8rc:$new), "#ATOMIC_SWAP_I64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 234 | [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>; | 
| Dale Johannesen | dec5170 | 2008-08-22 03:49:10 +0000 | [diff] [blame] | 235 | } | 
| Evan Cheng | 5102bd9 | 2008-04-19 02:30:38 +0000 | [diff] [blame] | 236 | } | 
|  | 237 |  | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 238 | // Instructions to support atomic operations | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 239 | let mayLoad = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 240 | def LDARX : XForm_1<31,  84, (outs g8rc:$rD), (ins memrr:$ptr), | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 241 | "ldarx $rD, $ptr", IIC_LdStLDARX, []>; | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 242 |  | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 243 | // Instruction to support lock versions of atomics | 
|  | 244 | // (EH=1 - see Power ISA 2.07 Book II 4.4.2) | 
|  | 245 | def LDARXL : XForm_1<31,  84, (outs g8rc:$rD), (ins memrr:$ptr), | 
|  | 246 | "ldarx $rD, $ptr, 1", IIC_LdStLDARX, []>, isDOT; | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 247 |  | 
|  | 248 | let hasExtraDefRegAllocReq = 1 in | 
|  | 249 | def LDAT : X_RD5_RS5_IM5<31, 614, (outs g8rc:$rD), (ins g8rc:$rA, u5imm:$FC), | 
|  | 250 | "ldat $rD, $rA, $FC", IIC_LdStLoad>, isPPC64, | 
|  | 251 | Requires<[IsISA3_0]>; | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 252 | } | 
|  | 253 |  | 
|  | 254 | let Defs = [CR0], mayStore = 1, hasSideEffects = 0 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 255 | def STDCX : XForm_1<31, 214, (outs), (ins g8rc:$rS, memrr:$dst), | 
| Nemanja Ivanovic | 0adf26b | 2015-03-10 20:51:07 +0000 | [diff] [blame] | 256 | "stdcx. $rS, $dst", IIC_LdStSTDCX, []>, isDOT; | 
| Evan Cheng | 32e376f | 2008-07-12 02:23:19 +0000 | [diff] [blame] | 257 |  | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 258 | let mayStore = 1, hasSideEffects = 0 in | 
|  | 259 | def STDAT : X_RD5_RS5_IM5<31, 742, (outs), (ins g8rc:$rS, g8rc:$rA, u5imm:$FC), | 
|  | 260 | "stdat $rS, $rA, $FC", IIC_LdStStore>, isPPC64, | 
|  | 261 | Requires<[IsISA3_0]>; | 
|  | 262 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 263 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 264 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 265 | def TCRETURNdi8 :Pseudo< (outs), | 
| Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 266 | (ins calltarget:$dst, i32imm:$offset), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 267 | "#TC_RETURNd8 $dst $offset", | 
|  | 268 | []>; | 
|  | 269 |  | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 270 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 271 | def TCRETURNai8 :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 272 | "#TC_RETURNa8 $func $offset", | 
|  | 273 | [(PPCtc_return (i64 imm:$func), imm:$offset)]>; | 
|  | 274 |  | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 275 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in | 
| Jakob Stoklund Olesen | ed6c040 | 2012-07-13 20:44:29 +0000 | [diff] [blame] | 276 | def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset), | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 277 | "#TC_RETURNr8 $dst $offset", | 
|  | 278 | []>; | 
|  | 279 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 280 | let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1, | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 281 | isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 282 | def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB, | 
|  | 283 | []>, | 
| Ulrich Weigand | 410a40b | 2013-03-26 10:53:03 +0000 | [diff] [blame] | 284 | Requires<[In64BitMode]>; | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 285 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 286 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 287 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 288 | def TAILB8   : IForm<18, 0, 0, (outs), (ins calltarget:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 289 | "b $dst", IIC_BrB, | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 290 | []>; | 
|  | 291 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 292 | let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7, | 
| Dale Johannesen | 98aa9d3 | 2008-10-29 18:26:45 +0000 | [diff] [blame] | 293 | isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in | 
| Ulrich Weigand | b6a30d1 | 2013-06-24 11:03:33 +0000 | [diff] [blame] | 294 | def TAILBA8   : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 295 | "ba $dst", IIC_BrB, | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 296 | []>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 297 | } // Interpretation64Bit | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 298 |  | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 299 | def : Pat<(PPCtc_return (i64 tglobaladdr:$dst),  imm:$imm), | 
|  | 300 | (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>; | 
|  | 301 |  | 
|  | 302 | def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm), | 
|  | 303 | (TCRETURNdi8 texternalsym:$dst, imm:$imm)>; | 
|  | 304 |  | 
|  | 305 | def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm), | 
|  | 306 | (TCRETURNri8 CTRRC8:$dst, imm:$imm)>; | 
|  | 307 |  | 
| Hal Finkel | 96c2d4d | 2012-06-08 15:38:21 +0000 | [diff] [blame] | 308 |  | 
| Hal Finkel | 25aab01 | 2013-03-28 03:38:08 +0000 | [diff] [blame] | 309 | // 64-bit CR instructions | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 310 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 311 | let hasSideEffects = 0 in { | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 312 | // mtocrf's input needs to be prepared by shifting by an amount dependent | 
|  | 313 | // on the cr register selected. Thus, post-ra anti-dep breaking must not | 
|  | 314 | // later change that register assignment. | 
|  | 315 | let hasExtraDefRegAllocReq = 1 in { | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 316 | def MTOCRF8: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins g8rc:$ST), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 317 | "mtocrf $FXM, $ST", IIC_BrMCRX>, | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 318 | PPC970_DGroup_First, PPC970_Unit_CRU; | 
|  | 319 |  | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 320 | // Similarly to mtocrf, the mask for mtcrf must be prepared in a way that | 
|  | 321 | // is dependent on the cr fields being set. | 
| Ulrich Weigand | 49f487e | 2013-07-03 17:59:07 +0000 | [diff] [blame] | 322 | def MTCRF8 : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 323 | "mtcrf $FXM, $rS", IIC_BrMCRX>, | 
| Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 324 | PPC970_MicroCode, PPC970_Unit_CRU; | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 325 | } // hasExtraDefRegAllocReq = 1 | 
| Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 326 |  | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 327 | // mfocrf's input needs to be prepared by shifting by an amount dependent | 
|  | 328 | // on the cr register selected. Thus, post-ra anti-dep breaking must not | 
|  | 329 | // later change that register assignment. | 
|  | 330 | let hasExtraSrcRegAllocReq = 1 in { | 
| Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 331 | def MFOCRF8: XFXForm_5a<31, 19, (outs g8rc:$rT), (ins crbitm:$FXM), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 332 | "mfocrf $rT, $FXM", IIC_SprMFCRF>, | 
| Ulrich Weigand | d5ebc62 | 2013-07-03 17:05:42 +0000 | [diff] [blame] | 333 | PPC970_DGroup_First, PPC970_Unit_CRU; | 
| Hal Finkel | b47a69a | 2013-04-07 14:33:13 +0000 | [diff] [blame] | 334 |  | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 335 | // Similarly to mfocrf, the mask for mfcrf must be prepared in a way that | 
|  | 336 | // is dependent on the cr fields being copied. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 337 | def MFCR8 : XFXForm_3<31, 19, (outs g8rc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 338 | "mfcr $rT", IIC_SprMFCR>, | 
| Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 339 | PPC970_MicroCode, PPC970_Unit_CRU; | 
| Nemanja Ivanovic | 2314e83 | 2016-01-08 13:09:54 +0000 | [diff] [blame] | 340 | } // hasExtraSrcRegAllocReq = 1 | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 341 | } // hasSideEffects = 0 | 
| Arnold Schwaighofer | be0de34 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 342 |  | 
| Ulrich Weigand | bbfb0c5 | 2013-03-26 10:57:16 +0000 | [diff] [blame] | 343 | let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in { | 
| Hal Finkel | 40f76d5 | 2013-07-17 05:35:44 +0000 | [diff] [blame] | 344 | let Defs = [CTR8] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 345 | def EH_SjLj_SetJmp64  : Pseudo<(outs gprc:$dst), (ins memr:$buf), | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 346 | "#EH_SJLJ_SETJMP64", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 347 | [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>, | 
| Hal Finkel | 756810f | 2013-03-21 21:37:52 +0000 | [diff] [blame] | 348 | Requires<[In64BitMode]>; | 
|  | 349 | let isTerminator = 1 in | 
|  | 350 | def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf), | 
|  | 351 | "#EH_SJLJ_LONGJMP64", | 
|  | 352 | [(PPCeh_sjlj_longjmp addr:$buf)]>, | 
|  | 353 | Requires<[In64BitMode]>; | 
|  | 354 | } | 
|  | 355 |  | 
| Kit Barton | 535e69d | 2015-03-25 19:36:23 +0000 | [diff] [blame] | 356 | def MFSPR8 : XFXForm_1<31, 339, (outs g8rc:$RT), (ins i32imm:$SPR), | 
|  | 357 | "mfspr $RT, $SPR", IIC_SprMFSPR>; | 
|  | 358 | def MTSPR8 : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, g8rc:$RT), | 
|  | 359 | "mtspr $SPR, $RT", IIC_SprMTSPR>; | 
|  | 360 |  | 
|  | 361 |  | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 362 | //===----------------------------------------------------------------------===// | 
|  | 363 | // 64-bit SPR manipulation instrs. | 
|  | 364 |  | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 365 | let Uses = [CTR8] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 366 | def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs g8rc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 367 | "mfctr $rT", IIC_SprMFSPR>, | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 368 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 369 | } | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 370 | let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 371 | def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 372 | "mtctr $rS", IIC_SprMTSPR>, | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 373 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Chris Lattner | 3b58734 | 2006-06-27 18:36:44 +0000 | [diff] [blame] | 374 | } | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 375 | let hasSideEffects = 1, Defs = [CTR8] in { | 
| Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 376 | let Pattern = [(int_ppc_mtctr i64:$rS)] in | 
| Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 377 | def MTCTR8loop : XFXForm_7_ext<31, 467, 9, (outs), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 378 | "mtctr $rS", IIC_SprMTSPR>, | 
| Hal Finkel | 0859ef2 | 2013-05-20 16:08:37 +0000 | [diff] [blame] | 379 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Hal Finkel | 25c1992 | 2013-05-15 21:37:41 +0000 | [diff] [blame] | 380 | } | 
| Chris Lattner | d48ce27 | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 381 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 382 | let Pattern = [(set i64:$rT, readcyclecounter)] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 383 | def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs g8rc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 384 | "mfspr $rT, 268", IIC_SprMFTB>, | 
| Hal Finkel | 70381a7 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 385 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Hal Finkel | 895a5f5 | 2012-08-07 17:04:20 +0000 | [diff] [blame] | 386 | // Note that encoding mftb using mfspr is now the preferred form, | 
|  | 387 | // and has been since at least ISA v2.03. The mftb instruction has | 
|  | 388 | // now been phased out. Using mfspr, however, is known not to work on | 
|  | 389 | // the POWER3. | 
| Hal Finkel | 70381a7 | 2012-08-04 14:10:46 +0000 | [diff] [blame] | 390 |  | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 391 | let Defs = [X1], Uses = [X1] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 392 | def DYNALLOC8 : Pseudo<(outs g8rc:$result), (ins g8rc:$negsize, memri:$fpsi),"#DYNALLOC8", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 393 | [(set i64:$result, | 
|  | 394 | (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>; | 
| Yury Gribov | d7dbb66 | 2015-12-01 11:40:55 +0000 | [diff] [blame] | 395 | def DYNAREAOFFSET8 : Pseudo<(outs i64imm:$result), (ins memri:$fpsi), "#DYNAREAOFFSET8", | 
|  | 396 | [(set i64:$result, (PPCdynareaoffset iaddr:$fpsi))]>; | 
| Jim Laskey | 48850c1 | 2006-11-16 22:43:37 +0000 | [diff] [blame] | 397 |  | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 398 | let Defs = [LR8] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 399 | def MTLR8  : XFXForm_7_ext<31, 467, 8, (outs), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 400 | "mtlr $rS", IIC_SprMTSPR>, | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 401 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 402 | } | 
|  | 403 | let Uses = [LR8] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 404 | def MFLR8  : XFXForm_1_ext<31, 339, 8, (outs g8rc:$rT), (ins), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 405 | "mflr $rT", IIC_SprMFSPR>, | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 406 | PPC970_DGroup_First, PPC970_Unit_FXU; | 
| Dale Johannesen | e395d78 | 2008-10-23 20:41:28 +0000 | [diff] [blame] | 407 | } | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 408 | } // Interpretation64Bit | 
| Chris Lattner | 44dbdbe | 2006-11-14 18:44:47 +0000 | [diff] [blame] | 409 |  | 
| Chris Lattner | d48ce27 | 2006-06-27 18:18:41 +0000 | [diff] [blame] | 410 | //===----------------------------------------------------------------------===// | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 411 | // Fixed point instructions. | 
|  | 412 | // | 
|  | 413 |  | 
|  | 414 | let PPC970_Unit = 1 in {  // FXU Operations. | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 415 | let Interpretation64Bit = 1 in { | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 416 | let hasSideEffects = 0 in { | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 417 | let isCodeGenOnly = 1 in { | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 418 |  | 
| Hal Finkel | 686f2ee | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 419 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in { | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 420 | def LI8  : DForm_2_r0<14, (outs g8rc:$rD), (ins s16imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 421 | "li $rD, $imm", IIC_IntSimple, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 422 | [(set i64:$rD, imm64SExt16:$imm)]>; | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 423 | def LIS8 : DForm_2_r0<15, (outs g8rc:$rD), (ins s17imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 424 | "lis $rD, $imm", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 425 | [(set i64:$rD, imm16ShiftedSExt:$imm)]>; | 
| Hal Finkel | 686f2ee | 2012-08-28 02:10:33 +0000 | [diff] [blame] | 426 | } | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 427 |  | 
|  | 428 | // Logical ops. | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 429 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 430 | defm NAND8: XForm_6r<31, 476, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 431 | "nand", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 432 | [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 433 | defm AND8 : XForm_6r<31,  28, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 434 | "and", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 435 | [(set i64:$rA, (and i64:$rS, i64:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 436 | } // isCommutable | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 437 | defm ANDC8: XForm_6r<31,  60, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 438 | "andc", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 439 | [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 440 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 441 | defm OR8  : XForm_6r<31, 444, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 442 | "or", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 443 | [(set i64:$rA, (or i64:$rS, i64:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 444 | defm NOR8 : XForm_6r<31, 124, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 445 | "nor", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 446 | [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 447 | } // isCommutable | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 448 | defm ORC8 : XForm_6r<31, 412, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 449 | "orc", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 450 | [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 451 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 452 | defm EQV8 : XForm_6r<31, 284, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 453 | "eqv", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 454 | [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 455 | defm XOR8 : XForm_6r<31, 316, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 456 | "xor", "$rA, $rS, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 457 | [(set i64:$rA, (xor i64:$rS, i64:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 458 | } // let isCommutable = 1 | 
| Chris Lattner | 9d65f35 | 2006-06-20 23:11:59 +0000 | [diff] [blame] | 459 |  | 
|  | 460 | // Logical ops with immediate. | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 461 | let Defs = [CR0] in { | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 462 | def ANDIo8  : DForm_4<28, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 463 | "andi. $dst, $src1, $src2", IIC_IntGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 464 | [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>, | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 465 | isDOT; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 466 | def ANDISo8 : DForm_4<29, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 467 | "andis. $dst, $src1, $src2", IIC_IntGeneral, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 468 | [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>, | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 469 | isDOT; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 470 | } | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 471 | def ORI8    : DForm_4<24, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 472 | "ori $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 473 | [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 474 | def ORIS8   : DForm_4<25, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 475 | "oris $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 476 | [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 477 | def XORI8   : DForm_4<26, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 478 | "xori $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 479 | [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 480 | def XORIS8  : DForm_4<27, (outs g8rc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 481 | "xoris $dst, $src1, $src2", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 482 | [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>; | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 483 |  | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 484 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 485 | defm ADD8  : XOForm_1r<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 486 | "add", "$rT, $rA, $rB", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 487 | [(set i64:$rT, (add i64:$rA, i64:$rB))]>; | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 488 | // ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the | 
| Marcin Koscielnicki | a44d44c | 2016-04-25 09:24:34 +0000 | [diff] [blame] | 489 | // initial-exec thread-local storage model.  We need to forbid r0 here - | 
|  | 490 | // while it works for add just fine, the linker can relax this to local-exec | 
|  | 491 | // addi, which won't work for r0. | 
|  | 492 | def ADD8TLS  : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc_nox0:$rA, tlsreg:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 493 | "add $rT, $rA, $rB", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 494 | [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>; | 
| Chris Lattner | 3e549e9 | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 495 |  | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 496 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 497 | defm ADDC8 : XOForm_1rc<31, 10, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 498 | "addc", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 499 | [(set i64:$rT, (addc i64:$rA, i64:$rB))]>, | 
|  | 500 | PPC970_DGroup_Cracked; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 501 |  | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 502 | let Defs = [CARRY] in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 503 | def ADDIC8 : DForm_2<12, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 504 | "addic $rD, $rA, $imm", IIC_IntGeneral, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 505 | [(set i64:$rD, (addc i64:$rA, imm64SExt16:$imm))]>; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 506 | def ADDI8  : DForm_2<14, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s16imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 507 | "addi $rD, $rA, $imm", IIC_IntSimple, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 508 | [(set i64:$rD, (add i64:$rA, imm64SExt16:$imm))]>; | 
| Ulrich Weigand | 5a02a02 | 2013-06-26 13:49:53 +0000 | [diff] [blame] | 509 | def ADDIS8 : DForm_2<15, (outs g8rc:$rD), (ins g8rc_nox0:$rA, s17imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 510 | "addis $rD, $rA, $imm", IIC_IntSimple, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 511 | [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>; | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 512 |  | 
| Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 513 | let Defs = [CARRY] in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 514 | def SUBFIC8: DForm_2< 8, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 515 | "subfic $rD, $rA, $imm", IIC_IntGeneral, | 
| Bill Schmidt | f88571e | 2013-05-22 20:09:24 +0000 | [diff] [blame] | 516 | [(set i64:$rD, (subc imm64SExt16:$imm, i64:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 517 | defm SUBFC8 : XOForm_1r<31, 8, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 518 | "subfc", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 519 | [(set i64:$rT, (subc i64:$rB, i64:$rA))]>, | 
|  | 520 | PPC970_DGroup_Cracked; | 
| Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 521 | } | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 522 | defm SUBF8 : XOForm_1r<31, 40, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 523 | "subf", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 524 | [(set i64:$rT, (sub i64:$rB, i64:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 525 | defm NEG8    : XOForm_3r<31, 104, 0, (outs g8rc:$rT), (ins g8rc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 526 | "neg", "$rT, $rA", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 527 | [(set i64:$rT, (ineg i64:$rA))]>; | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 528 | let Uses = [CARRY] in { | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 529 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 530 | defm ADDE8   : XOForm_1rc<31, 138, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 531 | "adde", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 532 | [(set i64:$rT, (adde i64:$rA, i64:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 533 | defm ADDME8  : XOForm_3rc<31, 234, 0, (outs g8rc:$rT), (ins g8rc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 534 | "addme", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 535 | [(set i64:$rT, (adde i64:$rA, -1))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 536 | defm ADDZE8  : XOForm_3rc<31, 202, 0, (outs g8rc:$rT), (ins g8rc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 537 | "addze", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 538 | [(set i64:$rT, (adde i64:$rA, 0))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 539 | defm SUBFE8  : XOForm_1rc<31, 136, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 540 | "subfe", "$rT, $rA, $rB", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 541 | [(set i64:$rT, (sube i64:$rB, i64:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 542 | defm SUBFME8 : XOForm_3rc<31, 232, 0, (outs g8rc:$rT), (ins g8rc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 543 | "subfme", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 544 | [(set i64:$rT, (sube -1, i64:$rA))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 545 | defm SUBFZE8 : XOForm_3rc<31, 200, 0, (outs g8rc:$rT), (ins g8rc:$rA), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 546 | "subfze", "$rT, $rA", IIC_IntGeneral, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 547 | [(set i64:$rT, (sube 0, i64:$rA))]>; | 
| Dale Johannesen | 5e9a5c3 | 2009-09-18 20:15:22 +0000 | [diff] [blame] | 548 | } | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 549 | } // isCodeGenOnly | 
| Chris Lattner | 3e549e9 | 2007-05-17 06:52:46 +0000 | [diff] [blame] | 550 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 551 | // FIXME: Duplicating this for the asm parser should be unnecessary, but the | 
|  | 552 | // previous definition must be marked as CodeGen only to prevent decoding | 
|  | 553 | // conflicts. | 
|  | 554 | let isAsmParserOnly = 1 in | 
|  | 555 | def ADD8TLS_ : XOForm_1<31, 266, 0, (outs g8rc:$rT), (ins g8rc:$rA, tlsreg:$rB), | 
|  | 556 | "add $rT, $rA, $rB", IIC_IntSimple, []>; | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 557 |  | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 558 | let isCommutable = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 559 | defm MULHD : XOForm_1r<31, 73, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 560 | "mulhd", "$rT, $rA, $rB", IIC_IntMulHW, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 561 | [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 562 | defm MULHDU : XOForm_1r<31, 9, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 563 | "mulhdu", "$rT, $rA, $rB", IIC_IntMulHWU, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 564 | [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 565 | } // isCommutable | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 566 | } | 
|  | 567 | } // Interpretation64Bit | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 568 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 569 | let isCompare = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 570 | def CMPD   : XForm_16_ext<31, 0, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 571 | "cmpd $crD, $rA, $rB", IIC_IntCompare>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 572 | def CMPLD  : XForm_16_ext<31, 32, (outs crrc:$crD), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 573 | "cmpld $crD, $rA, $rB", IIC_IntCompare>, isPPC64; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 574 | def CMPDI  : DForm_5_ext<11, (outs crrc:$crD), (ins g8rc:$rA, s16imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 575 | "cmpdi $crD, $rA, $imm", IIC_IntCompare>, isPPC64; | 
| Hal Finkel | 77c8dc1 | 2014-01-02 21:26:59 +0000 | [diff] [blame] | 576 | def CMPLDI : DForm_6_ext<10, (outs crrc:$dst), (ins g8rc:$src1, u16imm64:$src2), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 577 | "cmpldi $dst, $src1, $src2", | 
|  | 578 | IIC_IntCompare>, isPPC64; | 
| Nemanja Ivanovic | 87bcae3 | 2016-04-13 18:51:18 +0000 | [diff] [blame] | 579 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
|  | 580 | def CMPRB8 : X_BF3_L1_RS5_RS5<31, 192, (outs crbitrc:$BF), | 
|  | 581 | (ins u1imm:$L, g8rc:$rA, g8rc:$rB), | 
|  | 582 | "cmprb $BF, $L, $rA, $rB", IIC_IntCompare, []>, | 
|  | 583 | Requires<[IsISA3_0]>; | 
|  | 584 | def CMPEQB : X_BF3_RS5_RS5<31, 224, (outs crbitrc:$BF), | 
|  | 585 | (ins g8rc:$rA, g8rc:$rB), "cmpeqb $BF, $rA, $rB", | 
|  | 586 | IIC_IntCompare, []>, Requires<[IsISA3_0]>; | 
| Hal Finkel | 95e6ea6 | 2013-04-15 02:37:46 +0000 | [diff] [blame] | 587 | } | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 588 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 589 | let hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 590 | defm SLD  : XForm_6r<31,  27, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 591 | "sld", "$rA, $rS, $rB", IIC_IntRotateD, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 592 | [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 593 | defm SRD  : XForm_6r<31, 539, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 594 | "srd", "$rA, $rS, $rB", IIC_IntRotateD, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 595 | [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 596 | defm SRAD : XForm_6rc<31, 794, (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 597 | "srad", "$rA, $rS, $rB", IIC_IntRotateD, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 598 | [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64; | 
| Chris Lattner | 43c0eb8 | 2006-12-06 21:46:13 +0000 | [diff] [blame] | 599 |  | 
| Hal Finkel | 49557f1 | 2015-01-05 18:52:29 +0000 | [diff] [blame] | 600 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
|  | 601 | defm CNTLZW8 : XForm_11r<31,  26, (outs g8rc:$rA), (ins g8rc:$rS), | 
|  | 602 | "cntlzw", "$rA, $rS", IIC_IntGeneral, []>; | 
| Nemanja Ivanovic | 87bcae3 | 2016-04-13 18:51:18 +0000 | [diff] [blame] | 603 | defm CNTTZW8 : XForm_11r<31, 538, (outs g8rc:$rA), (ins g8rc:$rS), | 
|  | 604 | "cnttzw", "$rA, $rS", IIC_IntGeneral, []>, | 
|  | 605 | Requires<[IsISA3_0]>; | 
| Hal Finkel | 49557f1 | 2015-01-05 18:52:29 +0000 | [diff] [blame] | 606 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 607 | defm EXTSB8 : XForm_11r<31, 954, (outs g8rc:$rA), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 608 | "extsb", "$rA, $rS", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 609 | [(set i64:$rA, (sext_inreg i64:$rS, i8))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 610 | defm EXTSH8 : XForm_11r<31, 922, (outs g8rc:$rA), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 611 | "extsh", "$rA, $rS", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 612 | [(set i64:$rA, (sext_inreg i64:$rS, i16))]>; | 
| Hal Finkel | 4c6658f | 2014-12-12 23:59:36 +0000 | [diff] [blame] | 613 |  | 
|  | 614 | defm SLW8  : XForm_6r<31,  24, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
|  | 615 | "slw", "$rA, $rS, $rB", IIC_IntGeneral, []>; | 
|  | 616 | defm SRW8  : XForm_6r<31, 536, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
|  | 617 | "srw", "$rA, $rS, $rB", IIC_IntGeneral, []>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 618 | } // Interpretation64Bit | 
|  | 619 |  | 
| Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 620 | // For fast-isel: | 
|  | 621 | let isCodeGenOnly = 1 in { | 
|  | 622 | def EXTSB8_32_64 : XForm_11<31, 954, (outs g8rc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 623 | "extsb $rA, $rS", IIC_IntSimple, []>, isPPC64; | 
| Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 624 | def EXTSH8_32_64 : XForm_11<31, 922, (outs g8rc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 625 | "extsh $rA, $rS", IIC_IntSimple, []>, isPPC64; | 
| Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 626 | } // isCodeGenOnly for fast-isel | 
|  | 627 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 628 | defm EXTSW  : XForm_11r<31, 986, (outs g8rc:$rA), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 629 | "extsw", "$rA, $rS", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 630 | [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 631 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 632 | defm EXTSW_32_64 : XForm_11r<31, 986, (outs g8rc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 633 | "extsw", "$rA, $rS", IIC_IntSimple, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 634 | [(set i64:$rA, (sext i32:$rS))]>, isPPC64; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 635 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 636 | defm SRADI  : XSForm_1rc<31, 413, (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 637 | "sradi", "$rA, $rS, $SH", IIC_IntRotateDI, | 
| Hal Finkel | 1b58f33 | 2013-04-12 18:17:57 +0000 | [diff] [blame] | 638 | [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64; | 
| Nemanja Ivanovic | 87bcae3 | 2016-04-13 18:51:18 +0000 | [diff] [blame] | 639 | defm CNTLZD : XForm_11r<31,  58, (outs g8rc:$rA), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 640 | "cntlzd", "$rA, $rS", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 641 | [(set i64:$rA, (ctlz i64:$rS))]>; | 
| Nemanja Ivanovic | 87bcae3 | 2016-04-13 18:51:18 +0000 | [diff] [blame] | 642 | defm CNTTZD : XForm_11r<31, 570, (outs g8rc:$rA), (ins g8rc:$rS), | 
|  | 643 | "cnttzd", "$rA, $rS", IIC_IntGeneral, | 
|  | 644 | [(set i64:$rA, (cttz i64:$rS))]>, Requires<[IsISA3_0]>; | 
| Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 645 | def POPCNTD : XForm_11<31, 506, (outs g8rc:$rA), (ins g8rc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 646 | "popcntd $rA, $rS", IIC_IntGeneral, | 
| Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 647 | [(set i64:$rA, (ctpop i64:$rS))]>; | 
| Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 648 | def BPERMD : XForm_6<31, 252, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
|  | 649 | "bpermd $rA, $rS, $rB", IIC_IntGeneral, | 
|  | 650 | [(set i64:$rA, (int_ppc_bpermd g8rc:$rS, g8rc:$rB))]>, | 
|  | 651 | isPPC64, Requires<[HasBPERMD]>; | 
| Chris Lattner | 8810241 | 2007-03-25 04:44:03 +0000 | [diff] [blame] | 652 |  | 
| Hal Finkel | 4edc66b | 2015-01-03 01:16:37 +0000 | [diff] [blame] | 653 | let isCodeGenOnly = 1, isCommutable = 1 in | 
|  | 654 | def CMPB8 : XForm_6<31, 508, (outs g8rc:$rA), (ins g8rc:$rS, g8rc:$rB), | 
|  | 655 | "cmpb $rA, $rS, $rB", IIC_IntGeneral, | 
|  | 656 | [(set i64:$rA, (PPCcmpb i64:$rS, i64:$rB))]>; | 
|  | 657 |  | 
| Hal Finkel | 290376d | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 658 | // popcntw also does a population count on the high 32 bits (storing the | 
|  | 659 | // results in the high 32-bits of the output). We'll ignore that here (which is | 
|  | 660 | // safe because we never separately use the high part of the 64-bit registers). | 
| Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 661 | def POPCNTW : XForm_11<31, 378, (outs gprc:$rA), (ins gprc:$rS), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 662 | "popcntw $rA, $rS", IIC_IntGeneral, | 
| Hal Finkel | 884bde30 | 2013-11-20 20:54:55 +0000 | [diff] [blame] | 663 | [(set i32:$rA, (ctpop i32:$rS))]>; | 
| Hal Finkel | 290376d | 2013-04-01 15:58:15 +0000 | [diff] [blame] | 664 |  | 
| Nemanja Ivanovic | c090479 | 2015-04-09 23:54:37 +0000 | [diff] [blame] | 665 | defm DIVD  : XOForm_1rcr<31, 489, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
|  | 666 | "divd", "$rT, $rA, $rB", IIC_IntDivD, | 
|  | 667 | [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64; | 
|  | 668 | defm DIVDU : XOForm_1rcr<31, 457, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
|  | 669 | "divdu", "$rT, $rA, $rB", IIC_IntDivD, | 
|  | 670 | [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64; | 
|  | 671 | def DIVDE : XOForm_1<31, 425, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
|  | 672 | "divde $rT, $rA, $rB", IIC_IntDivD, | 
|  | 673 | [(set i64:$rT, (int_ppc_divde g8rc:$rA, g8rc:$rB))]>, | 
|  | 674 | isPPC64, Requires<[HasExtDiv]>; | 
|  | 675 | let Defs = [CR0] in | 
|  | 676 | def DIVDEo : XOForm_1<31, 425, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
|  | 677 | "divde. $rT, $rA, $rB", IIC_IntDivD, | 
|  | 678 | []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First, | 
|  | 679 | isPPC64, Requires<[HasExtDiv]>; | 
|  | 680 | def DIVDEU : XOForm_1<31, 393, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
|  | 681 | "divdeu $rT, $rA, $rB", IIC_IntDivD, | 
|  | 682 | [(set i64:$rT, (int_ppc_divdeu g8rc:$rA, g8rc:$rB))]>, | 
|  | 683 | isPPC64, Requires<[HasExtDiv]>; | 
|  | 684 | let Defs = [CR0] in | 
|  | 685 | def DIVDEUo : XOForm_1<31, 393, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
|  | 686 | "divdeu. $rT, $rA, $rB", IIC_IntDivD, | 
|  | 687 | []>, isDOT, PPC970_DGroup_Cracked, PPC970_DGroup_First, | 
|  | 688 | isPPC64, Requires<[HasExtDiv]>; | 
| Hal Finkel | e01d321 | 2014-03-24 15:07:28 +0000 | [diff] [blame] | 689 | let isCommutable = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 690 | defm MULLD : XOForm_1r<31, 233, 0, (outs g8rc:$rT), (ins g8rc:$rA, g8rc:$rB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 691 | "mulld", "$rT, $rA, $rB", IIC_IntMulHD, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 692 | [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 693 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Hal Finkel | 11b9e452 | 2013-08-06 17:03:03 +0000 | [diff] [blame] | 694 | def MULLI8 : DForm_2<7, (outs g8rc:$rD), (ins g8rc:$rA, s16imm64:$imm), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 695 | "mulli $rD, $rA, $imm", IIC_IntMulLI, | 
| Hal Finkel | 11b9e452 | 2013-08-06 17:03:03 +0000 | [diff] [blame] | 696 | [(set i64:$rD, (mul i64:$rA, imm64SExt16:$imm))]>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 697 | } | 
| Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 698 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 699 | let hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 700 | defm RLDIMI : MDForm_1r<30, 3, (outs g8rc:$rA), | 
|  | 701 | (ins g8rc:$rSi, g8rc:$rS, u6imm:$SH, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 702 | "rldimi", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 703 | []>, isPPC64, RegConstraint<"$rSi = $rA">, | 
|  | 704 | NoEncode<"$rSi">; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 705 |  | 
|  | 706 | // Rotate instructions. | 
| Ulrich Weigand | fa451ba | 2013-04-26 15:39:12 +0000 | [diff] [blame] | 707 | defm RLDCL  : MDSForm_1r<30, 8, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 708 | (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 709 | "rldcl", "$rA, $rS, $rB, $MBE", IIC_IntRotateD, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 710 | []>, isPPC64; | 
| Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 711 | defm RLDCR  : MDSForm_1r<30, 9, | 
|  | 712 | (outs g8rc:$rA), (ins g8rc:$rS, gprc:$rB, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 713 | "rldcr", "$rA, $rS, $rB, $MBE", IIC_IntRotateD, | 
| Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 714 | []>, isPPC64; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 715 | defm RLDICL : MDForm_1r<30, 0, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 716 | (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 717 | "rldicl", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 718 | []>, isPPC64; | 
| Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 719 | // For fast-isel: | 
|  | 720 | let isCodeGenOnly = 1 in | 
|  | 721 | def RLDICL_32_64 : MDForm_1<30, 0, | 
|  | 722 | (outs g8rc:$rA), | 
|  | 723 | (ins gprc:$rS, u6imm:$SH, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 724 | "rldicl $rA, $rS, $SH, $MBE", IIC_IntRotateDI, | 
| Bill Schmidt | d89f678 | 2013-08-26 19:42:51 +0000 | [diff] [blame] | 725 | []>, isPPC64; | 
|  | 726 | // End fast-isel. | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 727 | defm RLDICR : MDForm_1r<30, 1, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 728 | (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 729 | "rldicr", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 730 | []>, isPPC64; | 
| Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 731 | defm RLDIC  : MDForm_1r<30, 2, | 
|  | 732 | (outs g8rc:$rA), (ins g8rc:$rS, u6imm:$SH, u6imm:$MBE), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 733 | "rldic", "$rA, $rS, $SH, $MBE", IIC_IntRotateDI, | 
| Ulrich Weigand | 6c31c4a | 2013-06-25 13:17:10 +0000 | [diff] [blame] | 734 | []>, isPPC64; | 
| Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 735 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 736 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 737 | defm RLWINM8 : MForm_2r<21, (outs g8rc:$rA), | 
|  | 738 | (ins g8rc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 739 | "rlwinm", "$rA, $rS, $SH, $MB, $ME", IIC_IntGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 740 | []>; | 
| Hal Finkel | ac9df3d | 2011-12-07 06:34:06 +0000 | [diff] [blame] | 741 |  | 
| Hal Finkel | 4c6658f | 2014-12-12 23:59:36 +0000 | [diff] [blame] | 742 | defm RLWNM8  : MForm_2r<23, (outs g8rc:$rA), | 
|  | 743 | (ins g8rc:$rS, g8rc:$rB, u5imm:$MB, u5imm:$ME), | 
|  | 744 | "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral, | 
|  | 745 | []>; | 
|  | 746 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 747 | // RLWIMI can be commuted if the rotate amount is zero. | 
|  | 748 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
|  | 749 | defm RLWIMI8 : MForm_2r<20, (outs g8rc:$rA), | 
|  | 750 | (ins g8rc:$rSi, g8rc:$rS, u5imm:$SH, u5imm:$MB, | 
|  | 751 | u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME", | 
|  | 752 | IIC_IntRotate, []>, PPC970_DGroup_Cracked, | 
|  | 753 | RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">; | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 754 |  | 
| Hal Finkel | 7795e47 | 2013-04-07 15:06:53 +0000 | [diff] [blame] | 755 | let isSelect = 1 in | 
| Ulrich Weigand | 84ee76a | 2012-11-13 19:14:19 +0000 | [diff] [blame] | 756 | def ISEL8   : AForm_4<31, 15, | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 757 | (outs g8rc:$rT), (ins g8rc_nox0:$rA, g8rc:$rB, crbitrc:$cond), | 
| Hal Finkel | 11d3c56 | 2015-02-01 17:52:16 +0000 | [diff] [blame] | 758 | "isel $rT, $rA, $rB, $cond", IIC_IntISEL, | 
| Hal Finkel | 460e94d | 2012-06-22 23:10:08 +0000 | [diff] [blame] | 759 | []>; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 760 | }  // Interpretation64Bit | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 761 | }  // hasSideEffects = 0 | 
| Chris Lattner | 7ecbd30 | 2006-06-26 23:53:10 +0000 | [diff] [blame] | 762 | }  // End FXU Operations. | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 763 |  | 
|  | 764 |  | 
|  | 765 | //===----------------------------------------------------------------------===// | 
|  | 766 | // Load/Store instructions. | 
|  | 767 | // | 
|  | 768 |  | 
|  | 769 |  | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 770 | // Sign extending loads. | 
| Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 771 | let PPC970_Unit = 2 in { | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 772 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 773 | def LHA8: DForm_1<42, (outs g8rc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 774 | "lha $rD, $src", IIC_LdStLHA, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 775 | [(set i64:$rD, (sextloadi16 iaddr:$src))]>, | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 776 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 777 | def LWA  : DSForm_1<58, 2, (outs g8rc:$rD), (ins memrix:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 778 | "lwa $rD, $src", IIC_LdStLWA, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 779 | [(set i64:$rD, | 
| Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 780 | (aligned4sextloadi32 ixaddr:$src))]>, isPPC64, | 
| Chris Lattner | 94d18df | 2006-06-20 00:38:36 +0000 | [diff] [blame] | 781 | PPC970_DGroup_Cracked; | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 782 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 783 | def LHAX8: XForm_1<31, 343, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 784 | "lhax $rD, $src", IIC_LdStLHA, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 785 | [(set i64:$rD, (sextloadi16 xaddr:$src))]>, | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 786 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 787 | def LWAX : XForm_1<31, 341, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 788 | "lwax $rD, $src", IIC_LdStLHA, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 789 | [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64, | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 790 | PPC970_DGroup_Cracked; | 
| Bill Schmidt | ccecf26 | 2013-08-30 02:29:45 +0000 | [diff] [blame] | 791 | // For fast-isel: | 
|  | 792 | let isCodeGenOnly = 1, mayLoad = 1 in { | 
|  | 793 | def LWA_32  : DSForm_1<58, 2, (outs gprc:$rD), (ins memrix:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 794 | "lwa $rD, $src", IIC_LdStLWA, []>, isPPC64, | 
| Bill Schmidt | ccecf26 | 2013-08-30 02:29:45 +0000 | [diff] [blame] | 795 | PPC970_DGroup_Cracked; | 
|  | 796 | def LWAX_32 : XForm_1<31, 341, (outs gprc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 797 | "lwax $rD, $src", IIC_LdStLHA, []>, isPPC64, | 
| Bill Schmidt | ccecf26 | 2013-08-30 02:29:45 +0000 | [diff] [blame] | 798 | PPC970_DGroup_Cracked; | 
|  | 799 | } // end fast-isel isCodeGenOnly | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 800 |  | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 801 | // Update forms. | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 802 | let mayLoad = 1, hasSideEffects = 0 in { | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 803 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 804 | def LHAU8 : DForm_1<43, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Ulrich Weigand | f803009 | 2013-03-19 19:52:30 +0000 | [diff] [blame] | 805 | (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 806 | "lhau $rD, $addr", IIC_LdStLHAU, | 
| Ulrich Weigand | f803009 | 2013-03-19 19:52:30 +0000 | [diff] [blame] | 807 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 808 | NoEncode<"$ea_result">; | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 809 | // NO LWAU! | 
|  | 810 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 811 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 812 | def LHAUX8 : XForm_1<31, 375, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 813 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 814 | "lhaux $rD, $addr", IIC_LdStLHAUX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 815 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 816 | NoEncode<"$ea_result">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 817 | def LWAUX : XForm_1<31, 373, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 818 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 819 | "lwaux $rD, $addr", IIC_LdStLHAUX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 820 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 821 | NoEncode<"$ea_result">, isPPC64; | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 822 | } | 
| Ulrich Weigand | 01dd4c1 | 2013-03-19 19:53:27 +0000 | [diff] [blame] | 823 | } | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 824 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 825 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 826 | // Zero extending loads. | 
| Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 827 | let PPC970_Unit = 2 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 828 | def LBZ8 : DForm_1<34, (outs g8rc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 829 | "lbz $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 830 | [(set i64:$rD, (zextloadi8 iaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 831 | def LHZ8 : DForm_1<40, (outs g8rc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 832 | "lhz $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 833 | [(set i64:$rD, (zextloadi16 iaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 834 | def LWZ8 : DForm_1<32, (outs g8rc:$rD), (ins memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 835 | "lwz $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 836 | [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64; | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 837 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 838 | def LBZX8 : XForm_1<31,  87, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 839 | "lbzx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 840 | [(set i64:$rD, (zextloadi8 xaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 841 | def LHZX8 : XForm_1<31, 279, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 842 | "lhzx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 843 | [(set i64:$rD, (zextloadi16 xaddr:$src))]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 844 | def LWZX8 : XForm_1<31,  23, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 845 | "lwzx $rD, $src", IIC_LdStLoad, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 846 | [(set i64:$rD, (zextloadi32 xaddr:$src))]>; | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 847 |  | 
|  | 848 |  | 
|  | 849 | // Update forms. | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 850 | let mayLoad = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 851 | def LBZU8 : DForm_1<35, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 852 | "lbzu $rD, $addr", IIC_LdStLoadUpd, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 853 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 854 | NoEncode<"$ea_result">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 855 | def LHZU8 : DForm_1<41, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 856 | "lhzu $rD, $addr", IIC_LdStLoadUpd, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 857 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 858 | NoEncode<"$ea_result">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 859 | def LWZU8 : DForm_1<33, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 860 | "lwzu $rD, $addr", IIC_LdStLoadUpd, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 861 | []>, RegConstraint<"$addr.reg = $ea_result">, | 
|  | 862 | NoEncode<"$ea_result">; | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 863 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 864 | def LBZUX8 : XForm_1<31, 119, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 865 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 866 | "lbzux $rD, $addr", IIC_LdStLoadUpdX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 867 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 868 | NoEncode<"$ea_result">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 869 | def LHZUX8 : XForm_1<31, 311, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 870 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 871 | "lhzux $rD, $addr", IIC_LdStLoadUpdX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 872 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 873 | NoEncode<"$ea_result">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 874 | def LWZUX8 : XForm_1<31, 55, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 875 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 876 | "lwzux $rD, $addr", IIC_LdStLoadUpdX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 877 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 878 | NoEncode<"$ea_result">; | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 879 | } | 
| Dan Gohman | ae3ba45 | 2008-12-03 02:30:17 +0000 | [diff] [blame] | 880 | } | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 881 | } // Interpretation64Bit | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 882 |  | 
|  | 883 |  | 
|  | 884 | // Full 8-byte loads. | 
| Hal Finkel | 6a778fb | 2015-03-11 23:28:38 +0000 | [diff] [blame] | 885 | let PPC970_Unit = 2 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 886 | def LD   : DSForm_1<58, 0, (outs g8rc:$rD), (ins memrix:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 887 | "ld $rD, $src", IIC_LdStLD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 888 | [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64; | 
| Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 889 | // The following four definitions are selected for small code model only. | 
| Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 890 | // Otherwise, we need to create two instructions to form a 32-bit offset, | 
|  | 891 | // so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select(). | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 892 | def LDtoc: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 893 | "#LDtoc", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 894 | [(set i64:$rD, | 
|  | 895 | (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 896 | def LDtocJTI: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 897 | "#LDtocJTI", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 898 | [(set i64:$rD, | 
|  | 899 | (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 900 | def LDtocCPT: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), | 
| Will Schmidt | 4a67f2e | 2012-10-04 18:14:28 +0000 | [diff] [blame] | 901 | "#LDtocCPT", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 902 | [(set i64:$rD, | 
|  | 903 | (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64; | 
| Ulrich Weigand | c8c2ea2 | 2014-10-31 10:33:14 +0000 | [diff] [blame] | 904 | def LDtocBA: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc:$reg), | 
|  | 905 | "#LDtocCPT", | 
|  | 906 | [(set i64:$rD, | 
|  | 907 | (PPCtoc_entry tblockaddress:$disp, i64:$reg))]>, isPPC64; | 
| Hal Finkel | a3e6ed2 | 2012-02-24 17:54:01 +0000 | [diff] [blame] | 908 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 909 | def LDX  : XForm_1<31,  21, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 910 | "ldx $rD, $src", IIC_LdStLD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 911 | [(set i64:$rD, (load xaddr:$src))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 912 | def LDBRX : XForm_1<31,  532, (outs g8rc:$rD), (ins memrr:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 913 | "ldbrx $rD, $src", IIC_LdStLoad, | 
| Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 914 | [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64; | 
|  | 915 |  | 
| Hal Finkel | 4e2c782 | 2015-01-05 18:09:06 +0000 | [diff] [blame] | 916 | let mayLoad = 1, hasSideEffects = 0, isCodeGenOnly = 1 in { | 
|  | 917 | def LHBRX8 : XForm_1<31, 790, (outs g8rc:$rD), (ins memrr:$src), | 
|  | 918 | "lhbrx $rD, $src", IIC_LdStLoad, []>; | 
|  | 919 | def LWBRX8 : XForm_1<31,  534, (outs g8rc:$rD), (ins memrr:$src), | 
|  | 920 | "lwbrx $rD, $src", IIC_LdStLoad, []>; | 
|  | 921 | } | 
|  | 922 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 923 | let mayLoad = 1, hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 924 | def LDU  : DSForm_1<58, 1, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 925 | "ldu $rD, $addr", IIC_LdStLDU, | 
| Chris Lattner | 5771156 | 2006-11-15 23:24:18 +0000 | [diff] [blame] | 926 | []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64, | 
|  | 927 | NoEncode<"$ea_result">; | 
| Chris Lattner | c9fa36d | 2006-11-10 23:58:45 +0000 | [diff] [blame] | 928 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 929 | def LDUX : XForm_1<31, 53, (outs g8rc:$rD, ptr_rc_nor0:$ea_result), | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 930 | (ins memrr:$addr), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 931 | "ldux $rD, $addr", IIC_LdStLDUX, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 932 | []>, RegConstraint<"$addr.ptrreg = $ea_result">, | 
| Hal Finkel | ca542be | 2012-06-20 15:43:03 +0000 | [diff] [blame] | 933 | NoEncode<"$ea_result">, isPPC64; | 
| Nemanja Ivanovic | a621a7f | 2016-03-31 15:26:37 +0000 | [diff] [blame] | 934 |  | 
|  | 935 | def LDMX : XForm_1<31, 309, (outs g8rc:$rD), (ins memrr:$src), | 
|  | 936 | "ldmx $rD, $src", IIC_LdStLD, []>, isPPC64, | 
|  | 937 | Requires<[IsISA3_0]>; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 938 | } | 
| Hal Finkel | d71cc3a | 2013-04-07 06:30:47 +0000 | [diff] [blame] | 939 | } | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 940 |  | 
| Bill Schmidt | 2791778 | 2013-02-21 17:12:27 +0000 | [diff] [blame] | 941 | // Support for medium and large code model. | 
| Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 942 | let hasSideEffects = 0 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 943 | def ADDIStocHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp), | 
| Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 944 | "#ADDIStocHA", []>, isPPC64; | 
|  | 945 | let mayLoad = 1 in | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 946 | def LDtocL: Pseudo<(outs g8rc:$rD), (ins tocentry:$disp, g8rc_nox0:$reg), | 
| Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 947 | "#LDtocL", []>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 948 | def ADDItocL: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, tocentry:$disp), | 
| Hal Finkel | 0746211 | 2015-02-25 18:06:45 +0000 | [diff] [blame] | 949 | "#ADDItocL", []>, isPPC64; | 
|  | 950 | } | 
| Bill Schmidt | 34627e3 | 2012-11-27 17:35:46 +0000 | [diff] [blame] | 951 |  | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 952 | // Support for thread-local storage. | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 953 | def ADDISgotTprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 954 | "#ADDISgotTprelHA", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 955 | [(set i64:$rD, | 
|  | 956 | (PPCaddisGotTprelHA i64:$reg, | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 957 | tglobaltlsaddr:$disp))]>, | 
|  | 958 | isPPC64; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 959 | def LDgotTprelL: Pseudo<(outs g8rc:$rD), (ins s16imm64:$disp, g8rc_nox0:$reg), | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 960 | "#LDgotTprelL", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 961 | [(set i64:$rD, | 
|  | 962 | (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>, | 
| Bill Schmidt | 9f0b4ec | 2012-12-14 17:02:38 +0000 | [diff] [blame] | 963 | isPPC64; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 964 | def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g), | 
|  | 965 | (ADD8TLS $in, tglobaltlsaddr:$g)>; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 966 | def ADDIStlsgdHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 967 | "#ADDIStlsgdHA", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 968 | [(set i64:$rD, | 
|  | 969 | (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>, | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 970 | isPPC64; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 971 | def ADDItlsgdL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 972 | "#ADDItlsgdL", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 973 | [(set i64:$rD, | 
|  | 974 | (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>, | 
| Bill Schmidt | c56f1d3 | 2012-12-11 20:30:11 +0000 | [diff] [blame] | 975 | isPPC64; | 
| Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 976 | // LR8 is a true define, while the rest of the Defs are clobbers.  X3 is | 
|  | 977 | // explicitly defined when this op is created, so not mentioned here. | 
|  | 978 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 979 | Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in | 
|  | 980 | def GETtlsADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym), | 
|  | 981 | "#GETtlsADDR", | 
|  | 982 | [(set i64:$rD, | 
|  | 983 | (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>, | 
|  | 984 | isPPC64; | 
|  | 985 | // Combined op for ADDItlsgdL and GETtlsADDR, late expanded.  X3 and LR8 | 
|  | 986 | // are true defines while the rest of the Defs are clobbers. | 
|  | 987 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 988 | Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] | 
|  | 989 | in | 
|  | 990 | def ADDItlsgdLADDR : Pseudo<(outs g8rc:$rD), | 
|  | 991 | (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym), | 
|  | 992 | "#ADDItlsgdLADDR", | 
|  | 993 | [(set i64:$rD, | 
|  | 994 | (PPCaddiTlsgdLAddr i64:$reg, | 
|  | 995 | tglobaltlsaddr:$disp, | 
|  | 996 | tglobaltlsaddr:$sym))]>, | 
|  | 997 | isPPC64; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 998 | def ADDIStlsldHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 999 | "#ADDIStlsldHA", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1000 | [(set i64:$rD, | 
|  | 1001 | (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>, | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1002 | isPPC64; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1003 | def ADDItlsldL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1004 | "#ADDItlsldL", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1005 | [(set i64:$rD, | 
|  | 1006 | (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>, | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1007 | isPPC64; | 
| Bill Schmidt | 82f1c77 | 2015-02-10 19:09:05 +0000 | [diff] [blame] | 1008 | // LR8 is a true define, while the rest of the Defs are clobbers.  X3 is | 
|  | 1009 | // explicitly defined when this op is created, so not mentioned here. | 
|  | 1010 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 1011 | Defs = [X0,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] in | 
|  | 1012 | def GETtlsldADDR : Pseudo<(outs g8rc:$rD), (ins g8rc:$reg, tlsgd:$sym), | 
|  | 1013 | "#GETtlsldADDR", | 
|  | 1014 | [(set i64:$rD, | 
|  | 1015 | (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>, | 
|  | 1016 | isPPC64; | 
|  | 1017 | // Combined op for ADDItlsldL and GETtlsADDR, late expanded.  X3 and LR8 | 
|  | 1018 | // are true defines, while the rest of the Defs are clobbers. | 
|  | 1019 | let hasExtraSrcRegAllocReq = 1, hasExtraDefRegAllocReq = 1, | 
|  | 1020 | Defs = [X0,X3,X4,X5,X6,X7,X8,X9,X10,X11,X12,LR8,CTR8,CR0,CR1,CR5,CR6,CR7] | 
|  | 1021 | in | 
|  | 1022 | def ADDItlsldLADDR : Pseudo<(outs g8rc:$rD), | 
|  | 1023 | (ins g8rc_nox0:$reg, s16imm64:$disp, tlsgd:$sym), | 
|  | 1024 | "#ADDItlsldLADDR", | 
|  | 1025 | [(set i64:$rD, | 
|  | 1026 | (PPCaddiTlsldLAddr i64:$reg, | 
|  | 1027 | tglobaltlsaddr:$disp, | 
|  | 1028 | tglobaltlsaddr:$sym))]>, | 
|  | 1029 | isPPC64; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1030 | def ADDISdtprelHA: Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1031 | "#ADDISdtprelHA", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1032 | [(set i64:$rD, | 
|  | 1033 | (PPCaddisDtprelHA i64:$reg, | 
| Bill Schmidt | 9ed4dbc | 2012-12-13 20:57:10 +0000 | [diff] [blame] | 1034 | tglobaltlsaddr:$disp))]>, | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1035 | isPPC64; | 
| Ulrich Weigand | 9948546 | 2013-05-23 22:48:06 +0000 | [diff] [blame] | 1036 | def ADDIdtprelL : Pseudo<(outs g8rc:$rD), (ins g8rc_nox0:$reg, s16imm64:$disp), | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1037 | "#ADDIdtprelL", | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1038 | [(set i64:$rD, | 
|  | 1039 | (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>, | 
| Bill Schmidt | 24b8dd6 | 2012-12-12 19:29:35 +0000 | [diff] [blame] | 1040 | isPPC64; | 
| Bill Schmidt | ca4a0c9 | 2012-12-04 16:18:08 +0000 | [diff] [blame] | 1041 |  | 
| Chris Lattner | e20f380 | 2008-01-06 05:53:26 +0000 | [diff] [blame] | 1042 | let PPC970_Unit = 2 in { | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 1043 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1044 | // Truncating stores. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1045 | def STB8 : DForm_1<38, (outs), (ins g8rc:$rS, memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1046 | "stb $rS, $src", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1047 | [(truncstorei8 i64:$rS, iaddr:$src)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1048 | def STH8 : DForm_1<44, (outs), (ins g8rc:$rS, memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1049 | "sth $rS, $src", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1050 | [(truncstorei16 i64:$rS, iaddr:$src)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1051 | def STW8 : DForm_1<36, (outs), (ins g8rc:$rS, memri:$src), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1052 | "stw $rS, $src", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1053 | [(truncstorei32 i64:$rS, iaddr:$src)]>; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1054 | def STBX8 : XForm_8<31, 215, (outs), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1055 | "stbx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1056 | [(truncstorei8 i64:$rS, xaddr:$dst)]>, | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1057 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1058 | def STHX8 : XForm_8<31, 407, (outs), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1059 | "sthx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1060 | [(truncstorei16 i64:$rS, xaddr:$dst)]>, | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1061 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1062 | def STWX8 : XForm_8<31, 151, (outs), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1063 | "stwx $rS, $dst", IIC_LdStStore, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1064 | [(truncstorei32 i64:$rS, xaddr:$dst)]>, | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1065 | PPC970_DGroup_Cracked; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1066 | } // Interpretation64Bit | 
|  | 1067 |  | 
| Chris Lattner | e742d9a | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 1068 | // Normal 8-byte stores. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1069 | def STD  : DSForm_1<62, 0, (outs), (ins g8rc:$rS, memrix:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1070 | "std $rS, $dst", IIC_LdStSTD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1071 | [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1072 | def STDX  : XForm_8<31, 149, (outs), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1073 | "stdx $rS, $dst", IIC_LdStSTD, | 
| Ulrich Weigand | c886810 | 2013-03-25 19:05:30 +0000 | [diff] [blame] | 1074 | [(store i64:$rS, xaddr:$dst)]>, isPPC64, | 
| Chris Lattner | e742d9a | 2006-11-16 00:57:19 +0000 | [diff] [blame] | 1075 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1076 | def STDBRX: XForm_8<31, 660, (outs), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1077 | "stdbrx $rS, $dst", IIC_LdStStore, | 
| Hal Finkel | 31d2956 | 2013-03-28 19:25:55 +0000 | [diff] [blame] | 1078 | [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64, | 
|  | 1079 | PPC970_DGroup_Cracked; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1080 | } | 
|  | 1081 |  | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1082 | // Stores with Update (pre-inc). | 
|  | 1083 | let PPC970_Unit = 2, mayStore = 1 in { | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 1084 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1085 | def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1086 | "stbu $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1087 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1088 | def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1089 | "sthu $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1090 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1091 | def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memri:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1092 | "stwu $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1093 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">; | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1094 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1095 | def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1096 | "stbux $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1097 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1098 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1099 | def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1100 | "sthux $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1101 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1102 | PPC970_DGroup_Cracked; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1103 | def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1104 | "stwux $rS, $dst", IIC_LdStStoreUpd, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1105 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1106 | PPC970_DGroup_Cracked; | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1107 | } // Interpretation64Bit | 
|  | 1108 |  | 
| Hal Finkel | b4b99e5 | 2013-12-17 23:05:18 +0000 | [diff] [blame] | 1109 | def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrix:$dst), | 
|  | 1110 | "stdu $rS, $dst", IIC_LdStSTDU, []>, | 
|  | 1111 | RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">, | 
|  | 1112 | isPPC64; | 
|  | 1113 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1114 | def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins g8rc:$rS, memrr:$dst), | 
| Hal Finkel | 46402a4 | 2013-11-30 20:41:13 +0000 | [diff] [blame] | 1115 | "stdux $rS, $dst", IIC_LdStSTDUX, []>, | 
| Ulrich Weigand | 1df06d8 | 2013-03-22 14:59:13 +0000 | [diff] [blame] | 1116 | RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">, | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1117 | PPC970_DGroup_Cracked, isPPC64; | 
|  | 1118 | } | 
|  | 1119 |  | 
|  | 1120 | // Patterns to match the pre-inc stores.  We can't put the patterns on | 
|  | 1121 | // the instruction definitions directly as ISel wants the address base | 
|  | 1122 | // and offset to be separate operands, not a single complex operand. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1123 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1124 | (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1125 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1126 | (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1127 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1128 | (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>; | 
|  | 1129 | def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff), | 
|  | 1130 | (STDU $rS, iaddroff:$ptroff, $ptrreg)>; | 
| Ulrich Weigand | d850167 | 2013-03-19 19:52:04 +0000 | [diff] [blame] | 1131 |  | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1132 | def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1133 | (STBUX8 $rS, $ptrreg, $ptroff)>; | 
|  | 1134 | def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1135 | (STHUX8 $rS, $ptrreg, $ptroff)>; | 
|  | 1136 | def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1137 | (STWUX8 $rS, $ptrreg, $ptroff)>; | 
|  | 1138 | def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff), | 
|  | 1139 | (STDUX $rS, $ptrreg, $ptroff)>; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1140 |  | 
|  | 1141 |  | 
|  | 1142 | //===----------------------------------------------------------------------===// | 
|  | 1143 | // Floating point instructions. | 
|  | 1144 | // | 
|  | 1145 |  | 
|  | 1146 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 1147 | let PPC970_Unit = 3, hasSideEffects = 0, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1148 | Uses = [RM] in {  // FPU Operations. | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1149 | defm FCFID  : XForm_26r<63, 846, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1150 | "fcfid", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1151 | [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64; | 
| David Majnemer | 6ad26d3 | 2013-09-26 04:11:24 +0000 | [diff] [blame] | 1152 | defm FCTID  : XForm_26r<63, 814, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1153 | "fctid", "$frD, $frB", IIC_FPGeneral, | 
| David Majnemer | 08249a3 | 2013-09-26 05:22:11 +0000 | [diff] [blame] | 1154 | []>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1155 | defm FCTIDZ : XForm_26r<63, 815, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1156 | "fctidz", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1157 | [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64; | 
| Hal Finkel | f6d45f2 | 2013-04-01 17:52:07 +0000 | [diff] [blame] | 1158 |  | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1159 | defm FCFIDU  : XForm_26r<63, 974, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1160 | "fcfidu", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1161 | [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1162 | defm FCFIDS  : XForm_26r<59, 846, (outs f4rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1163 | "fcfids", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1164 | [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1165 | defm FCFIDUS : XForm_26r<59, 974, (outs f4rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1166 | "fcfidus", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1167 | [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1168 | defm FCTIDUZ : XForm_26r<63, 943, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1169 | "fctiduz", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1170 | [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64; | 
| Ulrich Weigand | 136ac22 | 2013-04-26 16:53:15 +0000 | [diff] [blame] | 1171 | defm FCTIWUZ : XForm_26r<63, 143, (outs f8rc:$frD), (ins f8rc:$frB), | 
| Hal Finkel | 3e5a360 | 2013-11-27 23:26:09 +0000 | [diff] [blame] | 1172 | "fctiwuz", "$frD, $frB", IIC_FPGeneral, | 
| Hal Finkel | 654d43b | 2013-04-12 02:18:09 +0000 | [diff] [blame] | 1173 | [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1174 | } | 
|  | 1175 |  | 
|  | 1176 |  | 
|  | 1177 | //===----------------------------------------------------------------------===// | 
|  | 1178 | // Instruction Patterns | 
|  | 1179 | // | 
| Chris Lattner | 7e742e4 | 2006-06-20 22:34:10 +0000 | [diff] [blame] | 1180 |  | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1181 | // Extensions and truncates to/from 32-bit regs. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1182 | def : Pat<(i64 (zext i32:$in)), | 
|  | 1183 | (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32), | 
| Hal Finkel | 2edfbdd | 2012-06-09 22:10:19 +0000 | [diff] [blame] | 1184 | 0, 32)>; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1185 | def : Pat<(i64 (anyext i32:$in)), | 
|  | 1186 | (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>; | 
|  | 1187 | def : Pat<(i32 (trunc i64:$in)), | 
|  | 1188 | (EXTRACT_SUBREG $in, sub_32)>; | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1189 |  | 
| Hal Finkel | 940ab93 | 2014-02-28 00:27:01 +0000 | [diff] [blame] | 1190 | // Implement the 'not' operation with the NOR instruction. | 
|  | 1191 | // (we could use the default xori pattern, but nor has lower latency on some | 
|  | 1192 | // cores (such as the A2)). | 
|  | 1193 | def i64not : OutPatFrag<(ops node:$in), | 
|  | 1194 | (NOR8 $in, $in)>; | 
|  | 1195 | def        : Pat<(not i64:$in), | 
|  | 1196 | (i64not $in)>; | 
|  | 1197 |  | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1198 | // Extending loads with i64 targets. | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1199 | def : Pat<(zextloadi1 iaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1200 | (LBZ8 iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1201 | def : Pat<(zextloadi1 xaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1202 | (LBZX8 xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1203 | def : Pat<(extloadi1 iaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1204 | (LBZ8 iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1205 | def : Pat<(extloadi1 xaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1206 | (LBZX8 xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1207 | def : Pat<(extloadi8 iaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1208 | (LBZ8 iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1209 | def : Pat<(extloadi8 xaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1210 | (LBZX8 xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1211 | def : Pat<(extloadi16 iaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1212 | (LHZ8 iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1213 | def : Pat<(extloadi16 xaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1214 | (LHZX8 xaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1215 | def : Pat<(extloadi32 iaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1216 | (LWZ8 iaddr:$src)>; | 
| Evan Cheng | e71fe34d | 2006-10-09 20:57:25 +0000 | [diff] [blame] | 1217 | def : Pat<(extloadi32 xaddr:$src), | 
| Chris Lattner | 96aecb5 | 2006-07-14 04:42:02 +0000 | [diff] [blame] | 1218 | (LWZX8 xaddr:$src)>; | 
|  | 1219 |  | 
| Chris Lattner | 20b5a2b | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 1220 | // Standard shifts.  These are represented separately from the real shifts above | 
|  | 1221 | // so that we can distinguish between shifts that allow 6-bit and 7-bit shift | 
|  | 1222 | // amounts. | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1223 | def : Pat<(sra i64:$rS, i32:$rB), | 
|  | 1224 | (SRAD $rS, $rB)>; | 
|  | 1225 | def : Pat<(srl i64:$rS, i32:$rB), | 
|  | 1226 | (SRD $rS, $rB)>; | 
|  | 1227 | def : Pat<(shl i64:$rS, i32:$rB), | 
|  | 1228 | (SLD $rS, $rB)>; | 
| Chris Lattner | 20b5a2b | 2008-03-07 20:18:24 +0000 | [diff] [blame] | 1229 |  | 
| Chris Lattner | b429983 | 2006-06-16 20:22:01 +0000 | [diff] [blame] | 1230 | // SHL/SRL | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1231 | def : Pat<(shl i64:$in, (i32 imm:$imm)), | 
|  | 1232 | (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>; | 
|  | 1233 | def : Pat<(srl i64:$in, (i32 imm:$imm)), | 
|  | 1234 | (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>; | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 1235 |  | 
| Evan Cheng | 4dbd9f2 | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 1236 | // ROTL | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1237 | def : Pat<(rotl i64:$in, i32:$sh), | 
|  | 1238 | (RLDCL $in, $sh, 0)>; | 
|  | 1239 | def : Pat<(rotl i64:$in, (i32 imm:$imm)), | 
|  | 1240 | (RLDICL $in, imm:$imm, 0)>; | 
| Evan Cheng | 4dbd9f2 | 2007-09-04 20:20:29 +0000 | [diff] [blame] | 1241 |  | 
| Chris Lattner | 2d4e8f7 | 2006-06-20 21:23:06 +0000 | [diff] [blame] | 1242 | // Hi and Lo for Darwin Global Addresses. | 
|  | 1243 | def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>; | 
|  | 1244 | def : Pat<(PPClo tglobaladdr:$in, 0), (LI8  tglobaladdr:$in)>; | 
|  | 1245 | def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>; | 
|  | 1246 | def : Pat<(PPClo tconstpool:$in , 0), (LI8  tconstpool:$in)>; | 
|  | 1247 | def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>; | 
|  | 1248 | def : Pat<(PPClo tjumptable:$in , 0), (LI8  tjumptable:$in)>; | 
| Bob Wilson | f84f710 | 2009-11-04 21:31:18 +0000 | [diff] [blame] | 1249 | def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>; | 
|  | 1250 | def : Pat<(PPClo tblockaddress:$in, 0), (LI8  tblockaddress:$in)>; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1251 | def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in), | 
|  | 1252 | (ADDIS8 $in, tglobaltlsaddr:$g)>; | 
|  | 1253 | def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in), | 
| Ulrich Weigand | 35f9fdf | 2013-03-26 10:55:20 +0000 | [diff] [blame] | 1254 | (ADDI8 $in, tglobaltlsaddr:$g)>; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1255 | def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)), | 
|  | 1256 | (ADDIS8 $in, tglobaladdr:$g)>; | 
|  | 1257 | def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)), | 
|  | 1258 | (ADDIS8 $in, tconstpool:$g)>; | 
|  | 1259 | def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)), | 
|  | 1260 | (ADDIS8 $in, tjumptable:$g)>; | 
|  | 1261 | def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)), | 
|  | 1262 | (ADDIS8 $in, tblockaddress:$g)>; | 
| Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1263 |  | 
|  | 1264 | // Patterns to match r+r indexed loads and stores for | 
|  | 1265 | // addresses without at least 4-byte alignment. | 
|  | 1266 | def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)), | 
|  | 1267 | (LWAX xoaddr:$src)>; | 
|  | 1268 | def : Pat<(i64 (unaligned4load xoaddr:$src)), | 
|  | 1269 | (LDX xoaddr:$src)>; | 
| Ulrich Weigand | ec6e2cd | 2013-03-25 19:04:58 +0000 | [diff] [blame] | 1270 | def : Pat<(unaligned4store i64:$rS, xoaddr:$dst), | 
|  | 1271 | (STDX $rS, xoaddr:$dst)>; | 
| Hal Finkel | b09680b | 2013-03-18 23:00:58 +0000 | [diff] [blame] | 1272 |  | 
| Robin Morisset | e1ca44b | 2014-10-02 22:27:07 +0000 | [diff] [blame] | 1273 | // 64-bits atomic loads and stores | 
|  | 1274 | def : Pat<(atomic_load_64 ixaddr:$src), (LD  memrix:$src)>; | 
|  | 1275 | def : Pat<(atomic_load_64 xaddr:$src),  (LDX memrr:$src)>; | 
|  | 1276 |  | 
|  | 1277 | def : Pat<(atomic_store_64 ixaddr:$ptr, i64:$val), (STD  g8rc:$val, memrix:$ptr)>; | 
|  | 1278 | def : Pat<(atomic_store_64 xaddr:$ptr,  i64:$val), (STDX g8rc:$val, memrr:$ptr)>; | 
| Chuang-Yu Cheng | eaf4b3d | 2016-04-06 01:46:45 +0000 | [diff] [blame] | 1279 |  | 
|  | 1280 | let Predicates = [IsISA3_0] in { | 
|  | 1281 |  | 
|  | 1282 | class X_L1_RA5_RB5<bits<6> opcode, bits<10> xo, string opc, RegisterOperand ty, | 
|  | 1283 | InstrItinClass itin, list<dag> pattern> | 
|  | 1284 | : X_L1_RS5_RS5<opcode, xo, (outs), (ins ty:$rA, ty:$rB, u1imm:$L), | 
|  | 1285 | !strconcat(opc, " $rA, $rB, $L"), itin, pattern>; | 
|  | 1286 |  | 
|  | 1287 | let Interpretation64Bit = 1, isCodeGenOnly = 1 in { | 
|  | 1288 | def CP_COPY8   : X_L1_RA5_RB5<31, 774, "copy"  , g8rc, IIC_LdStCOPY, []>; | 
|  | 1289 | def CP_PASTE8  : X_L1_RA5_RB5<31, 902, "paste" , g8rc, IIC_LdStPASTE, []>; | 
|  | 1290 | def CP_PASTE8o : X_L1_RA5_RB5<31, 902, "paste.", g8rc, IIC_LdStPASTE, []>,isDOT; | 
|  | 1291 | } | 
|  | 1292 |  | 
|  | 1293 | // SLB Invalidate Entry Global | 
|  | 1294 | def SLBIEG : XForm_26<31, 466, (outs), (ins gprc:$RS, gprc:$RB), | 
|  | 1295 | "slbieg $RS, $RB", IIC_SprSLBIEG, []>; | 
|  | 1296 | // SLB Synchronize | 
|  | 1297 | def SLBSYNC : XForm_0<31, 338, (outs), (ins), "slbsync", IIC_SprSLBSYNC, []>; | 
|  | 1298 |  | 
|  | 1299 | } // IsISA3_0 |