blob: 2689e9a2f8f63c63d4a668910016bdddd3d2b6c6 [file] [log] [blame]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +00001// Test host codegen.
2// RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
3// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
4// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-64
5// RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
6// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
7// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix CHECK --check-prefix CHECK-32
8
Alexey Bataeva8a9153a2017-12-29 18:07:07 +00009// RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -o - | FileCheck --check-prefix SIMD-ONLY0 %s
10// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -o %t %s
11// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY0 %s
12// RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -o - | FileCheck --check-prefix SIMD-ONLY0 %s
13// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -o %t %s
14// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY0 %s
15// SIMD-ONLY0-NOT: {{__kmpc|__tgt}}
16
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000017// Test target codegen - host bc file has to be created first.
18// RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
19// RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-64
20// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
21// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-64
22// RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
23// RUN: %clang_cc1 -verify -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-32
24// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
25// RUN: %clang_cc1 -fopenmp -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck %s --check-prefix TCHECK --check-prefix TCHECK-32
26
Alexey Bataeva8a9153a2017-12-29 18:07:07 +000027// RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm-bc %s -o %t-ppc-host.bc
28// RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o - | FileCheck --check-prefix SIMD-ONLY1 %s
29// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -o %t %s
30// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple powerpc64le-unknown-unknown -fopenmp-targets=powerpc64le-ibm-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-ppc-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY1 %s
31// RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm-bc %s -o %t-x86-host.bc
32// RUN: %clang_cc1 -verify -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-llvm %s -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o - | FileCheck --check-prefix SIMD-ONLY1 %s
33// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -std=c++11 -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -emit-pch -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -o %t %s
34// RUN: %clang_cc1 -fopenmp-simd -fopenmp-version=45 -x c++ -triple i386-unknown-unknown -fopenmp-targets=i386-pc-linux-gnu -std=c++11 -fopenmp-is-device -fopenmp-host-ir-file-path %t-x86-host.bc -include-pch %t -verify %s -emit-llvm -o - | FileCheck --check-prefix SIMD-ONLY1 %s
35// SIMD-ONLY1-NOT: {{__kmpc|__tgt}}
36
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000037// expected-no-diagnostics
38#ifndef HEADER
39#define HEADER
40
41// CHECK-DAG: %ident_t = type { i32, i32, i32, i32, i8* }
42// CHECK-DAG: [[STR:@.+]] = private unnamed_addr constant [23 x i8] c";unknown;unknown;0;0;;\00"
43// CHECK-DAG: [[DEF_LOC:@.+]] = private unnamed_addr constant %ident_t { i32 0, i32 2, i32 0, i32 0, i8* getelementptr inbounds ([23 x i8], [23 x i8]* [[STR]], i32 0, i32 0) }
44
45// CHECK-DAG: [[TT:%.+]] = type { i64, i8 }
46// CHECK-DAG: [[S1:%.+]] = type { double }
47// CHECK-DAG: [[ENTTY:%.+]] = type { i8*, i8*, i[[SZ:32|64]], i32, i32 }
48// CHECK-DAG: [[DEVTY:%.+]] = type { i8*, i8*, [[ENTTY]]*, [[ENTTY]]* }
49// CHECK-DAG: [[DSCTY:%.+]] = type { i32, [[DEVTY]]*, [[ENTTY]]*, [[ENTTY]]* }
50
51// TCHECK: [[ENTTY:%.+]] = type { i8*, i8*, i{{32|64}}, i32, i32 }
52
George Rokos29d0f002017-05-27 03:03:13 +000053// CHECK-DAG: $[[REGFN:\.omp_offloading\..+]] = comdat
54
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000055// We have 8 target regions, but only 7 that actually will generate offloading
56// code, only 6 will have mapped arguments, and only 4 have all-constant map
57// sizes.
58
59// CHECK-DAG: [[SIZET2:@.+]] = private unnamed_addr constant [1 x i{{32|64}}] [i[[SZ:32|64]] 2]
George Rokos63bc9d62017-11-21 18:25:12 +000060// CHECK-DAG: [[MAPT2:@.+]] = private unnamed_addr constant [1 x i64] [i64 288]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000061// CHECK-DAG: [[SIZET3:@.+]] = private unnamed_addr constant [2 x i[[SZ]]] [i[[SZ]] 4, i[[SZ]] 2]
George Rokos63bc9d62017-11-21 18:25:12 +000062// CHECK-DAG: [[MAPT3:@.+]] = private unnamed_addr constant [2 x i64] [i64 288, i64 288]
63// CHECK-DAG: [[MAPT4:@.+]] = private unnamed_addr constant [9 x i64] [i64 288, i64 547, i64 288, i64 547, i64 547, i64 288, i64 288, i64 547, i64 547]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000064// CHECK-DAG: [[SIZET5:@.+]] = private unnamed_addr constant [3 x i[[SZ]]] [i[[SZ]] 4, i[[SZ]] 2, i[[SZ]] 40]
George Rokos63bc9d62017-11-21 18:25:12 +000065// CHECK-DAG: [[MAPT5:@.+]] = private unnamed_addr constant [3 x i64] [i64 288, i64 288, i64 547]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000066// CHECK-DAG: [[SIZET6:@.+]] = private unnamed_addr constant [4 x i[[SZ]]] [i[[SZ]] 4, i[[SZ]] 2, i[[SZ]] 1, i[[SZ]] 40]
George Rokos63bc9d62017-11-21 18:25:12 +000067// CHECK-DAG: [[MAPT6:@.+]] = private unnamed_addr constant [4 x i64] [i64 288, i64 288, i64 288, i64 547]
68// CHECK-DAG: [[MAPT7:@.+]] = private unnamed_addr constant [5 x i64] [i64 547, i64 288, i64 288, i64 288, i64 547]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000069// CHECK-DAG: @{{.*}} = private constant i8 0
70// CHECK-DAG: @{{.*}} = private constant i8 0
71// CHECK-DAG: @{{.*}} = private constant i8 0
72// CHECK-DAG: @{{.*}} = private constant i8 0
73// CHECK-DAG: @{{.*}} = private constant i8 0
74// CHECK-DAG: @{{.*}} = private constant i8 0
75// CHECK-DAG: @{{.*}} = private constant i8 0
76
77// TCHECK: @{{.+}} = constant [[ENTTY]]
78// TCHECK: @{{.+}} = constant [[ENTTY]]
79// TCHECK: @{{.+}} = constant [[ENTTY]]
80// TCHECK: @{{.+}} = constant [[ENTTY]]
81// TCHECK: @{{.+}} = constant [[ENTTY]]
82// TCHECK: @{{.+}} = constant [[ENTTY]]
83// TCHECK: @{{.+}} = constant [[ENTTY]]
84// TCHECK-NOT: @{{.+}} = constant [[ENTTY]]
85
86// Check if offloading descriptor is created.
87// CHECK: [[ENTBEGIN:@.+]] = external constant [[ENTTY]]
88// CHECK: [[ENTEND:@.+]] = external constant [[ENTTY]]
89// CHECK: [[DEVBEGIN:@.+]] = external constant i8
90// CHECK: [[DEVEND:@.+]] = external constant i8
George Rokos29d0f002017-05-27 03:03:13 +000091// CHECK: [[IMAGES:@.+]] = internal unnamed_addr constant [1 x [[DEVTY]]] [{{.+}} { i8* [[DEVBEGIN]], i8* [[DEVEND]], [[ENTTY]]* [[ENTBEGIN]], [[ENTTY]]* [[ENTEND]] }], comdat($[[REGFN]])
92// CHECK: [[DESC:@.+]] = internal constant [[DSCTY]] { i32 1, [[DEVTY]]* getelementptr inbounds ([1 x [[DEVTY]]], [1 x [[DEVTY]]]* [[IMAGES]], i32 0, i32 0), [[ENTTY]]* [[ENTBEGIN]], [[ENTTY]]* [[ENTEND]] }, comdat($[[REGFN]])
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000093
94// Check target registration is registered as a Ctor.
George Rokos29d0f002017-05-27 03:03:13 +000095// CHECK: appending global [1 x { i32, void ()*, i8* }] [{ i32, void ()*, i8* } { i32 0, void ()* bitcast (void (i8*)* @[[REGFN]] to void ()*), i8* bitcast (void (i8*)* @[[REGFN]] to i8*) }]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +000096
97
98template<typename tx, typename ty>
99struct TT{
100 tx X;
101 ty Y;
102};
103
104// CHECK: define {{.*}}[[FOO:@.+]](
105int foo(int n) {
106 int a = 0;
107 short aa = 0;
108 float b[10];
109 float bn[n];
110 double c[5][10];
111 double cn[5][n];
112 TT<long long, char> d;
113
Alexey Bataeva9f77c62017-12-13 21:04:20 +0000114 // CHECK: [[RET:%.+]] = call i32 @__tgt_target_teams_nowait(i64 -1, i8* @{{[^,]+}}, i32 0, i8** null, i8** null, i[[SZ]]* null, i64* null, i32 1, i32 0)
Alexey Bataev2a007e02017-10-02 14:20:58 +0000115 // CHECK-NEXT: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000116 // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
117 // CHECK: [[FAIL]]
118 // CHECK: call void [[HVT0:@.+]]()
119 // CHECK-NEXT: br label %[[END]]
120 // CHECK: [[END]]
Alexey Bataeva9f77c62017-12-13 21:04:20 +0000121 #pragma omp target parallel nowait
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000122 {
123 }
124
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000125 // CHECK: call void [[HVT1:@.+]](i[[SZ]] {{[^,]+}})
126 #pragma omp target parallel if(target: 0)
127 {
128 a += 1;
129 }
130
George Rokos63bc9d62017-11-21 18:25:12 +0000131 // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 1, i8** [[BP:%[^,]+]], i8** [[P:%[^,]+]], i[[SZ]]* getelementptr inbounds ([1 x i[[SZ]]], [1 x i[[SZ]]]* [[SIZET2]], i32 0, i32 0), i64* getelementptr inbounds ([1 x i64], [1 x i64]* [[MAPT2]], i32 0, i32 0), i32 1, i32 0)
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000132 // CHECK-DAG: [[BP]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[BPR:%[^,]+]], i32 0, i32 0
133 // CHECK-DAG: [[P]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[PR:%[^,]+]], i32 0, i32 0
134 // CHECK-DAG: [[BPADDR0:%.+]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[BPR]], i32 0, i32 [[IDX0:[0-9]+]]
135 // CHECK-DAG: [[PADDR0:%.+]] = getelementptr inbounds [1 x i8*], [1 x i8*]* [[PR]], i32 0, i32 [[IDX0]]
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000136 // CHECK-DAG: [[CBPADDR0:%.+]] = bitcast i8** [[BPADDR0]] to i[[SZ]]*
137 // CHECK-DAG: [[CPADDR0:%.+]] = bitcast i8** [[PADDR0]] to i[[SZ]]*
138 // CHECK-DAG: store i[[SZ]] [[VAL0:%.+]], i[[SZ]]* [[CBPADDR0]],
139 // CHECK-DAG: store i[[SZ]] [[VAL0]], i[[SZ]]* [[CPADDR0]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000140
Alexey Bataev2a007e02017-10-02 14:20:58 +0000141 // CHECK-NEXT: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000142 // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
143 // CHECK: [[FAIL]]
144 // CHECK: call void [[HVT2:@.+]](i[[SZ]] {{[^,]+}})
145 // CHECK-NEXT: br label %[[END]]
146 // CHECK: [[END]]
147 #pragma omp target parallel if(target: 1)
148 {
149 aa += 1;
150 }
151
152 // CHECK: [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 10
153 // CHECK: br i1 [[IF]], label %[[IFTHEN:[^,]+]], label %[[IFELSE:[^,]+]]
154 // CHECK: [[IFTHEN]]
George Rokos63bc9d62017-11-21 18:25:12 +0000155 // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 2, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* getelementptr inbounds ([2 x i[[SZ]]], [2 x i[[SZ]]]* [[SIZET3]], i32 0, i32 0), i64* getelementptr inbounds ([2 x i64], [2 x i64]* [[MAPT3]], i32 0, i32 0), i32 1, i32 0)
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000156 // CHECK-DAG: [[BPR]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[BP:%[^,]+]], i32 0, i32 0
157 // CHECK-DAG: [[PR]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[P:%[^,]+]], i32 0, i32 0
158
159 // CHECK-DAG: [[BPADDR0:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[BP]], i32 0, i32 0
160 // CHECK-DAG: [[PADDR0:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[P]], i32 0, i32 0
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000161 // CHECK-DAG: [[CBPADDR0:%.+]] = bitcast i8** [[BPADDR0]] to i[[SZ]]*
162 // CHECK-DAG: [[CPADDR0:%.+]] = bitcast i8** [[PADDR0]] to i[[SZ]]*
163 // CHECK-DAG: store i[[SZ]] [[VAL0:%.+]], i[[SZ]]* [[CBPADDR0]],
164 // CHECK-DAG: store i[[SZ]] [[VAL0]], i[[SZ]]* [[CPADDR0]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000165
166 // CHECK-DAG: [[BPADDR1:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[BP]], i32 0, i32 1
167 // CHECK-DAG: [[PADDR1:%.+]] = getelementptr inbounds [2 x i8*], [2 x i8*]* [[P]], i32 0, i32 1
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000168 // CHECK-DAG: [[CBPADDR1:%.+]] = bitcast i8** [[BPADDR1]] to i[[SZ]]*
169 // CHECK-DAG: [[CPADDR1:%.+]] = bitcast i8** [[PADDR1]] to i[[SZ]]*
170 // CHECK-DAG: store i[[SZ]] [[VAL1:%.+]], i[[SZ]]* [[CBPADDR1]],
171 // CHECK-DAG: store i[[SZ]] [[VAL1]], i[[SZ]]* [[CPADDR1]],
Alexey Bataev2a007e02017-10-02 14:20:58 +0000172 // CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000173 // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
174 // CHECK: [[FAIL]]
175 // CHECK: call void [[HVT3:@.+]]({{[^,]+}}, {{[^,]+}})
176 // CHECK-NEXT: br label %[[END]]
177 // CHECK: [[END]]
Alexey Bataev2a007e02017-10-02 14:20:58 +0000178 // CHECK-NEXT: br label %[[IFEND:.+]]
179 // CHECK: [[IFELSE]]
180 // CHECK: call void [[HVT3]]({{[^,]+}}, {{[^,]+}})
181 // CHECK-NEXT: br label %[[IFEND]]
182 // CHECK: [[IFEND]]
183
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000184 #pragma omp target parallel if(target: n>10)
185 {
186 a += 1;
187 aa += 1;
188 }
189
190 // We capture 3 VLA sizes in this target region
191 // CHECK-64: [[A_VAL:%.+]] = load i32, i32* %{{.+}},
192 // CHECK-64: [[A_ADDR:%.+]] = bitcast i[[SZ]]* [[A_CADDR:%.+]] to i32*
193 // CHECK-64: store i32 [[A_VAL]], i32* [[A_ADDR]],
194 // CHECK-64: [[A_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[A_CADDR]],
195
196 // CHECK-32: [[A_VAL:%.+]] = load i32, i32* %{{.+}},
197 // CHECK-32: store i32 [[A_VAL]], i32* [[A_CADDR:%.+]],
198 // CHECK-32: [[A_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[A_CADDR]],
199
200 // CHECK: [[BNSIZE:%.+]] = mul nuw i[[SZ]] [[VLA0:%.+]], 4
201 // CHECK: [[CNELEMSIZE2:%.+]] = mul nuw i[[SZ]] 5, [[VLA1:%.+]]
202 // CHECK: [[CNSIZE:%.+]] = mul nuw i[[SZ]] [[CNELEMSIZE2]], 8
203
204 // CHECK: [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 20
205 // CHECK: br i1 [[IF]], label %[[TRY:[^,]+]], label %[[FAIL:[^,]+]]
206 // CHECK: [[TRY]]
George Rokos63bc9d62017-11-21 18:25:12 +0000207 // CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 9, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* [[SR:%[^,]+]], i64* getelementptr inbounds ([9 x i64], [9 x i64]* [[MAPT4]], i32 0, i32 0), i32 1, i32 0)
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000208 // CHECK-DAG: [[BPR]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP:%[^,]+]], i32 0, i32 0
209 // CHECK-DAG: [[PR]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P:%[^,]+]], i32 0, i32 0
210 // CHECK-DAG: [[SR]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S:%[^,]+]], i32 0, i32 0
211
212 // CHECK-DAG: [[SADDR0:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX0:[0-9]+]]
213 // CHECK-DAG: [[BPADDR0:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX0]]
214 // CHECK-DAG: [[PADDR0:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX0]]
215 // CHECK-DAG: [[SADDR1:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX1:[0-9]+]]
216 // CHECK-DAG: [[BPADDR1:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX1]]
217 // CHECK-DAG: [[PADDR1:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX1]]
218 // CHECK-DAG: [[SADDR2:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX2:[0-9]+]]
219 // CHECK-DAG: [[BPADDR2:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX2]]
220 // CHECK-DAG: [[PADDR2:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX2]]
221 // CHECK-DAG: [[SADDR3:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX3:[0-9]+]]
222 // CHECK-DAG: [[BPADDR3:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX3]]
223 // CHECK-DAG: [[PADDR3:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX3]]
224 // CHECK-DAG: [[SADDR4:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX4:[0-9]+]]
225 // CHECK-DAG: [[BPADDR4:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX4]]
226 // CHECK-DAG: [[PADDR4:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX4]]
227 // CHECK-DAG: [[SADDR5:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX5:[0-9]+]]
228 // CHECK-DAG: [[BPADDR5:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX5]]
229 // CHECK-DAG: [[PADDR5:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX5]]
230 // CHECK-DAG: [[SADDR6:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX6:[0-9]+]]
231 // CHECK-DAG: [[BPADDR6:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX6]]
232 // CHECK-DAG: [[PADDR6:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX6]]
233 // CHECK-DAG: [[SADDR7:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX7:[0-9]+]]
234 // CHECK-DAG: [[BPADDR7:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX7]]
235 // CHECK-DAG: [[PADDR7:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX7]]
236 // CHECK-DAG: [[SADDR8:%.+]] = getelementptr inbounds [9 x i[[SZ]]], [9 x i[[SZ]]]* [[S]], i32 0, i32 [[IDX8:[0-9]+]]
237 // CHECK-DAG: [[BPADDR8:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[BP]], i32 0, i32 [[IDX8]]
238 // CHECK-DAG: [[PADDR8:%.+]] = getelementptr inbounds [9 x i8*], [9 x i8*]* [[P]], i32 0, i32 [[IDX8]]
239
240 // The names below are not necessarily consistent with the names used for the
241 // addresses above as some are repeated.
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000242 // CHECK-DAG: store i[[SZ]] [[VLA0]], i[[SZ]]* [[CBPADDR0:%.+]],
243 // CHECK-DAG: store i[[SZ]] [[VLA0]], i[[SZ]]* [[CPADDR0:%.+]],
244 // CHECK-DAG: [[CBPADDR0]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
245 // CHECK-DAG: [[CPADDR0]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000246 // CHECK-DAG: store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
247
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000248 // CHECK-DAG: store i[[SZ]] [[VLA1]], i[[SZ]]* [[CBPADDR1:%.+]],
249 // CHECK-DAG: store i[[SZ]] [[VLA1]], i[[SZ]]* [[CPADDR1:%.+]],
250 // CHECK-DAG: [[CBPADDR1]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
251 // CHECK-DAG: [[CPADDR1]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000252 // CHECK-DAG: store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
253
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000254 // CHECK-DAG: store i[[SZ]] 5, i[[SZ]]* [[CBPADDR2:%.+]],
255 // CHECK-DAG: store i[[SZ]] 5, i[[SZ]]* [[CPADDR2:%.+]],
256 // CHECK-DAG: [[CBPADDR2]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
257 // CHECK-DAG: [[CPADDR2]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000258 // CHECK-DAG: store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
259
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000260 // CHECK-DAG: store i[[SZ]] [[A_CVAL]], i[[SZ]]* [[CBPADDR3:%.+]],
261 // CHECK-DAG: store i[[SZ]] [[A_CVAL]], i[[SZ]]* [[CPADDR3:%.+]],
262 // CHECK-DAG: [[CBPADDR3]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
263 // CHECK-DAG: [[CPADDR3]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000264 // CHECK-DAG: store i[[SZ]] 4, i[[SZ]]* {{%[^,]+}}
265
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000266 // CHECK-DAG: store [10 x float]* %{{.+}}, [10 x float]** [[CBPADDR4:%.+]],
267 // CHECK-DAG: store [10 x float]* %{{.+}}, [10 x float]** [[CPADDR4:%.+]],
268 // CHECK-DAG: [[CBPADDR4]] = bitcast i8** {{%[^,]+}} to [10 x float]**
269 // CHECK-DAG: [[CPADDR4]] = bitcast i8** {{%[^,]+}} to [10 x float]**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000270 // CHECK-DAG: store i[[SZ]] 40, i[[SZ]]* {{%[^,]+}}
271
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000272 // CHECK-DAG: store float* %{{.+}}, float** [[CBPADDR5:%.+]],
273 // CHECK-DAG: store float* %{{.+}}, float** [[CPADDR5:%.+]],
274 // CHECK-DAG: [[CBPADDR5]] = bitcast i8** {{%[^,]+}} to float**
275 // CHECK-DAG: [[CPADDR5]] = bitcast i8** {{%[^,]+}} to float**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000276 // CHECK-DAG: store i[[SZ]] [[BNSIZE]], i[[SZ]]* {{%[^,]+}}
277
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000278 // CHECK-DAG: store [5 x [10 x double]]* %{{.+}}, [5 x [10 x double]]** [[CBPADDR6:%.+]],
279 // CHECK-DAG: store [5 x [10 x double]]* %{{.+}}, [5 x [10 x double]]** [[CPADDR6:%.+]],
280 // CHECK-DAG: [[CBPADDR6]] = bitcast i8** {{%[^,]+}} to [5 x [10 x double]]**
281 // CHECK-DAG: [[CPADDR6]] = bitcast i8** {{%[^,]+}} to [5 x [10 x double]]**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000282 // CHECK-DAG: store i[[SZ]] 400, i[[SZ]]* {{%[^,]+}}
283
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000284 // CHECK-DAG: store double* %{{.+}}, double** [[CBPADDR7:%.+]],
285 // CHECK-DAG: store double* %{{.+}}, double** [[CPADDR7:%.+]],
286 // CHECK-DAG: [[CBPADDR7]] = bitcast i8** {{%[^,]+}} to double**
287 // CHECK-DAG: [[CPADDR7]] = bitcast i8** {{%[^,]+}} to double**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000288 // CHECK-DAG: store i[[SZ]] [[CNSIZE]], i[[SZ]]* {{%[^,]+}}
289
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000290 // CHECK-DAG: store [[TT]]* %{{.+}}, [[TT]]** [[CBPADDR8:%.+]],
291 // CHECK-DAG: store [[TT]]* %{{.+}}, [[TT]]** [[CPADDR8:%.+]],
292 // CHECK-DAG: [[CBPADDR8]] = bitcast i8** {{%[^,]+}} to [[TT]]**
293 // CHECK-DAG: [[CPADDR8]] = bitcast i8** {{%[^,]+}} to [[TT]]**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000294 // CHECK-DAG: store i[[SZ]] {{12|16}}, i[[SZ]]* {{%[^,]+}}
295
Alexey Bataev2a007e02017-10-02 14:20:58 +0000296 // CHECK-NEXT: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000297 // CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
298
299 // CHECK: [[FAIL]]
300 // CHECK: call void [[HVT4:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
301 // CHECK-NEXT: br label %[[END]]
302 // CHECK: [[END]]
303 #pragma omp target parallel if(target: n>20)
304 {
305 a += 1;
306 b[2] += 1.0;
307 bn[3] += 1.0;
308 c[1][2] += 1.0;
309 cn[1][3] += 1.0;
310 d.X += 1;
311 d.Y += 1;
312 }
313
314 return a;
315}
316
317// Check that the offloading functions are emitted and that the arguments are
318// correct and loaded correctly for the target regions in foo().
319
320// CHECK: define internal void [[HVT0]]()
321// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 0, void (i32*, i32*, ...)* bitcast (void (i32*, i32*)* [[OMP_OUTLINED:@.+]] to void (i32*, i32*, ...)*))
322//
323//
324// CHECK: define internal {{.*}}void [[OMP_OUTLINED]](i32* noalias %.global_tid., i32* noalias %.bound_tid.)
325// CHECK: ret void
326// CHECK-NEXT: }
327
328
329// CHECK: define internal void [[HVT1]](i[[SZ]] %{{.+}})
330// Create stack storage and store argument in there.
331// CHECK: [[AA_ADDR:%.+]] = alloca i[[SZ]], align
332// CHECK: [[AA_CASTED:%.+]] = alloca i[[SZ]], align
333// CHECK: store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
334// CHECK-64: [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i32*
335// CHECK-64: [[AA:%.+]] = load i32, i32* [[AA_CADDR]], align
336// CHECK-32: [[AA:%.+]] = load i32, i32* [[AA_ADDR]], align
337// CHECK-64: [[AA_C:%.+]] = bitcast i[[SZ]]* [[AA_CASTED]] to i32*
338// CHECK-64: store i32 [[AA]], i32* [[AA_C]], align
339// CHECK-32: store i32 [[AA]], i32* [[AA_CASTED]], align
340// CHECK: [[PARAM:%.+]] = load i[[SZ]], i[[SZ]]* [[AA_CASTED]], align
341// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]])* [[OMP_OUTLINED1:@.+]] to void (i32*, i32*, ...)*), i[[SZ]] [[PARAM]])
342//
343//
344// CHECK: define internal {{.*}}void [[OMP_OUTLINED1]](i32* noalias %.global_tid., i32* noalias %.bound_tid., i[[SZ]] %{{.+}})
345// CHECK: [[AA_ADDR:%.+]] = alloca i[[SZ]], align
346// CHECK: store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
347// CHECK-64: [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i32*
348// CHECK-64: [[AA:%.+]] = load i32, i32* [[AA_CADDR]], align
349// CHECK-32: [[AA:%.+]] = load i32, i32* [[AA_ADDR]], align
350// CHECK: ret void
351// CHECK-NEXT: }
352
353// CHECK: define internal void [[HVT2]](i[[SZ]] %{{.+}})
354// Create stack storage and store argument in there.
355// CHECK: [[AA_ADDR:%.+]] = alloca i[[SZ]], align
356// CHECK: [[AA_CASTED:%.+]] = alloca i[[SZ]], align
357// CHECK: store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
358// CHECK: [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i16*
359// CHECK: [[AA:%.+]] = load i16, i16* [[AA_CADDR]], align
360// CHECK: [[AA_C:%.+]] = bitcast i[[SZ]]* [[AA_CASTED]] to i16*
361// CHECK: store i16 [[AA]], i16* [[AA_C]], align
362// CHECK: [[PARAM:%.+]] = load i[[SZ]], i[[SZ]]* [[AA_CASTED]], align
363// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 1, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]])* [[OMP_OUTLINED2:@.+]] to void (i32*, i32*, ...)*), i[[SZ]] [[PARAM]])
364//
365//
366// CHECK: define internal {{.*}}void [[OMP_OUTLINED2]](i32* noalias %.global_tid., i32* noalias %.bound_tid., i[[SZ]] %{{.+}})
367// CHECK: [[AA_ADDR:%.+]] = alloca i[[SZ]], align
368// CHECK: store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
369// CHECK: [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i16*
370// CHECK: [[AA:%.+]] = load i16, i16* [[AA_CADDR]], align
371// CHECK: ret void
372// CHECK-NEXT: }
373
374// CHECK: define internal void [[HVT3]]
375// Create stack storage and store argument in there.
376// CHECK: [[A_ADDR:%.+]] = alloca i[[SZ]], align
377// CHECK: [[AA_ADDR:%.+]] = alloca i[[SZ]], align
378// CHECK: [[A_CASTED:%.+]] = alloca i[[SZ]], align
379// CHECK: [[AA_CASTED:%.+]] = alloca i[[SZ]], align
380// CHECK-DAG: store i[[SZ]] %{{.+}}, i[[SZ]]* [[A_ADDR]], align
381// CHECK-DAG: store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
382// CHECK-64-DAG:[[A_CADDR:%.+]] = bitcast i[[SZ]]* [[A_ADDR]] to i32*
383// CHECK-DAG: [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i16*
384// CHECK-64-DAG:[[A:%.+]] = load i32, i32* [[A_CADDR]], align
385// CHECK-32-DAG:[[A:%.+]] = load i32, i32* [[A_ADDR]], align
386// CHECK-64-DAG:[[A_C:%.+]] = bitcast i[[SZ]]* [[A_CASTED]] to i32*
387// CHECK-64-DAG:store i32 [[A]], i32* [[A_C]], align
388// CHECK-32-DAG:store i32 [[A]], i32* [[A_CASTED]], align
389// CHECK-DAG: [[AA:%.+]] = load i16, i16* [[AA_CADDR]], align
390// CHECK-DAG: [[AA_C:%.+]] = bitcast i[[SZ]]* [[AA_CASTED]] to i16*
391// CHECK-DAG: store i16 [[AA]], i16* [[AA_C]], align
392// CHECK-DAG: [[PARAM1:%.+]] = load i[[SZ]], i[[SZ]]* [[A_CASTED]], align
393// CHECK-DAG: [[PARAM2:%.+]] = load i[[SZ]], i[[SZ]]* [[AA_CASTED]], align
394// CHECK-DAG: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 2, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]], i[[SZ]])* [[OMP_OUTLINED3:@.+]] to void (i32*, i32*, ...)*), i[[SZ]] [[PARAM1]], i[[SZ]] [[PARAM2]])
395//
396//
397// CHECK: define internal {{.*}}void [[OMP_OUTLINED3]](i32* noalias %.global_tid., i32* noalias %.bound_tid., i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}})
398// CHECK: [[A_ADDR:%.+]] = alloca i[[SZ]], align
399// CHECK: [[AA_ADDR:%.+]] = alloca i[[SZ]], align
400// CHECK-DAG: store i[[SZ]] %{{.+}}, i[[SZ]]* [[A_ADDR]], align
401// CHECK-DAG: store i[[SZ]] %{{.+}}, i[[SZ]]* [[AA_ADDR]], align
402// CHECK-64-DAG:[[A_CADDR:%.+]] = bitcast i[[SZ]]* [[A_ADDR]] to i32*
403// CHECK-DAG: [[AA_CADDR:%.+]] = bitcast i[[SZ]]* [[AA_ADDR]] to i16*
404// CHECK: ret void
405// CHECK-NEXT: }
406
407// CHECK: define internal void [[HVT4]]
408// Create local storage for each capture.
409// CHECK: [[LOCAL_A:%.+]] = alloca i[[SZ]]
410// CHECK: [[LOCAL_B:%.+]] = alloca [10 x float]*
411// CHECK: [[LOCAL_VLA1:%.+]] = alloca i[[SZ]]
412// CHECK: [[LOCAL_BN:%.+]] = alloca float*
413// CHECK: [[LOCAL_C:%.+]] = alloca [5 x [10 x double]]*
414// CHECK: [[LOCAL_VLA2:%.+]] = alloca i[[SZ]]
415// CHECK: [[LOCAL_VLA3:%.+]] = alloca i[[SZ]]
416// CHECK: [[LOCAL_CN:%.+]] = alloca double*
417// CHECK: [[LOCAL_D:%.+]] = alloca [[TT]]*
418// CHECK: [[LOCAL_A_CASTED:%.+]] = alloca i[[SZ]]
419// CHECK-DAG: store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
420// CHECK-DAG: store [10 x float]* [[ARG_B:%.+]], [10 x float]** [[LOCAL_B]]
421// CHECK-DAG: store i[[SZ]] [[ARG_VLA1:%.+]], i[[SZ]]* [[LOCAL_VLA1]]
422// CHECK-DAG: store float* [[ARG_BN:%.+]], float** [[LOCAL_BN]]
423// CHECK-DAG: store [5 x [10 x double]]* [[ARG_C:%.+]], [5 x [10 x double]]** [[LOCAL_C]]
424// CHECK-DAG: store i[[SZ]] [[ARG_VLA2:%.+]], i[[SZ]]* [[LOCAL_VLA2]]
425// CHECK-DAG: store i[[SZ]] [[ARG_VLA3:%.+]], i[[SZ]]* [[LOCAL_VLA3]]
426// CHECK-DAG: store double* [[ARG_CN:%.+]], double** [[LOCAL_CN]]
427// CHECK-DAG: store [[TT]]* [[ARG_D:%.+]], [[TT]]** [[LOCAL_D]]
428
429// CHECK-64-DAG:[[CONV_AP:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
430// CHECK-DAG: [[REF_B:%.+]] = load [10 x float]*, [10 x float]** [[LOCAL_B]],
431// CHECK-DAG: [[VAL_VLA1:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA1]],
432// CHECK-DAG: [[REF_BN:%.+]] = load float*, float** [[LOCAL_BN]],
433// CHECK-DAG: [[REF_C:%.+]] = load [5 x [10 x double]]*, [5 x [10 x double]]** [[LOCAL_C]],
434// CHECK-DAG: [[VAL_VLA2:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA2]],
435// CHECK-DAG: [[VAL_VLA3:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA3]],
436// CHECK-DAG: [[REF_CN:%.+]] = load double*, double** [[LOCAL_CN]],
437// CHECK-DAG: [[REF_D:%.+]] = load [[TT]]*, [[TT]]** [[LOCAL_D]],
438
439// CHECK-64-DAG:[[CONV_A:%.+]] = load i32, i32* [[CONV_AP]]
440// CHECK-64-DAG:[[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_A_CASTED]] to i32*
441// CHECK-64-DAG:store i32 [[CONV_A]], i32* [[CONV]], align
442// CHECK-32-DAG:[[LOCAL_AV:%.+]] = load i32, i32* [[LOCAL_A]]
443// CHECK-32-DAG:store i32 [[LOCAL_AV]], i32* [[LOCAL_A_CASTED]], align
444// CHECK-DAG: [[REF_A:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_A_CASTED]],
445
446// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 9, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]], [10 x float]*, i[[SZ]], float*, [5 x [10 x double]]*, i[[SZ]], i[[SZ]], double*, [[TT]]*)* [[OMP_OUTLINED4:@.+]] to void (i32*, i32*, ...)*), i[[SZ]] [[REF_A]], [10 x float]* [[REF_B]], i[[SZ]] [[VAL_VLA1]], float* [[REF_BN]], [5 x [10 x double]]* [[REF_C]], i[[SZ]] [[VAL_VLA2]], i[[SZ]] [[VAL_VLA3]], double* [[REF_CN]], [[TT]]* [[REF_D]])
447//
448//
Alexey Bataev1b48c5e2017-10-24 19:52:31 +0000449// CHECK: define internal {{.*}}void [[OMP_OUTLINED4]](i32* noalias %.global_tid., i32* noalias %.bound_tid., i[[SZ]] %{{.+}}, [10 x float]* {{.+}}, i[[SZ]] %{{.+}}, float* {{.+}}, [5 x [10 x double]]* {{.+}}, i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}}, double* {{.+}}, [[TT]]* {{.+}})
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000450// To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
451
452template<typename tx>
453tx ftemplate(int n) {
454 tx a = 0;
455 short aa = 0;
456 tx b[10];
457
458 #pragma omp target parallel if(target: n>40)
459 {
460 a += 1;
461 aa += 1;
462 b[2] += 1;
463 }
464
465 return a;
466}
467
468static
469int fstatic(int n) {
470 int a = 0;
471 short aa = 0;
472 char aaa = 0;
473 int b[10];
474
475 #pragma omp target parallel if(target: n>50)
476 {
477 a += 1;
478 aa += 1;
479 aaa += 1;
480 b[2] += 1;
481 }
482
483 return a;
484}
485
486struct S1 {
487 double a;
488
489 int r1(int n){
490 int b = n+1;
491 short int c[2][n];
492
493 #pragma omp target parallel if(target: n>60)
494 {
495 this->a = (double)b + 1.5;
496 c[1][1] = ++a;
497 }
498
499 return c[1][1] + (int)b;
500 }
501};
502
503// CHECK: define {{.*}}@{{.*}}bar{{.*}}
504int bar(int n){
505 int a = 0;
506
507 // CHECK: call {{.*}}i32 [[FOO]](i32 {{.*}})
508 a += foo(n);
509
510 S1 S;
511 // CHECK: call {{.*}}i32 [[FS1:@.+]]([[S1]]* {{.*}}, i32 {{.*}})
512 a += S.r1(n);
513
514 // CHECK: call {{.*}}i32 [[FSTATIC:@.+]](i32 {{.*}})
515 a += fstatic(n);
516
517 // CHECK: call {{.*}}i32 [[FTEMPLATE:@.+]](i32 {{.*}})
518 a += ftemplate<int>(n);
519
520 return a;
521}
522
523//
524// CHECK: define {{.*}}[[FS1]]
525//
526// CHECK: i8* @llvm.stacksave()
527// CHECK-64: [[B_ADDR:%.+]] = bitcast i[[SZ]]* [[B_CADDR:%.+]] to i32*
528// CHECK-64: store i32 %{{.+}}, i32* [[B_ADDR]],
529// CHECK-64: [[B_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[B_CADDR]],
530
531// CHECK-32: store i32 %{{.+}}, i32* [[B_ADDR:%.+]],
532// CHECK-32: [[B_CVAL:%.+]] = load i[[SZ]], i[[SZ]]* [[B_ADDR]],
533
534// We capture 2 VLA sizes in this target region
535// CHECK: [[CELEMSIZE2:%.+]] = mul nuw i[[SZ]] 2, [[VLA0:%.+]]
536// CHECK: [[CSIZE:%.+]] = mul nuw i[[SZ]] [[CELEMSIZE2]], 2
537
538// CHECK: [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 60
539// CHECK: br i1 [[IF]], label %[[TRY:[^,]+]], label %[[FAIL:[^,]+]]
540// CHECK: [[TRY]]
George Rokos63bc9d62017-11-21 18:25:12 +0000541// CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 5, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* [[SR:%[^,]+]], i64* getelementptr inbounds ([5 x i64], [5 x i64]* [[MAPT7]], i32 0, i32 0), i32 1, i32 0)
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000542// CHECK-DAG: [[BPR]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP:%.+]], i32 0, i32 0
543// CHECK-DAG: [[PR]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P:%.+]], i32 0, i32 0
544// CHECK-DAG: [[SR]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S:%.+]], i32 0, i32 0
545// CHECK-DAG: [[SADDR0:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX0:[0-9]+]]
546// CHECK-DAG: [[BPADDR0:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX0]]
547// CHECK-DAG: [[PADDR0:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX0]]
548// CHECK-DAG: [[SADDR1:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX1:[0-9]+]]
549// CHECK-DAG: [[BPADDR1:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX1]]
550// CHECK-DAG: [[PADDR1:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX1]]
551// CHECK-DAG: [[SADDR2:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX2:[0-9]+]]
552// CHECK-DAG: [[BPADDR2:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX2]]
553// CHECK-DAG: [[PADDR2:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX2]]
554// CHECK-DAG: [[SADDR3:%.+]] = getelementptr inbounds [5 x i[[SZ]]], [5 x i[[SZ]]]* [[S]], i32 [[IDX3:[0-9]+]]
555// CHECK-DAG: [[BPADDR3:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[BP]], i32 [[IDX3]]
556// CHECK-DAG: [[PADDR3:%.+]] = getelementptr inbounds [5 x i8*], [5 x i8*]* [[P]], i32 [[IDX3]]
557
558// The names below are not necessarily consistent with the names used for the
559// addresses above as some are repeated.
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000560// CHECK-DAG: store i[[SZ]] [[VLA0]], i[[SZ]]* [[CBPADDR0:%.+]],
561// CHECK-DAG: store i[[SZ]] [[VLA0]], i[[SZ]]* [[CPADDR0:%.+]],
562// CHECK-DAG: [[CBPADDR0]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
563// CHECK-DAG: [[CPADDR0]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000564// CHECK-DAG: store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
565
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000566// CHECK-DAG: store i[[SZ]] 2, i[[SZ]]* [[CBPADDR1:%.+]],
567// CHECK-DAG: store i[[SZ]] 2, i[[SZ]]* [[CPADDR1:%.+]],
568// CHECK-DAG: [[CBPADDR1]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
569// CHECK-DAG: [[CPADDR1]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000570// CHECK-DAG: store i[[SZ]] {{4|8}}, i[[SZ]]* {{%[^,]+}}
571
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000572// CHECK-DAG: store i[[SZ]] [[B_CVAL]], i[[SZ]]* [[CBPADDR2:%.+]],
573// CHECK-DAG: store i[[SZ]] [[B_CVAL]], i[[SZ]]* [[CPADDR2:%.+]],
574// CHECK-DAG: [[CBPADDR2]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
575// CHECK-DAG: [[CPADDR2]] = bitcast i8** {{%[^,]+}} to i[[SZ]]*
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000576// CHECK-DAG: store i[[SZ]] 4, i[[SZ]]* {{%[^,]+}}
577
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000578// CHECK-DAG: store [[S1]]* %{{.+}}, [[S1]]** [[CBPADDR3:%.+]],
579// CHECK-DAG: store [[S1]]* %{{.+}}, [[S1]]** [[CPADDR3:%.+]],
580// CHECK-DAG: [[CBPADDR3]] = bitcast i8** {{%[^,]+}} to [[S1]]**
581// CHECK-DAG: [[CPADDR3]] = bitcast i8** {{%[^,]+}} to [[S1]]**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000582// CHECK-DAG: store i[[SZ]] 8, i[[SZ]]* {{%[^,]+}}
583
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000584// CHECK-DAG: store i16* %{{.+}}, i16** [[CBPADDR4:%.+]],
585// CHECK-DAG: store i16* %{{.+}}, i16** [[CPADDR4:%.+]],
586// CHECK-DAG: [[CBPADDR4]] = bitcast i8** {{%[^,]+}} to i16**
587// CHECK-DAG: [[CPADDR4]] = bitcast i8** {{%[^,]+}} to i16**
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000588// CHECK-DAG: store i[[SZ]] [[CSIZE]], i[[SZ]]* {{%[^,]+}}
589
Alexey Bataev2a007e02017-10-02 14:20:58 +0000590// CHECK-NEXT: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000591// CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:[^,]+]], label %[[END:[^,]+]]
592
593// CHECK: [[FAIL]]
594// CHECK: call void [[HVT7:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
595// CHECK-NEXT: br label %[[END]]
596// CHECK: [[END]]
597
598//
599// CHECK: define {{.*}}[[FSTATIC]]
600//
601// CHECK: [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 50
602// CHECK: br i1 [[IF]], label %[[IFTHEN:[^,]+]], label %[[IFELSE:[^,]+]]
603// CHECK: [[IFTHEN]]
George Rokos63bc9d62017-11-21 18:25:12 +0000604// CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 4, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* getelementptr inbounds ([4 x i[[SZ]]], [4 x i[[SZ]]]* [[SIZET6]], i32 0, i32 0), i64* getelementptr inbounds ([4 x i64], [4 x i64]* [[MAPT6]], i32 0, i32 0), i32 1, i32 0)
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000605// CHECK-DAG: [[BPR]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP:%.+]], i32 0, i32 0
606// CHECK-DAG: [[PR]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P:%.+]], i32 0, i32 0
607
608// CHECK-DAG: [[BPADDR0:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 0
609// CHECK-DAG: [[PADDR0:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 0
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000610// CHECK-DAG: [[CBPADDR0:%.+]] = bitcast i8** [[BPADDR0]] to i[[SZ]]*
611// CHECK-DAG: [[CPADDR0:%.+]] = bitcast i8** [[PADDR0]] to i[[SZ]]*
612// CHECK-DAG: store i[[SZ]] [[VAL0:%.+]], i[[SZ]]* [[CBPADDR0]],
613// CHECK-DAG: store i[[SZ]] [[VAL0]], i[[SZ]]* [[CPADDR0]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000614
615// CHECK-DAG: [[BPADDR1:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 1
616// CHECK-DAG: [[PADDR1:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 1
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000617// CHECK-DAG: [[CBPADDR1:%.+]] = bitcast i8** [[BPADDR1]] to i[[SZ]]*
618// CHECK-DAG: [[CPADDR1:%.+]] = bitcast i8** [[PADDR1]] to i[[SZ]]*
619// CHECK-DAG: store i[[SZ]] [[VAL1:%.+]], i[[SZ]]* [[CBPADDR1]],
620// CHECK-DAG: store i[[SZ]] [[VAL1]], i[[SZ]]* [[CPADDR1]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000621
622// CHECK-DAG: [[BPADDR2:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 2
623// CHECK-DAG: [[PADDR2:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 2
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000624// CHECK-DAG: [[CBPADDR2:%.+]] = bitcast i8** [[BPADDR2]] to i[[SZ]]*
625// CHECK-DAG: [[CPADDR2:%.+]] = bitcast i8** [[PADDR2]] to i[[SZ]]*
626// CHECK-DAG: store i[[SZ]] [[VAL2:%.+]], i[[SZ]]* [[CBPADDR2]],
627// CHECK-DAG: store i[[SZ]] [[VAL2]], i[[SZ]]* [[CPADDR2]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000628
629// CHECK-DAG: [[BPADDR3:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[BP]], i32 0, i32 3
630// CHECK-DAG: [[PADDR3:%.+]] = getelementptr inbounds [4 x i8*], [4 x i8*]* [[P]], i32 0, i32 3
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000631// CHECK-DAG: [[CBPADDR3:%.+]] = bitcast i8** [[BPADDR3]] to [10 x i32]**
632// CHECK-DAG: [[CPADDR3:%.+]] = bitcast i8** [[PADDR3]] to [10 x i32]**
633// CHECK-DAG: store [10 x i32]* [[VAL3:%.+]], [10 x i32]** [[CBPADDR3]],
634// CHECK-DAG: store [10 x i32]* [[VAL3]], [10 x i32]** [[CPADDR3]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000635
Alexey Bataev2a007e02017-10-02 14:20:58 +0000636// CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000637// CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
638// CHECK: [[FAIL]]
639// CHECK: call void [[HVT6:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
640// CHECK-NEXT: br label %[[END]]
641// CHECK: [[END]]
Alexey Bataev2a007e02017-10-02 14:20:58 +0000642// CHECK-NEXT: br label %[[IFEND:.+]]
643// CHECK: [[IFELSE]]
644// CHECK: call void [[HVT6]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}}, {{[^,]+}})
645// CHECK-NEXT: br label %[[IFEND]]
646// CHECK: [[IFEND]]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000647
648//
649// CHECK: define {{.*}}[[FTEMPLATE]]
650//
651// CHECK: [[IF:%.+]] = icmp sgt i32 {{[^,]+}}, 40
652// CHECK: br i1 [[IF]], label %[[IFTHEN:[^,]+]], label %[[IFELSE:[^,]+]]
653// CHECK: [[IFTHEN]]
George Rokos63bc9d62017-11-21 18:25:12 +0000654// CHECK-DAG: [[RET:%.+]] = call i32 @__tgt_target_teams(i64 -1, i8* @{{[^,]+}}, i32 3, i8** [[BPR:%[^,]+]], i8** [[PR:%[^,]+]], i[[SZ]]* getelementptr inbounds ([3 x i[[SZ]]], [3 x i[[SZ]]]* [[SIZET5]], i32 0, i32 0), i64* getelementptr inbounds ([3 x i64], [3 x i64]* [[MAPT5]], i32 0, i32 0), i32 1, i32 0)
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000655// CHECK-DAG: [[BPR]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP:%.+]], i32 0, i32 0
656// CHECK-DAG: [[PR]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P:%.+]], i32 0, i32 0
657
658// CHECK-DAG: [[BPADDR0:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP]], i32 0, i32 0
659// CHECK-DAG: [[PADDR0:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P]], i32 0, i32 0
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000660// CHECK-DAG: [[CBPADDR0:%.+]] = bitcast i8** [[BPADDR0]] to i[[SZ]]*
661// CHECK-DAG: [[CPADDR0:%.+]] = bitcast i8** [[PADDR0]] to i[[SZ]]*
662// CHECK-DAG: store i[[SZ]] [[VAL0:%.+]], i[[SZ]]* [[CBPADDR0]],
663// CHECK-DAG: store i[[SZ]] [[VAL0]], i[[SZ]]* [[CPADDR0]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000664
665// CHECK-DAG: [[BPADDR1:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP]], i32 0, i32 1
666// CHECK-DAG: [[PADDR1:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P]], i32 0, i32 1
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000667// CHECK-DAG: [[CBPADDR1:%.+]] = bitcast i8** [[BPADDR1]] to i[[SZ]]*
668// CHECK-DAG: [[CPADDR1:%.+]] = bitcast i8** [[PADDR1]] to i[[SZ]]*
669// CHECK-DAG: store i[[SZ]] [[VAL1:%.+]], i[[SZ]]* [[CBPADDR1]],
670// CHECK-DAG: store i[[SZ]] [[VAL1]], i[[SZ]]* [[CPADDR1]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000671
672// CHECK-DAG: [[BPADDR2:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[BP]], i32 0, i32 2
673// CHECK-DAG: [[PADDR2:%.+]] = getelementptr inbounds [3 x i8*], [3 x i8*]* [[P]], i32 0, i32 2
Alexey Bataev1fdfdf72017-06-29 16:43:05 +0000674// CHECK-DAG: [[CBPADDR2:%.+]] = bitcast i8** [[BPADDR2]] to [10 x i32]**
675// CHECK-DAG: [[CPADDR2:%.+]] = bitcast i8** [[PADDR2]] to [10 x i32]**
676// CHECK-DAG: store [10 x i32]* [[VAL2:%.+]], [10 x i32]** [[CBPADDR2]],
677// CHECK-DAG: store [10 x i32]* [[VAL2]], [10 x i32]** [[CPADDR2]],
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000678
Alexey Bataev2a007e02017-10-02 14:20:58 +0000679// CHECK: [[ERROR:%.+]] = icmp ne i32 [[RET]], 0
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000680// CHECK-NEXT: br i1 [[ERROR]], label %[[FAIL:.+]], label %[[END:[^,]+]]
681// CHECK: [[FAIL]]
682// CHECK: call void [[HVT5:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}})
683// CHECK-NEXT: br label %[[END]]
684// CHECK: [[END]]
Alexey Bataev2a007e02017-10-02 14:20:58 +0000685// CHECK-NEXT: br label %[[IFEND:.+]]
686// CHECK: [[IFELSE]]
687// CHECK: call void [[HVT:@.+]]({{[^,]+}}, {{[^,]+}}, {{[^,]+}})
688// CHECK-NEXT: br label %[[IFEND]]
689// CHECK: [[IFEND]]
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000690
691// Check that the offloading functions are emitted and that the arguments are
692// correct and loaded correctly for the target regions of the callees of bar().
693
694// CHECK: define internal void [[HVT7]]
695// Create local storage for each capture.
696// CHECK: [[LOCAL_THIS:%.+]] = alloca [[S1]]*
697// CHECK: [[LOCAL_B:%.+]] = alloca i[[SZ]]
698// CHECK: [[LOCAL_VLA1:%.+]] = alloca i[[SZ]]
699// CHECK: [[LOCAL_VLA2:%.+]] = alloca i[[SZ]]
700// CHECK: [[LOCAL_C:%.+]] = alloca i16*
701// CHECK: [[LOCAL_B_CASTED:%.+]] = alloca i[[SZ]]
702// CHECK-DAG: store [[S1]]* [[ARG_THIS:%.+]], [[S1]]** [[LOCAL_THIS]]
703// CHECK-DAG: store i[[SZ]] [[ARG_B:%.+]], i[[SZ]]* [[LOCAL_B]]
704// CHECK-DAG: store i[[SZ]] [[ARG_VLA1:%.+]], i[[SZ]]* [[LOCAL_VLA1]]
705// CHECK-DAG: store i[[SZ]] [[ARG_VLA2:%.+]], i[[SZ]]* [[LOCAL_VLA2]]
706// CHECK-DAG: store i16* [[ARG_C:%.+]], i16** [[LOCAL_C]]
707// Store captures in the context.
708// CHECK-DAG: [[REF_THIS:%.+]] = load [[S1]]*, [[S1]]** [[LOCAL_THIS]],
709// CHECK-64-DAG:[[CONV_BP:%.+]] = bitcast i[[SZ]]* [[LOCAL_B]] to i32*
710// CHECK-DAG: [[VAL_VLA1:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA1]],
711// CHECK-DAG: [[VAL_VLA2:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_VLA2]],
712// CHECK-DAG: [[REF_C:%.+]] = load i16*, i16** [[LOCAL_C]],
713
714// CHECK-64-DAG:[[CONV_B:%.+]] = load i32, i32* [[CONV_BP]]
715// CHECK-64-DAG:[[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_B_CASTED]] to i32*
716// CHECK-64-DAG:store i32 [[CONV_B]], i32* [[CONV]], align
717// CHECK-32-DAG:[[LOCAL_BV:%.+]] = load i32, i32* [[LOCAL_B]]
718// CHECK-32-DAG:store i32 [[LOCAL_BV]], i32* [[LOCAL_B_CASTED]], align
719// CHECK-DAG: [[REF_B:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_B_CASTED]],
720
721// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 5, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, [[S1]]*, i[[SZ]], i[[SZ]], i[[SZ]], i16*)* [[OMP_OUTLINED5:@.+]] to void (i32*, i32*, ...)*), [[S1]]* [[REF_THIS]], i[[SZ]] [[REF_B]], i[[SZ]] [[VAL_VLA1]], i[[SZ]] [[VAL_VLA2]], i16* [[REF_C]])
722//
723//
Alexey Bataev1b48c5e2017-10-24 19:52:31 +0000724// CHECK: define internal {{.*}}void [[OMP_OUTLINED5]](i32* noalias %.global_tid., i32* noalias %.bound_tid., [[S1]]* %{{.+}}, i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}}, i16* {{.+}})
Arpith Chacko Jacob19b911c2017-01-18 18:18:53 +0000725// To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
726
727
728// CHECK: define internal void [[HVT6]]
729// Create local storage for each capture.
730// CHECK: [[LOCAL_A:%.+]] = alloca i[[SZ]]
731// CHECK: [[LOCAL_AA:%.+]] = alloca i[[SZ]]
732// CHECK: [[LOCAL_AAA:%.+]] = alloca i[[SZ]]
733// CHECK: [[LOCAL_B:%.+]] = alloca [10 x i32]*
734// CHECK: [[LOCAL_A_CASTED:%.+]] = alloca i[[SZ]]
735// CHECK: [[LOCAL_AA_CASTED:%.+]] = alloca i[[SZ]]
736// CHECK: [[LOCAL_AAA_CASTED:%.+]] = alloca i[[SZ]]
737// CHECK-DAG: store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
738// CHECK-DAG: store i[[SZ]] [[ARG_AA:%.+]], i[[SZ]]* [[LOCAL_AA]]
739// CHECK-DAG: store i[[SZ]] [[ARG_AAA:%.+]], i[[SZ]]* [[LOCAL_AAA]]
740// CHECK-DAG: store [10 x i32]* [[ARG_B:%.+]], [10 x i32]** [[LOCAL_B]]
741// Store captures in the context.
742// CHECK-64-DAG:[[CONV_AP:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
743// CHECK-DAG: [[CONV_AAP:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA]] to i16*
744// CHECK-DAG: [[CONV_AAAP:%.+]] = bitcast i[[SZ]]* [[LOCAL_AAA]] to i8*
745// CHECK-DAG: [[REF_B:%.+]] = load [10 x i32]*, [10 x i32]** [[LOCAL_B]],
746
747// CHECK-64-DAG:[[CONV_A:%.+]] = load i32, i32* [[CONV_AP]]
748// CHECK-64-DAG:[[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_A_CASTED]] to i32*
749// CHECK-64-DAG:store i32 [[CONV_A]], i32* [[CONV]], align
750// CHECK-32-DAG:[[LOCAL_AV:%.+]] = load i32, i32* [[LOCAL_A]]
751// CHECK-32-DAG:store i32 [[LOCAL_AV]], i32* [[LOCAL_A_CASTED]], align
752// CHECK-DAG: [[REF_A:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_A_CASTED]],
753
754// CHECK-DAG: [[CONV_AA:%.+]] = load i16, i16* [[CONV_AAP]]
755// CHECK-DAG: [[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA_CASTED]] to i16*
756// CHECK-DAG: store i16 [[CONV_AA]], i16* [[CONV]], align
757// CHECK-DAG: [[REF_AA:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_AA_CASTED]],
758
759// CHECK-DAG: [[CONV_AAA:%.+]] = load i8, i8* [[CONV_AAAP]]
760// CHECK-DAG: [[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_AAA_CASTED]] to i8*
761// CHECK-DAG: store i8 [[CONV_AAA]], i8* [[CONV]], align
762// CHECK-DAG: [[REF_AAA:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_AAA_CASTED]],
763
764// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 4, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]], i[[SZ]], i[[SZ]], [10 x i32]*)* [[OMP_OUTLINED6:@.+]] to void (i32*, i32*, ...)*), i[[SZ]] [[REF_A]], i[[SZ]] [[REF_AA]], i[[SZ]] [[REF_AAA]], [10 x i32]* [[REF_B]])
765//
766//
767// CHECK: define internal {{.*}}void [[OMP_OUTLINED6]](i32* noalias %.global_tid., i32* noalias %.bound_tid., i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}}, [10 x i32]* {{.+}})
768// To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
769
770// CHECK: define internal void [[HVT5]]
771// Create local storage for each capture.
772// CHECK: [[LOCAL_A:%.+]] = alloca i[[SZ]]
773// CHECK: [[LOCAL_AA:%.+]] = alloca i[[SZ]]
774// CHECK: [[LOCAL_B:%.+]] = alloca [10 x i32]*
775// CHECK: [[LOCAL_A_CASTED:%.+]] = alloca i[[SZ]]
776// CHECK: [[LOCAL_AA_CASTED:%.+]] = alloca i[[SZ]]
777// CHECK-DAG: store i[[SZ]] [[ARG_A:%.+]], i[[SZ]]* [[LOCAL_A]]
778// CHECK-DAG: store i[[SZ]] [[ARG_AA:%.+]], i[[SZ]]* [[LOCAL_AA]]
779// CHECK-DAG: store [10 x i32]* [[ARG_B:%.+]], [10 x i32]** [[LOCAL_B]]
780// Store captures in the context.
781// CHECK-64-DAG:[[CONV_AP:%.+]] = bitcast i[[SZ]]* [[LOCAL_A]] to i32*
782// CHECK-DAG: [[CONV_AAP:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA]] to i16*
783// CHECK-DAG: [[REF_B:%.+]] = load [10 x i32]*, [10 x i32]** [[LOCAL_B]],
784
785// CHECK-64-DAG:[[CONV_A:%.+]] = load i32, i32* [[CONV_AP]]
786// CHECK-64-DAG:[[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_A_CASTED]] to i32*
787// CHECK-64-DAG:store i32 [[CONV_A]], i32* [[CONV]], align
788// CHECK-32-DAG:[[LOCAL_AV:%.+]] = load i32, i32* [[LOCAL_A]]
789// CHECK-32-DAG:store i32 [[LOCAL_AV]], i32* [[LOCAL_A_CASTED]], align
790// CHECK-DAG: [[REF_A:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_A_CASTED]],
791
792// CHECK-DAG: [[CONV_AA:%.+]] = load i16, i16* [[CONV_AAP]]
793// CHECK-DAG: [[CONV:%.+]] = bitcast i[[SZ]]* [[LOCAL_AA_CASTED]] to i16*
794// CHECK-DAG: store i16 [[CONV_AA]], i16* [[CONV]], align
795// CHECK-DAG: [[REF_AA:%.+]] = load i[[SZ]], i[[SZ]]* [[LOCAL_AA_CASTED]],
796
797// CHECK: call {{.*}}void (%ident_t*, i32, void (i32*, i32*, ...)*, ...) @__kmpc_fork_call(%ident_t* [[DEF_LOC]], i32 3, void (i32*, i32*, ...)* bitcast (void (i32*, i32*, i[[SZ]], i[[SZ]], [10 x i32]*)* [[OMP_OUTLINED7:@.+]] to void (i32*, i32*, ...)*), i[[SZ]] [[REF_A]], i[[SZ]] [[REF_AA]], [10 x i32]* [[REF_B]])
798//
799//
800// CHECK: define internal {{.*}}void [[OMP_OUTLINED7]](i32* noalias %.global_tid., i32* noalias %.bound_tid., i[[SZ]] %{{.+}}, i[[SZ]] %{{.+}}, [10 x i32]* {{.+}})
801// To reduce complexity, we're only going as far as validating the signature of the outlined parallel function.
802
803#endif