blob: 89a042ffc477ea996fe83517b61bbaa43196d3fc [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000015#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000017#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000018#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000020#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000022#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000023#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000024#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000025#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000026#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000027#include "llvm/IR/Type.h"
28#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000029#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000030#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000031
32#define DEBUG_TYPE "irtranslator"
33
Quentin Colombet105cf2b2016-01-20 20:58:56 +000034using namespace llvm;
35
36char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000037INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
38 false, false)
39INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
40INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000041 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000042
Tim Northover60f23492016-11-08 01:12:17 +000043static void reportTranslationError(const Value &V, const Twine &Message) {
44 std::string ErrStorage;
45 raw_string_ostream Err(ErrStorage);
46 Err << Message << ": " << V << '\n';
47 report_fatal_error(Err.str());
48}
49
Quentin Colombeta7fae162016-02-11 17:53:23 +000050IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000051 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000052}
53
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000054void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.addRequired<TargetPassConfig>();
56 MachineFunctionPass::getAnalysisUsage(AU);
57}
58
59
Quentin Colombete225e252016-03-11 17:27:54 +000060unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
61 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000062 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000063 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000064 // Fill ValRegsSequence with the sequence of registers
65 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000066 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000067 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000068 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000069 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000070
71 if (auto CV = dyn_cast<Constant>(&Val)) {
72 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000073 if (!Success) {
74 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +000075 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000076 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000077 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000078 }
Tim Northover60f23492016-11-08 01:12:17 +000079 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000080 }
Tim Northover5ed648e2016-08-09 21:28:04 +000081 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000082 }
Quentin Colombetccd77252016-02-11 21:48:32 +000083 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000084}
85
Tim Northovercdf23f12016-10-31 18:30:59 +000086int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
87 if (FrameIndices.find(&AI) != FrameIndices.end())
88 return FrameIndices[&AI];
89
Tim Northovercdf23f12016-10-31 18:30:59 +000090 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
91 unsigned Size =
92 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
93
94 // Always allocate at least one byte.
95 Size = std::max(Size, 1u);
96
97 unsigned Alignment = AI.getAlignment();
98 if (!Alignment)
99 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
100
101 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000102 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000103 return FI;
104}
105
Tim Northoverad2b7172016-07-26 20:23:26 +0000106unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
107 unsigned Alignment = 0;
108 Type *ValTy = nullptr;
109 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
110 Alignment = SI->getAlignment();
111 ValTy = SI->getValueOperand()->getType();
112 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
113 Alignment = LI->getAlignment();
114 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000115 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000116 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000117 MachineFunctionProperties::Property::FailedISel);
118 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000119 } else
120 llvm_unreachable("unhandled memory instruction");
121
122 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
123}
124
Quentin Colombet53237a92016-03-11 17:27:43 +0000125MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
126 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000127 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000128 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000129 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000130
131 if (BB.hasAddressTaken())
132 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000133 }
134 return *MBB;
135}
136
Tim Northoverc53606e2016-12-07 21:29:15 +0000137bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
138 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000139 // FIXME: handle signed/unsigned wrapping flags.
140
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000141 // Get or create a virtual register for each value.
142 // Unless the value is a Constant => loadimm cst?
143 // or inline constant each time?
144 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000145 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
146 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
147 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000148 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000149 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000150}
151
Tim Northoverc53606e2016-12-07 21:29:15 +0000152bool IRTranslator::translateCompare(const User &U,
153 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000154 const CmpInst *CI = dyn_cast<CmpInst>(&U);
155 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
156 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
157 unsigned Res = getOrCreateVReg(U);
158 CmpInst::Predicate Pred =
159 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
160 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000161
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000162 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000163 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000164 else
Tim Northover0f140c72016-09-09 11:46:34 +0000165 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000166
Tim Northoverde3aea0412016-08-17 20:25:25 +0000167 return true;
168}
169
Tim Northoverc53606e2016-12-07 21:29:15 +0000170bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000171 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000172 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000173 // The target may mess up with the insertion point, but
174 // this is not important as a return is the last instruction
175 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000176 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000177}
178
Tim Northoverc53606e2016-12-07 21:29:15 +0000179bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000180 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000181 unsigned Succ = 0;
182 if (!BrInst.isUnconditional()) {
183 // We want a G_BRCOND to the true BB followed by an unconditional branch.
184 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
185 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
186 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000187 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000188 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000189
190 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
191 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
192 MIRBuilder.buildBr(TgtBB);
193
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000194 // Link successors.
195 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
196 for (const BasicBlock *Succ : BrInst.successors())
197 CurBB.addSuccessor(&getOrCreateBB(*Succ));
198 return true;
199}
200
Kristof Beylseced0712017-01-05 11:28:51 +0000201bool IRTranslator::translateSwitch(const User &U,
202 MachineIRBuilder &MIRBuilder) {
203 // For now, just translate as a chain of conditional branches.
204 // FIXME: could we share most of the logic/code in
205 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
206 // At first sight, it seems most of the logic in there is independent of
207 // SelectionDAG-specifics and a lot of work went in to optimize switch
208 // lowering in there.
209
210 const SwitchInst &SwInst = cast<SwitchInst>(U);
211 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
212
213 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
214 for (auto &CaseIt : SwInst.cases()) {
215 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
216 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
217 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
218 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
219 MachineBasicBlock &TrueBB = getOrCreateBB(*CaseIt.getCaseSuccessor());
220
221 MIRBuilder.buildBrCond(Tst, TrueBB);
222 CurBB.addSuccessor(&TrueBB);
223
224 MachineBasicBlock *FalseBB =
225 MF->CreateMachineBasicBlock(SwInst.getParent());
226 MF->push_back(FalseBB);
227 MIRBuilder.buildBr(*FalseBB);
228 CurBB.addSuccessor(FalseBB);
229
230 MIRBuilder.setMBB(*FalseBB);
231 }
232 // handle default case
233 MachineBasicBlock &DefaultBB = getOrCreateBB(*SwInst.getDefaultDest());
234 MIRBuilder.buildBr(DefaultBB);
235 MIRBuilder.getMBB().addSuccessor(&DefaultBB);
236
237 return true;
238}
239
Tim Northoverc53606e2016-12-07 21:29:15 +0000240bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000241 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000242
Tim Northover7152dca2016-10-19 15:55:06 +0000243 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000244 return false;
245
Tim Northover7152dca2016-10-19 15:55:06 +0000246 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
247 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
248 : MachineMemOperand::MONone;
249 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000250
Tim Northoverad2b7172016-07-26 20:23:26 +0000251 unsigned Res = getOrCreateVReg(LI);
252 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000253 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000254 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000255 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000256 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
257 Flags, DL->getTypeStoreSize(LI.getType()),
258 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000259 return true;
260}
261
Tim Northoverc53606e2016-12-07 21:29:15 +0000262bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000263 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000264
Tim Northover7152dca2016-10-19 15:55:06 +0000265 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000266 return false;
267
Tim Northover7152dca2016-10-19 15:55:06 +0000268 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
269 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
270 : MachineMemOperand::MONone;
271 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000272
Tim Northoverad2b7172016-07-26 20:23:26 +0000273 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
274 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000275 LLT VTy{*SI.getValueOperand()->getType(), *DL},
276 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000277
278 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000279 Val, Addr,
280 *MF->getMachineMemOperand(
281 MachinePointerInfo(SI.getPointerOperand()), Flags,
282 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
283 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000284 return true;
285}
286
Tim Northoverc53606e2016-12-07 21:29:15 +0000287bool IRTranslator::translateExtractValue(const User &U,
288 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000289 const Value *Src = U.getOperand(0);
290 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000291 SmallVector<Value *, 1> Indices;
292
293 // getIndexedOffsetInType is designed for GEPs, so the first index is the
294 // usual array element rather than looking into the actual aggregate.
295 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000296
297 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
298 for (auto Idx : EVI->indices())
299 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
300 } else {
301 for (unsigned i = 1; i < U.getNumOperands(); ++i)
302 Indices.push_back(U.getOperand(i));
303 }
Tim Northover6f80b082016-08-19 17:47:05 +0000304
305 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
306
Tim Northoverb6046222016-08-19 20:09:03 +0000307 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000308 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000309
310 return true;
311}
312
Tim Northoverc53606e2016-12-07 21:29:15 +0000313bool IRTranslator::translateInsertValue(const User &U,
314 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000315 const Value *Src = U.getOperand(0);
316 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000317 SmallVector<Value *, 1> Indices;
318
319 // getIndexedOffsetInType is designed for GEPs, so the first index is the
320 // usual array element rather than looking into the actual aggregate.
321 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000322
323 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
324 for (auto Idx : IVI->indices())
325 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
326 } else {
327 for (unsigned i = 2; i < U.getNumOperands(); ++i)
328 Indices.push_back(U.getOperand(i));
329 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000330
331 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
332
Tim Northoverb6046222016-08-19 20:09:03 +0000333 unsigned Res = getOrCreateVReg(U);
334 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000335 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
336 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000337
338 return true;
339}
340
Tim Northoverc53606e2016-12-07 21:29:15 +0000341bool IRTranslator::translateSelect(const User &U,
342 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000343 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
344 getOrCreateVReg(*U.getOperand(1)),
345 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000346 return true;
347}
348
Tim Northoverc53606e2016-12-07 21:29:15 +0000349bool IRTranslator::translateBitCast(const User &U,
350 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000351 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000352 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000353 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000354 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000355 else
Tim Northover357f1be2016-08-10 23:02:41 +0000356 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000357 return true;
358 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000359 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000360}
361
Tim Northoverc53606e2016-12-07 21:29:15 +0000362bool IRTranslator::translateCast(unsigned Opcode, const User &U,
363 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000364 unsigned Op = getOrCreateVReg(*U.getOperand(0));
365 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000366 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000367 return true;
368}
369
Tim Northoverc53606e2016-12-07 21:29:15 +0000370bool IRTranslator::translateGetElementPtr(const User &U,
371 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000372 // FIXME: support vector GEPs.
373 if (U.getType()->isVectorTy())
374 return false;
375
376 Value &Op0 = *U.getOperand(0);
377 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000378 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000379 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
380 LLT OffsetTy = LLT::scalar(PtrSize);
381
382 int64_t Offset = 0;
383 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
384 GTI != E; ++GTI) {
385 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000386 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000387 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
388 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
389 continue;
390 } else {
391 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
392
393 // If this is a scalar constant or a splat vector of constants,
394 // handle it quickly.
395 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
396 Offset += ElementSize * CI->getSExtValue();
397 continue;
398 }
399
400 if (Offset != 0) {
401 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
402 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
403 MIRBuilder.buildConstant(OffsetReg, Offset);
404 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
405
406 BaseReg = NewBaseReg;
407 Offset = 0;
408 }
409
410 // N = N + Idx * ElementSize;
411 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
412 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
413
414 unsigned IdxReg = getOrCreateVReg(*Idx);
415 if (MRI->getType(IdxReg) != OffsetTy) {
416 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
417 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
418 IdxReg = NewIdxReg;
419 }
420
421 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
422 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
423
424 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
425 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
426 BaseReg = NewBaseReg;
427 }
428 }
429
430 if (Offset != 0) {
431 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
432 MIRBuilder.buildConstant(OffsetReg, Offset);
433 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
434 return true;
435 }
436
437 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
438 return true;
439}
440
Tim Northoverc53606e2016-12-07 21:29:15 +0000441bool IRTranslator::translateMemcpy(const CallInst &CI,
442 MachineIRBuilder &MIRBuilder) {
Tim Northover3f186032016-10-18 20:03:45 +0000443 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
444 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
445 0 ||
446 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
447 0 ||
448 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
449 return false;
450
451 SmallVector<CallLowering::ArgInfo, 8> Args;
452 for (int i = 0; i < 3; ++i) {
453 const auto &Arg = CI.getArgOperand(i);
454 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
455 }
456
457 MachineOperand Callee = MachineOperand::CreateES("memcpy");
458
459 return CLI->lowerCall(MIRBuilder, Callee,
460 CallLowering::ArgInfo(0, CI.getType()), Args);
461}
Tim Northovera7653b32016-09-12 11:20:22 +0000462
Tim Northoverc53606e2016-12-07 21:29:15 +0000463void IRTranslator::getStackGuard(unsigned DstReg,
464 MachineIRBuilder &MIRBuilder) {
Tim Northovercdf23f12016-10-31 18:30:59 +0000465 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
466 MIB.addDef(DstReg);
467
Tim Northover50db7f412016-12-07 21:17:47 +0000468 auto &TLI = *MF->getSubtarget().getTargetLowering();
469 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000470 if (!Global)
471 return;
472
473 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000474 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000475 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
476 MachineMemOperand::MODereferenceable;
477 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000478 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
479 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000480 MIB.setMemRefs(MemRefs, MemRefs + 1);
481}
482
Tim Northover1e656ec2016-12-08 22:44:00 +0000483bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
484 MachineIRBuilder &MIRBuilder) {
485 LLT Ty{*CI.getOperand(0)->getType(), *DL};
486 LLT s1 = LLT::scalar(1);
487 unsigned Width = Ty.getSizeInBits();
488 unsigned Res = MRI->createGenericVirtualRegister(Ty);
489 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
490 auto MIB = MIRBuilder.buildInstr(Op)
491 .addDef(Res)
492 .addDef(Overflow)
493 .addUse(getOrCreateVReg(*CI.getOperand(0)))
494 .addUse(getOrCreateVReg(*CI.getOperand(1)));
495
496 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
497 unsigned Zero = MRI->createGenericVirtualRegister(s1);
498 EntryBuilder.buildConstant(Zero, 0);
499 MIB.addUse(Zero);
500 }
501
502 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
503 return true;
504}
505
Tim Northoverc53606e2016-12-07 21:29:15 +0000506bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
507 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000508 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000509 default:
510 break;
Tim Northoverb58346f2016-12-08 22:44:13 +0000511 case Intrinsic::dbg_declare:
512 case Intrinsic::dbg_value:
513 // FIXME: these obviously need to be supported properly.
514 MF->getProperties().set(
515 MachineFunctionProperties::Property::FailedISel);
516 return true;
Tim Northover1e656ec2016-12-08 22:44:00 +0000517 case Intrinsic::uadd_with_overflow:
518 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
519 case Intrinsic::sadd_with_overflow:
520 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
521 case Intrinsic::usub_with_overflow:
522 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
523 case Intrinsic::ssub_with_overflow:
524 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
525 case Intrinsic::umul_with_overflow:
526 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
527 case Intrinsic::smul_with_overflow:
528 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000529 case Intrinsic::memcpy:
Tim Northoverc53606e2016-12-07 21:29:15 +0000530 return translateMemcpy(CI, MIRBuilder);
Tim Northovera9105be2016-11-09 22:39:54 +0000531 case Intrinsic::eh_typeid_for: {
532 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
533 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000534 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000535 MIRBuilder.buildConstant(Reg, TypeID);
536 return true;
537 }
Tim Northover6e904302016-10-18 20:03:51 +0000538 case Intrinsic::objectsize: {
539 // If we don't know by now, we're never going to know.
540 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
541
542 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
543 return true;
544 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000545 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000546 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000547 return true;
548 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000549 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
550 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000551 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000552
553 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
554 MIRBuilder.buildStore(
555 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000556 *MF->getMachineMemOperand(
557 MachinePointerInfo::getFixedStack(*MF,
558 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000559 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
560 PtrTy.getSizeInBits() / 8, 8));
561 return true;
562 }
Tim Northover91c81732016-08-19 17:17:06 +0000563 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000564 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000565}
566
Tim Northoverc53606e2016-12-07 21:29:15 +0000567bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000568 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000569 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000570 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000571
Tim Northover406024a2016-08-10 21:44:01 +0000572 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000573 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
574 SmallVector<unsigned, 8> Args;
575 for (auto &Arg: CI.arg_operands())
576 Args.push_back(getOrCreateVReg(*Arg));
577
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000578 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
579 return getOrCreateVReg(*CI.getCalledValue());
580 });
Tim Northover406024a2016-08-10 21:44:01 +0000581 }
582
583 Intrinsic::ID ID = F->getIntrinsicID();
584 if (TII && ID == Intrinsic::not_intrinsic)
585 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
586
587 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000588
Tim Northoverc53606e2016-12-07 21:29:15 +0000589 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000590 return true;
591
Tim Northover5fb414d2016-07-29 22:32:36 +0000592 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
593 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000594 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000595
596 for (auto &Arg : CI.arg_operands()) {
597 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
598 MIB.addImm(CI->getSExtValue());
599 else
600 MIB.addUse(getOrCreateVReg(*Arg));
601 }
602 return true;
603}
604
Tim Northoverc53606e2016-12-07 21:29:15 +0000605bool IRTranslator::translateInvoke(const User &U,
606 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000607 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000608 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000609
610 const BasicBlock *ReturnBB = I.getSuccessor(0);
611 const BasicBlock *EHPadBB = I.getSuccessor(1);
612
613 const Value *Callee(I.getCalledValue());
614 const Function *Fn = dyn_cast<Function>(Callee);
615 if (isa<InlineAsm>(Callee))
616 return false;
617
618 // FIXME: support invoking patchpoint and statepoint intrinsics.
619 if (Fn && Fn->isIntrinsic())
620 return false;
621
622 // FIXME: support whatever these are.
623 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
624 return false;
625
626 // FIXME: support Windows exception handling.
627 if (!isa<LandingPadInst>(EHPadBB->front()))
628 return false;
629
630
Matthias Braund0ee66c2016-12-01 19:32:15 +0000631 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000632 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000633 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000634 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
635
636 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
637 SmallVector<CallLowering::ArgInfo, 8> Args;
638 for (auto &Arg: I.arg_operands())
639 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
640
641 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
642 CallLowering::ArgInfo(Res, I.getType()), Args))
643 return false;
644
Matthias Braund0ee66c2016-12-01 19:32:15 +0000645 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000646 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
647
648 // FIXME: track probabilities.
649 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
650 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000651 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000652 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
653 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
654
655 return true;
656}
657
Tim Northoverc53606e2016-12-07 21:29:15 +0000658bool IRTranslator::translateLandingPad(const User &U,
659 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000660 const LandingPadInst &LP = cast<LandingPadInst>(U);
661
662 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000663 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000664
665 MBB.setIsEHPad();
666
667 // If there aren't registers to copy the values into (e.g., during SjLj
668 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000669 auto &TLI = *MF->getSubtarget().getTargetLowering();
670 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000671 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
672 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
673 return true;
674
675 // If landingpad's return type is token type, we don't create DAG nodes
676 // for its exception pointer and selector value. The extraction of exception
677 // pointer or selector value from token type landingpads is not currently
678 // supported.
679 if (LP.getType()->isTokenTy())
680 return true;
681
682 // Add a label to mark the beginning of the landing pad. Deletion of the
683 // landing pad can thus be detected via the MachineModuleInfo.
684 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000685 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000686
687 // Mark exception register as live in.
688 SmallVector<unsigned, 2> Regs;
689 SmallVector<uint64_t, 2> Offsets;
690 LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits());
691 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
692 unsigned VReg = MRI->createGenericVirtualRegister(p0);
693 MIRBuilder.buildCopy(VReg, Reg);
694 Regs.push_back(VReg);
695 Offsets.push_back(0);
696 }
697
698 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
699 unsigned VReg = MRI->createGenericVirtualRegister(p0);
700 MIRBuilder.buildCopy(VReg, Reg);
701 Regs.push_back(VReg);
702 Offsets.push_back(p0.getSizeInBits());
703 }
704
705 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
706 return true;
707}
708
Tim Northoverc53606e2016-12-07 21:29:15 +0000709bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
710 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000711 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
712 return false;
713
Tim Northoverbd505462016-07-22 16:59:52 +0000714 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000715 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000716 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000717 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000718 return true;
719}
720
Tim Northoverc53606e2016-12-07 21:29:15 +0000721bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000722 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000723 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000724 MIB.addDef(getOrCreateVReg(PI));
725
726 PendingPHIs.emplace_back(&PI, MIB.getInstr());
727 return true;
728}
729
730void IRTranslator::finishPendingPhis() {
731 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
732 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000733 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000734
735 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
736 // won't create extra control flow here, otherwise we need to find the
737 // dominating predecessor here (or perhaps force the weirder IRTranslators
738 // to provide a simple boundary).
739 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
740 assert(BBToMBB[PI->getIncomingBlock(i)]->isSuccessor(MIB->getParent()) &&
741 "I appear to have misunderstood Machine PHIs");
742 MIB.addUse(getOrCreateVReg(*PI->getIncomingValue(i)));
743 MIB.addMBB(BBToMBB[PI->getIncomingBlock(i)]);
744 }
745 }
746}
747
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000748bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000749 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000750 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000751#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000752 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000753#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000754 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000755 if (!TPC->isGlobalISelAbortEnabled())
756 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000757 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000758 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000759}
760
Tim Northover5ed648e2016-08-09 21:28:04 +0000761bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000762 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000763 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000764 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000765 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000766 else if (isa<UndefValue>(C))
767 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000768 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000769 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000770 else if (auto GV = dyn_cast<GlobalValue>(&C))
771 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000772 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
773 switch(CE->getOpcode()) {
774#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000775 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000776#include "llvm/IR/Instruction.def"
777 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000778 if (!TPC->isGlobalISelAbortEnabled())
779 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000780 llvm_unreachable("unknown opcode");
781 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000782 } else if (!TPC->isGlobalISelAbortEnabled())
783 return false;
784 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000785 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000786
Tim Northoverd403a3d2016-08-09 23:01:30 +0000787 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000788}
789
Tim Northover0d510442016-08-11 16:21:29 +0000790void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000791 // Release the memory used by the different maps we
792 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000793 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000794 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000795 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000796 Constants.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000797}
798
Tim Northover50db7f412016-12-07 21:17:47 +0000799bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
800 MF = &CurMF;
801 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000802 if (F.empty())
803 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000804 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000805 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000806 EntryBuilder.setMF(*MF);
807 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000808 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000809 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000810
Tim Northover14e7f732016-08-05 17:50:36 +0000811 assert(PendingPHIs.empty() && "stale PHIs");
812
Tim Northover05cc4852016-12-07 21:05:38 +0000813 // Setup a separate basic-block for the arguments and constants, falling
814 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000815 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
816 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000817 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
818 EntryBuilder.setMBB(*EntryBB);
819
820 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000821 SmallVector<unsigned, 8> VRegArgs;
822 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000823 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000824 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000825 if (!Succeeded) {
826 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000827 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000828 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000829 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000830 return false;
831 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000832 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000833 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000834
Tim Northover05cc4852016-12-07 21:05:38 +0000835 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000836 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000837 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000838 // Set the insertion point of all the following translations to
839 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000840 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000841
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000842 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000843 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000844 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000845 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000846 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000847 MF->getProperties().set(
848 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000849 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000850 }
851 }
852 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000853
Tim Northover800638f2016-12-05 23:10:19 +0000854 if (Succeeded) {
855 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000856
Tim Northover800638f2016-12-05 23:10:19 +0000857 // Now that the MachineFrameInfo has been configured, no further changes to
858 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000859 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000860
861 // Merge the argument lowering and constants block with its single
862 // successor, the LLVM-IR entry block. We want the basic block to
863 // be maximal.
864 assert(EntryBB->succ_size() == 1 &&
865 "Custom BB used for lowering should have only one successor");
866 // Get the successor of the current entry block.
867 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
868 assert(NewEntryBB.pred_size() == 1 &&
869 "LLVM-IR entry block has a predecessor!?");
870 // Move all the instruction from the current entry block to the
871 // new entry block.
872 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
873 EntryBB->end());
874
875 // Update the live-in information for the new entry block.
876 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
877 NewEntryBB.addLiveIn(LiveIn);
878 NewEntryBB.sortUniqueLiveIns();
879
880 // Get rid of the now empty basic block.
881 EntryBB->removeSuccessor(&NewEntryBB);
882 MF->remove(EntryBB);
883
884 assert(&MF->front() == &NewEntryBB &&
885 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +0000886 }
887
888 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000889
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000890 return false;
891}