blob: f59d9948f98ed2e27789fb9b2e67a3dee67ac6a2 [file] [log] [blame]
Tom Stellard2f7cdda2013-08-06 23:08:28 +00001//===-- SIFixSGPRCopies.cpp - Remove potential VGPR => SGPR copies --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// Copies from VGPR to SGPR registers are illegal and the register coalescer
12/// will sometimes generate these illegal copies in situations like this:
13///
14/// Register Class <vsrc> is the union of <vgpr> and <sgpr>
15///
16/// BB0:
17/// %vreg0 <sgpr> = SCALAR_INST
18/// %vreg1 <vsrc> = COPY %vreg0 <sgpr>
19/// ...
20/// BRANCH %cond BB1, BB2
21/// BB1:
22/// %vreg2 <vgpr> = VECTOR_INST
23/// %vreg3 <vsrc> = COPY %vreg2 <vgpr>
24/// BB2:
25/// %vreg4 <vsrc> = PHI %vreg1 <vsrc>, <BB#0>, %vreg3 <vrsc>, <BB#1>
NAKAMURA Takumi78e80cd2013-11-14 04:05:22 +000026/// %vreg5 <vgpr> = VECTOR_INST %vreg4 <vsrc>
Tom Stellard2f7cdda2013-08-06 23:08:28 +000027///
NAKAMURA Takumi78e80cd2013-11-14 04:05:22 +000028///
Tom Stellard2f7cdda2013-08-06 23:08:28 +000029/// The coalescer will begin at BB0 and eliminate its copy, then the resulting
30/// code will look like this:
31///
32/// BB0:
33/// %vreg0 <sgpr> = SCALAR_INST
34/// ...
35/// BRANCH %cond BB1, BB2
36/// BB1:
37/// %vreg2 <vgpr> = VECTOR_INST
38/// %vreg3 <vsrc> = COPY %vreg2 <vgpr>
39/// BB2:
40/// %vreg4 <sgpr> = PHI %vreg0 <sgpr>, <BB#0>, %vreg3 <vsrc>, <BB#1>
41/// %vreg5 <vgpr> = VECTOR_INST %vreg4 <sgpr>
42///
43/// Now that the result of the PHI instruction is an SGPR, the register
44/// allocator is now forced to constrain the register class of %vreg3 to
45/// <sgpr> so we end up with final code like this:
NAKAMURA Takumi78e80cd2013-11-14 04:05:22 +000046///
Tom Stellard2f7cdda2013-08-06 23:08:28 +000047/// BB0:
48/// %vreg0 <sgpr> = SCALAR_INST
49/// ...
50/// BRANCH %cond BB1, BB2
51/// BB1:
52/// %vreg2 <vgpr> = VECTOR_INST
53/// %vreg3 <sgpr> = COPY %vreg2 <vgpr>
54/// BB2:
55/// %vreg4 <sgpr> = PHI %vreg0 <sgpr>, <BB#0>, %vreg3 <sgpr>, <BB#1>
56/// %vreg5 <vgpr> = VECTOR_INST %vreg4 <sgpr>
57///
NAKAMURA Takumi78e80cd2013-11-14 04:05:22 +000058/// Now this code contains an illegal copy from a VGPR to an SGPR.
Tom Stellard2f7cdda2013-08-06 23:08:28 +000059///
60/// In order to avoid this problem, this pass searches for PHI instructions
61/// which define a <vsrc> register and constrains its definition class to
62/// <vgpr> if the user of the PHI's definition register is a vector instruction.
63/// If the PHI's definition class is constrained to <vgpr> then the coalescer
64/// will be unable to perform the COPY removal from the above example which
65/// ultimately led to the creation of an illegal COPY.
66//===----------------------------------------------------------------------===//
67
68#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000069#include "AMDGPUSubtarget.h"
Tom Stellard2f7cdda2013-08-06 23:08:28 +000070#include "SIInstrInfo.h"
71#include "llvm/CodeGen/MachineFunctionPass.h"
Tom Stellard82166022013-11-13 23:36:37 +000072#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellard2f7cdda2013-08-06 23:08:28 +000073#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard82166022013-11-13 23:36:37 +000074#include "llvm/Support/Debug.h"
Hans Wennborga74fd702013-11-14 23:24:09 +000075#include "llvm/Support/raw_ostream.h"
Tom Stellard2f7cdda2013-08-06 23:08:28 +000076#include "llvm/Target/TargetMachine.h"
77
78using namespace llvm;
79
Chandler Carruth84e68b22014-04-22 02:41:26 +000080#define DEBUG_TYPE "sgpr-copies"
81
Tom Stellard2f7cdda2013-08-06 23:08:28 +000082namespace {
83
84class SIFixSGPRCopies : public MachineFunctionPass {
Matt Arsenault782c03b2015-11-03 22:30:13 +000085public:
Tom Stellard2f7cdda2013-08-06 23:08:28 +000086 static char ID;
Tom Stellard2f7cdda2013-08-06 23:08:28 +000087
Matt Arsenault782c03b2015-11-03 22:30:13 +000088 SIFixSGPRCopies() : MachineFunctionPass(ID) { }
Tom Stellard2f7cdda2013-08-06 23:08:28 +000089
Craig Topper5656db42014-04-29 07:57:24 +000090 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard2f7cdda2013-08-06 23:08:28 +000091
Craig Topper5656db42014-04-29 07:57:24 +000092 const char *getPassName() const override {
Tom Stellard2f7cdda2013-08-06 23:08:28 +000093 return "SI Fix SGPR copies";
94 }
95
Matt Arsenault0cb85172015-09-25 17:21:28 +000096 void getAnalysisUsage(AnalysisUsage &AU) const override {
97 AU.setPreservesCFG();
98 MachineFunctionPass::getAnalysisUsage(AU);
99 }
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000100};
101
102} // End anonymous namespace
103
Matt Arsenault782c03b2015-11-03 22:30:13 +0000104INITIALIZE_PASS(SIFixSGPRCopies, DEBUG_TYPE,
105 "SI Fix SGPR copies", false, false)
106
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000107char SIFixSGPRCopies::ID = 0;
108
Matt Arsenault782c03b2015-11-03 22:30:13 +0000109char &llvm::SIFixSGPRCopiesID = SIFixSGPRCopies::ID;
110
111FunctionPass *llvm::createSIFixSGPRCopiesPass() {
112 return new SIFixSGPRCopies();
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000113}
114
Tom Stellard82166022013-11-13 23:36:37 +0000115static bool hasVGPROperands(const MachineInstr &MI, const SIRegisterInfo *TRI) {
116 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
117 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
118 if (!MI.getOperand(i).isReg() ||
119 !TargetRegisterInfo::isVirtualRegister(MI.getOperand(i).getReg()))
120 continue;
121
122 if (TRI->hasVGPRs(MRI.getRegClass(MI.getOperand(i).getReg())))
123 return true;
124 }
125 return false;
126}
127
Matt Arsenault0de924b2015-11-02 23:15:42 +0000128static std::pair<const TargetRegisterClass *, const TargetRegisterClass *>
129getCopyRegClasses(const MachineInstr &Copy,
130 const SIRegisterInfo &TRI,
131 const MachineRegisterInfo &MRI) {
Tom Stellard82166022013-11-13 23:36:37 +0000132 unsigned DstReg = Copy.getOperand(0).getReg();
133 unsigned SrcReg = Copy.getOperand(1).getReg();
Matt Arsenault120a0c92014-12-03 05:22:39 +0000134
Matt Arsenaultf0d9e472015-10-13 00:07:54 +0000135 const TargetRegisterClass *SrcRC =
136 TargetRegisterInfo::isVirtualRegister(SrcReg) ?
137 MRI.getRegClass(SrcReg) :
138 TRI.getPhysRegClass(SrcReg);
Tom Stellardd33d7f12015-05-12 14:18:11 +0000139
Matt Arsenaultf0d9e472015-10-13 00:07:54 +0000140 // We don't really care about the subregister here.
141 // SrcRC = TRI.getSubRegClass(SrcRC, Copy.getOperand(1).getSubReg());
Tom Stellard82166022013-11-13 23:36:37 +0000142
Matt Arsenaultf0d9e472015-10-13 00:07:54 +0000143 const TargetRegisterClass *DstRC =
144 TargetRegisterInfo::isVirtualRegister(DstReg) ?
145 MRI.getRegClass(DstReg) :
146 TRI.getPhysRegClass(DstReg);
147
148 return std::make_pair(SrcRC, DstRC);
149}
150
Matt Arsenault0de924b2015-11-02 23:15:42 +0000151static bool isVGPRToSGPRCopy(const TargetRegisterClass *SrcRC,
152 const TargetRegisterClass *DstRC,
153 const SIRegisterInfo &TRI) {
Matt Arsenaultf0d9e472015-10-13 00:07:54 +0000154 return TRI.isSGPRClass(DstRC) && TRI.hasVGPRs(SrcRC);
155}
156
Matt Arsenault0de924b2015-11-02 23:15:42 +0000157static bool isSGPRToVGPRCopy(const TargetRegisterClass *SrcRC,
158 const TargetRegisterClass *DstRC,
159 const SIRegisterInfo &TRI) {
Matt Arsenaultf0d9e472015-10-13 00:07:54 +0000160 return TRI.isSGPRClass(SrcRC) && TRI.hasVGPRs(DstRC);
Tom Stellard82166022013-11-13 23:36:37 +0000161}
162
Matt Arsenault0de924b2015-11-02 23:15:42 +0000163// Distribute an SGPR->VGPR copy of a REG_SEQUENCE into a VGPR REG_SEQUENCE.
164//
165// SGPRx = ...
166// SGPRy = REG_SEQUENCE SGPRx, sub0 ...
167// VGPRz = COPY SGPRy
168//
169// ==>
170//
171// VGPRx = COPY SGPRx
172// VGPRz = REG_SEQUENCE VGPRx, sub0
173//
174// This exposes immediate folding opportunities when materializing 64-bit
175// immediates.
176static bool foldVGPRCopyIntoRegSequence(MachineInstr &MI,
177 const SIRegisterInfo *TRI,
178 const SIInstrInfo *TII,
179 MachineRegisterInfo &MRI) {
180 assert(MI.isRegSequence());
181
182 unsigned DstReg = MI.getOperand(0).getReg();
183 if (!TRI->isSGPRClass(MRI.getRegClass(DstReg)))
184 return false;
185
186 if (!MRI.hasOneUse(DstReg))
187 return false;
188
189 MachineInstr &CopyUse = *MRI.use_instr_begin(DstReg);
190 if (!CopyUse.isCopy())
191 return false;
192
193 const TargetRegisterClass *SrcRC, *DstRC;
194 std::tie(SrcRC, DstRC) = getCopyRegClasses(CopyUse, *TRI, MRI);
195
196 if (!isSGPRToVGPRCopy(SrcRC, DstRC, *TRI))
197 return false;
198
199 // TODO: Could have multiple extracts?
200 unsigned SubReg = CopyUse.getOperand(1).getSubReg();
201 if (SubReg != AMDGPU::NoSubRegister)
202 return false;
203
204 MRI.setRegClass(DstReg, DstRC);
205
206 // SGPRx = ...
207 // SGPRy = REG_SEQUENCE SGPRx, sub0 ...
208 // VGPRz = COPY SGPRy
209
210 // =>
211 // VGPRx = COPY SGPRx
212 // VGPRz = REG_SEQUENCE VGPRx, sub0
213
214 MI.getOperand(0).setReg(CopyUse.getOperand(0).getReg());
215
216 for (unsigned I = 1, N = MI.getNumOperands(); I != N; I += 2) {
217 unsigned SrcReg = MI.getOperand(I).getReg();
Nicolai Haehnle82fc9622016-01-07 17:10:29 +0000218 unsigned SrcSubReg = MI.getOperand(I).getSubReg();
Matt Arsenault0de924b2015-11-02 23:15:42 +0000219
220 const TargetRegisterClass *SrcRC = MRI.getRegClass(SrcReg);
221 assert(TRI->isSGPRClass(SrcRC) &&
222 "Expected SGPR REG_SEQUENCE to only have SGPR inputs");
223
224 SrcRC = TRI->getSubRegClass(SrcRC, SrcSubReg);
225 const TargetRegisterClass *NewSrcRC = TRI->getEquivalentVGPRClass(SrcRC);
226
227 unsigned TmpReg = MRI.createVirtualRegister(NewSrcRC);
228
229 BuildMI(*MI.getParent(), &MI, MI.getDebugLoc(), TII->get(AMDGPU::COPY), TmpReg)
230 .addOperand(MI.getOperand(I));
231
232 MI.getOperand(I).setReg(TmpReg);
233 }
234
235 CopyUse.eraseFromParent();
236 return true;
237}
238
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000239bool SIFixSGPRCopies::runOnMachineFunction(MachineFunction &MF) {
240 MachineRegisterInfo &MRI = MF.getRegInfo();
Eric Christopherfc6de422014-08-05 02:39:49 +0000241 const SIRegisterInfo *TRI =
242 static_cast<const SIRegisterInfo *>(MF.getSubtarget().getRegisterInfo());
243 const SIInstrInfo *TII =
244 static_cast<const SIInstrInfo *>(MF.getSubtarget().getInstrInfo());
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000245
246 SmallVector<MachineInstr *, 16> Worklist;
247
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000248 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
249 BI != BE; ++BI) {
250
251 MachineBasicBlock &MBB = *BI;
252 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000253 I != E; ++I) {
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000254 MachineInstr &MI = *I;
Tom Stellard82166022013-11-13 23:36:37 +0000255
256 switch (MI.getOpcode()) {
Matt Arsenault85441dd2015-09-21 16:27:22 +0000257 default:
258 continue;
259 case AMDGPU::COPY: {
Matt Arsenaultf0d9e472015-10-13 00:07:54 +0000260 // If the destination register is a physical register there isn't really
261 // much we can do to fix this.
262 if (!TargetRegisterInfo::isVirtualRegister(MI.getOperand(0).getReg()))
263 continue;
264
265 const TargetRegisterClass *SrcRC, *DstRC;
266 std::tie(SrcRC, DstRC) = getCopyRegClasses(MI, *TRI, MRI);
267 if (isVGPRToSGPRCopy(SrcRC, DstRC, *TRI)) {
Matt Arsenault85441dd2015-09-21 16:27:22 +0000268 DEBUG(dbgs() << "Fixing VGPR -> SGPR copy: " << MI);
269 TII->moveToVALU(MI);
270 }
271
272 break;
273 }
Tom Stellard82166022013-11-13 23:36:37 +0000274 case AMDGPU::PHI: {
Matt Arsenault3896a0a2014-11-25 21:03:22 +0000275 DEBUG(dbgs() << "Fixing PHI: " << MI);
Tom Stellard82166022013-11-13 23:36:37 +0000276 unsigned Reg = MI.getOperand(0).getReg();
Tom Stellard82166022013-11-13 23:36:37 +0000277 if (!TRI->isSGPRClass(MRI.getRegClass(Reg)))
278 break;
279
280 // If a PHI node defines an SGPR and any of its operands are VGPRs,
281 // then we need to move it to the VALU.
Tom Stellarddeb3f9e2014-09-24 01:33:26 +0000282 //
283 // Also, if a PHI node defines an SGPR and has all SGPR operands
284 // we must move it to the VALU, because the SGPR operands will
285 // all end up being assigned the same register, which means
286 // there is a potential for a conflict if different threads take
Matt Arsenaultbfaab762014-10-17 00:36:20 +0000287 // different control flow paths.
Tom Stellarddeb3f9e2014-09-24 01:33:26 +0000288 //
289 // For Example:
290 //
291 // sgpr0 = def;
292 // ...
293 // sgpr1 = def;
294 // ...
295 // sgpr2 = PHI sgpr0, sgpr1
296 // use sgpr2;
297 //
298 // Will Become:
299 //
300 // sgpr2 = def;
301 // ...
302 // sgpr2 = def;
303 // ...
304 // use sgpr2
305 //
306 // FIXME: This is OK if the branching decision is made based on an
307 // SGPR value.
308 bool SGPRBranch = false;
309
310 // The one exception to this rule is when one of the operands
311 // is defined by a SI_BREAK, SI_IF_BREAK, or SI_ELSE_BREAK
312 // instruction. In this case, there we know the program will
313 // never enter the second block (the loop) without entering
314 // the first block (where the condition is computed), so there
315 // is no chance for values to be over-written.
316
317 bool HasBreakDef = false;
Tom Stellard82166022013-11-13 23:36:37 +0000318 for (unsigned i = 1; i < MI.getNumOperands(); i+=2) {
319 unsigned Reg = MI.getOperand(i).getReg();
320 if (TRI->hasVGPRs(MRI.getRegClass(Reg))) {
321 TII->moveToVALU(MI);
322 break;
323 }
Tom Stellarddeb3f9e2014-09-24 01:33:26 +0000324 MachineInstr *DefInstr = MRI.getUniqueVRegDef(Reg);
325 assert(DefInstr);
326 switch(DefInstr->getOpcode()) {
327
328 case AMDGPU::SI_BREAK:
329 case AMDGPU::SI_IF_BREAK:
330 case AMDGPU::SI_ELSE_BREAK:
331 // If we see a PHI instruction that defines an SGPR, then that PHI
332 // instruction has already been considered and should have
333 // a *_BREAK as an operand.
334 case AMDGPU::PHI:
335 HasBreakDef = true;
336 break;
337 }
Tom Stellard82166022013-11-13 23:36:37 +0000338 }
339
Tom Stellarddeb3f9e2014-09-24 01:33:26 +0000340 if (!SGPRBranch && !HasBreakDef)
341 TII->moveToVALU(MI);
Tom Stellard82166022013-11-13 23:36:37 +0000342 break;
343 }
344 case AMDGPU::REG_SEQUENCE: {
345 if (TRI->hasVGPRs(TII->getOpRegClass(MI, 0)) ||
Matt Arsenault0de924b2015-11-02 23:15:42 +0000346 !hasVGPROperands(MI, TRI)) {
347 foldVGPRCopyIntoRegSequence(MI, TRI, TII, MRI);
Tom Stellard82166022013-11-13 23:36:37 +0000348 continue;
Matt Arsenault0de924b2015-11-02 23:15:42 +0000349 }
Tom Stellard82166022013-11-13 23:36:37 +0000350
Matt Arsenaultbfaab762014-10-17 00:36:20 +0000351 DEBUG(dbgs() << "Fixing REG_SEQUENCE: " << MI);
Tom Stellard82166022013-11-13 23:36:37 +0000352
353 TII->moveToVALU(MI);
Tom Stellard82166022013-11-13 23:36:37 +0000354 break;
355 }
Tom Stellard204e61b2014-04-07 19:45:45 +0000356 case AMDGPU::INSERT_SUBREG: {
Tom Stellarda5687382014-05-15 14:41:55 +0000357 const TargetRegisterClass *DstRC, *Src0RC, *Src1RC;
Tom Stellard204e61b2014-04-07 19:45:45 +0000358 DstRC = MRI.getRegClass(MI.getOperand(0).getReg());
Tom Stellarda5687382014-05-15 14:41:55 +0000359 Src0RC = MRI.getRegClass(MI.getOperand(1).getReg());
360 Src1RC = MRI.getRegClass(MI.getOperand(2).getReg());
361 if (TRI->isSGPRClass(DstRC) &&
362 (TRI->hasVGPRs(Src0RC) || TRI->hasVGPRs(Src1RC))) {
Matt Arsenaultbfaab762014-10-17 00:36:20 +0000363 DEBUG(dbgs() << " Fixing INSERT_SUBREG: " << MI);
Tom Stellarda5687382014-05-15 14:41:55 +0000364 TII->moveToVALU(MI);
365 }
366 break;
Tom Stellard204e61b2014-04-07 19:45:45 +0000367 }
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000368 }
369 }
370 }
Matt Arsenault6f679782014-11-17 21:11:34 +0000371
372 return true;
Tom Stellard2f7cdda2013-08-06 23:08:28 +0000373}