blob: 18eb072003075a59c8f139db635d84a2c007c1f1 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Chris Lattner584a11a2006-11-02 01:44:04 +000019#include "PPCSubtarget.h"
Craig Topperb25fda92012-03-17 18:46:09 +000020#include "llvm/Target/TargetLowering.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000022
23namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000024 namespace PPCISD {
25 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000026 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000028
29 /// FSEL - Traditional three-operand fsel node.
30 ///
31 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000032
Nate Begeman60952142005-09-06 22:03:27 +000033 /// FCFID - The FCFID instruction, taking an f64 operand and producing
34 /// and f64 value containing the FP representation of the integer that
35 /// was temporarily in the f64 operand.
36 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000037
38 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
Nate Begeman60952142005-09-06 22:03:27 +000039 /// operand, producing an f64 value containing the integer representation
40 /// of that FP value.
41 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000042
Chris Lattner27f53452006-03-01 05:50:56 +000043 /// STFIWX - The STFIWX instruction. The first operand is an input token
Dan Gohman48b185d2009-09-25 20:36:54 +000044 /// chain, then an f64 value to store, then an address to store it to.
Chris Lattner27f53452006-03-01 05:50:56 +000045 STFIWX,
Owen Andersonb2c80da2011-02-25 21:41:48 +000046
Nate Begeman69caef22005-12-13 22:55:22 +000047 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
48 // three v4f32 operands and producing a v4f32 result.
49 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000050
Chris Lattnera8713b12006-03-20 01:53:53 +000051 /// VPERM - The PPC VPERM Instruction.
52 ///
53 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000054
Chris Lattner595088a2005-11-17 07:30:41 +000055 /// Hi/Lo - These represent the high and low 16-bit parts of a global
56 /// address respectively. These nodes have two operands, the first of
57 /// which must be a TargetGlobalAddress, and the second of which must be a
58 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
59 /// though these are usually folded into other nodes.
60 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000061
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000062 TOC_ENTRY,
63
Tilmann Scheller79fef932009-12-18 13:00:15 +000064 /// The following three target-specific nodes are used for calls through
65 /// function pointers in the 64-bit SVR4 ABI.
66
67 /// Restore the TOC from the TOC save area of the current stack frame.
68 /// This is basically a hard coded load instruction which additionally
69 /// takes/produces a flag.
70 TOC_RESTORE,
71
72 /// Like a regular LOAD but additionally taking/producing a flag.
73 LOAD,
74
75 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
76 /// a hard coded load instruction.
77 LOAD_TOC,
78
Jim Laskey48850c12006-11-16 22:43:37 +000079 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
80 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
81 /// compute an allocation on the stack.
82 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000083
Chris Lattner595088a2005-11-17 07:30:41 +000084 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
85 /// at function entry, used for PIC code.
86 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000087
Chris Lattnerfea33f72005-12-06 02:10:38 +000088 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
89 /// shift amounts. These nodes are generated by the multi-precision shift
90 /// code.
91 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000092
Chris Lattner4a66d692006-03-22 05:30:33 +000093 /// EXTSW_32 - This is the EXTSW instruction for use with "32-bit"
94 /// registers.
95 EXTSW_32,
Nate Begemanb11b8e42005-12-20 00:26:01 +000096
Chris Lattnereb755fc2006-05-17 19:00:46 +000097 /// CALL - A direct function call.
Hal Finkel51861b42012-03-31 14:45:15 +000098 /// CALL_NOP_SVR4 is a call with the special NOP which follows 64-bit
99 /// SVR4 calls.
100 CALL_Darwin, CALL_SVR4, CALL_NOP_SVR4,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000101
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000102 /// NOP - Special NOP which follows 64-bit SVR4 calls.
103 NOP,
104
Chris Lattnereb755fc2006-05-17 19:00:46 +0000105 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
106 /// MTCTR instruction.
107 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000108
Chris Lattnereb755fc2006-05-17 19:00:46 +0000109 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
110 /// BCTRL instruction.
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000111 BCTRL_Darwin, BCTRL_SVR4,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000112
Nate Begemanb11b8e42005-12-20 00:26:01 +0000113 /// Return with a flag operand, matched by 'blr'
114 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000115
Dale Johannesend7d66382010-05-20 17:48:26 +0000116 /// R32 = MFCR(CRREG, INFLAG) - Represents the MFCRpseud/MFOCRF
117 /// instructions. This copies the bits corresponding to the specified
118 /// CRREG into the resultant GPR. Bits corresponding to other CR regs
119 /// are undefined.
Chris Lattner6961fc72006-03-26 10:06:40 +0000120 MFCR,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000121
122 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
123 /// instructions. For lack of better number, we use the opcode number
124 /// encoding for the OPC field to identify the compare. For example, 838
125 /// is VCMPGTSH.
126 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000127
Chris Lattner6961fc72006-03-26 10:06:40 +0000128 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000129 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000130 /// opcode number encoding for the OPC field to identify the compare. For
131 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000132 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000133
Chris Lattner9754d142006-04-18 17:59:36 +0000134 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
135 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
136 /// condition register to branch on, OPC is the branch opcode to use (e.g.
137 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
138 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000139 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000140
Dale Johannesen666323e2007-10-10 01:01:31 +0000141 // The following 5 instructions are used only as part of the
142 // long double-to-int conversion sequence.
143
144 /// OUTFLAG = MFFS F8RC - This moves the FPSCR (not modelled) into the
145 /// register.
146 MFFS,
147
148 /// OUTFLAG = MTFSB0 INFLAG - This clears a bit in the FPSCR.
149 MTFSB0,
150
151 /// OUTFLAG = MTFSB1 INFLAG - This sets a bit in the FPSCR.
152 MTFSB1,
153
154 /// F8RC, OUTFLAG = FADDRTZ F8RC, F8RC, INFLAG - This is an FADD done with
Owen Andersonb2c80da2011-02-25 21:41:48 +0000155 /// rounding towards zero. It has flags added so it won't move past the
Dale Johannesen666323e2007-10-10 01:01:31 +0000156 /// FPSCR-setting instructions.
157 FADDRTZ,
158
159 /// MTFSF = F8RC, INFLAG - This moves the register into the FPSCR.
Evan Cheng51096af2008-04-19 01:30:48 +0000160 MTFSF,
161
Evan Cheng5102bd92008-04-19 02:30:38 +0000162 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng51096af2008-04-19 01:30:48 +0000163 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng5102bd92008-04-19 02:30:38 +0000164 LARX,
Evan Cheng51096af2008-04-19 01:30:48 +0000165
Evan Cheng5102bd92008-04-19 02:30:38 +0000166 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
167 /// indexed. This is used to implement atomic operations.
168 STCX,
Evan Cheng51096af2008-04-19 01:30:48 +0000169
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000170 /// TC_RETURN - A tail call return.
171 /// operand #0 chain
172 /// operand #1 callee (register or absolute)
173 /// operand #2 stack adjustment
174 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000175 TC_RETURN,
176
177 /// STD_32 - This is the STD instruction for use with "32-bit" registers.
178 STD_32 = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000179
180 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000181 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
182 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
183 /// i32.
Owen Andersonb2c80da2011-02-25 21:41:48 +0000184 STBRX,
185
186 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000187 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
188 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
189 /// or i32.
190 LBRX
Chris Lattnerf424a662006-01-27 23:34:02 +0000191 };
Chris Lattner382f3562006-03-20 06:15:45 +0000192 }
193
194 /// Define some predicates that are used for node matching.
195 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000196 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
197 /// VPKUHUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000198 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000199
Chris Lattnere8b83b42006-04-06 17:23:16 +0000200 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
201 /// VPKUWUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000202 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000203
204 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
205 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000206 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
207 bool isUnary);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000208
209 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
210 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000211 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
212 bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000213
Chris Lattner1d338192006-04-06 18:26:28 +0000214 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
215 /// amount, otherwise return -1.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000216 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000217
Chris Lattner382f3562006-03-20 06:15:45 +0000218 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
219 /// specifies a splat of a single element that is suitable for input to
220 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000221 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000222
Evan Cheng581d2792007-07-30 07:51:22 +0000223 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
224 /// are -0.0.
225 bool isAllNegativeZeroVector(SDNode *N);
226
Chris Lattner382f3562006-03-20 06:15:45 +0000227 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
228 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner95c7adc2006-04-04 17:25:31 +0000229 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000230
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000231 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000232 /// formed by using a vspltis[bhw] instruction of the specified element
233 /// size, return the constant being splatted. The ByteSize field indicates
234 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000235 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner382f3562006-03-20 06:15:45 +0000236 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000237
Nate Begeman6cca84e2005-10-16 05:39:50 +0000238 class PPCTargetLowering : public TargetLowering {
Chris Lattner584a11a2006-11-02 01:44:04 +0000239 const PPCSubtarget &PPCSubTarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000240
Chris Lattnerf22556d2005-08-16 17:14:42 +0000241 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000242 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000243
Chris Lattner347ed8a2006-01-09 23:52:17 +0000244 /// getTargetNodeName() - This method returns the name of a target specific
245 /// DAG node.
246 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000247
Owen Andersonb2c80da2011-02-25 21:41:48 +0000248 virtual MVT getShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
249
Scott Michela6729e82008-03-10 15:42:14 +0000250 /// getSetCCResultType - Return the ISD::SETCC ValueType
Duncan Sandsf2641e12011-09-06 19:07:46 +0000251 virtual EVT getSetCCResultType(EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000252
Chris Lattnera801fced2006-11-08 02:15:41 +0000253 /// getPreIndexedAddressParts - returns true by value, base pointer and
254 /// offset pointer and addressing mode by reference if the node's address
255 /// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000256 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
257 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +0000258 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +0000259 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000260
Chris Lattnera801fced2006-11-08 02:15:41 +0000261 /// SelectAddressRegReg - Given the specified addressed, check to see if it
262 /// can be represented as an indexed [r+r] operation. Returns false if it
263 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000264 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000265 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000266
Chris Lattnera801fced2006-11-08 02:15:41 +0000267 /// SelectAddressRegImm - Returns true if the address N can be represented
268 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
269 /// is not better represented as reg+reg.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000270 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman02b93132009-01-15 16:29:45 +0000271 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000272
Chris Lattnera801fced2006-11-08 02:15:41 +0000273 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
274 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000275 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000276 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000277
278 /// SelectAddressRegImmShift - Returns true if the address N can be
279 /// represented by a base register plus a signed 14-bit displacement
280 /// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000281 bool SelectAddressRegImmShift(SDValue N, SDValue &Disp, SDValue &Base,
Dan Gohman02b93132009-01-15 16:29:45 +0000282 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000283
Hal Finkel88ed4e32012-04-01 19:23:08 +0000284 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000285
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000286 /// LowerOperation - Provide custom lowering hooks for some operations.
287 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000288 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000289
Duncan Sands6ed40142008-12-01 11:39:25 +0000290 /// ReplaceNodeResults - Replace the results of node with an illegal result
291 /// type with new values built out of custom code.
292 ///
293 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000294 SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000295
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000296 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000297
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000298 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000299 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000300 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000301 const SelectionDAG &DAG,
Chris Lattnerc5287c02006-04-02 06:26:07 +0000302 unsigned Depth = 0) const;
Nate Begeman78afac22005-10-18 23:23:37 +0000303
Dan Gohman25c16532010-05-01 00:01:06 +0000304 virtual MachineBasicBlock *
305 EmitInstrWithCustomInserter(MachineInstr *MI,
306 MachineBasicBlock *MBB) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000307 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesend4eb0522008-08-25 22:34:37 +0000308 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman747e55b2009-02-07 16:15:20 +0000309 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000310 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
311 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000312 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000313
Chris Lattnerd6855142007-03-25 02:14:49 +0000314 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompsone8360b72010-10-29 17:29:13 +0000315
316 /// Examine constraint string and operand type and determine a weight value.
317 /// The operand object must already have been set up with the operand type.
318 ConstraintWeight getSingleConstraintMatchWeight(
319 AsmOperandInfo &info, const char *constraint) const;
320
Owen Andersonb2c80da2011-02-25 21:41:48 +0000321 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +0000322 getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Anderson53aa7a92009-08-10 22:56:29 +0000323 EVT VT) const;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000324
Dale Johannesencbde4c22008-02-28 22:31:51 +0000325 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
326 /// function arguments in the caller parameter area. This is the actual
327 /// alignment, not its logarithm.
Chris Lattner229907c2011-07-18 04:54:35 +0000328 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000329
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000330 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000331 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000332 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000333 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000334 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000335 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000336
Chris Lattner1eb94d92007-03-30 23:15:24 +0000337 /// isLegalAddressingMode - Return true if the addressing mode represented
338 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000339 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000340
Evan Cheng2dd2c652006-03-13 23:20:37 +0000341 /// isLegalAddressImmediate - Return true if the integer value can be used
Evan Chengb9dce9d2007-03-12 23:29:01 +0000342 /// as the offset of the target addressing mode for load / store of the
343 /// given type.
Chris Lattner229907c2011-07-18 04:54:35 +0000344 virtual bool isLegalAddressImmediate(int64_t V, Type *Ty) const;
Evan Chengb9dce9d2007-03-12 23:29:01 +0000345
346 /// isLegalAddressImmediate - Return true if the GlobalValue can be used as
347 /// the offset of the target addressing mode.
348 virtual bool isLegalAddressImmediate(GlobalValue *GV) const;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +0000349
Dan Gohmanc14e5222008-10-21 03:41:46 +0000350 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000351
Evan Chengd9929f02010-04-01 20:10:42 +0000352 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000353 /// and store operations as a result of memset, memcpy, and memmove
354 /// lowering. If DstAlign is zero that means it's safe to destination
355 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
356 /// means there isn't a need to check it against alignment requirement,
357 /// probably because the source does not need to be loaded. If
Lang Hames58dba012011-10-26 23:50:43 +0000358 /// 'IsZeroVal' is true, that means it's safe to return a
Evan Cheng61399372010-04-02 19:36:14 +0000359 /// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengebe47c82010-04-08 07:37:57 +0000360 /// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
361 /// constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000362 /// It returns EVT::Other if the type should be determined using generic
363 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000364 virtual EVT
Evan Chengebe47c82010-04-08 07:37:57 +0000365 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Lang Hames58dba012011-10-26 23:50:43 +0000366 bool IsZeroVal, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000367 MachineFunction &MF) const;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000368
Evan Cheng51096af2008-04-19 01:30:48 +0000369 private:
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000370 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
371 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000372
Evan Cheng67a69dd2010-01-27 00:07:07 +0000373 bool
374 IsEligibleForTailCallOptimization(SDValue Callee,
375 CallingConv::ID CalleeCC,
376 bool isVarArg,
377 const SmallVectorImpl<ISD::InputArg> &Ins,
378 SelectionDAG& DAG) const;
379
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000380 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000381 int SPDiff,
382 SDValue Chain,
383 SDValue &LROpOut,
384 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000385 bool isDarwinABI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000386 DebugLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000387
Dan Gohman21cea8a2010-04-17 15:26:15 +0000388 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
389 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
390 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
391 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
392 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000393 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
394 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000395 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
396 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000397 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000398 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000399 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000400 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000401 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000402 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000403 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000404 const PPCSubtarget &Subtarget) const;
405 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
406 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, DebugLoc dl) const;
407 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
408 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
409 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
410 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
411 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
412 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
413 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
414 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
415 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
416 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000417
418 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000419 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000420 const SmallVectorImpl<ISD::InputArg> &Ins,
421 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000422 SmallVectorImpl<SDValue> &InVals) const;
Sandeep Patel68c5f472009-09-02 08:44:58 +0000423 SDValue FinishCall(CallingConv::ID CallConv, DebugLoc dl, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000424 bool isVarArg,
425 SelectionDAG &DAG,
426 SmallVector<std::pair<unsigned, SDValue>, 8>
427 &RegsToPass,
428 SDValue InFlag, SDValue Chain,
429 SDValue &Callee,
430 int SPDiff, unsigned NumBytes,
431 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000432 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000433
434 virtual SDValue
435 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000436 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000437 const SmallVectorImpl<ISD::InputArg> &Ins,
438 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000439 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000440
441 virtual SDValue
Evan Cheng65f9d192012-02-28 18:51:51 +0000442 LowerCall(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
443 bool isVarArg, bool doesNotRet, bool &isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000444 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000445 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000446 const SmallVectorImpl<ISD::InputArg> &Ins,
447 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000448 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000449
Hal Finkel450128a2011-10-14 19:51:36 +0000450 virtual bool
451 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
452 bool isVarArg,
453 const SmallVectorImpl<ISD::OutputArg> &Outs,
454 LLVMContext &Context) const;
455
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000456 virtual SDValue
457 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000458 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000459 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000460 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000461 DebugLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000462
463 SDValue
464 LowerFormalArguments_Darwin(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000466 const SmallVectorImpl<ISD::InputArg> &Ins,
467 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000468 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000469 SDValue
470 LowerFormalArguments_SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000472 const SmallVectorImpl<ISD::InputArg> &Ins,
473 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000474 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000475
476 SDValue
Evan Cheng65f9d192012-02-28 18:51:51 +0000477 LowerCall_Darwin(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
478 bool isVarArg, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000479 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000480 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000481 const SmallVectorImpl<ISD::InputArg> &Ins,
482 DebugLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000483 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000484 SDValue
Evan Cheng65f9d192012-02-28 18:51:51 +0000485 LowerCall_SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
486 bool isVarArg, bool isTailCall,
487 const SmallVectorImpl<ISD::OutputArg> &Outs,
488 const SmallVectorImpl<SDValue> &OutVals,
489 const SmallVectorImpl<ISD::InputArg> &Ins,
490 DebugLoc dl, SelectionDAG &DAG,
491 SmallVectorImpl<SDValue> &InVals) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000492 };
493}
494
495#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H