blob: 4a28a4bd8064770008a755d2147dad1640ac1d49 [file] [log] [blame]
Chris Lattnerdc750592005-01-07 07:47:09 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattnerdc750592005-01-07 07:47:09 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattnerdc750592005-01-07 07:47:09 +00008//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth411fb402014-07-26 05:49:40 +000015#include "llvm/ADT/SetVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/SmallPtrSet.h"
Hal Finkel19775142014-03-31 17:48:10 +000017#include "llvm/ADT/SmallSet.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/SmallVector.h"
Paul Redmondf29ddfe2013-02-15 18:45:18 +000019#include "llvm/ADT/Triple.h"
Evan Chengd4b08732010-11-30 23:55:39 +000020#include "llvm/CodeGen/Analysis.h"
Chris Lattnerdc750592005-01-07 07:47:09 +000021#include "llvm/CodeGen/MachineFunction.h"
Jim Laskey70323a82006-12-14 19:17:33 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/CallingConv.h"
24#include "llvm/IR/Constants.h"
25#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
Chandler Carrutha7c44e62013-01-08 05:11:57 +000028#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/LLVMContext.h"
David Greeneae4f2662010-01-05 01:24:53 +000030#include "llvm/Support/Debug.h"
Jim Grosbachd64dfc12010-06-18 21:43:38 +000031#include "llvm/Support/ErrorHandling.h"
Duncan Sands1826ded2007-10-28 12:59:45 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner13626022009-08-23 06:03:38 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetFrameLowering.h"
35#include "llvm/Target/TargetLowering.h"
36#include "llvm/Target/TargetMachine.h"
Eric Christopherd9134482014-08-04 21:25:23 +000037#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattnerdc750592005-01-07 07:47:09 +000038using namespace llvm;
39
Chandler Carruthb1432742014-07-28 17:55:07 +000040#define DEBUG_TYPE "legalizedag"
41
Chris Lattnerdc750592005-01-07 07:47:09 +000042//===----------------------------------------------------------------------===//
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000043/// This takes an arbitrary SelectionDAG as input and
Chris Lattnerdc750592005-01-07 07:47:09 +000044/// hacks on it until the target machine can handle it. This involves
45/// eliminating value sizes the machine cannot handle (promoting small sizes to
46/// large sizes or splitting up large values into small values) as well as
47/// eliminating operations the machine cannot handle.
48///
49/// This code also does a small amount of optimization and recognition of idioms
50/// as part of its processing. For example, if a target does not support a
51/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
52/// will attempt merge setcc and brc instructions into brcc's.
53///
54namespace {
Chandler Carruth1f52b3d2014-08-01 19:49:59 +000055class SelectionDAGLegalize {
Dan Gohmanc3349602010-04-19 19:05:59 +000056 const TargetMachine &TM;
Dan Gohman21cea8a2010-04-17 15:26:15 +000057 const TargetLowering &TLI;
Chris Lattnerdc750592005-01-07 07:47:09 +000058 SelectionDAG &DAG;
59
Chandler Carruth411fb402014-07-26 05:49:40 +000060 /// \brief The set of nodes which have already been legalized. We hold a
61 /// reference to it in order to update as necessary on node deletion.
62 SmallPtrSetImpl<SDNode *> &LegalizedNodes;
63
64 /// \brief A set of all the nodes updated during legalization.
65 SmallSetVector<SDNode *, 16> *UpdatedNodes;
Dan Gohman198b7ff2011-11-03 21:49:52 +000066
Matt Arsenault758659232013-05-18 00:21:46 +000067 EVT getSetCCResultType(EVT VT) const {
68 return TLI.getSetCCResultType(*DAG.getContext(), VT);
69 }
70
Chris Lattner462505f2006-02-13 09:18:02 +000071 // Libcall insertion helpers.
Scott Michelcf0da6c2009-02-17 22:15:04 +000072
Chris Lattnerdc750592005-01-07 07:47:09 +000073public:
Chandler Carruth411fb402014-07-26 05:49:40 +000074 SelectionDAGLegalize(SelectionDAG &DAG,
Chandler Carruth411fb402014-07-26 05:49:40 +000075 SmallPtrSetImpl<SDNode *> &LegalizedNodes,
76 SmallSetVector<SDNode *, 16> *UpdatedNodes = nullptr)
Chandler Carruth1f52b3d2014-08-01 19:49:59 +000077 : TM(DAG.getTarget()), TLI(DAG.getTargetLoweringInfo()), DAG(DAG),
78 LegalizedNodes(LegalizedNodes), UpdatedNodes(UpdatedNodes) {}
Chris Lattnerdc750592005-01-07 07:47:09 +000079
Chandler Carruth411fb402014-07-26 05:49:40 +000080 /// \brief Legalizes the given operation.
Dan Gohman198b7ff2011-11-03 21:49:52 +000081 void LegalizeOp(SDNode *Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +000082
Chandler Carruth411fb402014-07-26 05:49:40 +000083private:
Eli Friedmanaee3f622009-06-06 07:04:42 +000084 SDValue OptimizeFloatStore(StoreSDNode *ST);
85
Nadav Rotemde6fd282012-07-11 08:52:09 +000086 void LegalizeLoadOps(SDNode *Node);
87 void LegalizeStoreOps(SDNode *Node);
88
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000089 /// Some targets cannot handle a variable
Nate Begeman6f94f612008-04-25 18:07:40 +000090 /// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
91 /// is necessary to spill the vector being inserted into to memory, perform
92 /// the insert there, and then read the result back.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000093 SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val,
Andrew Trickef9de2a2013-05-25 02:42:55 +000094 SDValue Idx, SDLoc dl);
Eli Friedmana8f9a022009-05-27 02:16:40 +000095 SDValue ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val,
Andrew Trickef9de2a2013-05-25 02:42:55 +000096 SDValue Idx, SDLoc dl);
Dan Gohman2a7de412007-10-11 23:57:53 +000097
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000098 /// Return a vector shuffle operation which
Nate Begeman5f829d82009-04-29 05:20:52 +000099 /// performs the same shuffe in terms of order or result bytes, but on a type
100 /// whose vector element type is narrower than the original shuffle type.
101 /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Andrew Trickef9de2a2013-05-25 02:42:55 +0000102 SDValue ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000103 SDValue N1, SDValue N2,
Benjamin Kramer339ced42012-01-15 13:16:05 +0000104 ArrayRef<int> Mask) const;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000105
Tom Stellard08690a12013-09-28 02:50:32 +0000106 bool LegalizeSetCCCondCode(EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
Daniel Sandersedc071b2013-11-21 13:24:49 +0000107 bool &NeedInvert, SDLoc dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000108
Eli Friedmanb3554152009-05-27 02:21:29 +0000109 SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned);
Eric Christopherbcaedb52011-04-20 01:19:45 +0000110 SDValue ExpandLibCall(RTLIB::Libcall LC, EVT RetVT, const SDValue *Ops,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000111 unsigned NumOps, bool isSigned, SDLoc dl);
Eric Christopherbcaedb52011-04-20 01:19:45 +0000112
Jim Grosbachd64dfc12010-06-18 21:43:38 +0000113 std::pair<SDValue, SDValue> ExpandChainLibCall(RTLIB::Libcall LC,
114 SDNode *Node, bool isSigned);
Eli Friedmand6f28342009-05-27 03:33:44 +0000115 SDValue ExpandFPLibCall(SDNode *Node, RTLIB::Libcall Call_F32,
116 RTLIB::Libcall Call_F64, RTLIB::Libcall Call_F80,
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000117 RTLIB::Libcall Call_F128,
118 RTLIB::Libcall Call_PPCF128);
Anton Korobeynikovf93bb392009-11-07 17:14:39 +0000119 SDValue ExpandIntLibCall(SDNode *Node, bool isSigned,
120 RTLIB::Libcall Call_I8,
121 RTLIB::Libcall Call_I16,
122 RTLIB::Libcall Call_I32,
123 RTLIB::Libcall Call_I64,
Eli Friedmand6f28342009-05-27 03:33:44 +0000124 RTLIB::Libcall Call_I128);
Evan Chengb14ce092011-04-16 03:08:26 +0000125 void ExpandDivRemLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000126 void ExpandSinCosLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Chris Lattnere3e847b2005-07-16 00:19:57 +0000127
Andrew Trickef9de2a2013-05-25 02:42:55 +0000128 SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT, SDLoc dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000129 SDValue ExpandBUILD_VECTOR(SDNode *Node);
130 SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
Eli Friedman2892d822009-05-27 12:20:41 +0000131 void ExpandDYNAMIC_STACKALLOC(SDNode *Node,
132 SmallVectorImpl<SDValue> &Results);
133 SDValue ExpandFCOPYSIGN(SDNode *Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000134 SDValue ExpandLegalINT_TO_FP(bool isSigned, SDValue LegalOp, EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000135 SDLoc dl);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000136 SDValue PromoteLegalINT_TO_FP(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000137 SDLoc dl);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000138 SDValue PromoteLegalFP_TO_INT(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000139 SDLoc dl);
Jeff Cohen5f4ef3c2005-07-27 06:12:32 +0000140
Andrew Trickef9de2a2013-05-25 02:42:55 +0000141 SDValue ExpandBSWAP(SDValue Op, SDLoc dl);
142 SDValue ExpandBitCount(unsigned Opc, SDValue Op, SDLoc dl);
Chris Lattnera5bf1032005-05-12 04:49:08 +0000143
Eli Friedman40afdb62009-05-23 22:37:25 +0000144 SDValue ExpandExtractFromVectorThroughStack(SDValue Op);
David Greenebab5e6e2011-01-26 19:13:22 +0000145 SDValue ExpandInsertToVectorThroughStack(SDValue Op);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000146 SDValue ExpandVectorBuildThroughStack(SDNode* Node);
Eli Friedman21d349b2009-05-27 01:25:56 +0000147
Dan Gohman198b7ff2011-11-03 21:49:52 +0000148 SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP);
149
Jim Grosbachd64dfc12010-06-18 21:43:38 +0000150 std::pair<SDValue, SDValue> ExpandAtomic(SDNode *Node);
151
Dan Gohman198b7ff2011-11-03 21:49:52 +0000152 void ExpandNode(SDNode *Node);
153 void PromoteNode(SDNode *Node);
154
Eli Friedman13477152011-11-11 23:58:27 +0000155public:
Eli Friedman13477152011-11-11 23:58:27 +0000156 // Node replacement helpers
157 void ReplacedNode(SDNode *N) {
Chandler Carruth1f52b3d2014-08-01 19:49:59 +0000158 LegalizedNodes.erase(N);
Chandler Carruth74ec9e12014-08-27 11:22:16 +0000159 if (UpdatedNodes)
160 UpdatedNodes->insert(N);
Eli Friedman13477152011-11-11 23:58:27 +0000161 }
162 void ReplaceNode(SDNode *Old, SDNode *New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000163 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
164 dbgs() << " with: "; New->dump(&DAG));
165
Chandler Carruth5a85c7b2014-07-26 05:53:16 +0000166 assert(Old->getNumValues() == New->getNumValues() &&
167 "Replacing one node with another that produces a different number "
168 "of values!");
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000169 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruth411fb402014-07-26 05:49:40 +0000170 for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i)
171 DAG.TransferDbgValues(SDValue(Old, i), SDValue(New, i));
172 if (UpdatedNodes)
173 UpdatedNodes->insert(New);
Eli Friedman13477152011-11-11 23:58:27 +0000174 ReplacedNode(Old);
175 }
176 void ReplaceNode(SDValue Old, SDValue New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000177 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
178 dbgs() << " with: "; New->dump(&DAG));
179
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000180 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruth411fb402014-07-26 05:49:40 +0000181 DAG.TransferDbgValues(Old, New);
182 if (UpdatedNodes)
183 UpdatedNodes->insert(New.getNode());
Eli Friedman13477152011-11-11 23:58:27 +0000184 ReplacedNode(Old.getNode());
185 }
186 void ReplaceNode(SDNode *Old, const SDValue *New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000187 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG));
188
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000189 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruthb1432742014-07-28 17:55:07 +0000190 for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i) {
191 DEBUG(dbgs() << (i == 0 ? " with: "
192 : " and: ");
193 New[i]->dump(&DAG));
Chandler Carruth411fb402014-07-26 05:49:40 +0000194 DAG.TransferDbgValues(SDValue(Old, i), New[i]);
Chandler Carruthb1432742014-07-28 17:55:07 +0000195 if (UpdatedNodes)
196 UpdatedNodes->insert(New[i].getNode());
197 }
Eli Friedman13477152011-11-11 23:58:27 +0000198 ReplacedNode(Old);
199 }
Chris Lattnerdc750592005-01-07 07:47:09 +0000200};
201}
202
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000203/// Return a vector shuffle operation which
Nate Begeman5f829d82009-04-29 05:20:52 +0000204/// performs the same shuffe in terms of order or result bytes, but on a type
205/// whose vector element type is narrower than the original shuffle type.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000206/// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000207SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +0000208SelectionDAGLegalize::ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Nate Begeman5f829d82009-04-29 05:20:52 +0000209 SDValue N1, SDValue N2,
Benjamin Kramer339ced42012-01-15 13:16:05 +0000210 ArrayRef<int> Mask) const {
Nate Begeman5f829d82009-04-29 05:20:52 +0000211 unsigned NumMaskElts = VT.getVectorNumElements();
212 unsigned NumDestElts = NVT.getVectorNumElements();
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000213 unsigned NumEltsGrowth = NumDestElts / NumMaskElts;
Chris Lattner6be79822006-04-04 17:23:26 +0000214
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000215 assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
216
217 if (NumEltsGrowth == 1)
218 return DAG.getVectorShuffle(NVT, dl, N1, N2, &Mask[0]);
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000219
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000220 SmallVector<int, 8> NewMask;
Nate Begeman5f829d82009-04-29 05:20:52 +0000221 for (unsigned i = 0; i != NumMaskElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000222 int Idx = Mask[i];
223 for (unsigned j = 0; j != NumEltsGrowth; ++j) {
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000224 if (Idx < 0)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000225 NewMask.push_back(-1);
226 else
227 NewMask.push_back(Idx * NumEltsGrowth + j);
Chris Lattner6be79822006-04-04 17:23:26 +0000228 }
Chris Lattner6be79822006-04-04 17:23:26 +0000229 }
Nate Begeman5f829d82009-04-29 05:20:52 +0000230 assert(NewMask.size() == NumDestElts && "Non-integer NumEltsGrowth?");
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000231 assert(TLI.isShuffleMaskLegal(NewMask, NVT) && "Shuffle not legal?");
232 return DAG.getVectorShuffle(NVT, dl, N1, N2, &NewMask[0]);
Chris Lattner6be79822006-04-04 17:23:26 +0000233}
234
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000235/// Expands the ConstantFP node to an integer constant or
Evan Cheng22cf8992006-12-13 20:57:08 +0000236/// a load from the constant pool.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000237SDValue
238SelectionDAGLegalize::ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP) {
Evan Cheng47833a12006-12-12 21:32:44 +0000239 bool Extend = false;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000240 SDLoc dl(CFP);
Evan Cheng47833a12006-12-12 21:32:44 +0000241
242 // If a FP immediate is precise when represented as a float and if the
243 // target can do an extending load from float to double, we put it into
244 // the constant pool as a float, even if it's is statically typed as a
Chris Lattner3dc38992008-03-05 06:46:58 +0000245 // double. This shrinks FP constants and canonicalizes them for targets where
246 // an FP extending load is the same cost as a normal load (such as on the x87
247 // fp stack or PPC FP unit).
Owen Anderson53aa7a92009-08-10 22:56:29 +0000248 EVT VT = CFP->getValueType(0);
Dan Gohmanec270fb2008-09-12 18:08:03 +0000249 ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
Evan Cheng22cf8992006-12-13 20:57:08 +0000250 if (!UseCP) {
Owen Anderson9f944592009-08-11 20:47:22 +0000251 assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion");
Dale Johannesen54306fe2008-10-09 18:53:47 +0000252 return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(),
Owen Anderson9f944592009-08-11 20:47:22 +0000253 (VT == MVT::f64) ? MVT::i64 : MVT::i32);
Evan Cheng3766fc602006-12-12 22:19:28 +0000254 }
255
Owen Anderson53aa7a92009-08-10 22:56:29 +0000256 EVT OrigVT = VT;
257 EVT SVT = VT;
Oliver Stannard6eda6ff2014-07-11 13:33:46 +0000258 while (SVT != MVT::f32 && SVT != MVT::f16) {
Owen Anderson9f944592009-08-11 20:47:22 +0000259 SVT = (MVT::SimpleValueType)(SVT.getSimpleVT().SimpleTy - 1);
Dan Gohman35b6f9a2010-06-18 14:01:07 +0000260 if (ConstantFPSDNode::isValueValidForType(SVT, CFP->getValueAPF()) &&
Evan Cheng38caf772008-03-04 08:05:30 +0000261 // Only do this if the target has a native EXTLOAD instruction from
262 // smaller type.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000263 TLI.isLoadExtLegal(ISD::EXTLOAD, OrigVT, SVT) &&
Chris Lattner3dc38992008-03-05 06:46:58 +0000264 TLI.ShouldShrinkFPConstant(OrigVT)) {
Chris Lattner229907c2011-07-18 04:54:35 +0000265 Type *SType = SVT.getTypeForEVT(*DAG.getContext());
Owen Anderson487375e2009-07-29 18:55:55 +0000266 LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
Evan Cheng38caf772008-03-04 08:05:30 +0000267 VT = SVT;
268 Extend = true;
269 }
Evan Cheng47833a12006-12-12 21:32:44 +0000270 }
271
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000272 SDValue CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
Evan Cheng1fb8aed2009-03-13 07:51:59 +0000273 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohman198b7ff2011-11-03 21:49:52 +0000274 if (Extend) {
275 SDValue Result =
276 DAG.getExtLoad(ISD::EXTLOAD, dl, OrigVT,
277 DAG.getEntryNode(),
278 CPIdx, MachinePointerInfo::getConstantPool(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000279 VT, false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000280 return Result;
281 }
282 SDValue Result =
283 DAG.getLoad(OrigVT, dl, DAG.getEntryNode(), CPIdx,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000284 MachinePointerInfo::getConstantPool(), false, false, false,
Dan Gohman198b7ff2011-11-03 21:49:52 +0000285 Alignment);
286 return Result;
Evan Cheng47833a12006-12-12 21:32:44 +0000287}
288
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000289/// Expands an unaligned store to 2 half-size stores.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000290static void ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
291 const TargetLowering &TLI,
Eli Friedman13477152011-11-11 23:58:27 +0000292 SelectionDAGLegalize *DAGLegalize) {
Eli Friedmand257a462011-11-16 02:43:15 +0000293 assert(ST->getAddressingMode() == ISD::UNINDEXED &&
294 "unaligned indexed stores not implemented!");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000295 SDValue Chain = ST->getChain();
296 SDValue Ptr = ST->getBasePtr();
297 SDValue Val = ST->getValue();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000298 EVT VT = Val.getValueType();
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000299 int Alignment = ST->getAlignment();
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000300 unsigned AS = ST->getAddressSpace();
301
Andrew Trickef9de2a2013-05-25 02:42:55 +0000302 SDLoc dl(ST);
Duncan Sands13237ac2008-06-06 12:08:01 +0000303 if (ST->getMemoryVT().isFloatingPoint() ||
304 ST->getMemoryVT().isVector()) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000305 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits());
Duncan Sands8f352fe2008-12-12 21:47:02 +0000306 if (TLI.isTypeLegal(intVT)) {
307 // Expand to a bitconvert of the value to the integer type of the
308 // same size, then a (misaligned) int store.
309 // FIXME: Does not handle truncating floating point stores!
Wesley Peck527da1b2010-11-23 03:31:01 +0000310 SDValue Result = DAG.getNode(ISD::BITCAST, dl, intVT, Val);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000311 Result = DAG.getStore(Chain, dl, Result, Ptr, ST->getPointerInfo(),
312 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Eli Friedman13477152011-11-11 23:58:27 +0000313 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000314 return;
Duncan Sands8f352fe2008-12-12 21:47:02 +0000315 }
Dan Gohmanabffc992011-05-17 22:22:52 +0000316 // Do a (aligned) store to a stack slot, then copy from the stack slot
317 // to the final destination using (unaligned) integer loads and stores.
318 EVT StoredVT = ST->getMemoryVT();
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000319 MVT RegVT =
Dan Gohmanabffc992011-05-17 22:22:52 +0000320 TLI.getRegisterType(*DAG.getContext(),
321 EVT::getIntegerVT(*DAG.getContext(),
322 StoredVT.getSizeInBits()));
323 unsigned StoredBytes = StoredVT.getSizeInBits() / 8;
324 unsigned RegBytes = RegVT.getSizeInBits() / 8;
325 unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes;
326
327 // Make sure the stack slot is also aligned for the register type.
328 SDValue StackPtr = DAG.CreateStackTemporary(StoredVT, RegVT);
329
330 // Perform the original store, only redirected to the stack slot.
331 SDValue Store = DAG.getTruncStore(Chain, dl,
332 Val, StackPtr, MachinePointerInfo(),
333 StoredVT, false, false, 0);
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000334 SDValue Increment = DAG.getConstant(RegBytes, TLI.getPointerTy(AS));
Dan Gohmanabffc992011-05-17 22:22:52 +0000335 SmallVector<SDValue, 8> Stores;
336 unsigned Offset = 0;
337
338 // Do all but one copies using the full register width.
339 for (unsigned i = 1; i < NumRegs; i++) {
340 // Load one integer register's worth from the stack slot.
341 SDValue Load = DAG.getLoad(RegVT, dl, Store, StackPtr,
342 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000343 false, false, false, 0);
Dan Gohmanabffc992011-05-17 22:22:52 +0000344 // Store it to the final location. Remember the store.
345 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr,
346 ST->getPointerInfo().getWithOffset(Offset),
347 ST->isVolatile(), ST->isNonTemporal(),
348 MinAlign(ST->getAlignment(), Offset)));
349 // Increment the pointers.
350 Offset += RegBytes;
351 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
352 Increment);
353 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
354 }
355
356 // The last store may be partial. Do a truncating store. On big-endian
357 // machines this requires an extending load from the stack slot to ensure
358 // that the bits are in the right place.
359 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
360 8 * (StoredBytes - Offset));
361
362 // Load from the stack slot.
363 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Store, StackPtr,
364 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000365 MemVT, false, false, false, 0);
Dan Gohmanabffc992011-05-17 22:22:52 +0000366
367 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr,
368 ST->getPointerInfo()
369 .getWithOffset(Offset),
370 MemVT, ST->isVolatile(),
371 ST->isNonTemporal(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000372 MinAlign(ST->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000373 ST->getAAInfo()));
Dan Gohmanabffc992011-05-17 22:22:52 +0000374 // The order of the stores doesn't matter - say it with a TokenFactor.
Craig Topper48d114b2014-04-26 18:35:24 +0000375 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Eli Friedman13477152011-11-11 23:58:27 +0000376 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000377 return;
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000378 }
Duncan Sands13237ac2008-06-06 12:08:01 +0000379 assert(ST->getMemoryVT().isInteger() &&
380 !ST->getMemoryVT().isVector() &&
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000381 "Unaligned store of unknown type.");
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000382 // Get the half-size VT
Ken Dyckdf5561d2009-12-17 20:09:43 +0000383 EVT NewStoredVT = ST->getMemoryVT().getHalfSizedIntegerVT(*DAG.getContext());
Duncan Sands13237ac2008-06-06 12:08:01 +0000384 int NumBits = NewStoredVT.getSizeInBits();
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000385 int IncrementSize = NumBits / 8;
386
387 // Divide the stored value in two parts.
Owen Andersonb2c80da2011-02-25 21:41:48 +0000388 SDValue ShiftAmount = DAG.getConstant(NumBits,
389 TLI.getShiftAmountTy(Val.getValueType()));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000390 SDValue Lo = Val;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000391 SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000392
393 // Store the two parts
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000394 SDValue Store1, Store2;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000395 Store1 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Lo:Hi, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000396 ST->getPointerInfo(), NewStoredVT,
David Greene39c6d012010-02-15 17:00:31 +0000397 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000398
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000399 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000400 DAG.getConstant(IncrementSize, TLI.getPointerTy(AS)));
Duncan Sands1826ded2007-10-28 12:59:45 +0000401 Alignment = MinAlign(Alignment, IncrementSize);
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000402 Store2 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Hi:Lo, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000403 ST->getPointerInfo().getWithOffset(IncrementSize),
David Greene39c6d012010-02-15 17:00:31 +0000404 NewStoredVT, ST->isVolatile(), ST->isNonTemporal(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000405 Alignment, ST->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000406
Dan Gohman198b7ff2011-11-03 21:49:52 +0000407 SDValue Result =
408 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
Eli Friedman13477152011-11-11 23:58:27 +0000409 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000410}
411
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000412/// Expands an unaligned load to 2 half-size loads.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000413static void
414ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
415 const TargetLowering &TLI,
416 SDValue &ValResult, SDValue &ChainResult) {
Eli Friedmand257a462011-11-16 02:43:15 +0000417 assert(LD->getAddressingMode() == ISD::UNINDEXED &&
418 "unaligned indexed loads not implemented!");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000419 SDValue Chain = LD->getChain();
420 SDValue Ptr = LD->getBasePtr();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000421 EVT VT = LD->getValueType(0);
422 EVT LoadedVT = LD->getMemoryVT();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000423 SDLoc dl(LD);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 if (VT.isFloatingPoint() || VT.isVector()) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000425 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), LoadedVT.getSizeInBits());
Nadav Roteme0f84d32012-08-09 01:56:44 +0000426 if (TLI.isTypeLegal(intVT) && TLI.isTypeLegal(LoadedVT)) {
Duncan Sands8f352fe2008-12-12 21:47:02 +0000427 // Expand to a (misaligned) integer load of the same size,
428 // then bitconvert to floating point or vector.
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000429 SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr,
430 LD->getMemOperand());
Wesley Peck527da1b2010-11-23 03:31:01 +0000431 SDValue Result = DAG.getNode(ISD::BITCAST, dl, LoadedVT, newLoad);
Nadav Roteme0f84d32012-08-09 01:56:44 +0000432 if (LoadedVT != VT)
433 Result = DAG.getNode(VT.isFloatingPoint() ? ISD::FP_EXTEND :
434 ISD::ANY_EXTEND, dl, VT, Result);
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000435
Dan Gohman198b7ff2011-11-03 21:49:52 +0000436 ValResult = Result;
437 ChainResult = Chain;
438 return;
Duncan Sands8f352fe2008-12-12 21:47:02 +0000439 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000440
Chris Lattner1ffcf522010-09-21 16:36:31 +0000441 // Copy the value to a (aligned) stack slot using (unaligned) integer
442 // loads and stores, then do a (aligned) load from the stack slot.
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000443 MVT RegVT = TLI.getRegisterType(*DAG.getContext(), intVT);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000444 unsigned LoadedBytes = LoadedVT.getSizeInBits() / 8;
445 unsigned RegBytes = RegVT.getSizeInBits() / 8;
446 unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes;
447
448 // Make sure the stack slot is also aligned for the register type.
449 SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT);
450
451 SDValue Increment = DAG.getConstant(RegBytes, TLI.getPointerTy());
452 SmallVector<SDValue, 8> Stores;
453 SDValue StackPtr = StackBase;
454 unsigned Offset = 0;
455
456 // Do all but one copies using the full register width.
457 for (unsigned i = 1; i < NumRegs; i++) {
458 // Load one integer register's worth from the original location.
459 SDValue Load = DAG.getLoad(RegVT, dl, Chain, Ptr,
460 LD->getPointerInfo().getWithOffset(Offset),
461 LD->isVolatile(), LD->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000462 LD->isInvariant(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000463 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000464 LD->getAAInfo());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000465 // Follow the load with a store to the stack slot. Remember the store.
466 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, StackPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +0000467 MachinePointerInfo(), false, false, 0));
Chris Lattner1ffcf522010-09-21 16:36:31 +0000468 // Increment the pointers.
469 Offset += RegBytes;
470 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
471 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
472 Increment);
473 }
474
475 // The last copy may be partial. Do an extending load.
476 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
477 8 * (LoadedBytes - Offset));
Stuart Hastings81c43062011-02-16 16:23:55 +0000478 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000479 LD->getPointerInfo().getWithOffset(Offset),
480 MemVT, LD->isVolatile(),
481 LD->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000482 LD->isInvariant(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000483 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000484 LD->getAAInfo());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000485 // Follow the load with a store to the stack slot. Remember the store.
486 // On big-endian machines this requires a truncating store to ensure
487 // that the bits end up in the right place.
488 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, StackPtr,
489 MachinePointerInfo(), MemVT,
490 false, false, 0));
491
492 // The order of the stores doesn't matter - say it with a TokenFactor.
Craig Topper48d114b2014-04-26 18:35:24 +0000493 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000494
495 // Finally, perform the original load only redirected to the stack slot.
Stuart Hastings81c43062011-02-16 16:23:55 +0000496 Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase,
Louis Gerbarg67474e32014-07-31 21:45:05 +0000497 MachinePointerInfo(), LoadedVT, false,false, false,
498 0);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000499
500 // Callers expect a MERGE_VALUES node.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000501 ValResult = Load;
502 ChainResult = TF;
503 return;
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000504 }
Duncan Sands13237ac2008-06-06 12:08:01 +0000505 assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
Chris Lattner09c03932007-11-19 21:38:03 +0000506 "Unaligned load of unsupported type.");
507
Dale Johannesenbf76a082008-02-27 22:36:00 +0000508 // Compute the new VT that is half the size of the old one. This is an
509 // integer MVT.
Duncan Sands13237ac2008-06-06 12:08:01 +0000510 unsigned NumBits = LoadedVT.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000511 EVT NewLoadedVT;
Owen Anderson117c9e82009-08-12 00:36:31 +0000512 NewLoadedVT = EVT::getIntegerVT(*DAG.getContext(), NumBits/2);
Chris Lattner09c03932007-11-19 21:38:03 +0000513 NumBits >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000514
Chris Lattner09c03932007-11-19 21:38:03 +0000515 unsigned Alignment = LD->getAlignment();
516 unsigned IncrementSize = NumBits / 8;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000517 ISD::LoadExtType HiExtType = LD->getExtensionType();
518
519 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
520 if (HiExtType == ISD::NON_EXTLOAD)
521 HiExtType = ISD::ZEXTLOAD;
522
523 // Load the value in two parts
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000524 SDValue Lo, Hi;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000525 if (TLI.isLittleEndian()) {
Stuart Hastings81c43062011-02-16 16:23:55 +0000526 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattner1ffcf522010-09-21 16:36:31 +0000527 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000528 LD->isNonTemporal(), LD->isInvariant(), Alignment,
529 LD->getAAInfo());
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000530 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellard838e2342013-08-26 15:06:10 +0000531 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Stuart Hastings81c43062011-02-16 16:23:55 +0000532 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000533 LD->getPointerInfo().getWithOffset(IncrementSize),
534 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000535 LD->isNonTemporal(),LD->isInvariant(),
536 MinAlign(Alignment, IncrementSize), LD->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000537 } else {
Stuart Hastings81c43062011-02-16 16:23:55 +0000538 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattner1ffcf522010-09-21 16:36:31 +0000539 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000540 LD->isNonTemporal(), LD->isInvariant(), Alignment,
541 LD->getAAInfo());
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000542 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellard838e2342013-08-26 15:06:10 +0000543 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Stuart Hastings81c43062011-02-16 16:23:55 +0000544 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000545 LD->getPointerInfo().getWithOffset(IncrementSize),
546 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000547 LD->isNonTemporal(), LD->isInvariant(),
548 MinAlign(Alignment, IncrementSize), LD->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000549 }
550
551 // aggregate the two parts
Owen Andersonb2c80da2011-02-25 21:41:48 +0000552 SDValue ShiftAmount = DAG.getConstant(NumBits,
553 TLI.getShiftAmountTy(Hi.getValueType()));
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000554 SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount);
555 Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000556
Owen Anderson9f944592009-08-11 20:47:22 +0000557 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000558 Hi.getValue(1));
559
Dan Gohman198b7ff2011-11-03 21:49:52 +0000560 ValResult = Result;
561 ChainResult = TF;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000562}
Evan Cheng003feb02007-01-04 21:56:39 +0000563
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000564/// Some target cannot handle a variable insertion index for the
565/// INSERT_VECTOR_ELT instruction. In this case, it
Nate Begeman6f94f612008-04-25 18:07:40 +0000566/// is necessary to spill the vector being inserted into to memory, perform
567/// the insert there, and then read the result back.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000568SDValue SelectionDAGLegalize::
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000569PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000570 SDLoc dl) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000571 SDValue Tmp1 = Vec;
572 SDValue Tmp2 = Val;
573 SDValue Tmp3 = Idx;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000574
Nate Begeman6f94f612008-04-25 18:07:40 +0000575 // If the target doesn't support this, we have to spill the input vector
576 // to a temporary stack slot, update the element, then reload it. This is
577 // badness. We could also load the value into a vector register (either
578 // with a "move to register" or "extload into register" instruction, then
579 // permute it into place, if the idx is a constant and if the idx is
580 // supported by the target.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000581 EVT VT = Tmp1.getValueType();
582 EVT EltVT = VT.getVectorElementType();
583 EVT IdxVT = Tmp3.getValueType();
584 EVT PtrVT = TLI.getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000585 SDValue StackPtr = DAG.CreateStackTemporary(VT);
Nate Begeman6f94f612008-04-25 18:07:40 +0000586
Evan Cheng0e9d9ca2009-10-18 18:16:27 +0000587 int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
588
Nate Begeman6f94f612008-04-25 18:07:40 +0000589 // Store the vector.
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000590 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Tmp1, StackPtr,
Chris Lattnera35499e2010-09-21 07:32:19 +0000591 MachinePointerInfo::getFixedStack(SPFI),
David Greene39c6d012010-02-15 17:00:31 +0000592 false, false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000593
594 // Truncate or zero extend offset to target pointer type.
Duncan Sands11dd4242008-06-08 20:54:56 +0000595 unsigned CastOpc = IdxVT.bitsGT(PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000596 Tmp3 = DAG.getNode(CastOpc, dl, PtrVT, Tmp3);
Nate Begeman6f94f612008-04-25 18:07:40 +0000597 // Add the offset to the index.
Dan Gohman9b80f862010-02-25 15:20:39 +0000598 unsigned EltSize = EltVT.getSizeInBits()/8;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000599 Tmp3 = DAG.getNode(ISD::MUL, dl, IdxVT, Tmp3,DAG.getConstant(EltSize, IdxVT));
600 SDValue StackPtr2 = DAG.getNode(ISD::ADD, dl, IdxVT, Tmp3, StackPtr);
Nate Begeman6f94f612008-04-25 18:07:40 +0000601 // Store the scalar value.
Chris Lattnera35499e2010-09-21 07:32:19 +0000602 Ch = DAG.getTruncStore(Ch, dl, Tmp2, StackPtr2, MachinePointerInfo(), EltVT,
David Greene39c6d012010-02-15 17:00:31 +0000603 false, false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000604 // Load the updated vector.
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000605 return DAG.getLoad(VT, dl, Ch, StackPtr,
Stephen Lincfe7f352013-07-08 00:37:03 +0000606 MachinePointerInfo::getFixedStack(SPFI), false, false,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000607 false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000608}
609
Mon P Wang4dd832d2008-12-09 05:46:39 +0000610
Eli Friedmana8f9a022009-05-27 02:16:40 +0000611SDValue SelectionDAGLegalize::
Andrew Trickef9de2a2013-05-25 02:42:55 +0000612ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, SDValue Idx, SDLoc dl) {
Eli Friedmana8f9a022009-05-27 02:16:40 +0000613 if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Idx)) {
614 // SCALAR_TO_VECTOR requires that the type of the value being inserted
615 // match the element type of the vector being created, except for
616 // integers in which case the inserted value can be over width.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000617 EVT EltVT = Vec.getValueType().getVectorElementType();
Eli Friedmana8f9a022009-05-27 02:16:40 +0000618 if (Val.getValueType() == EltVT ||
619 (EltVT.isInteger() && Val.getValueType().bitsGE(EltVT))) {
620 SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
621 Vec.getValueType(), Val);
622
623 unsigned NumElts = Vec.getValueType().getVectorNumElements();
624 // We generate a shuffle of InVec and ScVec, so the shuffle mask
625 // should be 0,1,2,3,4,5... with the appropriate element replaced with
626 // elt 0 of the RHS.
627 SmallVector<int, 8> ShufOps;
628 for (unsigned i = 0; i != NumElts; ++i)
629 ShufOps.push_back(i != InsertPos->getZExtValue() ? i : NumElts);
630
631 return DAG.getVectorShuffle(Vec.getValueType(), dl, Vec, ScVec,
632 &ShufOps[0]);
633 }
634 }
635 return PerformInsertVectorEltInMemory(Vec, Val, Idx, dl);
636}
637
Eli Friedmanaee3f622009-06-06 07:04:42 +0000638SDValue SelectionDAGLegalize::OptimizeFloatStore(StoreSDNode* ST) {
639 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
640 // FIXME: We shouldn't do this for TargetConstantFP's.
641 // FIXME: move this to the DAG Combiner! Note that we can't regress due
642 // to phase ordering between legalized code and the dag combiner. This
643 // probably means that we need to integrate dag combiner and legalizer
644 // together.
645 // We generally can't do this one for long doubles.
Nadav Rotem2a148662012-07-11 11:02:16 +0000646 SDValue Chain = ST->getChain();
647 SDValue Ptr = ST->getBasePtr();
Eli Friedmanaee3f622009-06-06 07:04:42 +0000648 unsigned Alignment = ST->getAlignment();
649 bool isVolatile = ST->isVolatile();
David Greene39c6d012010-02-15 17:00:31 +0000650 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000651 AAMDNodes AAInfo = ST->getAAInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000652 SDLoc dl(ST);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000653 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
Owen Anderson9f944592009-08-11 20:47:22 +0000654 if (CFP->getValueType(0) == MVT::f32 &&
Dan Gohmane49e7422011-07-15 22:39:09 +0000655 TLI.isTypeLegal(MVT::i32)) {
Nadav Rotem2a148662012-07-11 11:02:16 +0000656 SDValue Con = DAG.getConstant(CFP->getValueAPF().
Eli Friedmanaee3f622009-06-06 07:04:42 +0000657 bitcastToAPInt().zextOrTrunc(32),
Owen Anderson9f944592009-08-11 20:47:22 +0000658 MVT::i32);
Nadav Rotem2a148662012-07-11 11:02:16 +0000659 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000660 isVolatile, isNonTemporal, Alignment, AAInfo);
Chris Lattner6963c1f2010-09-21 17:42:31 +0000661 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000662
Chris Lattner6963c1f2010-09-21 17:42:31 +0000663 if (CFP->getValueType(0) == MVT::f64) {
Eli Friedmanaee3f622009-06-06 07:04:42 +0000664 // If this target supports 64-bit registers, do a single 64-bit store.
Dan Gohmane49e7422011-07-15 22:39:09 +0000665 if (TLI.isTypeLegal(MVT::i64)) {
Nadav Rotem2a148662012-07-11 11:02:16 +0000666 SDValue Con = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
Owen Anderson9f944592009-08-11 20:47:22 +0000667 zextOrTrunc(64), MVT::i64);
Nadav Rotem2a148662012-07-11 11:02:16 +0000668 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000669 isVolatile, isNonTemporal, Alignment, AAInfo);
Chris Lattner6963c1f2010-09-21 17:42:31 +0000670 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000671
Dan Gohmane49e7422011-07-15 22:39:09 +0000672 if (TLI.isTypeLegal(MVT::i32) && !ST->isVolatile()) {
Eli Friedmanaee3f622009-06-06 07:04:42 +0000673 // Otherwise, if the target supports 32-bit registers, use 2 32-bit
674 // stores. If the target supports neither 32- nor 64-bits, this
675 // xform is certainly not worth it.
676 const APInt &IntVal =CFP->getValueAPF().bitcastToAPInt();
Jay Foad583abbc2010-12-07 08:25:19 +0000677 SDValue Lo = DAG.getConstant(IntVal.trunc(32), MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +0000678 SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), MVT::i32);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000679 if (TLI.isBigEndian()) std::swap(Lo, Hi);
680
Nadav Rotem2a148662012-07-11 11:02:16 +0000681 Lo = DAG.getStore(Chain, dl, Lo, Ptr, ST->getPointerInfo(), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +0000682 isNonTemporal, Alignment, AAInfo);
Nadav Rotem2a148662012-07-11 11:02:16 +0000683 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellard838e2342013-08-26 15:06:10 +0000684 DAG.getConstant(4, Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000685 Hi = DAG.getStore(Chain, dl, Hi, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000686 ST->getPointerInfo().getWithOffset(4),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000687 isVolatile, isNonTemporal, MinAlign(Alignment, 4U),
Hal Finkelcc39b672014-07-24 12:16:19 +0000688 AAInfo);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000689
Owen Anderson9f944592009-08-11 20:47:22 +0000690 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000691 }
692 }
693 }
Craig Topperc0196b12014-04-14 00:51:57 +0000694 return SDValue(nullptr, 0);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000695}
696
Nadav Rotemde6fd282012-07-11 08:52:09 +0000697void SelectionDAGLegalize::LegalizeStoreOps(SDNode *Node) {
698 StoreSDNode *ST = cast<StoreSDNode>(Node);
Nadav Rotem2a148662012-07-11 11:02:16 +0000699 SDValue Chain = ST->getChain();
700 SDValue Ptr = ST->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000701 SDLoc dl(Node);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000702
703 unsigned Alignment = ST->getAlignment();
704 bool isVolatile = ST->isVolatile();
705 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000706 AAMDNodes AAInfo = ST->getAAInfo();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000707
708 if (!ST->isTruncatingStore()) {
709 if (SDNode *OptStore = OptimizeFloatStore(ST).getNode()) {
710 ReplaceNode(ST, OptStore);
711 return;
712 }
713
714 {
Nadav Rotem2a148662012-07-11 11:02:16 +0000715 SDValue Value = ST->getValue();
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000716 MVT VT = Value.getSimpleValueType();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000717 switch (TLI.getOperationAction(ISD::STORE, VT)) {
718 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000719 case TargetLowering::Legal: {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000720 // If this is an unaligned store and the target doesn't support it,
721 // expand it.
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000722 unsigned AS = ST->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000723 unsigned Align = ST->getAlignment();
724 if (!TLI.allowsMisalignedMemoryAccesses(ST->getMemoryVT(), AS, Align)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000725 Type *Ty = ST->getMemoryVT().getTypeForEVT(*DAG.getContext());
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000726 unsigned ABIAlignment= TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000727 if (Align < ABIAlignment)
Sanjay Patelb06441a2014-11-21 18:05:59 +0000728 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000729 }
730 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000731 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000732 case TargetLowering::Custom: {
733 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
Hal Finkelcec70132015-02-24 12:59:47 +0000734 if (Res && Res != SDValue(Node, 0))
Nadav Rotem2a148662012-07-11 11:02:16 +0000735 ReplaceNode(SDValue(Node, 0), Res);
736 return;
737 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000738 case TargetLowering::Promote: {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000739 MVT NVT = TLI.getTypeToPromoteTo(ISD::STORE, VT);
Tom Stellardb785bd72012-12-10 21:41:54 +0000740 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
741 "Can only promote stores to same size type");
742 Value = DAG.getNode(ISD::BITCAST, dl, NVT, Value);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000743 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000744 DAG.getStore(Chain, dl, Value, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000745 ST->getPointerInfo(), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +0000746 isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000747 ReplaceNode(SDValue(Node, 0), Result);
748 break;
749 }
750 }
751 return;
752 }
753 } else {
Nadav Rotem2a148662012-07-11 11:02:16 +0000754 SDValue Value = ST->getValue();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000755
756 EVT StVT = ST->getMemoryVT();
757 unsigned StWidth = StVT.getSizeInBits();
758
759 if (StWidth != StVT.getStoreSizeInBits()) {
760 // Promote to a byte-sized store with upper bits zero if not
761 // storing an integral number of bytes. For example, promote
762 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
763 EVT NVT = EVT::getIntegerVT(*DAG.getContext(),
764 StVT.getStoreSizeInBits());
Nadav Rotem2a148662012-07-11 11:02:16 +0000765 Value = DAG.getZeroExtendInReg(Value, dl, StVT);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000766 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000767 DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Sanjay Patelb06441a2014-11-21 18:05:59 +0000768 NVT, isVolatile, isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000769 ReplaceNode(SDValue(Node, 0), Result);
770 } else if (StWidth & (StWidth - 1)) {
771 // If not storing a power-of-2 number of bits, expand as two stores.
772 assert(!StVT.isVector() && "Unsupported truncstore!");
773 unsigned RoundWidth = 1 << Log2_32(StWidth);
774 assert(RoundWidth < StWidth);
775 unsigned ExtraWidth = StWidth - RoundWidth;
776 assert(ExtraWidth < RoundWidth);
777 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
778 "Store size not an integral number of bytes!");
779 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
780 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
781 SDValue Lo, Hi;
782 unsigned IncrementSize;
783
784 if (TLI.isLittleEndian()) {
785 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
786 // Store the bottom RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +0000787 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Nadav Rotemde6fd282012-07-11 08:52:09 +0000788 RoundVT,
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000789 isVolatile, isNonTemporal, Alignment,
Hal Finkelcc39b672014-07-24 12:16:19 +0000790 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000791
792 // Store the remaining ExtraWidth bits.
793 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +0000794 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellard838e2342013-08-26 15:06:10 +0000795 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000796 Hi = DAG.getNode(ISD::SRL, dl, Value.getValueType(), Value,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000797 DAG.getConstant(RoundWidth,
Jack Carter5c0af482013-11-19 23:43:22 +0000798 TLI.getShiftAmountTy(Value.getValueType())));
Nadav Rotem2a148662012-07-11 11:02:16 +0000799 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000800 ST->getPointerInfo().getWithOffset(IncrementSize),
801 ExtraVT, isVolatile, isNonTemporal,
Hal Finkelcc39b672014-07-24 12:16:19 +0000802 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000803 } else {
804 // Big endian - avoid unaligned stores.
805 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
806 // Store the top RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +0000807 Hi = DAG.getNode(ISD::SRL, dl, Value.getValueType(), Value,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000808 DAG.getConstant(ExtraWidth,
Jack Carter5c0af482013-11-19 23:43:22 +0000809 TLI.getShiftAmountTy(Value.getValueType())));
Nadav Rotem2a148662012-07-11 11:02:16 +0000810 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr, ST->getPointerInfo(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000811 RoundVT, isVolatile, isNonTemporal, Alignment,
Hal Finkelcc39b672014-07-24 12:16:19 +0000812 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000813
814 // Store the remaining ExtraWidth bits.
815 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +0000816 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Jack Carter5c0af482013-11-19 23:43:22 +0000817 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000818 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000819 ST->getPointerInfo().getWithOffset(IncrementSize),
820 ExtraVT, isVolatile, isNonTemporal,
Hal Finkelcc39b672014-07-24 12:16:19 +0000821 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000822 }
823
824 // The order of the stores doesn't matter.
825 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
826 ReplaceNode(SDValue(Node, 0), Result);
827 } else {
Patrik Hagglundd7cdcf82012-12-19 08:28:51 +0000828 switch (TLI.getTruncStoreAction(ST->getValue().getSimpleValueType(),
829 StVT.getSimpleVT())) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000830 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000831 case TargetLowering::Legal: {
832 unsigned AS = ST->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000833 unsigned Align = ST->getAlignment();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000834 // If this is an unaligned store and the target doesn't support it,
835 // expand it.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000836 if (!TLI.allowsMisalignedMemoryAccesses(ST->getMemoryVT(), AS, Align)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000837 Type *Ty = ST->getMemoryVT().getTypeForEVT(*DAG.getContext());
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000838 unsigned ABIAlignment= TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000839 if (Align < ABIAlignment)
Nadav Rotemde6fd282012-07-11 08:52:09 +0000840 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
841 }
842 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000843 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000844 case TargetLowering::Custom: {
845 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
Hal Finkelcec70132015-02-24 12:59:47 +0000846 if (Res && Res != SDValue(Node, 0))
Nadav Rotem2a148662012-07-11 11:02:16 +0000847 ReplaceNode(SDValue(Node, 0), Res);
848 return;
849 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000850 case TargetLowering::Expand:
851 assert(!StVT.isVector() &&
852 "Vector Stores are handled in LegalizeVectorOps");
853
854 // TRUNCSTORE:i16 i32 -> STORE i16
Nadav Rotem2a148662012-07-11 11:02:16 +0000855 assert(TLI.isTypeLegal(StVT) &&
856 "Do not know how to expand this store!");
857 Value = DAG.getNode(ISD::TRUNCATE, dl, StVT, Value);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000858 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000859 DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000860 isVolatile, isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000861 ReplaceNode(SDValue(Node, 0), Result);
862 break;
863 }
864 }
865 }
866}
867
868void SelectionDAGLegalize::LegalizeLoadOps(SDNode *Node) {
869 LoadSDNode *LD = cast<LoadSDNode>(Node);
Nadav Rotem2a148662012-07-11 11:02:16 +0000870 SDValue Chain = LD->getChain(); // The chain.
871 SDValue Ptr = LD->getBasePtr(); // The base pointer.
872 SDValue Value; // The value returned by the load op.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000873 SDLoc dl(Node);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000874
875 ISD::LoadExtType ExtType = LD->getExtensionType();
876 if (ExtType == ISD::NON_EXTLOAD) {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000877 MVT VT = Node->getSimpleValueType(0);
Nadav Rotem2a148662012-07-11 11:02:16 +0000878 SDValue RVal = SDValue(Node, 0);
879 SDValue RChain = SDValue(Node, 1);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000880
881 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
882 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000883 case TargetLowering::Legal: {
884 unsigned AS = LD->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000885 unsigned Align = LD->getAlignment();
Evan Chengc5735992012-09-18 01:34:40 +0000886 // If this is an unaligned load and the target doesn't support it,
887 // expand it.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000888 if (!TLI.allowsMisalignedMemoryAccesses(LD->getMemoryVT(), AS, Align)) {
Evan Chengc5735992012-09-18 01:34:40 +0000889 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
890 unsigned ABIAlignment =
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000891 TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000892 if (Align < ABIAlignment){
Evan Chengc5735992012-09-18 01:34:40 +0000893 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, RVal, RChain);
894 }
895 }
896 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000897 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000898 case TargetLowering::Custom: {
Evan Chengc5735992012-09-18 01:34:40 +0000899 SDValue Res = TLI.LowerOperation(RVal, DAG);
900 if (Res.getNode()) {
901 RVal = Res;
902 RChain = Res.getValue(1);
903 }
904 break;
Nadav Rotem2a148662012-07-11 11:02:16 +0000905 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000906 case TargetLowering::Promote: {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000907 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
Tom Stellard30e2aa52012-12-10 21:41:58 +0000908 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
909 "Can only promote loads to same size type");
Nadav Rotemde6fd282012-07-11 08:52:09 +0000910
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000911 SDValue Res = DAG.getLoad(NVT, dl, Chain, Ptr, LD->getMemOperand());
Nadav Rotem2a148662012-07-11 11:02:16 +0000912 RVal = DAG.getNode(ISD::BITCAST, dl, VT, Res);
913 RChain = Res.getValue(1);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000914 break;
915 }
916 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000917 if (RChain.getNode() != Node) {
918 assert(RVal.getNode() != Node && "Load must be completely replaced");
919 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), RVal);
920 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), RChain);
Chandler Carruth411fb402014-07-26 05:49:40 +0000921 if (UpdatedNodes) {
922 UpdatedNodes->insert(RVal.getNode());
923 UpdatedNodes->insert(RChain.getNode());
924 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000925 ReplacedNode(Node);
926 }
927 return;
928 }
929
930 EVT SrcVT = LD->getMemoryVT();
931 unsigned SrcWidth = SrcVT.getSizeInBits();
932 unsigned Alignment = LD->getAlignment();
933 bool isVolatile = LD->isVolatile();
934 bool isNonTemporal = LD->isNonTemporal();
Louis Gerbarg67474e32014-07-31 21:45:05 +0000935 bool isInvariant = LD->isInvariant();
Hal Finkelcc39b672014-07-24 12:16:19 +0000936 AAMDNodes AAInfo = LD->getAAInfo();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000937
938 if (SrcWidth != SrcVT.getStoreSizeInBits() &&
939 // Some targets pretend to have an i1 loading operation, and actually
940 // load an i8. This trick is correct for ZEXTLOAD because the top 7
941 // bits are guaranteed to be zero; it helps the optimizers understand
942 // that these bits are zero. It is also useful for EXTLOAD, since it
943 // tells the optimizers that those bits are undefined. It would be
944 // nice to have an effective generic way of getting these benefits...
945 // Until such a way is found, don't insist on promoting i1 here.
946 (SrcVT != MVT::i1 ||
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000947 TLI.getLoadExtAction(ExtType, Node->getValueType(0), MVT::i1) ==
948 TargetLowering::Promote)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000949 // Promote to a byte-sized load if not loading an integral number of
950 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
951 unsigned NewWidth = SrcVT.getStoreSizeInBits();
952 EVT NVT = EVT::getIntegerVT(*DAG.getContext(), NewWidth);
953 SDValue Ch;
954
955 // The extra bits are guaranteed to be zero, since we stored them that
956 // way. A zext load from NVT thus automatically gives zext from SrcVT.
957
958 ISD::LoadExtType NewExtType =
959 ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
960
961 SDValue Result =
962 DAG.getExtLoad(NewExtType, dl, Node->getValueType(0),
Nadav Rotem2a148662012-07-11 11:02:16 +0000963 Chain, Ptr, LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000964 NVT, isVolatile, isNonTemporal, isInvariant, Alignment,
965 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000966
967 Ch = Result.getValue(1); // The chain.
968
969 if (ExtType == ISD::SEXTLOAD)
970 // Having the top bits zero doesn't help when sign extending.
971 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
972 Result.getValueType(),
973 Result, DAG.getValueType(SrcVT));
974 else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
975 // All the top bits are guaranteed to be zero - inform the optimizers.
976 Result = DAG.getNode(ISD::AssertZext, dl,
977 Result.getValueType(), Result,
978 DAG.getValueType(SrcVT));
979
Nadav Rotem2a148662012-07-11 11:02:16 +0000980 Value = Result;
981 Chain = Ch;
Nadav Rotemde6fd282012-07-11 08:52:09 +0000982 } else if (SrcWidth & (SrcWidth - 1)) {
983 // If not loading a power-of-2 number of bits, expand as two loads.
984 assert(!SrcVT.isVector() && "Unsupported extload!");
985 unsigned RoundWidth = 1 << Log2_32(SrcWidth);
986 assert(RoundWidth < SrcWidth);
987 unsigned ExtraWidth = SrcWidth - RoundWidth;
988 assert(ExtraWidth < RoundWidth);
989 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
990 "Load size not an integral number of bytes!");
991 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
992 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
993 SDValue Lo, Hi, Ch;
994 unsigned IncrementSize;
995
996 if (TLI.isLittleEndian()) {
997 // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
998 // Load the bottom RoundWidth bits.
999 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0),
Nadav Rotem2a148662012-07-11 11:02:16 +00001000 Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001001 LD->getPointerInfo(), RoundVT, isVolatile,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001002 isNonTemporal, isInvariant, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001003
1004 // Load the remaining ExtraWidth bits.
1005 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +00001006 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellard838e2342013-08-26 15:06:10 +00001007 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +00001008 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001009 LD->getPointerInfo().getWithOffset(IncrementSize),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001010 ExtraVT, isVolatile, isNonTemporal, isInvariant,
Hal Finkelcc39b672014-07-24 12:16:19 +00001011 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001012
1013 // Build a factor node to remember that this load is independent of
1014 // the other one.
1015 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1016 Hi.getValue(1));
1017
1018 // Move the top bits to the right place.
1019 Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
1020 DAG.getConstant(RoundWidth,
Jack Carter5c0af482013-11-19 23:43:22 +00001021 TLI.getShiftAmountTy(Hi.getValueType())));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001022
1023 // Join the hi and lo parts.
Nadav Rotem2a148662012-07-11 11:02:16 +00001024 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001025 } else {
1026 // Big endian - avoid unaligned loads.
1027 // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
1028 // Load the top RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +00001029 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001030 LD->getPointerInfo(), RoundVT, isVolatile,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001031 isNonTemporal, isInvariant, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001032
1033 // Load the remaining ExtraWidth bits.
1034 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +00001035 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Tom Stellard838e2342013-08-26 15:06:10 +00001036 DAG.getConstant(IncrementSize, Ptr.getValueType()));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001037 Lo = DAG.getExtLoad(ISD::ZEXTLOAD,
Nadav Rotem2a148662012-07-11 11:02:16 +00001038 dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001039 LD->getPointerInfo().getWithOffset(IncrementSize),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001040 ExtraVT, isVolatile, isNonTemporal, isInvariant,
Hal Finkelcc39b672014-07-24 12:16:19 +00001041 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001042
1043 // Build a factor node to remember that this load is independent of
1044 // the other one.
1045 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1046 Hi.getValue(1));
1047
1048 // Move the top bits to the right place.
1049 Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
1050 DAG.getConstant(ExtraWidth,
Jack Carter5c0af482013-11-19 23:43:22 +00001051 TLI.getShiftAmountTy(Hi.getValueType())));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001052
1053 // Join the hi and lo parts.
Nadav Rotem2a148662012-07-11 11:02:16 +00001054 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001055 }
1056
Nadav Rotem2a148662012-07-11 11:02:16 +00001057 Chain = Ch;
Nadav Rotemde6fd282012-07-11 08:52:09 +00001058 } else {
1059 bool isCustom = false;
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001060 switch (TLI.getLoadExtAction(ExtType, Node->getValueType(0),
1061 SrcVT.getSimpleVT())) {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001062 default: llvm_unreachable("This action is not supported yet!");
1063 case TargetLowering::Custom:
Matt Arsenault95b714c2014-03-11 00:01:25 +00001064 isCustom = true;
1065 // FALLTHROUGH
Nadav Rotem2a148662012-07-11 11:02:16 +00001066 case TargetLowering::Legal: {
Matt Arsenault95b714c2014-03-11 00:01:25 +00001067 Value = SDValue(Node, 0);
1068 Chain = SDValue(Node, 1);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001069
Matt Arsenault95b714c2014-03-11 00:01:25 +00001070 if (isCustom) {
1071 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1072 if (Res.getNode()) {
1073 Value = Res;
1074 Chain = Res.getValue(1);
1075 }
1076 } else {
1077 // If this is an unaligned load and the target doesn't support
1078 // it, expand it.
1079 EVT MemVT = LD->getMemoryVT();
1080 unsigned AS = LD->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001081 unsigned Align = LD->getAlignment();
1082 if (!TLI.allowsMisalignedMemoryAccesses(MemVT, AS, Align)) {
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001083 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
1084 unsigned ABIAlignment = TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001085 if (Align < ABIAlignment){
Sanjay Patelb06441a2014-11-21 18:05:59 +00001086 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, Value, Chain);
Matt Arsenault95b714c2014-03-11 00:01:25 +00001087 }
1088 }
1089 }
1090 break;
Nadav Rotem2a148662012-07-11 11:02:16 +00001091 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001092 case TargetLowering::Expand:
Matt Arsenaultbd223422015-01-14 01:35:17 +00001093 if (!TLI.isLoadExtLegal(ISD::EXTLOAD, Node->getValueType(0), SrcVT)) {
1094 // If the source type is not legal, see if there is a legal extload to
1095 // an intermediate type that we can then extend further.
1096 EVT LoadVT = TLI.getRegisterType(SrcVT.getSimpleVT());
1097 if (TLI.isTypeLegal(SrcVT) || // Same as SrcVT == LoadVT?
1098 TLI.isLoadExtLegal(ExtType, LoadVT, SrcVT)) {
1099 // If we are loading a legal type, this is a non-extload followed by a
1100 // full extend.
1101 ISD::LoadExtType MidExtType =
1102 (LoadVT == SrcVT) ? ISD::NON_EXTLOAD : ExtType;
1103
1104 SDValue Load = DAG.getExtLoad(MidExtType, dl, LoadVT, Chain, Ptr,
1105 SrcVT, LD->getMemOperand());
1106 unsigned ExtendOp =
1107 ISD::getExtForLoadExtType(SrcVT.isFloatingPoint(), ExtType);
1108 Value = DAG.getNode(ExtendOp, dl, Node->getValueType(0), Load);
1109 Chain = Load.getValue(1);
Matt Arsenault95b714c2014-03-11 00:01:25 +00001110 break;
Matt Arsenault95b714c2014-03-11 00:01:25 +00001111 }
Matt Arsenault95b714c2014-03-11 00:01:25 +00001112 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001113
Matt Arsenault95b714c2014-03-11 00:01:25 +00001114 assert(!SrcVT.isVector() &&
1115 "Vector Loads are handled in LegalizeVectorOps");
Nadav Rotemde6fd282012-07-11 08:52:09 +00001116
Matt Arsenault95b714c2014-03-11 00:01:25 +00001117 // FIXME: This does not work for vectors on most targets. Sign-
1118 // and zero-extend operations are currently folded into extending
1119 // loads, whether they are legal or not, and then we end up here
1120 // without any support for legalizing them.
1121 assert(ExtType != ISD::EXTLOAD &&
1122 "EXTLOAD should always be supported!");
1123 // Turn the unsupported load into an EXTLOAD followed by an
1124 // explicit zero/sign extend inreg.
1125 SDValue Result = DAG.getExtLoad(ISD::EXTLOAD, dl,
1126 Node->getValueType(0),
1127 Chain, Ptr, SrcVT,
1128 LD->getMemOperand());
1129 SDValue ValRes;
1130 if (ExtType == ISD::SEXTLOAD)
1131 ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
1132 Result.getValueType(),
1133 Result, DAG.getValueType(SrcVT));
1134 else
Sanjay Patelb06441a2014-11-21 18:05:59 +00001135 ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT.getScalarType());
Matt Arsenault95b714c2014-03-11 00:01:25 +00001136 Value = ValRes;
1137 Chain = Result.getValue(1);
1138 break;
Nadav Rotemde6fd282012-07-11 08:52:09 +00001139 }
1140 }
1141
1142 // Since loads produce two values, make sure to remember that we legalized
1143 // both of them.
Nadav Rotem2a148662012-07-11 11:02:16 +00001144 if (Chain.getNode() != Node) {
1145 assert(Value.getNode() != Node && "Load must be completely replaced");
1146 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Value);
1147 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Chandler Carruth411fb402014-07-26 05:49:40 +00001148 if (UpdatedNodes) {
1149 UpdatedNodes->insert(Value.getNode());
1150 UpdatedNodes->insert(Chain.getNode());
1151 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001152 ReplacedNode(Node);
1153 }
1154}
1155
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001156/// Return a legal replacement for the given operation, with all legal operands.
Dan Gohman198b7ff2011-11-03 21:49:52 +00001157void SelectionDAGLegalize::LegalizeOp(SDNode *Node) {
Chandler Carruthb1432742014-07-28 17:55:07 +00001158 DEBUG(dbgs() << "\nLegalizing: "; Node->dump(&DAG));
1159
Dan Gohman198b7ff2011-11-03 21:49:52 +00001160 if (Node->getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
1161 return;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Eli Friedman5e0d1502009-05-24 02:46:31 +00001163 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
Dan Gohmane49e7422011-07-15 22:39:09 +00001164 assert(TLI.getTypeAction(*DAG.getContext(), Node->getValueType(i)) ==
1165 TargetLowering::TypeLegal &&
Eli Friedman5e0d1502009-05-24 02:46:31 +00001166 "Unexpected illegal type!");
1167
1168 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
Dan Gohmane49e7422011-07-15 22:39:09 +00001169 assert((TLI.getTypeAction(*DAG.getContext(),
1170 Node->getOperand(i).getValueType()) ==
1171 TargetLowering::TypeLegal ||
Eli Friedman5e0d1502009-05-24 02:46:31 +00001172 Node->getOperand(i).getOpcode() == ISD::TargetConstant) &&
1173 "Unexpected illegal type!");
Chris Lattnerdc750592005-01-07 07:47:09 +00001174
Eli Friedman21d349b2009-05-27 01:25:56 +00001175 // Figure out the correct action; the way to query this varies by opcode
Bill Wendlingfb4ee9b2011-01-26 22:21:35 +00001176 TargetLowering::LegalizeAction Action = TargetLowering::Legal;
Eli Friedman21d349b2009-05-27 01:25:56 +00001177 bool SimpleFinishLegalizing = true;
Chris Lattnerdc750592005-01-07 07:47:09 +00001178 switch (Node->getOpcode()) {
Eli Friedman21d349b2009-05-27 01:25:56 +00001179 case ISD::INTRINSIC_W_CHAIN:
1180 case ISD::INTRINSIC_WO_CHAIN:
1181 case ISD::INTRINSIC_VOID:
Eli Friedman21d349b2009-05-27 01:25:56 +00001182 case ISD::STACKSAVE:
Owen Anderson9f944592009-08-11 20:47:22 +00001183 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
Eli Friedman21d349b2009-05-27 01:25:56 +00001184 break;
Hal Finkel71c2ba32012-03-24 03:53:52 +00001185 case ISD::VAARG:
1186 Action = TLI.getOperationAction(Node->getOpcode(),
1187 Node->getValueType(0));
1188 if (Action != TargetLowering::Promote)
1189 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
1190 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00001191 case ISD::FP_TO_FP16:
Eli Friedman21d349b2009-05-27 01:25:56 +00001192 case ISD::SINT_TO_FP:
1193 case ISD::UINT_TO_FP:
1194 case ISD::EXTRACT_VECTOR_ELT:
1195 Action = TLI.getOperationAction(Node->getOpcode(),
1196 Node->getOperand(0).getValueType());
1197 break;
1198 case ISD::FP_ROUND_INREG:
1199 case ISD::SIGN_EXTEND_INREG: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001200 EVT InnerType = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman21d349b2009-05-27 01:25:56 +00001201 Action = TLI.getOperationAction(Node->getOpcode(), InnerType);
1202 break;
1203 }
Eli Friedman342e8df2011-08-24 20:50:09 +00001204 case ISD::ATOMIC_STORE: {
1205 Action = TLI.getOperationAction(Node->getOpcode(),
1206 Node->getOperand(2).getValueType());
1207 break;
1208 }
Eli Friedmane1bc3792009-05-28 03:06:16 +00001209 case ISD::SELECT_CC:
1210 case ISD::SETCC:
1211 case ISD::BR_CC: {
1212 unsigned CCOperand = Node->getOpcode() == ISD::SELECT_CC ? 4 :
1213 Node->getOpcode() == ISD::SETCC ? 2 : 1;
1214 unsigned CompareOperand = Node->getOpcode() == ISD::BR_CC ? 2 : 0;
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001215 MVT OpVT = Node->getOperand(CompareOperand).getSimpleValueType();
Eli Friedmane1bc3792009-05-28 03:06:16 +00001216 ISD::CondCode CCCode =
1217 cast<CondCodeSDNode>(Node->getOperand(CCOperand))->get();
1218 Action = TLI.getCondCodeAction(CCCode, OpVT);
1219 if (Action == TargetLowering::Legal) {
1220 if (Node->getOpcode() == ISD::SELECT_CC)
1221 Action = TLI.getOperationAction(Node->getOpcode(),
1222 Node->getValueType(0));
1223 else
1224 Action = TLI.getOperationAction(Node->getOpcode(), OpVT);
1225 }
1226 break;
1227 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001228 case ISD::LOAD:
1229 case ISD::STORE:
Eli Friedman5df72022009-05-28 03:56:57 +00001230 // FIXME: Model these properly. LOAD and STORE are complicated, and
1231 // STORE expects the unlegalized operand in some cases.
1232 SimpleFinishLegalizing = false;
1233 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001234 case ISD::CALLSEQ_START:
1235 case ISD::CALLSEQ_END:
Eli Friedman5df72022009-05-28 03:56:57 +00001236 // FIXME: This shouldn't be necessary. These nodes have special properties
1237 // dealing with the recursive nature of legalization. Removing this
1238 // special case should be done as part of making LegalizeDAG non-recursive.
1239 SimpleFinishLegalizing = false;
1240 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001241 case ISD::EXTRACT_ELEMENT:
1242 case ISD::FLT_ROUNDS_:
1243 case ISD::SADDO:
1244 case ISD::SSUBO:
1245 case ISD::UADDO:
1246 case ISD::USUBO:
1247 case ISD::SMULO:
1248 case ISD::UMULO:
1249 case ISD::FPOWI:
1250 case ISD::MERGE_VALUES:
1251 case ISD::EH_RETURN:
1252 case ISD::FRAME_TO_ARGS_OFFSET:
Jim Grosbachdc0a0652010-07-06 23:44:52 +00001253 case ISD::EH_SJLJ_SETJMP:
1254 case ISD::EH_SJLJ_LONGJMP:
Eli Friedmand6f28342009-05-27 03:33:44 +00001255 // These operations lie about being legal: when they claim to be legal,
1256 // they should actually be expanded.
Eli Friedman21d349b2009-05-27 01:25:56 +00001257 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1258 if (Action == TargetLowering::Legal)
1259 Action = TargetLowering::Expand;
1260 break;
Duncan Sandsa0984362011-09-06 13:37:06 +00001261 case ISD::INIT_TRAMPOLINE:
1262 case ISD::ADJUST_TRAMPOLINE:
Eli Friedman21d349b2009-05-27 01:25:56 +00001263 case ISD::FRAMEADDR:
1264 case ISD::RETURNADDR:
Eli Friedman2892d822009-05-27 12:20:41 +00001265 // These operations lie about being legal: when they claim to be legal,
1266 // they should actually be custom-lowered.
1267 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1268 if (Action == TargetLowering::Legal)
1269 Action = TargetLowering::Custom;
Eli Friedman21d349b2009-05-27 01:25:56 +00001270 break;
Renato Golinc7aea402014-05-06 16:51:25 +00001271 case ISD::READ_REGISTER:
1272 case ISD::WRITE_REGISTER:
1273 // Named register is legal in the DAG, but blocked by register name
1274 // selection if not implemented by target (to chose the correct register)
1275 // They'll be converted to Copy(To/From)Reg.
1276 Action = TargetLowering::Legal;
1277 break;
Shuxin Yangcdde0592012-10-19 20:11:16 +00001278 case ISD::DEBUGTRAP:
1279 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1280 if (Action == TargetLowering::Expand) {
1281 // replace ISD::DEBUGTRAP with ISD::TRAP
1282 SDValue NewVal;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001283 NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(),
Shuxin Yang1479fcd2012-10-19 23:00:20 +00001284 Node->getOperand(0));
Shuxin Yangcdde0592012-10-19 20:11:16 +00001285 ReplaceNode(Node, NewVal.getNode());
1286 LegalizeOp(NewVal.getNode());
1287 return;
1288 }
1289 break;
1290
Chris Lattnerdc750592005-01-07 07:47:09 +00001291 default:
Chris Lattner3eb86932005-05-14 06:34:48 +00001292 if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
Eli Friedman21d349b2009-05-27 01:25:56 +00001293 Action = TargetLowering::Legal;
1294 } else {
1295 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
Chris Lattner3eb86932005-05-14 06:34:48 +00001296 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001297 break;
1298 }
1299
1300 if (SimpleFinishLegalizing) {
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001301 SDNode *NewNode = Node;
Eli Friedman21d349b2009-05-27 01:25:56 +00001302 switch (Node->getOpcode()) {
1303 default: break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001304 case ISD::SHL:
1305 case ISD::SRL:
1306 case ISD::SRA:
1307 case ISD::ROTL:
1308 case ISD::ROTR:
1309 // Legalizing shifts/rotates requires adjusting the shift amount
1310 // to the appropriate width.
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001311 if (!Node->getOperand(1).getValueType().isVector()) {
1312 SDValue SAO =
1313 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1314 Node->getOperand(1));
Dan Gohman198b7ff2011-11-03 21:49:52 +00001315 HandleSDNode Handle(SAO);
1316 LegalizeOp(SAO.getNode());
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001317 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1318 Handle.getValue());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001319 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001320 break;
Dan Gohman4906f732009-08-18 23:36:17 +00001321 case ISD::SRL_PARTS:
1322 case ISD::SRA_PARTS:
1323 case ISD::SHL_PARTS:
1324 // Legalizing shifts/rotates requires adjusting the shift amount
1325 // to the appropriate width.
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001326 if (!Node->getOperand(2).getValueType().isVector()) {
1327 SDValue SAO =
1328 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1329 Node->getOperand(2));
Dan Gohman198b7ff2011-11-03 21:49:52 +00001330 HandleSDNode Handle(SAO);
1331 LegalizeOp(SAO.getNode());
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001332 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1333 Node->getOperand(1),
1334 Handle.getValue());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001335 }
Dan Gohman2fa67c92009-08-18 23:52:48 +00001336 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001337 }
1338
Dan Gohman198b7ff2011-11-03 21:49:52 +00001339 if (NewNode != Node) {
Chandler Carruth411fb402014-07-26 05:49:40 +00001340 ReplaceNode(Node, NewNode);
Dan Gohman198b7ff2011-11-03 21:49:52 +00001341 Node = NewNode;
1342 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001343 switch (Action) {
1344 case TargetLowering::Legal:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001345 return;
Nadav Rotem2a148662012-07-11 11:02:16 +00001346 case TargetLowering::Custom: {
Eli Friedman21d349b2009-05-27 01:25:56 +00001347 // FIXME: The handling for custom lowering with multiple results is
1348 // a complete mess.
Nadav Rotem2a148662012-07-11 11:02:16 +00001349 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1350 if (Res.getNode()) {
Chandler Carruth98655fa2014-07-26 05:52:51 +00001351 if (!(Res.getNode() != Node || Res.getResNo() != 0))
1352 return;
1353
1354 if (Node->getNumValues() == 1) {
1355 // We can just directly replace this node with the lowered value.
1356 ReplaceNode(SDValue(Node, 0), Res);
1357 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001358 }
Chandler Carruth98655fa2014-07-26 05:52:51 +00001359
1360 SmallVector<SDValue, 8> ResultVals;
1361 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1362 ResultVals.push_back(Res.getValue(i));
1363 ReplaceNode(Node, ResultVals.data());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001364 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001365 }
Nadav Rotem2a148662012-07-11 11:02:16 +00001366 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001367 // FALL THROUGH
1368 case TargetLowering::Expand:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001369 ExpandNode(Node);
1370 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001371 case TargetLowering::Promote:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001372 PromoteNode(Node);
1373 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001374 }
1375 }
1376
1377 switch (Node->getOpcode()) {
1378 default:
Jim Laskeyc3d341e2006-07-11 17:58:07 +00001379#ifndef NDEBUG
David Greeneae4f2662010-01-05 01:24:53 +00001380 dbgs() << "NODE: ";
1381 Node->dump( &DAG);
1382 dbgs() << "\n";
Jim Laskeyc3d341e2006-07-11 17:58:07 +00001383#endif
Craig Topperee4dab52012-02-05 08:31:47 +00001384 llvm_unreachable("Do not know how to legalize this operator!");
Bill Wendlingf359fed2007-11-13 00:44:25 +00001385
Dan Gohman198b7ff2011-11-03 21:49:52 +00001386 case ISD::CALLSEQ_START:
Dan Gohman9b9c9702011-10-29 00:41:52 +00001387 case ISD::CALLSEQ_END:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001388 break;
Evan Cheng31d15fa2005-12-23 07:29:34 +00001389 case ISD::LOAD: {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001390 return LegalizeLoadOps(Node);
Chris Lattnera3b7ef02005-04-10 22:54:25 +00001391 }
Evan Cheng31d15fa2005-12-23 07:29:34 +00001392 case ISD::STORE: {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001393 return LegalizeStoreOps(Node);
Evan Cheng31d15fa2005-12-23 07:29:34 +00001394 }
Nate Begeman7e7f4392006-02-01 07:19:44 +00001395 }
Chris Lattnerdc750592005-01-07 07:47:09 +00001396}
1397
Eli Friedman40afdb62009-05-23 22:37:25 +00001398SDValue SelectionDAGLegalize::ExpandExtractFromVectorThroughStack(SDValue Op) {
1399 SDValue Vec = Op.getOperand(0);
1400 SDValue Idx = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001401 SDLoc dl(Op);
Hal Finkel90adf0f2014-03-30 15:10:18 +00001402
1403 // Before we generate a new store to a temporary stack slot, see if there is
1404 // already one that we can use. There often is because when we scalarize
1405 // vector operations (using SelectionDAG::UnrollVectorOp for example) a whole
1406 // series of EXTRACT_VECTOR_ELT nodes are generated, one for each element in
1407 // the vector. If all are expanded here, we don't want one store per vector
1408 // element.
1409 SDValue StackPtr, Ch;
1410 for (SDNode::use_iterator UI = Vec.getNode()->use_begin(),
1411 UE = Vec.getNode()->use_end(); UI != UE; ++UI) {
1412 SDNode *User = *UI;
1413 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(User)) {
1414 if (ST->isIndexed() || ST->isTruncatingStore() ||
1415 ST->getValue() != Vec)
1416 continue;
1417
1418 // Make sure that nothing else could have stored into the destination of
1419 // this store.
1420 if (!ST->getChain().reachesChainWithoutSideEffects(DAG.getEntryNode()))
1421 continue;
1422
1423 StackPtr = ST->getBasePtr();
1424 Ch = SDValue(ST, 0);
1425 break;
1426 }
1427 }
1428
1429 if (!Ch.getNode()) {
1430 // Store the value to a temporary stack slot, then LOAD the returned part.
1431 StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1432 Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr,
1433 MachinePointerInfo(), false, false, 0);
1434 }
Eli Friedman40afdb62009-05-23 22:37:25 +00001435
1436 // Add the offset to the index.
Dan Gohman9b80f862010-02-25 15:20:39 +00001437 unsigned EltSize =
1438 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
Eli Friedman40afdb62009-05-23 22:37:25 +00001439 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
1440 DAG.getConstant(EltSize, Idx.getValueType()));
1441
Matt Arsenault873bb3e2013-11-17 02:24:21 +00001442 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy());
Eli Friedman40afdb62009-05-23 22:37:25 +00001443 StackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx, StackPtr);
1444
Ahmed Bougachac8097612015-03-09 22:51:05 +00001445 SDValue NewLoad;
1446
Eli Friedman2b77eef2009-07-09 22:01:03 +00001447 if (Op.getValueType().isVector())
Ahmed Bougachac8097612015-03-09 22:51:05 +00001448 NewLoad = DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr,
1449 MachinePointerInfo(), false, false, false, 0);
1450 else
1451 NewLoad = DAG.getExtLoad(
1452 ISD::EXTLOAD, dl, Op.getValueType(), Ch, StackPtr, MachinePointerInfo(),
1453 Vec.getValueType().getVectorElementType(), false, false, false, 0);
1454
1455 // Replace the chain going out of the store, by the one out of the load.
1456 DAG.ReplaceAllUsesOfValueWith(Ch, SDValue(NewLoad.getNode(), 1));
1457
1458 // We introduced a cycle though, so update the loads operands, making sure
1459 // to use the original store's chain as an incoming chain.
1460 SmallVector<SDValue, 6> NewLoadOperands(NewLoad->op_begin(),
1461 NewLoad->op_end());
1462 NewLoadOperands[0] = Ch;
1463 NewLoad =
1464 SDValue(DAG.UpdateNodeOperands(NewLoad.getNode(), NewLoadOperands), 0);
1465 return NewLoad;
Eli Friedman40afdb62009-05-23 22:37:25 +00001466}
1467
David Greenebab5e6e2011-01-26 19:13:22 +00001468SDValue SelectionDAGLegalize::ExpandInsertToVectorThroughStack(SDValue Op) {
1469 assert(Op.getValueType().isVector() && "Non-vector insert subvector!");
1470
1471 SDValue Vec = Op.getOperand(0);
1472 SDValue Part = Op.getOperand(1);
1473 SDValue Idx = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001474 SDLoc dl(Op);
David Greenebab5e6e2011-01-26 19:13:22 +00001475
1476 // Store the value to a temporary stack slot, then LOAD the returned part.
1477
1478 SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1479 int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
1480 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FI);
1481
1482 // First store the whole vector.
1483 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, PtrInfo,
1484 false, false, 0);
1485
1486 // Then store the inserted part.
1487
1488 // Add the offset to the index.
1489 unsigned EltSize =
1490 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
1491
1492 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
1493 DAG.getConstant(EltSize, Idx.getValueType()));
Matt Arsenault64283bd2013-11-17 02:31:26 +00001494 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy());
David Greenebab5e6e2011-01-26 19:13:22 +00001495
1496 SDValue SubStackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx,
1497 StackPtr);
1498
1499 // Store the subvector.
Owen Andersonb5a25992014-11-18 20:50:19 +00001500 Ch = DAG.getStore(Ch, dl, Part, SubStackPtr,
David Greenebab5e6e2011-01-26 19:13:22 +00001501 MachinePointerInfo(), false, false, 0);
1502
1503 // Finally, load the updated vector.
1504 return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001505 false, false, false, 0);
David Greenebab5e6e2011-01-26 19:13:22 +00001506}
1507
Eli Friedmanaee3f622009-06-06 07:04:42 +00001508SDValue SelectionDAGLegalize::ExpandVectorBuildThroughStack(SDNode* Node) {
1509 // We can't handle this case efficiently. Allocate a sufficiently
1510 // aligned object on the stack, store each element into it, then load
1511 // the result as a vector.
1512 // Create the stack frame object.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001513 EVT VT = Node->getValueType(0);
Dale Johannesenb91eba32009-11-21 00:53:23 +00001514 EVT EltVT = VT.getVectorElementType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001515 SDLoc dl(Node);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001516 SDValue FIPtr = DAG.CreateStackTemporary(VT);
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001517 int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex();
Chris Lattner1ffcf522010-09-21 16:36:31 +00001518 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FI);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001519
1520 // Emit a store of each element to the stack slot.
1521 SmallVector<SDValue, 8> Stores;
Dan Gohman9b80f862010-02-25 15:20:39 +00001522 unsigned TypeByteSize = EltVT.getSizeInBits() / 8;
Eli Friedmanaee3f622009-06-06 07:04:42 +00001523 // Store (in the right endianness) the elements to memory.
1524 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
1525 // Ignore undef elements.
1526 if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1527
1528 unsigned Offset = TypeByteSize*i;
1529
1530 SDValue Idx = DAG.getConstant(Offset, FIPtr.getValueType());
1531 Idx = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, Idx);
1532
Dan Gohman2a8e3772010-02-25 20:30:49 +00001533 // If the destination vector element type is narrower than the source
1534 // element type, only store the bits necessary.
1535 if (EltVT.bitsLT(Node->getOperand(i).getValueType().getScalarType())) {
Dale Johannesenb91eba32009-11-21 00:53:23 +00001536 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001537 Node->getOperand(i), Idx,
1538 PtrInfo.getWithOffset(Offset),
David Greene39c6d012010-02-15 17:00:31 +00001539 EltVT, false, false, 0));
Mon P Wang586d9972010-01-24 00:05:03 +00001540 } else
Jim Grosbach9b7755f2010-07-02 17:41:59 +00001541 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001542 Node->getOperand(i), Idx,
1543 PtrInfo.getWithOffset(Offset),
David Greene39c6d012010-02-15 17:00:31 +00001544 false, false, 0));
Eli Friedmanaee3f622009-06-06 07:04:42 +00001545 }
1546
1547 SDValue StoreChain;
1548 if (!Stores.empty()) // Not all undef elements?
Craig Topper48d114b2014-04-26 18:35:24 +00001549 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001550 else
1551 StoreChain = DAG.getEntryNode();
1552
1553 // Result is a load from the stack slot.
Stephen Lincfe7f352013-07-08 00:37:03 +00001554 return DAG.getLoad(VT, dl, StoreChain, FIPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001555 false, false, false, 0);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001556}
1557
Eli Friedman2892d822009-05-27 12:20:41 +00001558SDValue SelectionDAGLegalize::ExpandFCOPYSIGN(SDNode* Node) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001559 SDLoc dl(Node);
Eli Friedman2892d822009-05-27 12:20:41 +00001560 SDValue Tmp1 = Node->getOperand(0);
1561 SDValue Tmp2 = Node->getOperand(1);
Duncan Sands4c55f762010-03-12 11:45:06 +00001562
1563 // Get the sign bit of the RHS. First obtain a value that has the same
1564 // sign as the sign bit, i.e. negative if and only if the sign bit is 1.
Eli Friedman2892d822009-05-27 12:20:41 +00001565 SDValue SignBit;
Duncan Sands4c55f762010-03-12 11:45:06 +00001566 EVT FloatVT = Tmp2.getValueType();
1567 EVT IVT = EVT::getIntegerVT(*DAG.getContext(), FloatVT.getSizeInBits());
Dan Gohmane49e7422011-07-15 22:39:09 +00001568 if (TLI.isTypeLegal(IVT)) {
Duncan Sands4c55f762010-03-12 11:45:06 +00001569 // Convert to an integer with the same sign bit.
Wesley Peck527da1b2010-11-23 03:31:01 +00001570 SignBit = DAG.getNode(ISD::BITCAST, dl, IVT, Tmp2);
Eli Friedman2892d822009-05-27 12:20:41 +00001571 } else {
Duncan Sands4c55f762010-03-12 11:45:06 +00001572 // Store the float to memory, then load the sign part out as an integer.
1573 MVT LoadTy = TLI.getPointerTy();
1574 // First create a temporary that is aligned for both the load and store.
1575 SDValue StackPtr = DAG.CreateStackTemporary(FloatVT, LoadTy);
1576 // Then store the float to it.
Eli Friedman2892d822009-05-27 12:20:41 +00001577 SDValue Ch =
Chris Lattner676c61d2010-09-21 18:41:36 +00001578 DAG.getStore(DAG.getEntryNode(), dl, Tmp2, StackPtr, MachinePointerInfo(),
David Greene39c6d012010-02-15 17:00:31 +00001579 false, false, 0);
Duncan Sands4c55f762010-03-12 11:45:06 +00001580 if (TLI.isBigEndian()) {
1581 assert(FloatVT.isByteSized() && "Unsupported floating point type!");
1582 // Load out a legal integer with the same sign bit as the float.
Chris Lattner1ffcf522010-09-21 16:36:31 +00001583 SignBit = DAG.getLoad(LoadTy, dl, Ch, StackPtr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001584 false, false, false, 0);
Duncan Sands4c55f762010-03-12 11:45:06 +00001585 } else { // Little endian
1586 SDValue LoadPtr = StackPtr;
1587 // The float may be wider than the integer we are going to load. Advance
1588 // the pointer so that the loaded integer will contain the sign bit.
1589 unsigned Strides = (FloatVT.getSizeInBits()-1)/LoadTy.getSizeInBits();
1590 unsigned ByteOffset = (Strides * LoadTy.getSizeInBits()) / 8;
Jack Carter5c0af482013-11-19 23:43:22 +00001591 LoadPtr = DAG.getNode(ISD::ADD, dl, LoadPtr.getValueType(), LoadPtr,
1592 DAG.getConstant(ByteOffset, LoadPtr.getValueType()));
Duncan Sands4c55f762010-03-12 11:45:06 +00001593 // Load a legal integer containing the sign bit.
Chris Lattner1ffcf522010-09-21 16:36:31 +00001594 SignBit = DAG.getLoad(LoadTy, dl, Ch, LoadPtr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001595 false, false, false, 0);
Duncan Sands4c55f762010-03-12 11:45:06 +00001596 // Move the sign bit to the top bit of the loaded integer.
1597 unsigned BitShift = LoadTy.getSizeInBits() -
1598 (FloatVT.getSizeInBits() - 8 * ByteOffset);
1599 assert(BitShift < LoadTy.getSizeInBits() && "Pointer advanced wrong?");
1600 if (BitShift)
1601 SignBit = DAG.getNode(ISD::SHL, dl, LoadTy, SignBit,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001602 DAG.getConstant(BitShift,
1603 TLI.getShiftAmountTy(SignBit.getValueType())));
Duncan Sands4c55f762010-03-12 11:45:06 +00001604 }
Eli Friedman2892d822009-05-27 12:20:41 +00001605 }
Duncan Sands4c55f762010-03-12 11:45:06 +00001606 // Now get the sign bit proper, by seeing whether the value is negative.
Matt Arsenault758659232013-05-18 00:21:46 +00001607 SignBit = DAG.getSetCC(dl, getSetCCResultType(SignBit.getValueType()),
Duncan Sands4c55f762010-03-12 11:45:06 +00001608 SignBit, DAG.getConstant(0, SignBit.getValueType()),
1609 ISD::SETLT);
Eli Friedman2892d822009-05-27 12:20:41 +00001610 // Get the absolute value of the result.
1611 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, Tmp1.getValueType(), Tmp1);
1612 // Select between the nabs and abs value based on the sign bit of
1613 // the input.
Matt Arsenaultd2f03322013-06-14 22:04:37 +00001614 return DAG.getSelect(dl, AbsVal.getValueType(), SignBit,
Jack Carter5c0af482013-11-19 23:43:22 +00001615 DAG.getNode(ISD::FNEG, dl, AbsVal.getValueType(), AbsVal),
1616 AbsVal);
Eli Friedman2892d822009-05-27 12:20:41 +00001617}
1618
Eli Friedman2892d822009-05-27 12:20:41 +00001619void SelectionDAGLegalize::ExpandDYNAMIC_STACKALLOC(SDNode* Node,
1620 SmallVectorImpl<SDValue> &Results) {
1621 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1622 assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1623 " not tell us which reg is the stack pointer!");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001624 SDLoc dl(Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001625 EVT VT = Node->getValueType(0);
Eli Friedman2892d822009-05-27 12:20:41 +00001626 SDValue Tmp1 = SDValue(Node, 0);
1627 SDValue Tmp2 = SDValue(Node, 1);
1628 SDValue Tmp3 = Node->getOperand(2);
1629 SDValue Chain = Tmp1.getOperand(0);
1630
1631 // Chain the dynamic stack allocation so that it doesn't modify the stack
1632 // pointer when other instructions are using the stack.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001633 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true),
1634 SDLoc(Node));
Eli Friedman2892d822009-05-27 12:20:41 +00001635
1636 SDValue Size = Tmp2.getOperand(1);
1637 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
1638 Chain = SP.getValue(1);
1639 unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +00001640 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00001641 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Eli Friedman2892d822009-05-27 12:20:41 +00001642 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Elena Demikhovsky82a46eb2013-10-14 07:26:51 +00001643 if (Align > StackAlign)
1644 Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1,
1645 DAG.getConstant(-(uint64_t)Align, VT));
Eli Friedman2892d822009-05-27 12:20:41 +00001646 Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain
1647
1648 Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001649 DAG.getIntPtrConstant(0, true), SDValue(),
1650 SDLoc(Node));
Eli Friedman2892d822009-05-27 12:20:41 +00001651
1652 Results.push_back(Tmp1);
1653 Results.push_back(Tmp2);
1654}
1655
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001656/// Legalize a SETCC with given LHS and RHS and condition code CC on the current
1657/// target.
Daniel Sandersedc071b2013-11-21 13:24:49 +00001658///
Tom Stellard08690a12013-09-28 02:50:32 +00001659/// If the SETCC has been legalized using AND / OR, then the legalized node
Daniel Sandersedc071b2013-11-21 13:24:49 +00001660/// will be stored in LHS. RHS and CC will be set to SDValue(). NeedInvert
1661/// will be set to false.
1662///
Tom Stellard08690a12013-09-28 02:50:32 +00001663/// If the SETCC has been legalized by using getSetCCSwappedOperands(),
Daniel Sandersedc071b2013-11-21 13:24:49 +00001664/// then the values of LHS and RHS will be swapped, CC will be set to the
1665/// new condition, and NeedInvert will be set to false.
1666///
1667/// If the SETCC has been legalized using the inverse condcode, then LHS and
1668/// RHS will be unchanged, CC will set to the inverted condcode, and NeedInvert
1669/// will be set to true. The caller must invert the result of the SETCC with
Pete Cooper7fd1d722014-05-12 23:26:58 +00001670/// SelectionDAG::getLogicalNOT() or take equivalent action to swap the effect
1671/// of a true/false result.
Daniel Sandersedc071b2013-11-21 13:24:49 +00001672///
Tom Stellard08690a12013-09-28 02:50:32 +00001673/// \returns true if the SetCC has been legalized, false if it hasn't.
1674bool SelectionDAGLegalize::LegalizeSetCCCondCode(EVT VT,
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001675 SDValue &LHS, SDValue &RHS,
Dale Johannesenad00f6e2009-02-02 20:41:04 +00001676 SDValue &CC,
Daniel Sandersedc071b2013-11-21 13:24:49 +00001677 bool &NeedInvert,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001678 SDLoc dl) {
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001679 MVT OpVT = LHS.getSimpleValueType();
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001680 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
Daniel Sandersedc071b2013-11-21 13:24:49 +00001681 NeedInvert = false;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001682 switch (TLI.getCondCodeAction(CCCode, OpVT)) {
Craig Topperee4dab52012-02-05 08:31:47 +00001683 default: llvm_unreachable("Unknown condition code action!");
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001684 case TargetLowering::Legal:
1685 // Nothing to do.
1686 break;
1687 case TargetLowering::Expand: {
Tom Stellardcd428182013-09-28 02:50:38 +00001688 ISD::CondCode InvCC = ISD::getSetCCSwappedOperands(CCCode);
1689 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1690 std::swap(LHS, RHS);
1691 CC = DAG.getCondCode(InvCC);
1692 return true;
1693 }
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001694 ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
1695 unsigned Opc = 0;
1696 switch (CCCode) {
Craig Topperee4dab52012-02-05 08:31:47 +00001697 default: llvm_unreachable("Don't know how to expand this condition!");
Stephen Lincfe7f352013-07-08 00:37:03 +00001698 case ISD::SETO:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001699 assert(TLI.getCondCodeAction(ISD::SETOEQ, OpVT)
1700 == TargetLowering::Legal
1701 && "If SETO is expanded, SETOEQ must be legal!");
1702 CC1 = ISD::SETOEQ; CC2 = ISD::SETOEQ; Opc = ISD::AND; break;
Stephen Lincfe7f352013-07-08 00:37:03 +00001703 case ISD::SETUO:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001704 assert(TLI.getCondCodeAction(ISD::SETUNE, OpVT)
1705 == TargetLowering::Legal
1706 && "If SETUO is expanded, SETUNE must be legal!");
1707 CC1 = ISD::SETUNE; CC2 = ISD::SETUNE; Opc = ISD::OR; break;
1708 case ISD::SETOEQ:
1709 case ISD::SETOGT:
1710 case ISD::SETOGE:
1711 case ISD::SETOLT:
1712 case ISD::SETOLE:
Stephen Lincfe7f352013-07-08 00:37:03 +00001713 case ISD::SETONE:
1714 case ISD::SETUEQ:
1715 case ISD::SETUNE:
1716 case ISD::SETUGT:
1717 case ISD::SETUGE:
1718 case ISD::SETULT:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001719 case ISD::SETULE:
1720 // If we are floating point, assign and break, otherwise fall through.
1721 if (!OpVT.isInteger()) {
1722 // We can use the 4th bit to tell if we are the unordered
1723 // or ordered version of the opcode.
1724 CC2 = ((unsigned)CCCode & 0x8U) ? ISD::SETUO : ISD::SETO;
1725 Opc = ((unsigned)CCCode & 0x8U) ? ISD::OR : ISD::AND;
1726 CC1 = (ISD::CondCode)(((int)CCCode & 0x7) | 0x10);
1727 break;
1728 }
1729 // Fallthrough if we are unsigned integer.
1730 case ISD::SETLE:
1731 case ISD::SETGT:
1732 case ISD::SETGE:
1733 case ISD::SETLT:
Tom Stellardcd428182013-09-28 02:50:38 +00001734 // We only support using the inverted operation, which is computed above
1735 // and not a different manner of supporting expanding these cases.
1736 llvm_unreachable("Don't know how to expand this condition!");
Daniel Sandersedc071b2013-11-21 13:24:49 +00001737 case ISD::SETNE:
1738 case ISD::SETEQ:
1739 // Try inverting the result of the inverse condition.
1740 InvCC = CCCode == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ;
1741 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1742 CC = DAG.getCondCode(InvCC);
1743 NeedInvert = true;
1744 return true;
1745 }
1746 // If inverting the condition didn't work then we have no means to expand
1747 // the condition.
1748 llvm_unreachable("Don't know how to expand this condition!");
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001749 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001750
Micah Villmow0242b9b2012-10-10 20:50:51 +00001751 SDValue SetCC1, SetCC2;
1752 if (CCCode != ISD::SETO && CCCode != ISD::SETUO) {
1753 // If we aren't the ordered or unorder operation,
1754 // then the pattern is (LHS CC1 RHS) Opc (LHS CC2 RHS).
1755 SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1);
1756 SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2);
1757 } else {
1758 // Otherwise, the pattern is (LHS CC1 LHS) Opc (RHS CC2 RHS)
1759 SetCC1 = DAG.getSetCC(dl, VT, LHS, LHS, CC1);
1760 SetCC2 = DAG.getSetCC(dl, VT, RHS, RHS, CC2);
1761 }
Dale Johannesenad00f6e2009-02-02 20:41:04 +00001762 LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2);
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001763 RHS = SDValue();
1764 CC = SDValue();
Tom Stellard08690a12013-09-28 02:50:32 +00001765 return true;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001766 }
1767 }
Tom Stellard08690a12013-09-28 02:50:32 +00001768 return false;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001769}
1770
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001771/// Emit a store/load combination to the stack. This stores
Chris Lattner87bc3e72008-01-16 07:45:30 +00001772/// SrcOp to a stack slot of type SlotVT, truncating it if needed. It then does
1773/// a load from the stack slot to DestVT, extending it if needed.
1774/// The resultant code need not be legal.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001775SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00001776 EVT SlotVT,
1777 EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001778 SDLoc dl) {
Chris Lattner36e663d2005-12-23 00:16:34 +00001779 // Create the stack frame object.
Bob Wilsonf074ca72009-04-10 18:48:47 +00001780 unsigned SrcAlign =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001781 TLI.getDataLayout()->getPrefTypeAlignment(SrcOp.getValueType().
Owen Anderson117c9e82009-08-12 00:36:31 +00001782 getTypeForEVT(*DAG.getContext()));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001783 SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001784
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001785 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
1786 int SPFI = StackPtrFI->getIndex();
Chris Lattner6963c1f2010-09-21 17:42:31 +00001787 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(SPFI);
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001788
Duncan Sands13237ac2008-06-06 12:08:01 +00001789 unsigned SrcSize = SrcOp.getValueType().getSizeInBits();
1790 unsigned SlotSize = SlotVT.getSizeInBits();
1791 unsigned DestSize = DestVT.getSizeInBits();
Chris Lattner229907c2011-07-18 04:54:35 +00001792 Type *DestType = DestVT.getTypeForEVT(*DAG.getContext());
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001793 unsigned DestAlign = TLI.getDataLayout()->getPrefTypeAlignment(DestType);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001794
Chris Lattner87bc3e72008-01-16 07:45:30 +00001795 // Emit a store to the stack slot. Use a truncstore if the input value is
1796 // later than DestVT.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001797 SDValue Store;
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001798
Chris Lattner87bc3e72008-01-16 07:45:30 +00001799 if (SrcSize > SlotSize)
Dale Johannesena02e45c2009-02-02 22:12:50 +00001800 Store = DAG.getTruncStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001801 PtrInfo, SlotVT, false, false, SrcAlign);
Chris Lattner87bc3e72008-01-16 07:45:30 +00001802 else {
1803 assert(SrcSize == SlotSize && "Invalid store");
Dale Johannesena02e45c2009-02-02 22:12:50 +00001804 Store = DAG.getStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001805 PtrInfo, false, false, SrcAlign);
Chris Lattner87bc3e72008-01-16 07:45:30 +00001806 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001807
Chris Lattner36e663d2005-12-23 00:16:34 +00001808 // Result is a load from the stack slot.
Chris Lattner87bc3e72008-01-16 07:45:30 +00001809 if (SlotSize == DestSize)
Chris Lattner6963c1f2010-09-21 17:42:31 +00001810 return DAG.getLoad(DestVT, dl, Store, FIPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001811 false, false, false, DestAlign);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001812
Chris Lattner87bc3e72008-01-16 07:45:30 +00001813 assert(SlotSize < DestSize && "Unknown extension!");
Stuart Hastings81c43062011-02-16 16:23:55 +00001814 return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001815 PtrInfo, SlotVT, false, false, false, DestAlign);
Chris Lattner36e663d2005-12-23 00:16:34 +00001816}
1817
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001818SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001819 SDLoc dl(Node);
Chris Lattner6be79822006-04-04 17:23:26 +00001820 // Create a vector sized/aligned stack slot, store the value to element #0,
1821 // then load the whole vector back out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001822 SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
Dan Gohman2d489b52008-02-06 22:27:42 +00001823
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001824 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
1825 int SPFI = StackPtrFI->getIndex();
1826
Duncan Sandse4ff21b2009-04-18 20:16:54 +00001827 SDValue Ch = DAG.getTruncStore(DAG.getEntryNode(), dl, Node->getOperand(0),
1828 StackPtr,
Chris Lattnera35499e2010-09-21 07:32:19 +00001829 MachinePointerInfo::getFixedStack(SPFI),
David Greene39c6d012010-02-15 17:00:31 +00001830 Node->getValueType(0).getVectorElementType(),
1831 false, false, 0);
Dale Johannesena02e45c2009-02-02 22:12:50 +00001832 return DAG.getLoad(Node->getValueType(0), dl, Ch, StackPtr,
Chris Lattnera35499e2010-09-21 07:32:19 +00001833 MachinePointerInfo::getFixedStack(SPFI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001834 false, false, false, 0);
Chris Lattner6be79822006-04-04 17:23:26 +00001835}
1836
Hal Finkelb811b6d2014-03-31 19:42:55 +00001837static bool
1838ExpandBVWithShuffles(SDNode *Node, SelectionDAG &DAG,
1839 const TargetLowering &TLI, SDValue &Res) {
1840 unsigned NumElems = Node->getNumOperands();
1841 SDLoc dl(Node);
1842 EVT VT = Node->getValueType(0);
1843
1844 // Try to group the scalars into pairs, shuffle the pairs together, then
1845 // shuffle the pairs of pairs together, etc. until the vector has
1846 // been built. This will work only if all of the necessary shuffle masks
1847 // are legal.
1848
1849 // We do this in two phases; first to check the legality of the shuffles,
1850 // and next, assuming that all shuffles are legal, to create the new nodes.
1851 for (int Phase = 0; Phase < 2; ++Phase) {
1852 SmallVector<std::pair<SDValue, SmallVector<int, 16> >, 16> IntermedVals,
1853 NewIntermedVals;
1854 for (unsigned i = 0; i < NumElems; ++i) {
1855 SDValue V = Node->getOperand(i);
1856 if (V.getOpcode() == ISD::UNDEF)
1857 continue;
1858
1859 SDValue Vec;
1860 if (Phase)
1861 Vec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, V);
1862 IntermedVals.push_back(std::make_pair(Vec, SmallVector<int, 16>(1, i)));
1863 }
1864
1865 while (IntermedVals.size() > 2) {
1866 NewIntermedVals.clear();
1867 for (unsigned i = 0, e = (IntermedVals.size() & ~1u); i < e; i += 2) {
1868 // This vector and the next vector are shuffled together (simply to
1869 // append the one to the other).
1870 SmallVector<int, 16> ShuffleVec(NumElems, -1);
1871
1872 SmallVector<int, 16> FinalIndices;
1873 FinalIndices.reserve(IntermedVals[i].second.size() +
1874 IntermedVals[i+1].second.size());
1875
1876 int k = 0;
1877 for (unsigned j = 0, f = IntermedVals[i].second.size(); j != f;
1878 ++j, ++k) {
1879 ShuffleVec[k] = j;
1880 FinalIndices.push_back(IntermedVals[i].second[j]);
1881 }
1882 for (unsigned j = 0, f = IntermedVals[i+1].second.size(); j != f;
1883 ++j, ++k) {
1884 ShuffleVec[k] = NumElems + j;
1885 FinalIndices.push_back(IntermedVals[i+1].second[j]);
1886 }
1887
1888 SDValue Shuffle;
1889 if (Phase)
1890 Shuffle = DAG.getVectorShuffle(VT, dl, IntermedVals[i].first,
1891 IntermedVals[i+1].first,
1892 ShuffleVec.data());
1893 else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1894 return false;
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00001895 NewIntermedVals.push_back(
1896 std::make_pair(Shuffle, std::move(FinalIndices)));
Hal Finkelb811b6d2014-03-31 19:42:55 +00001897 }
1898
1899 // If we had an odd number of defined values, then append the last
1900 // element to the array of new vectors.
1901 if ((IntermedVals.size() & 1) != 0)
1902 NewIntermedVals.push_back(IntermedVals.back());
1903
1904 IntermedVals.swap(NewIntermedVals);
1905 }
1906
1907 assert(IntermedVals.size() <= 2 && IntermedVals.size() > 0 &&
1908 "Invalid number of intermediate vectors");
1909 SDValue Vec1 = IntermedVals[0].first;
1910 SDValue Vec2;
1911 if (IntermedVals.size() > 1)
1912 Vec2 = IntermedVals[1].first;
1913 else if (Phase)
1914 Vec2 = DAG.getUNDEF(VT);
1915
1916 SmallVector<int, 16> ShuffleVec(NumElems, -1);
1917 for (unsigned i = 0, e = IntermedVals[0].second.size(); i != e; ++i)
1918 ShuffleVec[IntermedVals[0].second[i]] = i;
1919 for (unsigned i = 0, e = IntermedVals[1].second.size(); i != e; ++i)
1920 ShuffleVec[IntermedVals[1].second[i]] = NumElems + i;
1921
1922 if (Phase)
1923 Res = DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
1924 else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1925 return false;
1926 }
1927
1928 return true;
1929}
Chris Lattner6be79822006-04-04 17:23:26 +00001930
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001931/// Expand a BUILD_VECTOR node on targets that don't
Dan Gohman06c60b62007-07-16 14:29:03 +00001932/// support the operation, but do support the resultant vector type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001933SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
Bob Wilsonf6c21952009-04-13 20:20:30 +00001934 unsigned NumElems = Node->getNumOperands();
Eli Friedman32345872009-06-07 06:52:44 +00001935 SDValue Value1, Value2;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001936 SDLoc dl(Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001937 EVT VT = Node->getValueType(0);
1938 EVT OpVT = Node->getOperand(0).getValueType();
1939 EVT EltVT = VT.getVectorElementType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001940
1941 // If the only non-undef value is the low element, turn this into a
Chris Lattner21e68c82006-03-20 01:52:29 +00001942 // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X.
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001943 bool isOnlyLowElement = true;
Eli Friedman32345872009-06-07 06:52:44 +00001944 bool MoreThanTwoValues = false;
Chris Lattner77e271c2006-03-24 07:29:17 +00001945 bool isConstant = true;
Eli Friedman32345872009-06-07 06:52:44 +00001946 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001947 SDValue V = Node->getOperand(i);
Eli Friedman32345872009-06-07 06:52:44 +00001948 if (V.getOpcode() == ISD::UNDEF)
1949 continue;
1950 if (i > 0)
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001951 isOnlyLowElement = false;
Eli Friedman32345872009-06-07 06:52:44 +00001952 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
Chris Lattner77e271c2006-03-24 07:29:17 +00001953 isConstant = false;
Eli Friedman32345872009-06-07 06:52:44 +00001954
1955 if (!Value1.getNode()) {
1956 Value1 = V;
1957 } else if (!Value2.getNode()) {
1958 if (V != Value1)
1959 Value2 = V;
1960 } else if (V != Value1 && V != Value2) {
1961 MoreThanTwoValues = true;
1962 }
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001963 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001964
Eli Friedman32345872009-06-07 06:52:44 +00001965 if (!Value1.getNode())
1966 return DAG.getUNDEF(VT);
1967
1968 if (isOnlyLowElement)
Bob Wilsonf6c21952009-04-13 20:20:30 +00001969 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001970
Chris Lattner77e271c2006-03-24 07:29:17 +00001971 // If all elements are constants, create a load from the constant pool.
1972 if (isConstant) {
Chris Lattner47a86bd2012-01-25 06:02:56 +00001973 SmallVector<Constant*, 16> CV;
Chris Lattner77e271c2006-03-24 07:29:17 +00001974 for (unsigned i = 0, e = NumElems; i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00001975 if (ConstantFPSDNode *V =
Chris Lattner77e271c2006-03-24 07:29:17 +00001976 dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
Dan Gohmanec270fb2008-09-12 18:08:03 +00001977 CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001978 } else if (ConstantSDNode *V =
Bob Wilsonf074ca72009-04-10 18:48:47 +00001979 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Dale Johannesen6f7d5b22009-11-10 23:16:41 +00001980 if (OpVT==EltVT)
1981 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
1982 else {
1983 // If OpVT and EltVT don't match, EltVT is not legal and the
1984 // element values have been promoted/truncated earlier. Undo this;
1985 // we don't want a v16i8 to become a v16i32 for example.
1986 const ConstantInt *CI = V->getConstantIntValue();
1987 CV.push_back(ConstantInt::get(EltVT.getTypeForEVT(*DAG.getContext()),
1988 CI->getZExtValue()));
1989 }
Chris Lattner77e271c2006-03-24 07:29:17 +00001990 } else {
1991 assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
Chris Lattner229907c2011-07-18 04:54:35 +00001992 Type *OpNTy = EltVT.getTypeForEVT(*DAG.getContext());
Owen Andersonb292b8c2009-07-30 23:03:37 +00001993 CV.push_back(UndefValue::get(OpNTy));
Chris Lattner77e271c2006-03-24 07:29:17 +00001994 }
1995 }
Owen Anderson4aa32952009-07-28 21:19:26 +00001996 Constant *CP = ConstantVector::get(CV);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001997 SDValue CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001998 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesena02e45c2009-02-02 22:12:50 +00001999 return DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnera35499e2010-09-21 07:32:19 +00002000 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002001 false, false, false, Alignment);
Chris Lattner77e271c2006-03-24 07:29:17 +00002002 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002003
Hal Finkel19775142014-03-31 17:48:10 +00002004 SmallSet<SDValue, 16> DefinedValues;
2005 for (unsigned i = 0; i < NumElems; ++i) {
2006 if (Node->getOperand(i).getOpcode() == ISD::UNDEF)
2007 continue;
2008 DefinedValues.insert(Node->getOperand(i));
2009 }
2010
Hal Finkelb811b6d2014-03-31 19:42:55 +00002011 if (TLI.shouldExpandBuildVectorWithShuffles(VT, DefinedValues.size())) {
2012 if (!MoreThanTwoValues) {
2013 SmallVector<int, 8> ShuffleVec(NumElems, -1);
2014 for (unsigned i = 0; i < NumElems; ++i) {
2015 SDValue V = Node->getOperand(i);
2016 if (V.getOpcode() == ISD::UNDEF)
2017 continue;
2018 ShuffleVec[i] = V == Value1 ? 0 : NumElems;
2019 }
2020 if (TLI.isShuffleMaskLegal(ShuffleVec, Node->getValueType(0))) {
2021 // Get the splatted value into the low element of a vector register.
2022 SDValue Vec1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value1);
2023 SDValue Vec2;
2024 if (Value2.getNode())
2025 Vec2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value2);
2026 else
2027 Vec2 = DAG.getUNDEF(VT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002028
Hal Finkelb811b6d2014-03-31 19:42:55 +00002029 // Return shuffle(LowValVec, undef, <0,0,0,0>)
2030 return DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
2031 }
2032 } else {
2033 SDValue Res;
2034 if (ExpandBVWithShuffles(Node, DAG, TLI, Res))
2035 return Res;
Evan Cheng1d2e9952006-03-24 01:17:21 +00002036 }
2037 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002038
Eli Friedmanaee3f622009-06-06 07:04:42 +00002039 // Otherwise, we can't handle this case efficiently.
2040 return ExpandVectorBuildThroughStack(Node);
Chris Lattner9cdc5a02006-03-19 06:31:19 +00002041}
2042
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002043// Expand a node into a call to a libcall. If the result value
Chris Lattneraac464e2005-01-21 06:05:23 +00002044// does not fit into a register, return the lo part and set the hi part to the
2045// by-reg argument. If it does fit into a single register, return the result
2046// and leave the Hi part unset.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002047SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
Eli Friedmanb3554152009-05-27 02:21:29 +00002048 bool isSigned) {
Chris Lattneraac464e2005-01-21 06:05:23 +00002049 TargetLowering::ArgListTy Args;
Reid Spencere63b6512006-12-31 05:55:36 +00002050 TargetLowering::ArgListEntry Entry;
Chris Lattneraac464e2005-01-21 06:05:23 +00002051 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002052 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002053 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelcf0da6c2009-02-17 22:15:04 +00002054 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00002055 Entry.isSExt = isSigned;
Duncan Sands4c95dbd2008-02-14 17:28:50 +00002056 Entry.isZExt = !isSigned;
Reid Spencere63b6512006-12-31 05:55:36 +00002057 Args.push_back(Entry);
Chris Lattneraac464e2005-01-21 06:05:23 +00002058 }
Bill Wendling24c79f22008-09-16 21:48:12 +00002059 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mon P Wang58c37942008-10-30 08:01:45 +00002060 TLI.getPointerTy());
Misha Brukman835702a2005-04-21 22:36:52 +00002061
Chris Lattner229907c2011-07-18 04:54:35 +00002062 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Evan Chengd4b08732010-11-30 23:55:39 +00002063
Evan Chengf8bad082012-04-10 01:51:00 +00002064 // By default, the input chain to this libcall is the entry node of the
2065 // function. If the libcall is going to be emitted as a tail call then
2066 // TLI.isUsedByReturnOnly will change it to the right chain if the return
2067 // node which is being folded has a non-entry input chain.
2068 SDValue InChain = DAG.getEntryNode();
2069
Evan Chengd4b08732010-11-30 23:55:39 +00002070 // isTailCall may be true since the callee does not reference caller stack
2071 // frame. Check if it's in the right position.
Evan Cheng136861d2012-04-10 03:15:18 +00002072 SDValue TCChain = InChain;
Tim Northoverf1450d82013-01-09 13:18:15 +00002073 bool isTailCall = TLI.isInTailCallPosition(DAG, Node, TCChain);
Evan Cheng136861d2012-04-10 03:15:18 +00002074 if (isTailCall)
2075 InChain = TCChain;
2076
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002077 TargetLowering::CallLoweringInfo CLI(DAG);
2078 CLI.setDebugLoc(SDLoc(Node)).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002079 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002080 .setTailCall(isTailCall).setSExtResult(isSigned).setZExtResult(!isSigned);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002081
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002082 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Chris Lattnera5bf1032005-05-12 04:49:08 +00002083
Evan Chengd4b08732010-11-30 23:55:39 +00002084 if (!CallInfo.second.getNode())
2085 // It's a tailcall, return the chain (which is the DAG root).
2086 return DAG.getRoot();
2087
Eli Friedman4a951bf2009-05-26 08:55:52 +00002088 return CallInfo.first;
Chris Lattneraac464e2005-01-21 06:05:23 +00002089}
2090
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002091/// Generate a libcall taking the given operands as arguments
Eric Christopherbcaedb52011-04-20 01:19:45 +00002092/// and returning a result of type RetVT.
2093SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, EVT RetVT,
2094 const SDValue *Ops, unsigned NumOps,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002095 bool isSigned, SDLoc dl) {
Eric Christopherbcaedb52011-04-20 01:19:45 +00002096 TargetLowering::ArgListTy Args;
2097 Args.reserve(NumOps);
Dan Gohmanae9b1682011-05-16 22:09:53 +00002098
Eric Christopherbcaedb52011-04-20 01:19:45 +00002099 TargetLowering::ArgListEntry Entry;
2100 for (unsigned i = 0; i != NumOps; ++i) {
2101 Entry.Node = Ops[i];
2102 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
2103 Entry.isSExt = isSigned;
2104 Entry.isZExt = !isSigned;
2105 Args.push_back(Entry);
2106 }
2107 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2108 TLI.getPointerTy());
Dan Gohmanae9b1682011-05-16 22:09:53 +00002109
Chris Lattner229907c2011-07-18 04:54:35 +00002110 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002111
2112 TargetLowering::CallLoweringInfo CLI(DAG);
2113 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002114 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002115 .setSExtResult(isSigned).setZExtResult(!isSigned);
2116
Justin Holewinskiaa583972012-05-25 16:35:28 +00002117 std::pair<SDValue,SDValue> CallInfo = TLI.LowerCallTo(CLI);
Dan Gohmanae9b1682011-05-16 22:09:53 +00002118
Eric Christopherbcaedb52011-04-20 01:19:45 +00002119 return CallInfo.first;
2120}
2121
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002122// Expand a node into a call to a libcall. Similar to
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002123// ExpandLibCall except that the first operand is the in-chain.
2124std::pair<SDValue, SDValue>
2125SelectionDAGLegalize::ExpandChainLibCall(RTLIB::Libcall LC,
2126 SDNode *Node,
2127 bool isSigned) {
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002128 SDValue InChain = Node->getOperand(0);
2129
2130 TargetLowering::ArgListTy Args;
2131 TargetLowering::ArgListEntry Entry;
2132 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) {
2133 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002134 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002135 Entry.Node = Node->getOperand(i);
2136 Entry.Ty = ArgTy;
2137 Entry.isSExt = isSigned;
2138 Entry.isZExt = !isSigned;
2139 Args.push_back(Entry);
2140 }
2141 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2142 TLI.getPointerTy());
2143
Chris Lattner229907c2011-07-18 04:54:35 +00002144 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002145
2146 TargetLowering::CallLoweringInfo CLI(DAG);
2147 CLI.setDebugLoc(SDLoc(Node)).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002148 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002149 .setSExtResult(isSigned).setZExtResult(!isSigned);
2150
Justin Holewinskiaa583972012-05-25 16:35:28 +00002151 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002152
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002153 return CallInfo;
2154}
2155
Eli Friedmand6f28342009-05-27 03:33:44 +00002156SDValue SelectionDAGLegalize::ExpandFPLibCall(SDNode* Node,
2157 RTLIB::Libcall Call_F32,
2158 RTLIB::Libcall Call_F64,
2159 RTLIB::Libcall Call_F80,
Tim Northover4bf47bc2013-01-08 17:09:59 +00002160 RTLIB::Libcall Call_F128,
Eli Friedmand6f28342009-05-27 03:33:44 +00002161 RTLIB::Libcall Call_PPCF128) {
2162 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002163 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002164 default: llvm_unreachable("Unexpected request for libcall!");
Owen Anderson9f944592009-08-11 20:47:22 +00002165 case MVT::f32: LC = Call_F32; break;
2166 case MVT::f64: LC = Call_F64; break;
2167 case MVT::f80: LC = Call_F80; break;
Tim Northover4bf47bc2013-01-08 17:09:59 +00002168 case MVT::f128: LC = Call_F128; break;
Owen Anderson9f944592009-08-11 20:47:22 +00002169 case MVT::ppcf128: LC = Call_PPCF128; break;
Eli Friedmand6f28342009-05-27 03:33:44 +00002170 }
2171 return ExpandLibCall(LC, Node, false);
2172}
2173
2174SDValue SelectionDAGLegalize::ExpandIntLibCall(SDNode* Node, bool isSigned,
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00002175 RTLIB::Libcall Call_I8,
Eli Friedmand6f28342009-05-27 03:33:44 +00002176 RTLIB::Libcall Call_I16,
2177 RTLIB::Libcall Call_I32,
2178 RTLIB::Libcall Call_I64,
2179 RTLIB::Libcall Call_I128) {
2180 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002181 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002182 default: llvm_unreachable("Unexpected request for libcall!");
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00002183 case MVT::i8: LC = Call_I8; break;
2184 case MVT::i16: LC = Call_I16; break;
2185 case MVT::i32: LC = Call_I32; break;
2186 case MVT::i64: LC = Call_I64; break;
Owen Anderson9f944592009-08-11 20:47:22 +00002187 case MVT::i128: LC = Call_I128; break;
Eli Friedmand6f28342009-05-27 03:33:44 +00002188 }
2189 return ExpandLibCall(LC, Node, isSigned);
2190}
2191
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002192/// Return true if divmod libcall is available.
Evan Chengb14ce092011-04-16 03:08:26 +00002193static bool isDivRemLibcallAvailable(SDNode *Node, bool isSigned,
2194 const TargetLowering &TLI) {
Evan Chengbd766792011-04-01 00:42:02 +00002195 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002196 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002197 default: llvm_unreachable("Unexpected request for libcall!");
Evan Chengbd766792011-04-01 00:42:02 +00002198 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2199 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2200 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2201 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2202 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
2203 }
2204
Craig Topperc0196b12014-04-14 00:51:57 +00002205 return TLI.getLibcallName(LC) != nullptr;
Evan Chengb14ce092011-04-16 03:08:26 +00002206}
Evan Chengbd766792011-04-01 00:42:02 +00002207
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002208/// Only issue divrem libcall if both quotient and remainder are needed.
Evan Cheng8c2ad812012-06-21 05:56:05 +00002209static bool useDivRem(SDNode *Node, bool isSigned, bool isDIV) {
2210 // The other use might have been replaced with a divrem already.
2211 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Evan Chengbd766792011-04-01 00:42:02 +00002212 unsigned OtherOpcode = 0;
Evan Chengb14ce092011-04-16 03:08:26 +00002213 if (isSigned)
Evan Chengbd766792011-04-01 00:42:02 +00002214 OtherOpcode = isDIV ? ISD::SREM : ISD::SDIV;
Evan Chengb14ce092011-04-16 03:08:26 +00002215 else
Evan Chengbd766792011-04-01 00:42:02 +00002216 OtherOpcode = isDIV ? ISD::UREM : ISD::UDIV;
Evan Chengb14ce092011-04-16 03:08:26 +00002217
Evan Chengbd766792011-04-01 00:42:02 +00002218 SDValue Op0 = Node->getOperand(0);
2219 SDValue Op1 = Node->getOperand(1);
2220 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2221 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2222 SDNode *User = *UI;
2223 if (User == Node)
2224 continue;
Evan Cheng8c2ad812012-06-21 05:56:05 +00002225 if ((User->getOpcode() == OtherOpcode || User->getOpcode() == DivRemOpc) &&
Evan Chengbd766792011-04-01 00:42:02 +00002226 User->getOperand(0) == Op0 &&
Evan Chengb14ce092011-04-16 03:08:26 +00002227 User->getOperand(1) == Op1)
2228 return true;
Evan Chengbd766792011-04-01 00:42:02 +00002229 }
Evan Chengb14ce092011-04-16 03:08:26 +00002230 return false;
2231}
Evan Chengbd766792011-04-01 00:42:02 +00002232
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002233/// Issue libcalls to __{u}divmod to compute div / rem pairs.
Evan Chengb14ce092011-04-16 03:08:26 +00002234void
2235SelectionDAGLegalize::ExpandDivRemLibCall(SDNode *Node,
2236 SmallVectorImpl<SDValue> &Results) {
2237 unsigned Opcode = Node->getOpcode();
2238 bool isSigned = Opcode == ISD::SDIVREM;
2239
2240 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002241 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002242 default: llvm_unreachable("Unexpected request for libcall!");
Evan Chengb14ce092011-04-16 03:08:26 +00002243 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2244 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2245 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2246 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2247 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
Evan Chengbd766792011-04-01 00:42:02 +00002248 }
2249
2250 // The input chain to this libcall is the entry node of the function.
2251 // Legalizing the call will automatically add the previous call to the
2252 // dependence.
2253 SDValue InChain = DAG.getEntryNode();
2254
2255 EVT RetVT = Node->getValueType(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002256 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Evan Chengbd766792011-04-01 00:42:02 +00002257
2258 TargetLowering::ArgListTy Args;
2259 TargetLowering::ArgListEntry Entry;
2260 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
2261 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002262 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Evan Chengbd766792011-04-01 00:42:02 +00002263 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
2264 Entry.isSExt = isSigned;
2265 Entry.isZExt = !isSigned;
2266 Args.push_back(Entry);
2267 }
2268
2269 // Also pass the return address of the remainder.
2270 SDValue FIPtr = DAG.CreateStackTemporary(RetVT);
2271 Entry.Node = FIPtr;
Micah Villmow51e72462012-10-24 17:25:11 +00002272 Entry.Ty = RetTy->getPointerTo();
Evan Chengbd766792011-04-01 00:42:02 +00002273 Entry.isSExt = isSigned;
2274 Entry.isZExt = !isSigned;
2275 Args.push_back(Entry);
2276
2277 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2278 TLI.getPointerTy());
2279
Andrew Trickef9de2a2013-05-25 02:42:55 +00002280 SDLoc dl(Node);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002281 TargetLowering::CallLoweringInfo CLI(DAG);
2282 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002283 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002284 .setSExtResult(isSigned).setZExtResult(!isSigned);
2285
Justin Holewinskiaa583972012-05-25 16:35:28 +00002286 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Evan Chengbd766792011-04-01 00:42:02 +00002287
Evan Chengbd766792011-04-01 00:42:02 +00002288 // Remainder is loaded back from the stack frame.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002289 SDValue Rem = DAG.getLoad(RetVT, dl, CallInfo.second, FIPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002290 MachinePointerInfo(), false, false, false, 0);
Evan Chengb14ce092011-04-16 03:08:26 +00002291 Results.push_back(CallInfo.first);
2292 Results.push_back(Rem);
Evan Chengbd766792011-04-01 00:42:02 +00002293}
2294
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002295/// Return true if sincos libcall is available.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002296static bool isSinCosLibcallAvailable(SDNode *Node, const TargetLowering &TLI) {
2297 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002298 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002299 default: llvm_unreachable("Unexpected request for libcall!");
2300 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2301 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2302 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2303 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2304 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2305 }
Craig Topperc0196b12014-04-14 00:51:57 +00002306 return TLI.getLibcallName(LC) != nullptr;
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002307}
2308
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002309/// Return true if sincos libcall is available and can be used to combine sin
2310/// and cos.
Paul Redmondf29ddfe2013-02-15 18:45:18 +00002311static bool canCombineSinCosLibcall(SDNode *Node, const TargetLowering &TLI,
2312 const TargetMachine &TM) {
2313 if (!isSinCosLibcallAvailable(Node, TLI))
2314 return false;
2315 // GNU sin/cos functions set errno while sincos does not. Therefore
2316 // combining sin and cos is only safe if unsafe-fpmath is enabled.
2317 bool isGNU = Triple(TM.getTargetTriple()).getEnvironment() == Triple::GNU;
2318 if (isGNU && !TM.Options.UnsafeFPMath)
2319 return false;
2320 return true;
2321}
2322
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002323/// Only issue sincos libcall if both sin and cos are needed.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002324static bool useSinCos(SDNode *Node) {
2325 unsigned OtherOpcode = Node->getOpcode() == ISD::FSIN
2326 ? ISD::FCOS : ISD::FSIN;
Stephen Lincfe7f352013-07-08 00:37:03 +00002327
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002328 SDValue Op0 = Node->getOperand(0);
2329 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2330 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2331 SDNode *User = *UI;
2332 if (User == Node)
2333 continue;
2334 // The other user might have been turned into sincos already.
2335 if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS)
2336 return true;
2337 }
2338 return false;
2339}
2340
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002341/// Issue libcalls to sincos to compute sin / cos pairs.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002342void
2343SelectionDAGLegalize::ExpandSinCosLibCall(SDNode *Node,
2344 SmallVectorImpl<SDValue> &Results) {
2345 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002346 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002347 default: llvm_unreachable("Unexpected request for libcall!");
2348 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2349 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2350 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2351 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2352 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2353 }
Stephen Lincfe7f352013-07-08 00:37:03 +00002354
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002355 // The input chain to this libcall is the entry node of the function.
2356 // Legalizing the call will automatically add the previous call to the
2357 // dependence.
2358 SDValue InChain = DAG.getEntryNode();
Stephen Lincfe7f352013-07-08 00:37:03 +00002359
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002360 EVT RetVT = Node->getValueType(0);
2361 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Stephen Lincfe7f352013-07-08 00:37:03 +00002362
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002363 TargetLowering::ArgListTy Args;
2364 TargetLowering::ArgListEntry Entry;
Stephen Lincfe7f352013-07-08 00:37:03 +00002365
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002366 // Pass the argument.
2367 Entry.Node = Node->getOperand(0);
2368 Entry.Ty = RetTy;
2369 Entry.isSExt = false;
2370 Entry.isZExt = false;
2371 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002372
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002373 // Pass the return address of sin.
2374 SDValue SinPtr = DAG.CreateStackTemporary(RetVT);
2375 Entry.Node = SinPtr;
2376 Entry.Ty = RetTy->getPointerTo();
2377 Entry.isSExt = false;
2378 Entry.isZExt = false;
2379 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002380
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002381 // Also pass the return address of the cos.
2382 SDValue CosPtr = DAG.CreateStackTemporary(RetVT);
2383 Entry.Node = CosPtr;
2384 Entry.Ty = RetTy->getPointerTo();
2385 Entry.isSExt = false;
2386 Entry.isZExt = false;
2387 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002388
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002389 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2390 TLI.getPointerTy());
Stephen Lincfe7f352013-07-08 00:37:03 +00002391
Andrew Trickef9de2a2013-05-25 02:42:55 +00002392 SDLoc dl(Node);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002393 TargetLowering::CallLoweringInfo CLI(DAG);
2394 CLI.setDebugLoc(dl).setChain(InChain)
2395 .setCallee(TLI.getLibcallCallingConv(LC),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002396 Type::getVoidTy(*DAG.getContext()), Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002397
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002398 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2399
2400 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, SinPtr,
2401 MachinePointerInfo(), false, false, false, 0));
2402 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, CosPtr,
2403 MachinePointerInfo(), false, false, false, 0));
2404}
2405
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002406/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002407/// INT_TO_FP operation of the specified operand when the target requests that
2408/// we expand it. At this point, we know that the result and operand types are
2409/// legal for the target.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002410SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
2411 SDValue Op0,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002412 EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002413 SDLoc dl) {
Akira Hatanakaadb14f52012-08-28 02:12:42 +00002414 if (Op0.getValueType() == MVT::i32 && TLI.isTypeLegal(MVT::f64)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002415 // simple 32-bit [signed|unsigned] integer to float/double expansion
Scott Michelcf0da6c2009-02-17 22:15:04 +00002416
Chris Lattnera2c7ff32008-01-16 07:03:22 +00002417 // Get the stack frame index of a 8 byte buffer.
Owen Anderson9f944592009-08-11 20:47:22 +00002418 SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002419
Chris Lattner689bdcc2006-01-28 08:25:58 +00002420 // word offset constant for Hi/Lo address computation
Tom Stellard838e2342013-08-26 15:06:10 +00002421 SDValue WordOff = DAG.getConstant(sizeof(int), StackSlot.getValueType());
Chris Lattner689bdcc2006-01-28 08:25:58 +00002422 // set up Hi and Lo (into buffer) address based on endian
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002423 SDValue Hi = StackSlot;
Tom Stellard838e2342013-08-26 15:06:10 +00002424 SDValue Lo = DAG.getNode(ISD::ADD, dl, StackSlot.getValueType(),
2425 StackSlot, WordOff);
Chris Lattner9ea1b3f2006-03-23 05:29:04 +00002426 if (TLI.isLittleEndian())
2427 std::swap(Hi, Lo);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002428
Chris Lattner689bdcc2006-01-28 08:25:58 +00002429 // if signed map to unsigned space
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002430 SDValue Op0Mapped;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002431 if (isSigned) {
2432 // constant used to invert sign bit (signed to unsigned mapping)
Owen Anderson9f944592009-08-11 20:47:22 +00002433 SDValue SignBit = DAG.getConstant(0x80000000u, MVT::i32);
2434 Op0Mapped = DAG.getNode(ISD::XOR, dl, MVT::i32, Op0, SignBit);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002435 } else {
2436 Op0Mapped = Op0;
2437 }
2438 // store the lo of the constructed double - based on integer input
Dale Johannesen8525d832009-02-02 19:03:57 +00002439 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00002440 Op0Mapped, Lo, MachinePointerInfo(),
David Greene39c6d012010-02-15 17:00:31 +00002441 false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002442 // initial hi portion of constructed double
Owen Anderson9f944592009-08-11 20:47:22 +00002443 SDValue InitialHi = DAG.getConstant(0x43300000u, MVT::i32);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002444 // store the hi of the constructed double - biased exponent
Chris Lattner676c61d2010-09-21 18:41:36 +00002445 SDValue Store2 = DAG.getStore(Store1, dl, InitialHi, Hi,
2446 MachinePointerInfo(),
2447 false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002448 // load the constructed double
Chris Lattner1ffcf522010-09-21 16:36:31 +00002449 SDValue Load = DAG.getLoad(MVT::f64, dl, Store2, StackSlot,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002450 MachinePointerInfo(), false, false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002451 // FP constant to bias correct the final result
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002452 SDValue Bias = DAG.getConstantFP(isSigned ?
Bob Wilsonf074ca72009-04-10 18:48:47 +00002453 BitsToDouble(0x4330000080000000ULL) :
2454 BitsToDouble(0x4330000000000000ULL),
Owen Anderson9f944592009-08-11 20:47:22 +00002455 MVT::f64);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002456 // subtract the bias
Owen Anderson9f944592009-08-11 20:47:22 +00002457 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002458 // final result
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002459 SDValue Result;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002460 // handle final rounding
Owen Anderson9f944592009-08-11 20:47:22 +00002461 if (DestVT == MVT::f64) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002462 // do nothing
2463 Result = Sub;
Owen Anderson9f944592009-08-11 20:47:22 +00002464 } else if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesen8525d832009-02-02 19:03:57 +00002465 Result = DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Chris Lattner72733e52008-01-17 07:00:52 +00002466 DAG.getIntPtrConstant(0));
Owen Anderson9f944592009-08-11 20:47:22 +00002467 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesen8525d832009-02-02 19:03:57 +00002468 Result = DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002469 }
2470 return Result;
2471 }
2472 assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002473 // Code below here assumes !isSigned without checking again.
Dan Gohman14e450f2010-03-06 00:00:55 +00002474
2475 // Implementation of unsigned i64 to f64 following the algorithm in
2476 // __floatundidf in compiler_rt. This implementation has the advantage
2477 // of performing rounding correctly, both in the default rounding mode
2478 // and in all alternate rounding modes.
2479 // TODO: Generalize this for use with other types.
2480 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f64) {
2481 SDValue TwoP52 =
2482 DAG.getConstant(UINT64_C(0x4330000000000000), MVT::i64);
2483 SDValue TwoP84PlusTwoP52 =
2484 DAG.getConstantFP(BitsToDouble(UINT64_C(0x4530000000100000)), MVT::f64);
2485 SDValue TwoP84 =
2486 DAG.getConstant(UINT64_C(0x4530000000000000), MVT::i64);
2487
2488 SDValue Lo = DAG.getZeroExtendInReg(Op0, dl, MVT::i32);
2489 SDValue Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0,
2490 DAG.getConstant(32, MVT::i64));
2491 SDValue LoOr = DAG.getNode(ISD::OR, dl, MVT::i64, Lo, TwoP52);
2492 SDValue HiOr = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, TwoP84);
Wesley Peck527da1b2010-11-23 03:31:01 +00002493 SDValue LoFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, LoOr);
2494 SDValue HiFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, HiOr);
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002495 SDValue HiSub = DAG.getNode(ISD::FSUB, dl, MVT::f64, HiFlt,
2496 TwoP84PlusTwoP52);
Dan Gohman14e450f2010-03-06 00:00:55 +00002497 return DAG.getNode(ISD::FADD, dl, MVT::f64, LoFlt, HiSub);
2498 }
2499
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002500 // Implementation of unsigned i64 to f32.
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002501 // TODO: Generalize this for use with other types.
2502 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f32) {
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002503 // For unsigned conversions, convert them to signed conversions using the
2504 // algorithm from the x86_64 __floatundidf in compiler_rt.
2505 if (!isSigned) {
2506 SDValue Fast = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Op0);
Wesley Peck527da1b2010-11-23 03:31:01 +00002507
Owen Andersonb2c80da2011-02-25 21:41:48 +00002508 SDValue ShiftConst =
2509 DAG.getConstant(1, TLI.getShiftAmountTy(Op0.getValueType()));
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002510 SDValue Shr = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0, ShiftConst);
2511 SDValue AndConst = DAG.getConstant(1, MVT::i64);
2512 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0, AndConst);
2513 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And, Shr);
Wesley Peck527da1b2010-11-23 03:31:01 +00002514
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002515 SDValue SignCvt = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Or);
2516 SDValue Slow = DAG.getNode(ISD::FADD, dl, MVT::f32, SignCvt, SignCvt);
Wesley Peck527da1b2010-11-23 03:31:01 +00002517
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002518 // TODO: This really should be implemented using a branch rather than a
Wesley Peck527da1b2010-11-23 03:31:01 +00002519 // select. We happen to get lucky and machinesink does the right
2520 // thing most of the time. This would be a good candidate for a
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002521 //pseudo-op, or, even better, for whole-function isel.
Matt Arsenault758659232013-05-18 00:21:46 +00002522 SDValue SignBitTest = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002523 Op0, DAG.getConstant(0, MVT::i64), ISD::SETLT);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002524 return DAG.getSelect(dl, MVT::f32, SignBitTest, Slow, Fast);
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002525 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002526
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002527 // Otherwise, implement the fully general conversion.
Wesley Peck527da1b2010-11-23 03:31:01 +00002528
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002529 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002530 DAG.getConstant(UINT64_C(0xfffffffffffff800), MVT::i64));
2531 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And,
2532 DAG.getConstant(UINT64_C(0x800), MVT::i64));
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002533 SDValue And2 = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002534 DAG.getConstant(UINT64_C(0x7ff), MVT::i64));
Matt Arsenault758659232013-05-18 00:21:46 +00002535 SDValue Ne = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002536 And2, DAG.getConstant(UINT64_C(0), MVT::i64), ISD::SETNE);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002537 SDValue Sel = DAG.getSelect(dl, MVT::i64, Ne, Or, Op0);
Matt Arsenault758659232013-05-18 00:21:46 +00002538 SDValue Ge = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002539 Op0, DAG.getConstant(UINT64_C(0x0020000000000000), MVT::i64),
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002540 ISD::SETUGE);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002541 SDValue Sel2 = DAG.getSelect(dl, MVT::i64, Ge, Sel, Op0);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002542 EVT SHVT = TLI.getShiftAmountTy(Sel2.getValueType());
Wesley Peck527da1b2010-11-23 03:31:01 +00002543
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002544 SDValue Sh = DAG.getNode(ISD::SRL, dl, MVT::i64, Sel2,
2545 DAG.getConstant(32, SHVT));
2546 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sh);
2547 SDValue Fcvt = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Trunc);
2548 SDValue TwoP32 =
2549 DAG.getConstantFP(BitsToDouble(UINT64_C(0x41f0000000000000)), MVT::f64);
2550 SDValue Fmul = DAG.getNode(ISD::FMUL, dl, MVT::f64, TwoP32, Fcvt);
2551 SDValue Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sel2);
2552 SDValue Fcvt2 = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Lo);
2553 SDValue Fadd = DAG.getNode(ISD::FADD, dl, MVT::f64, Fmul, Fcvt2);
2554 return DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Fadd,
2555 DAG.getIntPtrConstant(0));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002556 }
2557
Dan Gohman998c7c22010-03-05 02:40:23 +00002558 SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002559
Matt Arsenault758659232013-05-18 00:21:46 +00002560 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(Op0.getValueType()),
Dan Gohman998c7c22010-03-05 02:40:23 +00002561 Op0, DAG.getConstant(0, Op0.getValueType()),
2562 ISD::SETLT);
2563 SDValue Zero = DAG.getIntPtrConstant(0), Four = DAG.getIntPtrConstant(4);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002564 SDValue CstOffset = DAG.getSelect(dl, Zero.getValueType(),
Dan Gohman998c7c22010-03-05 02:40:23 +00002565 SignSet, Four, Zero);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002566
Dan Gohman998c7c22010-03-05 02:40:23 +00002567 // If the sign bit of the integer is set, the large number will be treated
2568 // as a negative number. To counteract this, the dynamic code adds an
2569 // offset depending on the data type.
2570 uint64_t FF;
Craig Topperd9c27832013-08-15 02:44:19 +00002571 switch (Op0.getSimpleValueType().SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002572 default: llvm_unreachable("Unsupported integer type!");
Dan Gohman998c7c22010-03-05 02:40:23 +00002573 case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float)
2574 case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float)
2575 case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float)
2576 case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float)
2577 }
2578 if (TLI.isLittleEndian()) FF <<= 32;
2579 Constant *FudgeFactor = ConstantInt::get(
2580 Type::getInt64Ty(*DAG.getContext()), FF);
2581
2582 SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
2583 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Tom Stellard838e2342013-08-26 15:06:10 +00002584 CPIdx = DAG.getNode(ISD::ADD, dl, CPIdx.getValueType(), CPIdx, CstOffset);
Dan Gohman998c7c22010-03-05 02:40:23 +00002585 Alignment = std::min(Alignment, 4u);
2586 SDValue FudgeInReg;
2587 if (DestVT == MVT::f32)
2588 FudgeInReg = DAG.getLoad(MVT::f32, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnera35499e2010-09-21 07:32:19 +00002589 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002590 false, false, false, Alignment);
Dan Gohman998c7c22010-03-05 02:40:23 +00002591 else {
Dan Gohman198b7ff2011-11-03 21:49:52 +00002592 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT,
2593 DAG.getEntryNode(), CPIdx,
2594 MachinePointerInfo::getConstantPool(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00002595 MVT::f32, false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +00002596 HandleSDNode Handle(Load);
2597 LegalizeOp(Load.getNode());
2598 FudgeInReg = Handle.getValue();
Dan Gohman998c7c22010-03-05 02:40:23 +00002599 }
2600
2601 return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002602}
2603
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002604/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002605/// *INT_TO_FP operation of the specified operand when the target requests that
2606/// we promote it. At this point, we know that the result and operand types are
2607/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
2608/// operation that takes a larger input.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002609SDValue SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDValue LegalOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002610 EVT DestVT,
Dale Johannesen8525d832009-02-02 19:03:57 +00002611 bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002612 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002613 // First step, figure out the appropriate *INT_TO_FP operation to use.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002614 EVT NewInTy = LegalOp.getValueType();
Chris Lattner689bdcc2006-01-28 08:25:58 +00002615
2616 unsigned OpToUse = 0;
2617
2618 // Scan for the appropriate larger type to use.
2619 while (1) {
Owen Anderson9f944592009-08-11 20:47:22 +00002620 NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT().SimpleTy+1);
Duncan Sands13237ac2008-06-06 12:08:01 +00002621 assert(NewInTy.isInteger() && "Ran out of possibilities!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002622
2623 // If the target supports SINT_TO_FP of this type, use it.
Eli Friedmane1bc3792009-05-28 03:06:16 +00002624 if (TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, NewInTy)) {
2625 OpToUse = ISD::SINT_TO_FP;
2626 break;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002627 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002628 if (isSigned) continue;
2629
2630 // If the target supports UINT_TO_FP of this type, use it.
Eli Friedmane1bc3792009-05-28 03:06:16 +00002631 if (TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, NewInTy)) {
2632 OpToUse = ISD::UINT_TO_FP;
2633 break;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002634 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002635
2636 // Otherwise, try a larger type.
2637 }
2638
2639 // Okay, we found the operation and type to use. Zero extend our input to the
2640 // desired type then run the operation on it.
Dale Johannesen8525d832009-02-02 19:03:57 +00002641 return DAG.getNode(OpToUse, dl, DestVT,
Chris Lattner689bdcc2006-01-28 08:25:58 +00002642 DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Dale Johannesen8525d832009-02-02 19:03:57 +00002643 dl, NewInTy, LegalOp));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002644}
2645
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002646/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002647/// FP_TO_*INT operation of the specified operand when the target requests that
2648/// we promote it. At this point, we know that the result and operand types are
2649/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
2650/// operation that returns a larger result.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002651SDValue SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDValue LegalOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002652 EVT DestVT,
Dale Johannesen8525d832009-02-02 19:03:57 +00002653 bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002654 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002655 // First step, figure out the appropriate FP_TO*INT operation to use.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002656 EVT NewOutTy = DestVT;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002657
2658 unsigned OpToUse = 0;
2659
2660 // Scan for the appropriate larger type to use.
2661 while (1) {
Owen Anderson9f944592009-08-11 20:47:22 +00002662 NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT().SimpleTy+1);
Duncan Sands13237ac2008-06-06 12:08:01 +00002663 assert(NewOutTy.isInteger() && "Ran out of possibilities!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002664
Tim Northover65277a22014-06-15 09:27:20 +00002665 // A larger signed type can hold all unsigned values of the requested type,
2666 // so using FP_TO_SINT is valid
Eli Friedmane1bc3792009-05-28 03:06:16 +00002667 if (TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NewOutTy)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002668 OpToUse = ISD::FP_TO_SINT;
2669 break;
2670 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002671
Tim Northover65277a22014-06-15 09:27:20 +00002672 // However, if the value may be < 0.0, we *must* use some FP_TO_SINT.
2673 if (!isSigned && TLI.isOperationLegalOrCustom(ISD::FP_TO_UINT, NewOutTy)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002674 OpToUse = ISD::FP_TO_UINT;
2675 break;
2676 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002677
2678 // Otherwise, try a larger type.
2679 }
2680
Scott Michelcf0da6c2009-02-17 22:15:04 +00002681
Chris Lattnerf81d5882007-11-24 07:07:01 +00002682 // Okay, we found the operation and type to use.
Dale Johannesen8525d832009-02-02 19:03:57 +00002683 SDValue Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp);
Duncan Sands93e180342008-07-04 11:47:58 +00002684
Chris Lattnerf81d5882007-11-24 07:07:01 +00002685 // Truncate the result of the extended FP_TO_*INT operation to the desired
2686 // size.
Dale Johannesen8525d832009-02-02 19:03:57 +00002687 return DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002688}
2689
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002690/// Open code the operations for BSWAP of the specified operation.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002691SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002692 EVT VT = Op.getValueType();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002693 EVT SHVT = TLI.getShiftAmountTy(VT);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002694 SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
Owen Anderson9f944592009-08-11 20:47:22 +00002695 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002696 default: llvm_unreachable("Unhandled Expand type in BSWAP!");
Owen Anderson9f944592009-08-11 20:47:22 +00002697 case MVT::i16:
Dale Johannesena02e45c2009-02-02 22:12:50 +00002698 Tmp2 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
2699 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
2700 return DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Owen Anderson9f944592009-08-11 20:47:22 +00002701 case MVT::i32:
Dale Johannesena02e45c2009-02-02 22:12:50 +00002702 Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, SHVT));
2703 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
2704 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
2705 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, SHVT));
2706 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, DAG.getConstant(0xFF0000, VT));
2707 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, VT));
2708 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2709 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2710 return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
Owen Anderson9f944592009-08-11 20:47:22 +00002711 case MVT::i64:
Dale Johannesena02e45c2009-02-02 22:12:50 +00002712 Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, SHVT));
2713 Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, SHVT));
2714 Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, SHVT));
2715 Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, SHVT));
2716 Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, SHVT));
2717 Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, SHVT));
2718 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, SHVT));
2719 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, SHVT));
2720 Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7, DAG.getConstant(255ULL<<48, VT));
2721 Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6, DAG.getConstant(255ULL<<40, VT));
2722 Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5, DAG.getConstant(255ULL<<32, VT));
2723 Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4, DAG.getConstant(255ULL<<24, VT));
2724 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3, DAG.getConstant(255ULL<<16, VT));
2725 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(255ULL<<8 , VT));
2726 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7);
2727 Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5);
2728 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2729 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2730 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6);
2731 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
2732 return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002733 }
2734}
2735
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002736/// Expand the specified bitcount instruction into operations.
Scott Michelcf0da6c2009-02-17 22:15:04 +00002737SDValue SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002738 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002739 switch (Opc) {
Craig Topperee4dab52012-02-05 08:31:47 +00002740 default: llvm_unreachable("Cannot expand this yet!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002741 case ISD::CTPOP: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002742 EVT VT = Op.getValueType();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002743 EVT ShVT = TLI.getShiftAmountTy(VT);
Benjamin Kramerfff25172011-01-15 20:30:30 +00002744 unsigned Len = VT.getSizeInBits();
2745
Benjamin Kramerbec03ea2011-01-15 21:19:37 +00002746 assert(VT.isInteger() && Len <= 128 && Len % 8 == 0 &&
2747 "CTPOP not implemented for this type.");
2748
Benjamin Kramerfff25172011-01-15 20:30:30 +00002749 // This is the "best" algorithm from
2750 // http://graphics.stanford.edu/~seander/bithacks.html#CountBitsSetParallel
2751
Benjamin Kramer5c3e21b2013-02-20 13:00:06 +00002752 SDValue Mask55 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x55)), VT);
2753 SDValue Mask33 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x33)), VT);
2754 SDValue Mask0F = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x0F)), VT);
2755 SDValue Mask01 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x01)), VT);
Benjamin Kramerfff25172011-01-15 20:30:30 +00002756
2757 // v = v - ((v >> 1) & 0x55555555...)
2758 Op = DAG.getNode(ISD::SUB, dl, VT, Op,
2759 DAG.getNode(ISD::AND, dl, VT,
2760 DAG.getNode(ISD::SRL, dl, VT, Op,
2761 DAG.getConstant(1, ShVT)),
2762 Mask55));
2763 // v = (v & 0x33333333...) + ((v >> 2) & 0x33333333...)
2764 Op = DAG.getNode(ISD::ADD, dl, VT,
2765 DAG.getNode(ISD::AND, dl, VT, Op, Mask33),
2766 DAG.getNode(ISD::AND, dl, VT,
2767 DAG.getNode(ISD::SRL, dl, VT, Op,
2768 DAG.getConstant(2, ShVT)),
2769 Mask33));
2770 // v = (v + (v >> 4)) & 0x0F0F0F0F...
2771 Op = DAG.getNode(ISD::AND, dl, VT,
2772 DAG.getNode(ISD::ADD, dl, VT, Op,
2773 DAG.getNode(ISD::SRL, dl, VT, Op,
2774 DAG.getConstant(4, ShVT))),
2775 Mask0F);
2776 // v = (v * 0x01010101...) >> (Len - 8)
2777 Op = DAG.getNode(ISD::SRL, dl, VT,
2778 DAG.getNode(ISD::MUL, dl, VT, Op, Mask01),
2779 DAG.getConstant(Len - 8, ShVT));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002780
Chris Lattner689bdcc2006-01-28 08:25:58 +00002781 return Op;
2782 }
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002783 case ISD::CTLZ_ZERO_UNDEF:
2784 // This trivially expands to CTLZ.
2785 return DAG.getNode(ISD::CTLZ, dl, Op.getValueType(), Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002786 case ISD::CTLZ: {
2787 // for now, we do this:
2788 // x = x | (x >> 1);
2789 // x = x | (x >> 2);
2790 // ...
2791 // x = x | (x >>16);
2792 // x = x | (x >>32); // for 64-bit input
2793 // return popcount(~x);
2794 //
Sanjay Patelbb292212014-09-15 19:47:44 +00002795 // Ref: "Hacker's Delight" by Henry Warren
Owen Anderson53aa7a92009-08-10 22:56:29 +00002796 EVT VT = Op.getValueType();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002797 EVT ShVT = TLI.getShiftAmountTy(VT);
Duncan Sands13237ac2008-06-06 12:08:01 +00002798 unsigned len = VT.getSizeInBits();
Chris Lattner689bdcc2006-01-28 08:25:58 +00002799 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002800 SDValue Tmp3 = DAG.getConstant(1ULL << i, ShVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002801 Op = DAG.getNode(ISD::OR, dl, VT, Op,
Dale Johannesendc93bbc2009-02-06 21:55:48 +00002802 DAG.getNode(ISD::SRL, dl, VT, Op, Tmp3));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002803 }
Dale Johannesena02e45c2009-02-02 22:12:50 +00002804 Op = DAG.getNOT(dl, Op, VT);
2805 return DAG.getNode(ISD::CTPOP, dl, VT, Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002806 }
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002807 case ISD::CTTZ_ZERO_UNDEF:
2808 // This trivially expands to CTTZ.
2809 return DAG.getNode(ISD::CTTZ, dl, Op.getValueType(), Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002810 case ISD::CTTZ: {
2811 // for now, we use: { return popcount(~x & (x - 1)); }
2812 // unless the target has ctlz but not ctpop, in which case we use:
2813 // { return 32 - nlz(~x & (x-1)); }
Sanjay Patelbb292212014-09-15 19:47:44 +00002814 // Ref: "Hacker's Delight" by Henry Warren
Owen Anderson53aa7a92009-08-10 22:56:29 +00002815 EVT VT = Op.getValueType();
Dale Johannesena02e45c2009-02-02 22:12:50 +00002816 SDValue Tmp3 = DAG.getNode(ISD::AND, dl, VT,
2817 DAG.getNOT(dl, Op, VT),
2818 DAG.getNode(ISD::SUB, dl, VT, Op,
Bill Wendling8fb81f12009-01-30 23:03:19 +00002819 DAG.getConstant(1, VT)));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002820 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
Dan Gohman4aa18462009-01-28 17:46:25 +00002821 if (!TLI.isOperationLegalOrCustom(ISD::CTPOP, VT) &&
2822 TLI.isOperationLegalOrCustom(ISD::CTLZ, VT))
Dale Johannesena02e45c2009-02-02 22:12:50 +00002823 return DAG.getNode(ISD::SUB, dl, VT,
Duncan Sands13237ac2008-06-06 12:08:01 +00002824 DAG.getConstant(VT.getSizeInBits(), VT),
Dale Johannesena02e45c2009-02-02 22:12:50 +00002825 DAG.getNode(ISD::CTLZ, dl, VT, Tmp3));
2826 return DAG.getNode(ISD::CTPOP, dl, VT, Tmp3);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002827 }
2828 }
2829}
Chris Lattner2a7f8a92005-01-19 04:19:40 +00002830
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002831std::pair <SDValue, SDValue> SelectionDAGLegalize::ExpandAtomic(SDNode *Node) {
2832 unsigned Opc = Node->getOpcode();
2833 MVT VT = cast<AtomicSDNode>(Node)->getMemoryVT().getSimpleVT();
Benjamin Kramerc54c38e2015-03-05 20:04:29 +00002834 RTLIB::Libcall LC = RTLIB::getATOMIC(Opc, VT);
2835 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected atomic op or value type!");
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002836
2837 return ExpandChainLibCall(LC, Node, false);
2838}
2839
Dan Gohman198b7ff2011-11-03 21:49:52 +00002840void SelectionDAGLegalize::ExpandNode(SDNode *Node) {
2841 SmallVector<SDValue, 8> Results;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002842 SDLoc dl(Node);
Eli Friedmane1dc1932009-05-28 20:40:34 +00002843 SDValue Tmp1, Tmp2, Tmp3, Tmp4;
Daniel Sandersedc071b2013-11-21 13:24:49 +00002844 bool NeedInvert;
Eli Friedman21d349b2009-05-27 01:25:56 +00002845 switch (Node->getOpcode()) {
2846 case ISD::CTPOP:
2847 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002848 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00002849 case ISD::CTTZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002850 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00002851 Tmp1 = ExpandBitCount(Node->getOpcode(), Node->getOperand(0), dl);
2852 Results.push_back(Tmp1);
2853 break;
2854 case ISD::BSWAP:
Bill Wendlingef408db2009-12-23 00:28:23 +00002855 Results.push_back(ExpandBSWAP(Node->getOperand(0), dl));
Eli Friedman21d349b2009-05-27 01:25:56 +00002856 break;
2857 case ISD::FRAMEADDR:
2858 case ISD::RETURNADDR:
2859 case ISD::FRAME_TO_ARGS_OFFSET:
2860 Results.push_back(DAG.getConstant(0, Node->getValueType(0)));
2861 break;
2862 case ISD::FLT_ROUNDS_:
2863 Results.push_back(DAG.getConstant(1, Node->getValueType(0)));
2864 break;
2865 case ISD::EH_RETURN:
Eli Friedman21d349b2009-05-27 01:25:56 +00002866 case ISD::EH_LABEL:
2867 case ISD::PREFETCH:
Eli Friedman21d349b2009-05-27 01:25:56 +00002868 case ISD::VAEND:
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002869 case ISD::EH_SJLJ_LONGJMP:
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00002870 // If the target didn't expand these, there's nothing to do, so just
2871 // preserve the chain and be done.
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002872 Results.push_back(Node->getOperand(0));
2873 break;
2874 case ISD::EH_SJLJ_SETJMP:
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00002875 // If the target didn't expand this, just return 'zero' and preserve the
2876 // chain.
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002877 Results.push_back(DAG.getConstant(0, MVT::i32));
Eli Friedman21d349b2009-05-27 01:25:56 +00002878 Results.push_back(Node->getOperand(0));
2879 break;
Tim Northovera2b53392013-04-20 12:32:17 +00002880 case ISD::ATOMIC_FENCE: {
Jim Grosbachba451e82010-06-17 02:00:53 +00002881 // If the target didn't lower this, lower it to '__sync_synchronize()' call
Eli Friedman26a48482011-07-27 22:21:52 +00002882 // FIXME: handle "fence singlethread" more efficiently.
Jim Grosbachba451e82010-06-17 02:00:53 +00002883 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002884
2885 TargetLowering::CallLoweringInfo CLI(DAG);
2886 CLI.setDebugLoc(dl).setChain(Node->getOperand(0))
2887 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002888 DAG.getExternalSymbol("__sync_synchronize",
2889 TLI.getPointerTy()), std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002890
Justin Holewinskiaa583972012-05-25 16:35:28 +00002891 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
2892
Jim Grosbachba451e82010-06-17 02:00:53 +00002893 Results.push_back(CallResult.second);
2894 break;
2895 }
Eli Friedman452aae62011-08-26 02:59:24 +00002896 case ISD::ATOMIC_LOAD: {
2897 // There is no libcall for atomic load; fake it with ATOMIC_CMP_SWAP.
Eli Friedmanee8f14a72011-09-15 21:20:49 +00002898 SDValue Zero = DAG.getConstant(0, Node->getValueType(0));
Tim Northover420a2162014-06-13 14:24:07 +00002899 SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2900 SDValue Swap = DAG.getAtomicCmpSwap(
2901 ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2902 Node->getOperand(0), Node->getOperand(1), Zero, Zero,
2903 cast<AtomicSDNode>(Node)->getMemOperand(),
2904 cast<AtomicSDNode>(Node)->getOrdering(),
2905 cast<AtomicSDNode>(Node)->getOrdering(),
2906 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman452aae62011-08-26 02:59:24 +00002907 Results.push_back(Swap.getValue(0));
2908 Results.push_back(Swap.getValue(1));
2909 break;
2910 }
2911 case ISD::ATOMIC_STORE: {
2912 // There is no libcall for atomic store; fake it with ATOMIC_SWAP.
2913 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
2914 cast<AtomicSDNode>(Node)->getMemoryVT(),
2915 Node->getOperand(0),
2916 Node->getOperand(1), Node->getOperand(2),
2917 cast<AtomicSDNode>(Node)->getMemOperand(),
2918 cast<AtomicSDNode>(Node)->getOrdering(),
2919 cast<AtomicSDNode>(Node)->getSynchScope());
2920 Results.push_back(Swap.getValue(1));
2921 break;
2922 }
Jim Grosbach3aeae8a2010-06-17 17:50:54 +00002923 // By default, atomic intrinsics are marked Legal and lowered. Targets
2924 // which don't support them directly, however, may want libcalls, in which
2925 // case they mark them Expand, and we get here.
Jim Grosbach3aeae8a2010-06-17 17:50:54 +00002926 case ISD::ATOMIC_SWAP:
2927 case ISD::ATOMIC_LOAD_ADD:
2928 case ISD::ATOMIC_LOAD_SUB:
2929 case ISD::ATOMIC_LOAD_AND:
2930 case ISD::ATOMIC_LOAD_OR:
2931 case ISD::ATOMIC_LOAD_XOR:
2932 case ISD::ATOMIC_LOAD_NAND:
2933 case ISD::ATOMIC_LOAD_MIN:
2934 case ISD::ATOMIC_LOAD_MAX:
2935 case ISD::ATOMIC_LOAD_UMIN:
2936 case ISD::ATOMIC_LOAD_UMAX:
Evan Chengf5d62532010-06-18 22:01:37 +00002937 case ISD::ATOMIC_CMP_SWAP: {
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002938 std::pair<SDValue, SDValue> Tmp = ExpandAtomic(Node);
2939 Results.push_back(Tmp.first);
2940 Results.push_back(Tmp.second);
Jim Grosbach0ed5b462010-06-17 17:58:54 +00002941 break;
Evan Chengf5d62532010-06-18 22:01:37 +00002942 }
Tim Northover420a2162014-06-13 14:24:07 +00002943 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: {
2944 // Expanding an ATOMIC_CMP_SWAP_WITH_SUCCESS produces an ATOMIC_CMP_SWAP and
2945 // splits out the success value as a comparison. Expanding the resulting
2946 // ATOMIC_CMP_SWAP will produce a libcall.
2947 SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2948 SDValue Res = DAG.getAtomicCmpSwap(
2949 ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2950 Node->getOperand(0), Node->getOperand(1), Node->getOperand(2),
2951 Node->getOperand(3), cast<MemSDNode>(Node)->getMemOperand(),
2952 cast<AtomicSDNode>(Node)->getSuccessOrdering(),
2953 cast<AtomicSDNode>(Node)->getFailureOrdering(),
2954 cast<AtomicSDNode>(Node)->getSynchScope());
2955
2956 SDValue Success = DAG.getSetCC(SDLoc(Node), Node->getValueType(1),
2957 Res, Node->getOperand(2), ISD::SETEQ);
2958
2959 Results.push_back(Res.getValue(0));
2960 Results.push_back(Success);
2961 Results.push_back(Res.getValue(1));
2962 break;
2963 }
Eli Friedman2892d822009-05-27 12:20:41 +00002964 case ISD::DYNAMIC_STACKALLOC:
2965 ExpandDYNAMIC_STACKALLOC(Node, Results);
2966 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00002967 case ISD::MERGE_VALUES:
2968 for (unsigned i = 0; i < Node->getNumValues(); i++)
2969 Results.push_back(Node->getOperand(i));
2970 break;
2971 case ISD::UNDEF: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002972 EVT VT = Node->getValueType(0);
Eli Friedman21d349b2009-05-27 01:25:56 +00002973 if (VT.isInteger())
2974 Results.push_back(DAG.getConstant(0, VT));
Chris Lattnercd927182010-04-07 23:47:51 +00002975 else {
2976 assert(VT.isFloatingPoint() && "Unknown value type!");
Eli Friedman21d349b2009-05-27 01:25:56 +00002977 Results.push_back(DAG.getConstantFP(0, VT));
Chris Lattnercd927182010-04-07 23:47:51 +00002978 }
Eli Friedman21d349b2009-05-27 01:25:56 +00002979 break;
2980 }
2981 case ISD::TRAP: {
2982 // If this operation is not supported, lower it to 'abort()' call
2983 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002984 TargetLowering::CallLoweringInfo CLI(DAG);
2985 CLI.setDebugLoc(dl).setChain(Node->getOperand(0))
2986 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002987 DAG.getExternalSymbol("abort", TLI.getPointerTy()),
2988 std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002989 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
2990
Eli Friedman21d349b2009-05-27 01:25:56 +00002991 Results.push_back(CallResult.second);
2992 break;
2993 }
2994 case ISD::FP_ROUND:
Wesley Peck527da1b2010-11-23 03:31:01 +00002995 case ISD::BITCAST:
Eli Friedman21d349b2009-05-27 01:25:56 +00002996 Tmp1 = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
2997 Node->getValueType(0), dl);
2998 Results.push_back(Tmp1);
2999 break;
3000 case ISD::FP_EXTEND:
3001 Tmp1 = EmitStackConvert(Node->getOperand(0),
3002 Node->getOperand(0).getValueType(),
3003 Node->getValueType(0), dl);
3004 Results.push_back(Tmp1);
3005 break;
3006 case ISD::SIGN_EXTEND_INREG: {
3007 // NOTE: we could fall back on load/store here too for targets without
3008 // SAR. However, it is doubtful that any exist.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003009 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohman1d459e42009-12-11 21:31:27 +00003010 EVT VT = Node->getValueType(0);
Owen Andersonb2c80da2011-02-25 21:41:48 +00003011 EVT ShiftAmountTy = TLI.getShiftAmountTy(VT);
Dan Gohman6bd3ef82010-01-09 02:13:55 +00003012 if (VT.isVector())
Dan Gohman1d459e42009-12-11 21:31:27 +00003013 ShiftAmountTy = VT;
Dan Gohman6bd3ef82010-01-09 02:13:55 +00003014 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
3015 ExtraVT.getScalarType().getSizeInBits();
Dan Gohman1d459e42009-12-11 21:31:27 +00003016 SDValue ShiftCst = DAG.getConstant(BitsDiff, ShiftAmountTy);
Eli Friedman21d349b2009-05-27 01:25:56 +00003017 Tmp1 = DAG.getNode(ISD::SHL, dl, Node->getValueType(0),
3018 Node->getOperand(0), ShiftCst);
Bill Wendlingef408db2009-12-23 00:28:23 +00003019 Tmp1 = DAG.getNode(ISD::SRA, dl, Node->getValueType(0), Tmp1, ShiftCst);
3020 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00003021 break;
3022 }
3023 case ISD::FP_ROUND_INREG: {
3024 // The only way we can lower this is to turn it into a TRUNCSTORE,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003025 // EXTLOAD pair, targeting a temporary location (a stack slot).
Eli Friedman21d349b2009-05-27 01:25:56 +00003026
3027 // NOTE: there is a choice here between constantly creating new stack
3028 // slots and always reusing the same one. We currently always create
3029 // new ones, as reuse may inhibit scheduling.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003030 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman21d349b2009-05-27 01:25:56 +00003031 Tmp1 = EmitStackConvert(Node->getOperand(0), ExtraVT,
3032 Node->getValueType(0), dl);
3033 Results.push_back(Tmp1);
3034 break;
3035 }
3036 case ISD::SINT_TO_FP:
3037 case ISD::UINT_TO_FP:
3038 Tmp1 = ExpandLegalINT_TO_FP(Node->getOpcode() == ISD::SINT_TO_FP,
3039 Node->getOperand(0), Node->getValueType(0), dl);
3040 Results.push_back(Tmp1);
3041 break;
Jan Veselyeca89d22014-07-10 22:40:18 +00003042 case ISD::FP_TO_SINT:
3043 if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG))
3044 Results.push_back(Tmp1);
Tom Stellardaad46592014-06-17 16:53:07 +00003045 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00003046 case ISD::FP_TO_UINT: {
3047 SDValue True, False;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003048 EVT VT = Node->getOperand(0).getValueType();
3049 EVT NVT = Node->getValueType(0);
Tim Northover29178a32013-01-22 09:46:31 +00003050 APFloat apf(DAG.EVTToAPFloatSemantics(VT),
3051 APInt::getNullValue(VT.getSizeInBits()));
Eli Friedman21d349b2009-05-27 01:25:56 +00003052 APInt x = APInt::getSignBit(NVT.getSizeInBits());
3053 (void)apf.convertFromAPInt(x, false, APFloat::rmNearestTiesToEven);
3054 Tmp1 = DAG.getConstantFP(apf, VT);
Matt Arsenault758659232013-05-18 00:21:46 +00003055 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(VT),
Eli Friedman21d349b2009-05-27 01:25:56 +00003056 Node->getOperand(0),
3057 Tmp1, ISD::SETLT);
3058 True = DAG.getNode(ISD::FP_TO_SINT, dl, NVT, Node->getOperand(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00003059 False = DAG.getNode(ISD::FP_TO_SINT, dl, NVT,
3060 DAG.getNode(ISD::FSUB, dl, VT,
3061 Node->getOperand(0), Tmp1));
Eli Friedman21d349b2009-05-27 01:25:56 +00003062 False = DAG.getNode(ISD::XOR, dl, NVT, False,
3063 DAG.getConstant(x, NVT));
Matt Arsenaultd2f03322013-06-14 22:04:37 +00003064 Tmp1 = DAG.getSelect(dl, NVT, Tmp2, True, False);
Eli Friedman21d349b2009-05-27 01:25:56 +00003065 Results.push_back(Tmp1);
3066 break;
3067 }
Eli Friedman3b251702009-05-27 07:58:35 +00003068 case ISD::VAARG: {
3069 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003070 EVT VT = Node->getValueType(0);
Eli Friedman3b251702009-05-27 07:58:35 +00003071 Tmp1 = Node->getOperand(0);
3072 Tmp2 = Node->getOperand(1);
Rafael Espindola2041abd2010-06-26 18:22:20 +00003073 unsigned Align = Node->getConstantOperandVal(3);
3074
Chris Lattner1ffcf522010-09-21 16:36:31 +00003075 SDValue VAListLoad = DAG.getLoad(TLI.getPointerTy(), dl, Tmp1, Tmp2,
Stephen Lincfe7f352013-07-08 00:37:03 +00003076 MachinePointerInfo(V),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003077 false, false, false, 0);
Rafael Espindola2041abd2010-06-26 18:22:20 +00003078 SDValue VAList = VAListLoad;
3079
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00003080 if (Align > TLI.getMinStackArgumentAlignment()) {
3081 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
3082
Tom Stellard838e2342013-08-26 15:06:10 +00003083 VAList = DAG.getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
Rafael Espindola2041abd2010-06-26 18:22:20 +00003084 DAG.getConstant(Align - 1,
Tom Stellard838e2342013-08-26 15:06:10 +00003085 VAList.getValueType()));
Rafael Espindola2041abd2010-06-26 18:22:20 +00003086
Tom Stellard838e2342013-08-26 15:06:10 +00003087 VAList = DAG.getNode(ISD::AND, dl, VAList.getValueType(), VAList,
Chris Lattnereb313a42010-10-10 18:36:26 +00003088 DAG.getConstant(-(int64_t)Align,
Tom Stellard838e2342013-08-26 15:06:10 +00003089 VAList.getValueType()));
Rafael Espindola2041abd2010-06-26 18:22:20 +00003090 }
3091
Eli Friedman3b251702009-05-27 07:58:35 +00003092 // Increment the pointer, VAList, to the next vaarg
Tom Stellard838e2342013-08-26 15:06:10 +00003093 Tmp3 = DAG.getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
Micah Villmowcdfe20b2012-10-08 16:38:25 +00003094 DAG.getConstant(TLI.getDataLayout()->
Evan Cheng87b4f7c2010-04-15 01:25:27 +00003095 getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext())),
Tom Stellard838e2342013-08-26 15:06:10 +00003096 VAList.getValueType()));
Eli Friedman3b251702009-05-27 07:58:35 +00003097 // Store the incremented VAList to the legalized pointer
Chris Lattner676c61d2010-09-21 18:41:36 +00003098 Tmp3 = DAG.getStore(VAListLoad.getValue(1), dl, Tmp3, Tmp2,
3099 MachinePointerInfo(V), false, false, 0);
Eli Friedman3b251702009-05-27 07:58:35 +00003100 // Load the actual argument out of the pointer VAList
Chris Lattner1ffcf522010-09-21 16:36:31 +00003101 Results.push_back(DAG.getLoad(VT, dl, Tmp3, VAList, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003102 false, false, false, 0));
Eli Friedman3b251702009-05-27 07:58:35 +00003103 Results.push_back(Results[0].getValue(1));
3104 break;
3105 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003106 case ISD::VACOPY: {
3107 // This defaults to loading a pointer from the input and storing it to the
3108 // output, returning the chain.
3109 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue();
3110 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue();
3111 Tmp1 = DAG.getLoad(TLI.getPointerTy(), dl, Node->getOperand(0),
Chris Lattner1ffcf522010-09-21 16:36:31 +00003112 Node->getOperand(2), MachinePointerInfo(VS),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003113 false, false, false, 0);
Chris Lattner1ffcf522010-09-21 16:36:31 +00003114 Tmp1 = DAG.getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1),
3115 MachinePointerInfo(VD), false, false, 0);
Bill Wendlingef408db2009-12-23 00:28:23 +00003116 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00003117 break;
3118 }
3119 case ISD::EXTRACT_VECTOR_ELT:
3120 if (Node->getOperand(0).getValueType().getVectorNumElements() == 1)
3121 // This must be an access of the only element. Return it.
Wesley Peck527da1b2010-11-23 03:31:01 +00003122 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0),
Eli Friedman21d349b2009-05-27 01:25:56 +00003123 Node->getOperand(0));
3124 else
3125 Tmp1 = ExpandExtractFromVectorThroughStack(SDValue(Node, 0));
3126 Results.push_back(Tmp1);
3127 break;
3128 case ISD::EXTRACT_SUBVECTOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003129 Results.push_back(ExpandExtractFromVectorThroughStack(SDValue(Node, 0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00003130 break;
David Greenebab5e6e2011-01-26 19:13:22 +00003131 case ISD::INSERT_SUBVECTOR:
3132 Results.push_back(ExpandInsertToVectorThroughStack(SDValue(Node, 0)));
3133 break;
Eli Friedman3b251702009-05-27 07:58:35 +00003134 case ISD::CONCAT_VECTORS: {
Bill Wendlingef408db2009-12-23 00:28:23 +00003135 Results.push_back(ExpandVectorBuildThroughStack(Node));
Eli Friedman3b251702009-05-27 07:58:35 +00003136 break;
3137 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003138 case ISD::SCALAR_TO_VECTOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003139 Results.push_back(ExpandSCALAR_TO_VECTOR(Node));
Eli Friedman21d349b2009-05-27 01:25:56 +00003140 break;
Eli Friedmana8f9a022009-05-27 02:16:40 +00003141 case ISD::INSERT_VECTOR_ELT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003142 Results.push_back(ExpandINSERT_VECTOR_ELT(Node->getOperand(0),
3143 Node->getOperand(1),
3144 Node->getOperand(2), dl));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003145 break;
Eli Friedman3b251702009-05-27 07:58:35 +00003146 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramer339ced42012-01-15 13:16:05 +00003147 SmallVector<int, 32> NewMask;
3148 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman3b251702009-05-27 07:58:35 +00003149
Owen Anderson53aa7a92009-08-10 22:56:29 +00003150 EVT VT = Node->getValueType(0);
3151 EVT EltVT = VT.getVectorElementType();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003152 SDValue Op0 = Node->getOperand(0);
3153 SDValue Op1 = Node->getOperand(1);
3154 if (!TLI.isTypeLegal(EltVT)) {
3155
3156 EVT NewEltVT = TLI.getTypeToTransformTo(*DAG.getContext(), EltVT);
3157
3158 // BUILD_VECTOR operands are allowed to be wider than the element type.
Jack Carter5c0af482013-11-19 23:43:22 +00003159 // But if NewEltVT is smaller that EltVT the BUILD_VECTOR does not accept
3160 // it.
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003161 if (NewEltVT.bitsLT(EltVT)) {
3162
3163 // Convert shuffle node.
3164 // If original node was v4i64 and the new EltVT is i32,
3165 // cast operands to v8i32 and re-build the mask.
3166
3167 // Calculate new VT, the size of the new VT should be equal to original.
Jack Carter5c0af482013-11-19 23:43:22 +00003168 EVT NewVT =
3169 EVT::getVectorVT(*DAG.getContext(), NewEltVT,
3170 VT.getSizeInBits() / NewEltVT.getSizeInBits());
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003171 assert(NewVT.bitsEq(VT));
3172
3173 // cast operands to new VT
3174 Op0 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op0);
3175 Op1 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op1);
3176
3177 // Convert the shuffle mask
Jack Carter5c0af482013-11-19 23:43:22 +00003178 unsigned int factor =
3179 NewVT.getVectorNumElements()/VT.getVectorNumElements();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003180
3181 // EltVT gets smaller
3182 assert(factor > 0);
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003183
3184 for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
3185 if (Mask[i] < 0) {
3186 for (unsigned fi = 0; fi < factor; ++fi)
3187 NewMask.push_back(Mask[i]);
3188 }
3189 else {
3190 for (unsigned fi = 0; fi < factor; ++fi)
3191 NewMask.push_back(Mask[i]*factor+fi);
3192 }
3193 }
3194 Mask = NewMask;
3195 VT = NewVT;
3196 }
3197 EltVT = NewEltVT;
3198 }
Eli Friedman3b251702009-05-27 07:58:35 +00003199 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003200 SmallVector<SDValue, 16> Ops;
Eli Friedman3b251702009-05-27 07:58:35 +00003201 for (unsigned i = 0; i != NumElems; ++i) {
3202 if (Mask[i] < 0) {
3203 Ops.push_back(DAG.getUNDEF(EltVT));
3204 continue;
3205 }
3206 unsigned Idx = Mask[i];
3207 if (Idx < NumElems)
Bill Wendlingef408db2009-12-23 00:28:23 +00003208 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003209 Op0,
Tom Stellardd42c5942013-08-05 22:22:01 +00003210 DAG.getConstant(Idx, TLI.getVectorIdxTy())));
Eli Friedman3b251702009-05-27 07:58:35 +00003211 else
Bill Wendlingef408db2009-12-23 00:28:23 +00003212 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003213 Op1,
Tom Stellardd42c5942013-08-05 22:22:01 +00003214 DAG.getConstant(Idx - NumElems,
3215 TLI.getVectorIdxTy())));
Eli Friedman3b251702009-05-27 07:58:35 +00003216 }
Nadav Rotem61bdf792012-01-10 14:28:46 +00003217
Craig Topper48d114b2014-04-26 18:35:24 +00003218 Tmp1 = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
Nadav Rotem61bdf792012-01-10 14:28:46 +00003219 // We may have changed the BUILD_VECTOR type. Cast it back to the Node type.
3220 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00003221 Results.push_back(Tmp1);
3222 break;
3223 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003224 case ISD::EXTRACT_ELEMENT: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003225 EVT OpTy = Node->getOperand(0).getValueType();
Eli Friedman21d349b2009-05-27 01:25:56 +00003226 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
3227 // 1 -> Hi
3228 Tmp1 = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0),
3229 DAG.getConstant(OpTy.getSizeInBits()/2,
Owen Andersonb2c80da2011-02-25 21:41:48 +00003230 TLI.getShiftAmountTy(Node->getOperand(0).getValueType())));
Eli Friedman21d349b2009-05-27 01:25:56 +00003231 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1);
3232 } else {
3233 // 0 -> Lo
3234 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0),
3235 Node->getOperand(0));
3236 }
3237 Results.push_back(Tmp1);
3238 break;
3239 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00003240 case ISD::STACKSAVE:
3241 // Expand to CopyFromReg if the target set
3242 // StackPointerRegisterToSaveRestore.
3243 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
Bill Wendlingef408db2009-12-23 00:28:23 +00003244 Results.push_back(DAG.getCopyFromReg(Node->getOperand(0), dl, SP,
3245 Node->getValueType(0)));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003246 Results.push_back(Results[0].getValue(1));
3247 } else {
Bill Wendlingef408db2009-12-23 00:28:23 +00003248 Results.push_back(DAG.getUNDEF(Node->getValueType(0)));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003249 Results.push_back(Node->getOperand(0));
3250 }
3251 break;
3252 case ISD::STACKRESTORE:
Bill Wendlingef408db2009-12-23 00:28:23 +00003253 // Expand to CopyToReg if the target set
3254 // StackPointerRegisterToSaveRestore.
3255 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
3256 Results.push_back(DAG.getCopyToReg(Node->getOperand(0), dl, SP,
3257 Node->getOperand(1)));
3258 } else {
3259 Results.push_back(Node->getOperand(0));
3260 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00003261 break;
Eli Friedman2892d822009-05-27 12:20:41 +00003262 case ISD::FCOPYSIGN:
Bill Wendlingef408db2009-12-23 00:28:23 +00003263 Results.push_back(ExpandFCOPYSIGN(Node));
Eli Friedman2892d822009-05-27 12:20:41 +00003264 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003265 case ISD::FNEG:
3266 // Expand Y = FNEG(X) -> Y = SUB -0.0, X
3267 Tmp1 = DAG.getConstantFP(-0.0, Node->getValueType(0));
3268 Tmp1 = DAG.getNode(ISD::FSUB, dl, Node->getValueType(0), Tmp1,
3269 Node->getOperand(0));
3270 Results.push_back(Tmp1);
3271 break;
3272 case ISD::FABS: {
3273 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
Owen Anderson53aa7a92009-08-10 22:56:29 +00003274 EVT VT = Node->getValueType(0);
Eli Friedmand6f28342009-05-27 03:33:44 +00003275 Tmp1 = Node->getOperand(0);
3276 Tmp2 = DAG.getConstantFP(0.0, VT);
Matt Arsenault758659232013-05-18 00:21:46 +00003277 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(Tmp1.getValueType()),
Eli Friedmand6f28342009-05-27 03:33:44 +00003278 Tmp1, Tmp2, ISD::SETUGT);
Bill Wendlingef408db2009-12-23 00:28:23 +00003279 Tmp3 = DAG.getNode(ISD::FNEG, dl, VT, Tmp1);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00003280 Tmp1 = DAG.getSelect(dl, VT, Tmp2, Tmp1, Tmp3);
Eli Friedmand6f28342009-05-27 03:33:44 +00003281 Results.push_back(Tmp1);
3282 break;
3283 }
Matt Arsenault7c936902014-10-21 23:01:01 +00003284 case ISD::FMINNUM:
3285 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMIN_F32, RTLIB::FMIN_F64,
3286 RTLIB::FMIN_F80, RTLIB::FMIN_F128,
3287 RTLIB::FMIN_PPCF128));
3288 break;
3289 case ISD::FMAXNUM:
3290 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMAX_F32, RTLIB::FMAX_F64,
3291 RTLIB::FMAX_F80, RTLIB::FMAX_F128,
3292 RTLIB::FMAX_PPCF128));
3293 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003294 case ISD::FSQRT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003295 Results.push_back(ExpandFPLibCall(Node, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003296 RTLIB::SQRT_F80, RTLIB::SQRT_F128,
3297 RTLIB::SQRT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003298 break;
3299 case ISD::FSIN:
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003300 case ISD::FCOS: {
3301 EVT VT = Node->getValueType(0);
3302 bool isSIN = Node->getOpcode() == ISD::FSIN;
3303 // Turn fsin / fcos into ISD::FSINCOS node if there are a pair of fsin /
3304 // fcos which share the same operand and both are used.
3305 if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) ||
Paul Redmondf29ddfe2013-02-15 18:45:18 +00003306 canCombineSinCosLibcall(Node, TLI, TM))
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003307 && useSinCos(Node)) {
3308 SDVTList VTs = DAG.getVTList(VT, VT);
3309 Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0));
3310 if (!isSIN)
3311 Tmp1 = Tmp1.getValue(1);
3312 Results.push_back(Tmp1);
3313 } else if (isSIN) {
3314 Results.push_back(ExpandFPLibCall(Node, RTLIB::SIN_F32, RTLIB::SIN_F64,
3315 RTLIB::SIN_F80, RTLIB::SIN_F128,
3316 RTLIB::SIN_PPCF128));
3317 } else {
3318 Results.push_back(ExpandFPLibCall(Node, RTLIB::COS_F32, RTLIB::COS_F64,
3319 RTLIB::COS_F80, RTLIB::COS_F128,
3320 RTLIB::COS_PPCF128));
3321 }
Eli Friedmand6f28342009-05-27 03:33:44 +00003322 break;
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003323 }
3324 case ISD::FSINCOS:
3325 // Expand into sincos libcall.
3326 ExpandSinCosLibCall(Node, Results);
Eli Friedmand6f28342009-05-27 03:33:44 +00003327 break;
3328 case ISD::FLOG:
Bill Wendlingef408db2009-12-23 00:28:23 +00003329 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG_F32, RTLIB::LOG_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003330 RTLIB::LOG_F80, RTLIB::LOG_F128,
3331 RTLIB::LOG_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003332 break;
3333 case ISD::FLOG2:
Bill Wendlingef408db2009-12-23 00:28:23 +00003334 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003335 RTLIB::LOG2_F80, RTLIB::LOG2_F128,
3336 RTLIB::LOG2_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003337 break;
3338 case ISD::FLOG10:
Bill Wendlingef408db2009-12-23 00:28:23 +00003339 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003340 RTLIB::LOG10_F80, RTLIB::LOG10_F128,
3341 RTLIB::LOG10_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003342 break;
3343 case ISD::FEXP:
Bill Wendlingef408db2009-12-23 00:28:23 +00003344 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP_F32, RTLIB::EXP_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003345 RTLIB::EXP_F80, RTLIB::EXP_F128,
3346 RTLIB::EXP_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003347 break;
3348 case ISD::FEXP2:
Bill Wendlingef408db2009-12-23 00:28:23 +00003349 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003350 RTLIB::EXP2_F80, RTLIB::EXP2_F128,
3351 RTLIB::EXP2_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003352 break;
3353 case ISD::FTRUNC:
Bill Wendlingef408db2009-12-23 00:28:23 +00003354 Results.push_back(ExpandFPLibCall(Node, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003355 RTLIB::TRUNC_F80, RTLIB::TRUNC_F128,
3356 RTLIB::TRUNC_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003357 break;
3358 case ISD::FFLOOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003359 Results.push_back(ExpandFPLibCall(Node, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003360 RTLIB::FLOOR_F80, RTLIB::FLOOR_F128,
3361 RTLIB::FLOOR_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003362 break;
3363 case ISD::FCEIL:
Bill Wendlingef408db2009-12-23 00:28:23 +00003364 Results.push_back(ExpandFPLibCall(Node, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003365 RTLIB::CEIL_F80, RTLIB::CEIL_F128,
3366 RTLIB::CEIL_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003367 break;
3368 case ISD::FRINT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003369 Results.push_back(ExpandFPLibCall(Node, RTLIB::RINT_F32, RTLIB::RINT_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003370 RTLIB::RINT_F80, RTLIB::RINT_F128,
3371 RTLIB::RINT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003372 break;
3373 case ISD::FNEARBYINT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003374 Results.push_back(ExpandFPLibCall(Node, RTLIB::NEARBYINT_F32,
3375 RTLIB::NEARBYINT_F64,
3376 RTLIB::NEARBYINT_F80,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003377 RTLIB::NEARBYINT_F128,
Bill Wendlingef408db2009-12-23 00:28:23 +00003378 RTLIB::NEARBYINT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003379 break;
Hal Finkel171817e2013-08-07 22:49:12 +00003380 case ISD::FROUND:
3381 Results.push_back(ExpandFPLibCall(Node, RTLIB::ROUND_F32,
3382 RTLIB::ROUND_F64,
3383 RTLIB::ROUND_F80,
3384 RTLIB::ROUND_F128,
3385 RTLIB::ROUND_PPCF128));
3386 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003387 case ISD::FPOWI:
Bill Wendlingef408db2009-12-23 00:28:23 +00003388 Results.push_back(ExpandFPLibCall(Node, RTLIB::POWI_F32, RTLIB::POWI_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003389 RTLIB::POWI_F80, RTLIB::POWI_F128,
3390 RTLIB::POWI_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003391 break;
3392 case ISD::FPOW:
Bill Wendlingef408db2009-12-23 00:28:23 +00003393 Results.push_back(ExpandFPLibCall(Node, RTLIB::POW_F32, RTLIB::POW_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003394 RTLIB::POW_F80, RTLIB::POW_F128,
3395 RTLIB::POW_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003396 break;
3397 case ISD::FDIV:
Bill Wendlingef408db2009-12-23 00:28:23 +00003398 Results.push_back(ExpandFPLibCall(Node, RTLIB::DIV_F32, RTLIB::DIV_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003399 RTLIB::DIV_F80, RTLIB::DIV_F128,
3400 RTLIB::DIV_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003401 break;
3402 case ISD::FREM:
Bill Wendlingef408db2009-12-23 00:28:23 +00003403 Results.push_back(ExpandFPLibCall(Node, RTLIB::REM_F32, RTLIB::REM_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003404 RTLIB::REM_F80, RTLIB::REM_F128,
3405 RTLIB::REM_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003406 break;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00003407 case ISD::FMA:
3408 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMA_F32, RTLIB::FMA_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003409 RTLIB::FMA_F80, RTLIB::FMA_F128,
3410 RTLIB::FMA_PPCF128));
Cameron Zwarichf03fa182011-07-08 21:39:21 +00003411 break;
Matt Arsenault0dc54c42015-02-20 22:10:33 +00003412 case ISD::FMAD:
3413 llvm_unreachable("Illegal fmad should never be formed");
3414
Oliver Stannard51b1d462014-08-21 12:50:31 +00003415 case ISD::FADD:
3416 Results.push_back(ExpandFPLibCall(Node, RTLIB::ADD_F32, RTLIB::ADD_F64,
3417 RTLIB::ADD_F80, RTLIB::ADD_F128,
3418 RTLIB::ADD_PPCF128));
3419 break;
3420 case ISD::FMUL:
3421 Results.push_back(ExpandFPLibCall(Node, RTLIB::MUL_F32, RTLIB::MUL_F64,
3422 RTLIB::MUL_F80, RTLIB::MUL_F128,
3423 RTLIB::MUL_PPCF128));
3424 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00003425 case ISD::FP16_TO_FP: {
3426 if (Node->getValueType(0) == MVT::f32) {
3427 Results.push_back(ExpandLibCall(RTLIB::FPEXT_F16_F32, Node, false));
3428 break;
3429 }
3430
3431 // We can extend to types bigger than f32 in two steps without changing the
3432 // result. Since "f16 -> f32" is much more commonly available, give CodeGen
3433 // the option of emitting that before resorting to a libcall.
3434 SDValue Res =
3435 DAG.getNode(ISD::FP16_TO_FP, dl, MVT::f32, Node->getOperand(0));
3436 Results.push_back(
3437 DAG.getNode(ISD::FP_EXTEND, dl, Node->getValueType(0), Res));
Anton Korobeynikov59e96002010-03-14 18:42:24 +00003438 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00003439 }
Tim Northover84ce0a62014-07-17 11:12:12 +00003440 case ISD::FP_TO_FP16: {
Andrea Di Biagioaf3f3972015-02-23 22:59:02 +00003441 if (!TM.Options.UseSoftFloat && TM.Options.UnsafeFPMath) {
3442 SDValue Op = Node->getOperand(0);
3443 MVT SVT = Op.getSimpleValueType();
3444 if ((SVT == MVT::f64 || SVT == MVT::f80) &&
3445 TLI.isOperationLegalOrCustom(ISD::FP_TO_FP16, MVT::f32)) {
3446 // Under fastmath, we can expand this node into a fround followed by
3447 // a float-half conversion.
3448 SDValue FloatVal = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Op,
3449 DAG.getIntPtrConstant(0));
3450 Results.push_back(
3451 DAG.getNode(ISD::FP_TO_FP16, dl, MVT::i16, FloatVal));
3452 break;
3453 }
3454 }
3455
Tim Northover84ce0a62014-07-17 11:12:12 +00003456 RTLIB::Libcall LC =
3457 RTLIB::getFPROUND(Node->getOperand(0).getValueType(), MVT::f16);
3458 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unable to expand fp_to_fp16");
3459 Results.push_back(ExpandLibCall(LC, Node, false));
Anton Korobeynikov59e96002010-03-14 18:42:24 +00003460 break;
Tim Northover84ce0a62014-07-17 11:12:12 +00003461 }
Eli Friedman0e494312009-05-27 07:32:27 +00003462 case ISD::ConstantFP: {
3463 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
Bill Wendlingef408db2009-12-23 00:28:23 +00003464 // Check to see if this FP immediate is already legal.
3465 // If this is a legal constant, turn it into a TargetConstantFP node.
Dan Gohman198b7ff2011-11-03 21:49:52 +00003466 if (!TLI.isFPImmLegal(CFP->getValueAPF(), Node->getValueType(0)))
3467 Results.push_back(ExpandConstantFP(CFP, true));
Eli Friedman0e494312009-05-27 07:32:27 +00003468 break;
3469 }
Owen Anderson2ee7c4d2012-03-06 00:29:31 +00003470 case ISD::FSUB: {
3471 EVT VT = Node->getValueType(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003472 if (TLI.isOperationLegalOrCustom(ISD::FADD, VT) &&
3473 TLI.isOperationLegalOrCustom(ISD::FNEG, VT)) {
3474 Tmp1 = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(1));
3475 Tmp1 = DAG.getNode(ISD::FADD, dl, VT, Node->getOperand(0), Tmp1);
3476 Results.push_back(Tmp1);
3477 } else {
3478 Results.push_back(ExpandFPLibCall(Node, RTLIB::SUB_F32, RTLIB::SUB_F64,
3479 RTLIB::SUB_F80, RTLIB::SUB_F128,
3480 RTLIB::SUB_PPCF128));
3481 }
Owen Anderson2ee7c4d2012-03-06 00:29:31 +00003482 break;
3483 }
Eli Friedman56883962009-05-27 07:05:37 +00003484 case ISD::SUB: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003485 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003486 assert(TLI.isOperationLegalOrCustom(ISD::ADD, VT) &&
3487 TLI.isOperationLegalOrCustom(ISD::XOR, VT) &&
3488 "Don't know how to expand this subtraction!");
3489 Tmp1 = DAG.getNode(ISD::XOR, dl, VT, Node->getOperand(1),
3490 DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), VT));
Owen Andersonf2118ea2012-05-21 22:39:20 +00003491 Tmp1 = DAG.getNode(ISD::ADD, dl, VT, Tmp1, DAG.getConstant(1, VT));
Bill Wendlingef408db2009-12-23 00:28:23 +00003492 Results.push_back(DAG.getNode(ISD::ADD, dl, VT, Node->getOperand(0), Tmp1));
Eli Friedman56883962009-05-27 07:05:37 +00003493 break;
3494 }
Eli Friedman0e494312009-05-27 07:32:27 +00003495 case ISD::UREM:
3496 case ISD::SREM: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003497 EVT VT = Node->getValueType(0);
Eli Friedman0e494312009-05-27 07:32:27 +00003498 bool isSigned = Node->getOpcode() == ISD::SREM;
3499 unsigned DivOpc = isSigned ? ISD::SDIV : ISD::UDIV;
3500 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
3501 Tmp2 = Node->getOperand(0);
3502 Tmp3 = Node->getOperand(1);
Evan Chengb14ce092011-04-16 03:08:26 +00003503 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3504 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng21c4adc2012-10-12 01:15:47 +00003505 // If div is legal, it's better to do the normal expansion
3506 !TLI.isOperationLegalOrCustom(DivOpc, Node->getValueType(0)) &&
Evan Cheng8c2ad812012-06-21 05:56:05 +00003507 useDivRem(Node, isSigned, false))) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003508 SDVTList VTs = DAG.getVTList(VT, VT);
Eli Friedmane1bc3792009-05-28 03:06:16 +00003509 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Tmp2, Tmp3).getValue(1);
3510 } else if (TLI.isOperationLegalOrCustom(DivOpc, VT)) {
Eli Friedman0e494312009-05-27 07:32:27 +00003511 // X % Y -> X-X/Y*Y
3512 Tmp1 = DAG.getNode(DivOpc, dl, VT, Tmp2, Tmp3);
3513 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Tmp3);
3514 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Tmp2, Tmp1);
Evan Chengb14ce092011-04-16 03:08:26 +00003515 } else if (isSigned)
3516 Tmp1 = ExpandIntLibCall(Node, true,
3517 RTLIB::SREM_I8,
3518 RTLIB::SREM_I16, RTLIB::SREM_I32,
3519 RTLIB::SREM_I64, RTLIB::SREM_I128);
3520 else
3521 Tmp1 = ExpandIntLibCall(Node, false,
3522 RTLIB::UREM_I8,
3523 RTLIB::UREM_I16, RTLIB::UREM_I32,
3524 RTLIB::UREM_I64, RTLIB::UREM_I128);
Eli Friedman56883962009-05-27 07:05:37 +00003525 Results.push_back(Tmp1);
3526 break;
3527 }
Eli Friedman0e494312009-05-27 07:32:27 +00003528 case ISD::UDIV:
3529 case ISD::SDIV: {
3530 bool isSigned = Node->getOpcode() == ISD::SDIV;
3531 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003532 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003533 SDVTList VTs = DAG.getVTList(VT, VT);
Evan Chengb14ce092011-04-16 03:08:26 +00003534 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3535 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng8c2ad812012-06-21 05:56:05 +00003536 useDivRem(Node, isSigned, true)))
Eli Friedman0e494312009-05-27 07:32:27 +00003537 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Node->getOperand(0),
3538 Node->getOperand(1));
Evan Chengb14ce092011-04-16 03:08:26 +00003539 else if (isSigned)
3540 Tmp1 = ExpandIntLibCall(Node, true,
3541 RTLIB::SDIV_I8,
3542 RTLIB::SDIV_I16, RTLIB::SDIV_I32,
3543 RTLIB::SDIV_I64, RTLIB::SDIV_I128);
3544 else
3545 Tmp1 = ExpandIntLibCall(Node, false,
3546 RTLIB::UDIV_I8,
3547 RTLIB::UDIV_I16, RTLIB::UDIV_I32,
3548 RTLIB::UDIV_I64, RTLIB::UDIV_I128);
Eli Friedman56883962009-05-27 07:05:37 +00003549 Results.push_back(Tmp1);
3550 break;
3551 }
3552 case ISD::MULHU:
3553 case ISD::MULHS: {
3554 unsigned ExpandOpcode = Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI :
3555 ISD::SMUL_LOHI;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003556 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003557 SDVTList VTs = DAG.getVTList(VT, VT);
3558 assert(TLI.isOperationLegalOrCustom(ExpandOpcode, VT) &&
3559 "If this wasn't legal, it shouldn't have been created!");
3560 Tmp1 = DAG.getNode(ExpandOpcode, dl, VTs, Node->getOperand(0),
3561 Node->getOperand(1));
3562 Results.push_back(Tmp1.getValue(1));
3563 break;
3564 }
Evan Chengb14ce092011-04-16 03:08:26 +00003565 case ISD::SDIVREM:
3566 case ISD::UDIVREM:
3567 // Expand into divrem libcall
3568 ExpandDivRemLibCall(Node, Results);
3569 break;
Eli Friedman56883962009-05-27 07:05:37 +00003570 case ISD::MUL: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003571 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003572 SDVTList VTs = DAG.getVTList(VT, VT);
3573 // See if multiply or divide can be lowered using two-result operations.
3574 // We just need the low half of the multiply; try both the signed
3575 // and unsigned forms. If the target supports both SMUL_LOHI and
3576 // UMUL_LOHI, form a preference by checking which forms of plain
3577 // MULH it supports.
3578 bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT);
3579 bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT);
3580 bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT);
3581 bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT);
3582 unsigned OpToUse = 0;
3583 if (HasSMUL_LOHI && !HasMULHS) {
3584 OpToUse = ISD::SMUL_LOHI;
3585 } else if (HasUMUL_LOHI && !HasMULHU) {
3586 OpToUse = ISD::UMUL_LOHI;
3587 } else if (HasSMUL_LOHI) {
3588 OpToUse = ISD::SMUL_LOHI;
3589 } else if (HasUMUL_LOHI) {
3590 OpToUse = ISD::UMUL_LOHI;
3591 }
3592 if (OpToUse) {
Bill Wendlingef408db2009-12-23 00:28:23 +00003593 Results.push_back(DAG.getNode(OpToUse, dl, VTs, Node->getOperand(0),
3594 Node->getOperand(1)));
Eli Friedman56883962009-05-27 07:05:37 +00003595 break;
3596 }
Tom Stellarda1a5d9a2014-04-11 16:12:01 +00003597
3598 SDValue Lo, Hi;
3599 EVT HalfType = VT.getHalfSizedIntegerVT(*DAG.getContext());
3600 if (TLI.isOperationLegalOrCustom(ISD::ZERO_EXTEND, VT) &&
3601 TLI.isOperationLegalOrCustom(ISD::ANY_EXTEND, VT) &&
3602 TLI.isOperationLegalOrCustom(ISD::SHL, VT) &&
3603 TLI.isOperationLegalOrCustom(ISD::OR, VT) &&
3604 TLI.expandMUL(Node, Lo, Hi, HalfType, DAG)) {
3605 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo);
3606 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Hi);
3607 SDValue Shift = DAG.getConstant(HalfType.getSizeInBits(),
3608 TLI.getShiftAmountTy(HalfType));
3609 Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift);
3610 Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi));
3611 break;
3612 }
3613
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00003614 Tmp1 = ExpandIntLibCall(Node, false,
3615 RTLIB::MUL_I8,
3616 RTLIB::MUL_I16, RTLIB::MUL_I32,
Eli Friedman56883962009-05-27 07:05:37 +00003617 RTLIB::MUL_I64, RTLIB::MUL_I128);
3618 Results.push_back(Tmp1);
3619 break;
3620 }
Eli Friedman2892d822009-05-27 12:20:41 +00003621 case ISD::SADDO:
3622 case ISD::SSUBO: {
3623 SDValue LHS = Node->getOperand(0);
3624 SDValue RHS = Node->getOperand(1);
3625 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::SADDO ?
3626 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3627 LHS, RHS);
3628 Results.push_back(Sum);
Matt Arsenault3ee37462014-05-28 20:51:42 +00003629 EVT ResultType = Node->getValueType(1);
3630 EVT OType = getSetCCResultType(Node->getValueType(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00003631
Eli Friedman2892d822009-05-27 12:20:41 +00003632 SDValue Zero = DAG.getConstant(0, LHS.getValueType());
3633
3634 // LHSSign -> LHS >= 0
3635 // RHSSign -> RHS >= 0
3636 // SumSign -> Sum >= 0
3637 //
3638 // Add:
3639 // Overflow -> (LHSSign == RHSSign) && (LHSSign != SumSign)
3640 // Sub:
3641 // Overflow -> (LHSSign != RHSSign) && (LHSSign != SumSign)
3642 //
3643 SDValue LHSSign = DAG.getSetCC(dl, OType, LHS, Zero, ISD::SETGE);
3644 SDValue RHSSign = DAG.getSetCC(dl, OType, RHS, Zero, ISD::SETGE);
3645 SDValue SignsMatch = DAG.getSetCC(dl, OType, LHSSign, RHSSign,
3646 Node->getOpcode() == ISD::SADDO ?
3647 ISD::SETEQ : ISD::SETNE);
3648
3649 SDValue SumSign = DAG.getSetCC(dl, OType, Sum, Zero, ISD::SETGE);
3650 SDValue SumSignNE = DAG.getSetCC(dl, OType, LHSSign, SumSign, ISD::SETNE);
3651
3652 SDValue Cmp = DAG.getNode(ISD::AND, dl, OType, SignsMatch, SumSignNE);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003653 Results.push_back(DAG.getBoolExtOrTrunc(Cmp, dl, ResultType, ResultType));
Eli Friedman2892d822009-05-27 12:20:41 +00003654 break;
3655 }
3656 case ISD::UADDO:
3657 case ISD::USUBO: {
3658 SDValue LHS = Node->getOperand(0);
3659 SDValue RHS = Node->getOperand(1);
3660 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::UADDO ?
3661 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3662 LHS, RHS);
3663 Results.push_back(Sum);
Matt Arsenault3ee37462014-05-28 20:51:42 +00003664
3665 EVT ResultType = Node->getValueType(1);
3666 EVT SetCCType = getSetCCResultType(Node->getValueType(0));
3667 ISD::CondCode CC
3668 = Node->getOpcode() == ISD::UADDO ? ISD::SETULT : ISD::SETUGT;
3669 SDValue SetCC = DAG.getSetCC(dl, SetCCType, Sum, LHS, CC);
3670
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003671 Results.push_back(DAG.getBoolExtOrTrunc(SetCC, dl, ResultType, ResultType));
Eli Friedman2892d822009-05-27 12:20:41 +00003672 break;
3673 }
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003674 case ISD::UMULO:
3675 case ISD::SMULO: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003676 EVT VT = Node->getValueType(0);
Eric Christopherbcaedb52011-04-20 01:19:45 +00003677 EVT WideVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits() * 2);
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003678 SDValue LHS = Node->getOperand(0);
3679 SDValue RHS = Node->getOperand(1);
3680 SDValue BottomHalf;
3681 SDValue TopHalf;
Nuno Lopes129819d2009-12-23 17:48:10 +00003682 static const unsigned Ops[2][3] =
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003683 { { ISD::MULHU, ISD::UMUL_LOHI, ISD::ZERO_EXTEND },
3684 { ISD::MULHS, ISD::SMUL_LOHI, ISD::SIGN_EXTEND }};
3685 bool isSigned = Node->getOpcode() == ISD::SMULO;
3686 if (TLI.isOperationLegalOrCustom(Ops[isSigned][0], VT)) {
3687 BottomHalf = DAG.getNode(ISD::MUL, dl, VT, LHS, RHS);
3688 TopHalf = DAG.getNode(Ops[isSigned][0], dl, VT, LHS, RHS);
3689 } else if (TLI.isOperationLegalOrCustom(Ops[isSigned][1], VT)) {
3690 BottomHalf = DAG.getNode(Ops[isSigned][1], dl, DAG.getVTList(VT, VT), LHS,
3691 RHS);
3692 TopHalf = BottomHalf.getValue(1);
Eric Christopher83dd2fa2014-04-28 22:24:57 +00003693 } else if (TLI.isTypeLegal(WideVT)) {
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003694 LHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, LHS);
3695 RHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, RHS);
3696 Tmp1 = DAG.getNode(ISD::MUL, dl, WideVT, LHS, RHS);
3697 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
3698 DAG.getIntPtrConstant(0));
3699 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
3700 DAG.getIntPtrConstant(1));
Eric Christopherbb14f652011-01-20 00:29:24 +00003701 } else {
3702 // We can fall back to a libcall with an illegal type for the MUL if we
3703 // have a libcall big enough.
3704 // Also, we can fall back to a division in some cases, but that's a big
3705 // performance hit in the general case.
Eric Christopherbb14f652011-01-20 00:29:24 +00003706 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3707 if (WideVT == MVT::i16)
3708 LC = RTLIB::MUL_I16;
3709 else if (WideVT == MVT::i32)
3710 LC = RTLIB::MUL_I32;
3711 else if (WideVT == MVT::i64)
3712 LC = RTLIB::MUL_I64;
3713 else if (WideVT == MVT::i128)
3714 LC = RTLIB::MUL_I128;
3715 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Cannot expand this operation!");
Dan Gohmanae9b1682011-05-16 22:09:53 +00003716
3717 // The high part is obtained by SRA'ing all but one of the bits of low
Eric Christopherbcaedb52011-04-20 01:19:45 +00003718 // part.
3719 unsigned LoSize = VT.getSizeInBits();
3720 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, RHS,
3721 DAG.getConstant(LoSize-1, TLI.getPointerTy()));
3722 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, VT, LHS,
3723 DAG.getConstant(LoSize-1, TLI.getPointerTy()));
Owen Andersonb2c80da2011-02-25 21:41:48 +00003724
Eric Christopherbcaedb52011-04-20 01:19:45 +00003725 // Here we're passing the 2 arguments explicitly as 4 arguments that are
3726 // pre-lowered to the correct types. This all depends upon WideVT not
3727 // being a legal type for the architecture and thus has to be split to
3728 // two arguments.
3729 SDValue Args[] = { LHS, HiLHS, RHS, HiRHS };
3730 SDValue Ret = ExpandLibCall(LC, WideVT, Args, 4, isSigned, dl);
3731 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
3732 DAG.getIntPtrConstant(0));
3733 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
3734 DAG.getIntPtrConstant(1));
Dan Gohman198b7ff2011-11-03 21:49:52 +00003735 // Ret is a node with an illegal type. Because such things are not
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00003736 // generally permitted during this phase of legalization, make sure the
3737 // node has no more uses. The above EXTRACT_ELEMENT nodes should have been
3738 // folded.
3739 assert(Ret->use_empty() &&
3740 "Unexpected uses of illegally type from expanded lib call.");
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003741 }
Dan Gohmanae9b1682011-05-16 22:09:53 +00003742
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003743 if (isSigned) {
Owen Andersonb2c80da2011-02-25 21:41:48 +00003744 Tmp1 = DAG.getConstant(VT.getSizeInBits() - 1,
3745 TLI.getShiftAmountTy(BottomHalf.getValueType()));
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003746 Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, Tmp1);
Matt Arsenault758659232013-05-18 00:21:46 +00003747 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf, Tmp1,
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003748 ISD::SETNE);
3749 } else {
Matt Arsenault758659232013-05-18 00:21:46 +00003750 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf,
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003751 DAG.getConstant(0, VT), ISD::SETNE);
3752 }
3753 Results.push_back(BottomHalf);
3754 Results.push_back(TopHalf);
3755 break;
3756 }
Eli Friedman0e494312009-05-27 07:32:27 +00003757 case ISD::BUILD_PAIR: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003758 EVT PairTy = Node->getValueType(0);
Eli Friedman0e494312009-05-27 07:32:27 +00003759 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Node->getOperand(0));
3760 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Node->getOperand(1));
Bill Wendlingef408db2009-12-23 00:28:23 +00003761 Tmp2 = DAG.getNode(ISD::SHL, dl, PairTy, Tmp2,
Eli Friedman0e494312009-05-27 07:32:27 +00003762 DAG.getConstant(PairTy.getSizeInBits()/2,
Owen Andersonb2c80da2011-02-25 21:41:48 +00003763 TLI.getShiftAmountTy(PairTy)));
Bill Wendlingef408db2009-12-23 00:28:23 +00003764 Results.push_back(DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2));
Eli Friedman0e494312009-05-27 07:32:27 +00003765 break;
3766 }
Eli Friedman3b251702009-05-27 07:58:35 +00003767 case ISD::SELECT:
3768 Tmp1 = Node->getOperand(0);
3769 Tmp2 = Node->getOperand(1);
3770 Tmp3 = Node->getOperand(2);
Bill Wendlingef408db2009-12-23 00:28:23 +00003771 if (Tmp1.getOpcode() == ISD::SETCC) {
Eli Friedman3b251702009-05-27 07:58:35 +00003772 Tmp1 = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1),
3773 Tmp2, Tmp3,
3774 cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
Bill Wendlingef408db2009-12-23 00:28:23 +00003775 } else {
Eli Friedman3b251702009-05-27 07:58:35 +00003776 Tmp1 = DAG.getSelectCC(dl, Tmp1,
3777 DAG.getConstant(0, Tmp1.getValueType()),
3778 Tmp2, Tmp3, ISD::SETNE);
Bill Wendlingef408db2009-12-23 00:28:23 +00003779 }
Eli Friedman3b251702009-05-27 07:58:35 +00003780 Results.push_back(Tmp1);
3781 break;
Eli Friedman2892d822009-05-27 12:20:41 +00003782 case ISD::BR_JT: {
3783 SDValue Chain = Node->getOperand(0);
3784 SDValue Table = Node->getOperand(1);
3785 SDValue Index = Node->getOperand(2);
3786
Owen Anderson53aa7a92009-08-10 22:56:29 +00003787 EVT PTy = TLI.getPointerTy();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00003788
Micah Villmowcdfe20b2012-10-08 16:38:25 +00003789 const DataLayout &TD = *TLI.getDataLayout();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00003790 unsigned EntrySize =
3791 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD);
Jim Grosbach9b7755f2010-07-02 17:41:59 +00003792
Tom Stellard838e2342013-08-26 15:06:10 +00003793 Index = DAG.getNode(ISD::MUL, dl, Index.getValueType(),
3794 Index, DAG.getConstant(EntrySize, Index.getValueType()));
3795 SDValue Addr = DAG.getNode(ISD::ADD, dl, Index.getValueType(),
3796 Index, Table);
Eli Friedman2892d822009-05-27 12:20:41 +00003797
Owen Anderson117c9e82009-08-12 00:36:31 +00003798 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
Stuart Hastings81c43062011-02-16 16:23:55 +00003799 SDValue LD = DAG.getExtLoad(ISD::SEXTLOAD, dl, PTy, Chain, Addr,
Chris Lattnera35499e2010-09-21 07:32:19 +00003800 MachinePointerInfo::getJumpTable(), MemVT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00003801 false, false, false, 0);
Eli Friedman2892d822009-05-27 12:20:41 +00003802 Addr = LD;
Dan Gohmanc3349602010-04-19 19:05:59 +00003803 if (TM.getRelocationModel() == Reloc::PIC_) {
Eli Friedman2892d822009-05-27 12:20:41 +00003804 // For PIC, the sequence is:
Bill Wendlingef408db2009-12-23 00:28:23 +00003805 // BRIND(load(Jumptable + index) + RelocBase)
Eli Friedman2892d822009-05-27 12:20:41 +00003806 // RelocBase can be JumpTable, GOT or some sort of global base.
3807 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr,
3808 TLI.getPICJumpTableRelocBase(Table, DAG));
3809 }
Owen Anderson9f944592009-08-11 20:47:22 +00003810 Tmp1 = DAG.getNode(ISD::BRIND, dl, MVT::Other, LD.getValue(1), Addr);
Eli Friedman2892d822009-05-27 12:20:41 +00003811 Results.push_back(Tmp1);
3812 break;
3813 }
Eli Friedman0e494312009-05-27 07:32:27 +00003814 case ISD::BRCOND:
3815 // Expand brcond's setcc into its constituent parts and create a BR_CC
3816 // Node.
3817 Tmp1 = Node->getOperand(0);
3818 Tmp2 = Node->getOperand(1);
Bill Wendlingef408db2009-12-23 00:28:23 +00003819 if (Tmp2.getOpcode() == ISD::SETCC) {
Owen Anderson9f944592009-08-11 20:47:22 +00003820 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other,
Eli Friedman0e494312009-05-27 07:32:27 +00003821 Tmp1, Tmp2.getOperand(2),
3822 Tmp2.getOperand(0), Tmp2.getOperand(1),
3823 Node->getOperand(2));
Bill Wendlingef408db2009-12-23 00:28:23 +00003824 } else {
Stuart Hastingsaa02c082011-05-13 00:51:54 +00003825 // We test only the i1 bit. Skip the AND if UNDEF.
3826 Tmp3 = (Tmp2.getOpcode() == ISD::UNDEF) ? Tmp2 :
3827 DAG.getNode(ISD::AND, dl, Tmp2.getValueType(), Tmp2,
3828 DAG.getConstant(1, Tmp2.getValueType()));
Owen Anderson9f944592009-08-11 20:47:22 +00003829 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1,
Stuart Hastingsaa02c082011-05-13 00:51:54 +00003830 DAG.getCondCode(ISD::SETNE), Tmp3,
3831 DAG.getConstant(0, Tmp3.getValueType()),
Eli Friedman0e494312009-05-27 07:32:27 +00003832 Node->getOperand(2));
Bill Wendlingef408db2009-12-23 00:28:23 +00003833 }
Eli Friedman0e494312009-05-27 07:32:27 +00003834 Results.push_back(Tmp1);
3835 break;
Eli Friedman5df72022009-05-28 03:56:57 +00003836 case ISD::SETCC: {
3837 Tmp1 = Node->getOperand(0);
3838 Tmp2 = Node->getOperand(1);
3839 Tmp3 = Node->getOperand(2);
Tom Stellard08690a12013-09-28 02:50:32 +00003840 bool Legalized = LegalizeSetCCCondCode(Node->getValueType(0), Tmp1, Tmp2,
Daniel Sandersedc071b2013-11-21 13:24:49 +00003841 Tmp3, NeedInvert, dl);
Eli Friedman5df72022009-05-28 03:56:57 +00003842
Tom Stellard08690a12013-09-28 02:50:32 +00003843 if (Legalized) {
Daniel Sandersedc071b2013-11-21 13:24:49 +00003844 // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3845 // condition code, create a new SETCC node.
Tom Stellard08690a12013-09-28 02:50:32 +00003846 if (Tmp3.getNode())
3847 Tmp1 = DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
3848 Tmp1, Tmp2, Tmp3);
3849
Daniel Sandersedc071b2013-11-21 13:24:49 +00003850 // If we expanded the SETCC by inverting the condition code, then wrap
3851 // the existing SETCC in a NOT to restore the intended condition.
3852 if (NeedInvert)
Pete Cooper7fd1d722014-05-12 23:26:58 +00003853 Tmp1 = DAG.getLogicalNOT(dl, Tmp1, Tmp1->getValueType(0));
Daniel Sandersedc071b2013-11-21 13:24:49 +00003854
Eli Friedman5df72022009-05-28 03:56:57 +00003855 Results.push_back(Tmp1);
3856 break;
3857 }
3858
3859 // Otherwise, SETCC for the given comparison type must be completely
3860 // illegal; expand it into a SELECT_CC.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003861 EVT VT = Node->getValueType(0);
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003862 int TrueValue;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003863 switch (TLI.getBooleanContents(Tmp1->getValueType(0))) {
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003864 case TargetLowering::ZeroOrOneBooleanContent:
3865 case TargetLowering::UndefinedBooleanContent:
3866 TrueValue = 1;
3867 break;
3868 case TargetLowering::ZeroOrNegativeOneBooleanContent:
3869 TrueValue = -1;
3870 break;
3871 }
Eli Friedman5df72022009-05-28 03:56:57 +00003872 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2,
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003873 DAG.getConstant(TrueValue, VT), DAG.getConstant(0, VT),
3874 Tmp3);
Eli Friedman5df72022009-05-28 03:56:57 +00003875 Results.push_back(Tmp1);
3876 break;
3877 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003878 case ISD::SELECT_CC: {
3879 Tmp1 = Node->getOperand(0); // LHS
3880 Tmp2 = Node->getOperand(1); // RHS
3881 Tmp3 = Node->getOperand(2); // True
3882 Tmp4 = Node->getOperand(3); // False
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003883 EVT VT = Node->getValueType(0);
Eli Friedmane1dc1932009-05-28 20:40:34 +00003884 SDValue CC = Node->getOperand(4);
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003885 ISD::CondCode CCOp = cast<CondCodeSDNode>(CC)->get();
Eli Friedmane1dc1932009-05-28 20:40:34 +00003886
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003887 if (TLI.isCondCodeLegal(CCOp, Tmp1.getSimpleValueType())) {
3888 // If the condition code is legal, then we need to expand this
3889 // node using SETCC and SELECT.
3890 EVT CmpVT = Tmp1.getValueType();
3891 assert(!TLI.isOperationExpand(ISD::SELECT, VT) &&
3892 "Cannot expand ISD::SELECT_CC when ISD::SELECT also needs to be "
3893 "expanded.");
3894 EVT CCVT = TLI.getSetCCResultType(*DAG.getContext(), CmpVT);
3895 SDValue Cond = DAG.getNode(ISD::SETCC, dl, CCVT, Tmp1, Tmp2, CC);
3896 Results.push_back(DAG.getSelect(dl, VT, Cond, Tmp3, Tmp4));
3897 break;
3898 }
3899
3900 // SELECT_CC is legal, so the condition code must not be.
Tom Stellard5694d302013-09-28 02:50:43 +00003901 bool Legalized = false;
3902 // Try to legalize by inverting the condition. This is for targets that
3903 // might support an ordered version of a condition, but not the unordered
3904 // version (or vice versa).
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003905 ISD::CondCode InvCC = ISD::getSetCCInverse(CCOp,
Tom Stellard5694d302013-09-28 02:50:43 +00003906 Tmp1.getValueType().isInteger());
3907 if (TLI.isCondCodeLegal(InvCC, Tmp1.getSimpleValueType())) {
3908 // Use the new condition code and swap true and false
3909 Legalized = true;
3910 Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp4, Tmp3, InvCC);
Tom Stellard08690a12013-09-28 02:50:32 +00003911 } else {
Tom Stellard5694d302013-09-28 02:50:43 +00003912 // If The inverse is not legal, then try to swap the arguments using
3913 // the inverse condition code.
3914 ISD::CondCode SwapInvCC = ISD::getSetCCSwappedOperands(InvCC);
3915 if (TLI.isCondCodeLegal(SwapInvCC, Tmp1.getSimpleValueType())) {
3916 // The swapped inverse condition is legal, so swap true and false,
3917 // lhs and rhs.
3918 Legalized = true;
3919 Tmp1 = DAG.getSelectCC(dl, Tmp2, Tmp1, Tmp4, Tmp3, SwapInvCC);
3920 }
3921 }
3922
3923 if (!Legalized) {
3924 Legalized = LegalizeSetCCCondCode(
Daniel Sandersedc071b2013-11-21 13:24:49 +00003925 getSetCCResultType(Tmp1.getValueType()), Tmp1, Tmp2, CC, NeedInvert,
3926 dl);
Tom Stellard5694d302013-09-28 02:50:43 +00003927
3928 assert(Legalized && "Can't legalize SELECT_CC with legal condition!");
Daniel Sandersedc071b2013-11-21 13:24:49 +00003929
3930 // If we expanded the SETCC by inverting the condition code, then swap
3931 // the True/False operands to match.
3932 if (NeedInvert)
3933 std::swap(Tmp3, Tmp4);
3934
3935 // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3936 // condition code, create a new SELECT_CC node.
Tom Stellard5694d302013-09-28 02:50:43 +00003937 if (CC.getNode()) {
3938 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0),
3939 Tmp1, Tmp2, Tmp3, Tmp4, CC);
3940 } else {
3941 Tmp2 = DAG.getConstant(0, Tmp1.getValueType());
3942 CC = DAG.getCondCode(ISD::SETNE);
Jack Carter5c0af482013-11-19 23:43:22 +00003943 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), Tmp1,
3944 Tmp2, Tmp3, Tmp4, CC);
Tom Stellard5694d302013-09-28 02:50:43 +00003945 }
Tom Stellard08690a12013-09-28 02:50:32 +00003946 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003947 Results.push_back(Tmp1);
3948 break;
3949 }
3950 case ISD::BR_CC: {
3951 Tmp1 = Node->getOperand(0); // Chain
3952 Tmp2 = Node->getOperand(2); // LHS
3953 Tmp3 = Node->getOperand(3); // RHS
3954 Tmp4 = Node->getOperand(1); // CC
3955
Tom Stellard08690a12013-09-28 02:50:32 +00003956 bool Legalized = LegalizeSetCCCondCode(getSetCCResultType(
Daniel Sandersedc071b2013-11-21 13:24:49 +00003957 Tmp2.getValueType()), Tmp2, Tmp3, Tmp4, NeedInvert, dl);
Tom Stellard45015d92013-09-28 03:10:17 +00003958 (void)Legalized;
Tom Stellard08690a12013-09-28 02:50:32 +00003959 assert(Legalized && "Can't legalize BR_CC with legal condition!");
Eli Friedmane1dc1932009-05-28 20:40:34 +00003960
Daniel Sandersedc071b2013-11-21 13:24:49 +00003961 // If we expanded the SETCC by inverting the condition code, then wrap
3962 // the existing SETCC in a NOT to restore the intended condition.
3963 if (NeedInvert)
3964 Tmp4 = DAG.getNOT(dl, Tmp4, Tmp4->getValueType(0));
3965
3966 // If we expanded the SETCC by swapping LHS and RHS, create a new BR_CC
Tom Stellard08690a12013-09-28 02:50:32 +00003967 // node.
3968 if (Tmp4.getNode()) {
3969 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1,
3970 Tmp4, Tmp2, Tmp3, Node->getOperand(4));
3971 } else {
3972 Tmp3 = DAG.getConstant(0, Tmp2.getValueType());
3973 Tmp4 = DAG.getCondCode(ISD::SETNE);
Jack Carter5c0af482013-11-19 23:43:22 +00003974 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, Tmp4,
3975 Tmp2, Tmp3, Node->getOperand(4));
Tom Stellard08690a12013-09-28 02:50:32 +00003976 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003977 Results.push_back(Tmp1);
3978 break;
3979 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00003980 case ISD::BUILD_VECTOR:
3981 Results.push_back(ExpandBUILD_VECTOR(Node));
3982 break;
3983 case ISD::SRA:
3984 case ISD::SRL:
3985 case ISD::SHL: {
3986 // Scalarize vector SRA/SRL/SHL.
3987 EVT VT = Node->getValueType(0);
3988 assert(VT.isVector() && "Unable to legalize non-vector shift");
3989 assert(TLI.isTypeLegal(VT.getScalarType())&& "Element type must be legal");
3990 unsigned NumElem = VT.getVectorNumElements();
3991
3992 SmallVector<SDValue, 8> Scalars;
3993 for (unsigned Idx = 0; Idx < NumElem; Idx++) {
3994 SDValue Ex = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
3995 VT.getScalarType(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003996 Node->getOperand(0), DAG.getConstant(Idx,
3997 TLI.getVectorIdxTy()));
Dan Gohman198b7ff2011-11-03 21:49:52 +00003998 SDValue Sh = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
3999 VT.getScalarType(),
Tom Stellardd42c5942013-08-05 22:22:01 +00004000 Node->getOperand(1), DAG.getConstant(Idx,
4001 TLI.getVectorIdxTy()));
Dan Gohman198b7ff2011-11-03 21:49:52 +00004002 Scalars.push_back(DAG.getNode(Node->getOpcode(), dl,
4003 VT.getScalarType(), Ex, Sh));
4004 }
4005 SDValue Result =
Craig Topper48d114b2014-04-26 18:35:24 +00004006 DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0), Scalars);
Eli Friedman13477152011-11-11 23:58:27 +00004007 ReplaceNode(SDValue(Node, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +00004008 break;
4009 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00004010 case ISD::GLOBAL_OFFSET_TABLE:
4011 case ISD::GlobalAddress:
4012 case ISD::GlobalTLSAddress:
4013 case ISD::ExternalSymbol:
4014 case ISD::ConstantPool:
4015 case ISD::JumpTable:
4016 case ISD::INTRINSIC_W_CHAIN:
4017 case ISD::INTRINSIC_WO_CHAIN:
4018 case ISD::INTRINSIC_VOID:
4019 // FIXME: Custom lowering for these operations shouldn't return null!
Eli Friedmana8f9a022009-05-27 02:16:40 +00004020 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00004021 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004022
4023 // Replace the original node with the legalized result.
Eli Friedman13477152011-11-11 23:58:27 +00004024 if (!Results.empty())
4025 ReplaceNode(Node, Results.data());
Eli Friedman21d349b2009-05-27 01:25:56 +00004026}
Dan Gohman198b7ff2011-11-03 21:49:52 +00004027
4028void SelectionDAGLegalize::PromoteNode(SDNode *Node) {
4029 SmallVector<SDValue, 8> Results;
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004030 MVT OVT = Node->getSimpleValueType(0);
Eli Friedman21d349b2009-05-27 01:25:56 +00004031 if (Node->getOpcode() == ISD::UINT_TO_FP ||
Eli Friedman97f3f962009-07-17 05:16:04 +00004032 Node->getOpcode() == ISD::SINT_TO_FP ||
Bill Wendlingef408db2009-12-23 00:28:23 +00004033 Node->getOpcode() == ISD::SETCC) {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004034 OVT = Node->getOperand(0).getSimpleValueType();
Bill Wendlingef408db2009-12-23 00:28:23 +00004035 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004036 if (Node->getOpcode() == ISD::BR_CC)
4037 OVT = Node->getOperand(2).getSimpleValueType();
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004038 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004039 SDLoc dl(Node);
Eli Friedman3b251702009-05-27 07:58:35 +00004040 SDValue Tmp1, Tmp2, Tmp3;
Eli Friedman21d349b2009-05-27 01:25:56 +00004041 switch (Node->getOpcode()) {
4042 case ISD::CTTZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004043 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00004044 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004045 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00004046 case ISD::CTPOP:
4047 // Zero extend the argument.
4048 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004049 // Perform the larger operation. For CTPOP and CTTZ_ZERO_UNDEF, this is
4050 // already the correct result.
Jakob Stoklund Olesen6b9f63c2009-07-12 17:43:20 +00004051 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00004052 if (Node->getOpcode() == ISD::CTTZ) {
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004053 // FIXME: This should set a bit in the zero extended value instead.
Matt Arsenault758659232013-05-18 00:21:46 +00004054 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(NVT),
Eli Friedman21d349b2009-05-27 01:25:56 +00004055 Tmp1, DAG.getConstant(NVT.getSizeInBits(), NVT),
4056 ISD::SETEQ);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00004057 Tmp1 = DAG.getSelect(dl, NVT, Tmp2,
4058 DAG.getConstant(OVT.getSizeInBits(), NVT), Tmp1);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004059 } else if (Node->getOpcode() == ISD::CTLZ ||
4060 Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF) {
Eli Friedman21d349b2009-05-27 01:25:56 +00004061 // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4062 Tmp1 = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
4063 DAG.getConstant(NVT.getSizeInBits() -
4064 OVT.getSizeInBits(), NVT));
4065 }
Bill Wendlingef408db2009-12-23 00:28:23 +00004066 Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
Eli Friedman21d349b2009-05-27 01:25:56 +00004067 break;
4068 case ISD::BSWAP: {
4069 unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
Bill Wendling70794592009-12-22 22:53:39 +00004070 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00004071 Tmp1 = DAG.getNode(ISD::BSWAP, dl, NVT, Tmp1);
4072 Tmp1 = DAG.getNode(ISD::SRL, dl, NVT, Tmp1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00004073 DAG.getConstant(DiffBits, TLI.getShiftAmountTy(NVT)));
Bill Wendlingef408db2009-12-23 00:28:23 +00004074 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00004075 break;
4076 }
4077 case ISD::FP_TO_UINT:
4078 case ISD::FP_TO_SINT:
4079 Tmp1 = PromoteLegalFP_TO_INT(Node->getOperand(0), Node->getValueType(0),
4080 Node->getOpcode() == ISD::FP_TO_SINT, dl);
4081 Results.push_back(Tmp1);
4082 break;
4083 case ISD::UINT_TO_FP:
4084 case ISD::SINT_TO_FP:
4085 Tmp1 = PromoteLegalINT_TO_FP(Node->getOperand(0), Node->getValueType(0),
4086 Node->getOpcode() == ISD::SINT_TO_FP, dl);
4087 Results.push_back(Tmp1);
4088 break;
Hal Finkel71c2ba32012-03-24 03:53:52 +00004089 case ISD::VAARG: {
4090 SDValue Chain = Node->getOperand(0); // Get the chain.
4091 SDValue Ptr = Node->getOperand(1); // Get the pointer.
4092
4093 unsigned TruncOp;
4094 if (OVT.isVector()) {
4095 TruncOp = ISD::BITCAST;
4096 } else {
4097 assert(OVT.isInteger()
4098 && "VAARG promotion is supported only for vectors or integer types");
4099 TruncOp = ISD::TRUNCATE;
4100 }
4101
4102 // Perform the larger operation, then convert back
4103 Tmp1 = DAG.getVAArg(NVT, dl, Chain, Ptr, Node->getOperand(2),
4104 Node->getConstantOperandVal(3));
4105 Chain = Tmp1.getValue(1);
4106
4107 Tmp2 = DAG.getNode(TruncOp, dl, OVT, Tmp1);
4108
4109 // Modified the chain result - switch anything that used the old chain to
4110 // use the new one.
4111 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Tmp2);
4112 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Chandler Carruth411fb402014-07-26 05:49:40 +00004113 if (UpdatedNodes) {
4114 UpdatedNodes->insert(Tmp2.getNode());
4115 UpdatedNodes->insert(Chain.getNode());
4116 }
Hal Finkel71c2ba32012-03-24 03:53:52 +00004117 ReplacedNode(Node);
4118 break;
4119 }
Eli Friedmand6f28342009-05-27 03:33:44 +00004120 case ISD::AND:
4121 case ISD::OR:
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004122 case ISD::XOR: {
4123 unsigned ExtOp, TruncOp;
4124 if (OVT.isVector()) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004125 ExtOp = ISD::BITCAST;
4126 TruncOp = ISD::BITCAST;
Chris Lattnercd927182010-04-07 23:47:51 +00004127 } else {
4128 assert(OVT.isInteger() && "Cannot promote logic operation");
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004129 ExtOp = ISD::ANY_EXTEND;
4130 TruncOp = ISD::TRUNCATE;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004131 }
4132 // Promote each of the values to the new type.
4133 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4134 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4135 // Perform the larger operation, then convert back
Bill Wendlingef408db2009-12-23 00:28:23 +00004136 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4137 Results.push_back(DAG.getNode(TruncOp, dl, OVT, Tmp1));
Eli Friedmand6f28342009-05-27 03:33:44 +00004138 break;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004139 }
4140 case ISD::SELECT: {
Eli Friedman3b251702009-05-27 07:58:35 +00004141 unsigned ExtOp, TruncOp;
Tom Stellardc9a67a22014-03-24 16:07:28 +00004142 if (Node->getValueType(0).isVector() ||
4143 Node->getValueType(0).getSizeInBits() == NVT.getSizeInBits()) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004144 ExtOp = ISD::BITCAST;
4145 TruncOp = ISD::BITCAST;
Eli Friedman2892d822009-05-27 12:20:41 +00004146 } else if (Node->getValueType(0).isInteger()) {
Eli Friedman3b251702009-05-27 07:58:35 +00004147 ExtOp = ISD::ANY_EXTEND;
4148 TruncOp = ISD::TRUNCATE;
4149 } else {
4150 ExtOp = ISD::FP_EXTEND;
4151 TruncOp = ISD::FP_ROUND;
4152 }
4153 Tmp1 = Node->getOperand(0);
4154 // Promote each of the values to the new type.
4155 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4156 Tmp3 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4157 // Perform the larger operation, then round down.
Matt Arsenaultd2f03322013-06-14 22:04:37 +00004158 Tmp1 = DAG.getSelect(dl, NVT, Tmp1, Tmp2, Tmp3);
Eli Friedman3b251702009-05-27 07:58:35 +00004159 if (TruncOp != ISD::FP_ROUND)
Bill Wendlingef408db2009-12-23 00:28:23 +00004160 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004161 else
Bill Wendlingef408db2009-12-23 00:28:23 +00004162 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1,
Eli Friedman3b251702009-05-27 07:58:35 +00004163 DAG.getIntPtrConstant(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00004164 Results.push_back(Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004165 break;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004166 }
Eli Friedman3b251702009-05-27 07:58:35 +00004167 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramer339ced42012-01-15 13:16:05 +00004168 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman3b251702009-05-27 07:58:35 +00004169
4170 // Cast the two input vectors.
Wesley Peck527da1b2010-11-23 03:31:01 +00004171 Tmp1 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(0));
4172 Tmp2 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(1));
Eli Friedman3b251702009-05-27 07:58:35 +00004173
4174 // Convert the shuffle mask to the right # elements.
Bill Wendlingef408db2009-12-23 00:28:23 +00004175 Tmp1 = ShuffleWithNarrowerEltType(NVT, OVT, dl, Tmp1, Tmp2, Mask);
Wesley Peck527da1b2010-11-23 03:31:01 +00004176 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OVT, Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004177 Results.push_back(Tmp1);
4178 break;
4179 }
Eli Friedman5df72022009-05-28 03:56:57 +00004180 case ISD::SETCC: {
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00004181 unsigned ExtOp = ISD::FP_EXTEND;
4182 if (NVT.isInteger()) {
4183 ISD::CondCode CCCode =
4184 cast<CondCodeSDNode>(Node->getOperand(2))->get();
4185 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Eli Friedman5df72022009-05-28 03:56:57 +00004186 }
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00004187 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4188 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
Eli Friedman5df72022009-05-28 03:56:57 +00004189 Results.push_back(DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
4190 Tmp1, Tmp2, Node->getOperand(2)));
4191 break;
4192 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004193 case ISD::BR_CC: {
4194 unsigned ExtOp = ISD::FP_EXTEND;
4195 if (NVT.isInteger()) {
4196 ISD::CondCode CCCode =
4197 cast<CondCodeSDNode>(Node->getOperand(1))->get();
4198 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4199 }
4200 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4201 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(3));
4202 Results.push_back(DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0),
4203 Node->getOperand(0), Node->getOperand(1),
4204 Tmp1, Tmp2, Node->getOperand(4)));
4205 break;
4206 }
Oliver Stannardf5469be2014-08-18 14:22:39 +00004207 case ISD::FADD:
4208 case ISD::FSUB:
4209 case ISD::FMUL:
Pete Coopere69be6d2012-03-19 23:38:12 +00004210 case ISD::FDIV:
Pete Cooper8a3dc0e2012-04-04 19:36:31 +00004211 case ISD::FREM:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004212 case ISD::FMINNUM:
4213 case ISD::FMAXNUM:
4214 case ISD::FCOPYSIGN:
Pete Cooper99415fe2012-01-12 21:46:18 +00004215 case ISD::FPOW: {
4216 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4217 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
Pete Coopere69be6d2012-03-19 23:38:12 +00004218 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
Pete Cooper99415fe2012-01-12 21:46:18 +00004219 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4220 Tmp3, DAG.getIntPtrConstant(0)));
4221 break;
4222 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004223 case ISD::FMA: {
4224 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4225 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
4226 Tmp3 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(2));
4227 Results.push_back(
4228 DAG.getNode(ISD::FP_ROUND, dl, OVT,
4229 DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2, Tmp3),
4230 DAG.getIntPtrConstant(0)));
4231 break;
4232 }
4233 case ISD::FPOWI: {
4234 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4235 Tmp2 = Node->getOperand(1);
4236 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4237 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4238 Tmp3, DAG.getIntPtrConstant(0)));
4239 break;
4240 }
4241 case ISD::FFLOOR:
4242 case ISD::FCEIL:
4243 case ISD::FRINT:
4244 case ISD::FNEARBYINT:
4245 case ISD::FROUND:
4246 case ISD::FTRUNC:
4247 case ISD::FNEG:
4248 case ISD::FSQRT:
4249 case ISD::FSIN:
4250 case ISD::FCOS:
Pete Cooper99415fe2012-01-12 21:46:18 +00004251 case ISD::FLOG:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004252 case ISD::FLOG2:
4253 case ISD::FLOG10:
4254 case ISD::FABS:
4255 case ISD::FEXP:
4256 case ISD::FEXP2: {
Pete Cooper99415fe2012-01-12 21:46:18 +00004257 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4258 Tmp2 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4259 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
4260 Tmp2, DAG.getIntPtrConstant(0)));
4261 break;
4262 }
Eli Friedman21d349b2009-05-27 01:25:56 +00004263 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004264
4265 // Replace the original node with the legalized result.
Eli Friedman13477152011-11-11 23:58:27 +00004266 if (!Results.empty())
4267 ReplaceNode(Node, Results.data());
Eli Friedman21d349b2009-05-27 01:25:56 +00004268}
4269
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00004270/// This is the entry point for the file.
Dan Gohmand282f462011-05-16 22:19:54 +00004271void SelectionDAG::Legalize() {
Chandler Carruth411fb402014-07-26 05:49:40 +00004272 AssignTopologicalOrder();
4273
Chandler Carruth411fb402014-07-26 05:49:40 +00004274 SmallPtrSet<SDNode *, 16> LegalizedNodes;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004275 SelectionDAGLegalize Legalizer(*this, LegalizedNodes);
Chandler Carruth411fb402014-07-26 05:49:40 +00004276
4277 // Visit all the nodes. We start in topological order, so that we see
4278 // nodes with their original operands intact. Legalization can produce
4279 // new nodes which may themselves need to be legalized. Iterate until all
4280 // nodes have been legalized.
4281 for (;;) {
4282 bool AnyLegalized = false;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004283 for (auto NI = allnodes_end(); NI != allnodes_begin();) {
4284 --NI;
Chandler Carruth411fb402014-07-26 05:49:40 +00004285
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004286 SDNode *N = NI;
4287 if (N->use_empty() && N != getRoot().getNode()) {
4288 ++NI;
4289 DeleteNode(N);
4290 continue;
4291 }
4292
David Blaikie70573dc2014-11-19 07:49:26 +00004293 if (LegalizedNodes.insert(N).second) {
Chandler Carruth411fb402014-07-26 05:49:40 +00004294 AnyLegalized = true;
4295 Legalizer.LegalizeOp(N);
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004296
4297 if (N->use_empty() && N != getRoot().getNode()) {
4298 ++NI;
4299 DeleteNode(N);
4300 }
Chandler Carruth411fb402014-07-26 05:49:40 +00004301 }
4302 }
4303 if (!AnyLegalized)
4304 break;
4305
4306 }
4307
4308 // Remove dead nodes now.
4309 RemoveDeadNodes();
4310}
4311
4312bool SelectionDAG::LegalizeOp(SDNode *N,
4313 SmallSetVector<SDNode *, 16> &UpdatedNodes) {
Chandler Carruth411fb402014-07-26 05:49:40 +00004314 SmallPtrSet<SDNode *, 16> LegalizedNodes;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004315 SelectionDAGLegalize Legalizer(*this, LegalizedNodes, &UpdatedNodes);
Chandler Carruth411fb402014-07-26 05:49:40 +00004316
4317 // Directly insert the node in question, and legalize it. This will recurse
4318 // as needed through operands.
4319 LegalizedNodes.insert(N);
4320 Legalizer.LegalizeOp(N);
4321
4322 return LegalizedNodes.count(N);
Chris Lattnerdc750592005-01-07 07:47:09 +00004323}