blob: 78383e0603bdacfc02d988f6d5e34c47ff9f8d8c [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCJITInfo.cpp - Implement the JIT interfaces for the PowerPC -----===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Chris Lattner8296c4c2004-11-23 06:02:06 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Chris Lattner8296c4c2004-11-23 06:02:06 +00008//===----------------------------------------------------------------------===//
9//
10// This file implements the JIT interfaces for the 32-bit PowerPC target.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "jit"
Chris Lattner0aa794b2005-10-14 23:53:41 +000015#include "PPCJITInfo.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000016#include "PPCRelocations.h"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +000017#include "PPCTargetMachine.h"
Nicolas Geoffraya7557df2008-04-16 20:46:05 +000018#include "llvm/Function.h"
Michael J. Spencerab425d82010-11-29 18:47:54 +000019#include "llvm/Support/Memory.h"
Evan Chengf6acb342006-07-25 20:40:54 +000020#include "llvm/Support/Debug.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000021#include "llvm/Support/ErrorHandling.h"
22#include "llvm/Support/raw_ostream.h"
Chris Lattner8296c4c2004-11-23 06:02:06 +000023using namespace llvm;
24
25static TargetJITInfo::JITCompilerFn JITCompilerFunction;
26
27#define BUILD_ADDIS(RD,RS,IMM16) \
28 ((15 << 26) | ((RD) << 21) | ((RS) << 16) | ((IMM16) & 65535))
29#define BUILD_ORI(RD,RS,UIMM16) \
30 ((24 << 26) | ((RS) << 21) | ((RD) << 16) | ((UIMM16) & 65535))
Nate Begeman18f03292006-08-29 02:30:59 +000031#define BUILD_ORIS(RD,RS,UIMM16) \
32 ((25 << 26) | ((RS) << 21) | ((RD) << 16) | ((UIMM16) & 65535))
33#define BUILD_RLDICR(RD,RS,SH,ME) \
34 ((30 << 26) | ((RS) << 21) | ((RD) << 16) | (((SH) & 31) << 11) | \
Chris Lattner13535c22006-12-07 23:44:07 +000035 (((ME) & 63) << 6) | (1 << 2) | ((((SH) >> 5) & 1) << 1))
Chris Lattner8296c4c2004-11-23 06:02:06 +000036#define BUILD_MTSPR(RS,SPR) \
37 ((31 << 26) | ((RS) << 21) | ((SPR) << 16) | (467 << 1))
38#define BUILD_BCCTRx(BO,BI,LINK) \
39 ((19 << 26) | ((BO) << 21) | ((BI) << 16) | (528 << 1) | ((LINK) & 1))
Nate Begeman18f03292006-08-29 02:30:59 +000040#define BUILD_B(TARGET, LINK) \
41 ((18 << 26) | (((TARGET) & 0x00FFFFFF) << 2) | ((LINK) & 1))
Chris Lattner8296c4c2004-11-23 06:02:06 +000042
43// Pseudo-ops
44#define BUILD_LIS(RD,IMM16) BUILD_ADDIS(RD,0,IMM16)
Nate Begeman18f03292006-08-29 02:30:59 +000045#define BUILD_SLDI(RD,RS,IMM6) BUILD_RLDICR(RD,RS,IMM6,63-IMM6)
Chris Lattner8296c4c2004-11-23 06:02:06 +000046#define BUILD_MTCTR(RS) BUILD_MTSPR(RS,9)
47#define BUILD_BCTR(LINK) BUILD_BCCTRx(20,0,LINK)
48
Nate Begeman18f03292006-08-29 02:30:59 +000049static void EmitBranchToAt(uint64_t At, uint64_t To, bool isCall, bool is64Bit){
50 intptr_t Offset = ((intptr_t)To - (intptr_t)At) >> 2;
51 unsigned *AtI = (unsigned*)(intptr_t)At;
Chris Lattner8296c4c2004-11-23 06:02:06 +000052
Nate Begeman18f03292006-08-29 02:30:59 +000053 if (Offset >= -(1 << 23) && Offset < (1 << 23)) { // In range?
54 AtI[0] = BUILD_B(Offset, isCall); // b/bl target
55 } else if (!is64Bit) {
56 AtI[0] = BUILD_LIS(12, To >> 16); // lis r12, hi16(address)
57 AtI[1] = BUILD_ORI(12, 12, To); // ori r12, r12, lo16(address)
58 AtI[2] = BUILD_MTCTR(12); // mtctr r12
59 AtI[3] = BUILD_BCTR(isCall); // bctr/bctrl
60 } else {
61 AtI[0] = BUILD_LIS(12, To >> 48); // lis r12, hi16(address)
62 AtI[1] = BUILD_ORI(12, 12, To >> 32); // ori r12, r12, lo16(address)
63 AtI[2] = BUILD_SLDI(12, 12, 32); // sldi r12, r12, 32
64 AtI[3] = BUILD_ORIS(12, 12, To >> 16); // oris r12, r12, hi16(address)
65 AtI[4] = BUILD_ORI(12, 12, To); // ori r12, r12, lo16(address)
66 AtI[5] = BUILD_MTCTR(12); // mtctr r12
67 AtI[6] = BUILD_BCTR(isCall); // bctr/bctrl
68 }
Chris Lattner8296c4c2004-11-23 06:02:06 +000069}
70
Chris Lattner078b6f22004-11-24 21:01:46 +000071extern "C" void PPC32CompilationCallback();
Nate Begeman18f03292006-08-29 02:30:59 +000072extern "C" void PPC64CompilationCallback();
Chris Lattner078b6f22004-11-24 21:01:46 +000073
Chris Lattnerd32cb5e2006-09-28 23:32:43 +000074#if (defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)) && \
Chris Lattner305fcd42008-05-24 04:58:48 +000075 !(defined(__ppc64__) || defined(__FreeBSD__))
Chris Lattner078b6f22004-11-24 21:01:46 +000076// CompilationCallback stub - We can't use a C function with inline assembly in
77// it, because we the prolog/epilog inserted by GCC won't work for us. Instead,
78// write our own wrapper, which does things our way, so we have complete control
79// over register saving and restoring.
80asm(
81 ".text\n"
82 ".align 2\n"
83 ".globl _PPC32CompilationCallback\n"
84"_PPC32CompilationCallback:\n"
Nate Begeman01364fb2006-05-02 04:50:05 +000085 // Make space for 8 ints r[3-10] and 13 doubles f[1-13] and the
86 // FIXME: need to save v[0-19] for altivec?
Nate Begeman18f03292006-08-29 02:30:59 +000087 // FIXME: could shrink frame
Nate Begeman01364fb2006-05-02 04:50:05 +000088 // Set up a proper stack frame
Jim Laskeye95909a2006-12-11 18:10:54 +000089 // FIXME Layout
90 // PowerPC64 ABI linkage - 24 bytes
91 // parameters - 32 bytes
92 // 13 double registers - 104 bytes
93 // 8 int registers - 32 bytes
Jim Laskey6af22202006-12-10 13:09:42 +000094 "mflr r0\n"
Jim Laskeye95909a2006-12-11 18:10:54 +000095 "stw r0, 8(r1)\n"
96 "stwu r1, -208(r1)\n"
Nate Begeman01364fb2006-05-02 04:50:05 +000097 // Save all int arg registers
98 "stw r10, 204(r1)\n" "stw r9, 200(r1)\n"
99 "stw r8, 196(r1)\n" "stw r7, 192(r1)\n"
100 "stw r6, 188(r1)\n" "stw r5, 184(r1)\n"
101 "stw r4, 180(r1)\n" "stw r3, 176(r1)\n"
Chris Lattner078b6f22004-11-24 21:01:46 +0000102 // Save all call-clobbered FP regs.
Nate Begeman01364fb2006-05-02 04:50:05 +0000103 "stfd f13, 168(r1)\n" "stfd f12, 160(r1)\n"
104 "stfd f11, 152(r1)\n" "stfd f10, 144(r1)\n"
105 "stfd f9, 136(r1)\n" "stfd f8, 128(r1)\n"
106 "stfd f7, 120(r1)\n" "stfd f6, 112(r1)\n"
107 "stfd f5, 104(r1)\n" "stfd f4, 96(r1)\n"
108 "stfd f3, 88(r1)\n" "stfd f2, 80(r1)\n"
109 "stfd f1, 72(r1)\n"
110 // Arguments to Compilation Callback:
111 // r3 - our lr (address of the call instruction in stub plus 4)
112 // r4 - stub's lr (address of instruction that called the stub plus 4)
Chris Lattner09fecf92006-12-08 04:54:03 +0000113 // r5 - is64Bit - always 0.
Nate Begeman01364fb2006-05-02 04:50:05 +0000114 "mr r3, r0\n"
115 "lwz r2, 208(r1)\n" // stub's frame
116 "lwz r4, 8(r2)\n" // stub's lr
Nate Begeman18f03292006-08-29 02:30:59 +0000117 "li r5, 0\n" // 0 == 32 bit
118 "bl _PPCCompilationCallbackC\n"
Nate Begeman01364fb2006-05-02 04:50:05 +0000119 "mtctr r3\n"
120 // Restore all int arg registers
121 "lwz r10, 204(r1)\n" "lwz r9, 200(r1)\n"
122 "lwz r8, 196(r1)\n" "lwz r7, 192(r1)\n"
123 "lwz r6, 188(r1)\n" "lwz r5, 184(r1)\n"
124 "lwz r4, 180(r1)\n" "lwz r3, 176(r1)\n"
125 // Restore all FP arg registers
126 "lfd f13, 168(r1)\n" "lfd f12, 160(r1)\n"
127 "lfd f11, 152(r1)\n" "lfd f10, 144(r1)\n"
128 "lfd f9, 136(r1)\n" "lfd f8, 128(r1)\n"
129 "lfd f7, 120(r1)\n" "lfd f6, 112(r1)\n"
130 "lfd f5, 104(r1)\n" "lfd f4, 96(r1)\n"
131 "lfd f3, 88(r1)\n" "lfd f2, 80(r1)\n"
132 "lfd f1, 72(r1)\n"
133 // Pop 3 frames off the stack and branch to target
134 "lwz r1, 208(r1)\n"
135 "lwz r2, 8(r1)\n"
136 "mtlr r2\n"
137 "bctr\n"
Chris Lattner078b6f22004-11-24 21:01:46 +0000138 );
Chris Lattner249edb82007-02-25 05:04:13 +0000139
140#elif defined(__PPC__) && !defined(__ppc64__)
Chris Lattner305fcd42008-05-24 04:58:48 +0000141// Linux & FreeBSD / PPC 32 support
Chris Lattner249edb82007-02-25 05:04:13 +0000142
143// CompilationCallback stub - We can't use a C function with inline assembly in
144// it, because we the prolog/epilog inserted by GCC won't work for us. Instead,
145// write our own wrapper, which does things our way, so we have complete control
146// over register saving and restoring.
147asm(
148 ".text\n"
149 ".align 2\n"
150 ".globl PPC32CompilationCallback\n"
151"PPC32CompilationCallback:\n"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000152 // Make space for 8 ints r[3-10] and 8 doubles f[1-8] and the
Chris Lattner249edb82007-02-25 05:04:13 +0000153 // FIXME: need to save v[0-19] for altivec?
154 // FIXME: could shrink frame
155 // Set up a proper stack frame
156 // FIXME Layout
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000157 // 8 double registers - 64 bytes
Chris Lattner249edb82007-02-25 05:04:13 +0000158 // 8 int registers - 32 bytes
159 "mflr 0\n"
160 "stw 0, 4(1)\n"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000161 "stwu 1, -104(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000162 // Save all int arg registers
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000163 "stw 10, 100(1)\n" "stw 9, 96(1)\n"
164 "stw 8, 92(1)\n" "stw 7, 88(1)\n"
165 "stw 6, 84(1)\n" "stw 5, 80(1)\n"
166 "stw 4, 76(1)\n" "stw 3, 72(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000167 // Save all call-clobbered FP regs.
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000168 "stfd 8, 64(1)\n"
169 "stfd 7, 56(1)\n" "stfd 6, 48(1)\n"
170 "stfd 5, 40(1)\n" "stfd 4, 32(1)\n"
171 "stfd 3, 24(1)\n" "stfd 2, 16(1)\n"
172 "stfd 1, 8(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000173 // Arguments to Compilation Callback:
174 // r3 - our lr (address of the call instruction in stub plus 4)
175 // r4 - stub's lr (address of instruction that called the stub plus 4)
176 // r5 - is64Bit - always 0.
177 "mr 3, 0\n"
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000178 "lwz 5, 104(1)\n" // stub's frame
179 "lwz 4, 4(5)\n" // stub's lr
Chris Lattner249edb82007-02-25 05:04:13 +0000180 "li 5, 0\n" // 0 == 32 bit
181 "bl PPCCompilationCallbackC\n"
182 "mtctr 3\n"
183 // Restore all int arg registers
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000184 "lwz 10, 100(1)\n" "lwz 9, 96(1)\n"
185 "lwz 8, 92(1)\n" "lwz 7, 88(1)\n"
186 "lwz 6, 84(1)\n" "lwz 5, 80(1)\n"
187 "lwz 4, 76(1)\n" "lwz 3, 72(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000188 // Restore all FP arg registers
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000189 "lfd 8, 64(1)\n"
190 "lfd 7, 56(1)\n" "lfd 6, 48(1)\n"
191 "lfd 5, 40(1)\n" "lfd 4, 32(1)\n"
192 "lfd 3, 24(1)\n" "lfd 2, 16(1)\n"
193 "lfd 1, 8(1)\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000194 // Pop 3 frames off the stack and branch to target
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000195 "lwz 1, 104(1)\n"
196 "lwz 0, 4(1)\n"
197 "mtlr 0\n"
Chris Lattner249edb82007-02-25 05:04:13 +0000198 "bctr\n"
199 );
Chris Lattner8cbad8e2004-11-25 06:14:45 +0000200#else
201void PPC32CompilationCallback() {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000202 llvm_unreachable("This is not a power pc, you can't execute this!");
Chris Lattner8cbad8e2004-11-25 06:14:45 +0000203}
Nate Begeman61776062004-11-23 21:34:18 +0000204#endif
205
Chris Lattnerd32cb5e2006-09-28 23:32:43 +0000206#if (defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)) && \
207 defined(__ppc64__)
Nate Begeman18f03292006-08-29 02:30:59 +0000208asm(
209 ".text\n"
210 ".align 2\n"
211 ".globl _PPC64CompilationCallback\n"
212"_PPC64CompilationCallback:\n"
213 // Make space for 8 ints r[3-10] and 13 doubles f[1-13] and the
214 // FIXME: need to save v[0-19] for altivec?
215 // Set up a proper stack frame
Jim Laskeye95909a2006-12-11 18:10:54 +0000216 // Layout
217 // PowerPC64 ABI linkage - 48 bytes
218 // parameters - 64 bytes
219 // 13 double registers - 104 bytes
220 // 8 int registers - 64 bytes
Nate Begeman18f03292006-08-29 02:30:59 +0000221 "mflr r0\n"
Jim Laskeye95909a2006-12-11 18:10:54 +0000222 "std r0, 16(r1)\n"
223 "stdu r1, -280(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000224 // Save all int arg registers
Jim Laskeye95909a2006-12-11 18:10:54 +0000225 "std r10, 272(r1)\n" "std r9, 264(r1)\n"
226 "std r8, 256(r1)\n" "std r7, 248(r1)\n"
227 "std r6, 240(r1)\n" "std r5, 232(r1)\n"
228 "std r4, 224(r1)\n" "std r3, 216(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000229 // Save all call-clobbered FP regs.
Jim Laskeye95909a2006-12-11 18:10:54 +0000230 "stfd f13, 208(r1)\n" "stfd f12, 200(r1)\n"
231 "stfd f11, 192(r1)\n" "stfd f10, 184(r1)\n"
232 "stfd f9, 176(r1)\n" "stfd f8, 168(r1)\n"
233 "stfd f7, 160(r1)\n" "stfd f6, 152(r1)\n"
234 "stfd f5, 144(r1)\n" "stfd f4, 136(r1)\n"
235 "stfd f3, 128(r1)\n" "stfd f2, 120(r1)\n"
236 "stfd f1, 112(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000237 // Arguments to Compilation Callback:
238 // r3 - our lr (address of the call instruction in stub plus 4)
239 // r4 - stub's lr (address of instruction that called the stub plus 4)
Chris Lattner09fecf92006-12-08 04:54:03 +0000240 // r5 - is64Bit - always 1.
Nate Begeman18f03292006-08-29 02:30:59 +0000241 "mr r3, r0\n"
Jim Laskeye95909a2006-12-11 18:10:54 +0000242 "ld r2, 280(r1)\n" // stub's frame
Nate Begeman18f03292006-08-29 02:30:59 +0000243 "ld r4, 16(r2)\n" // stub's lr
244 "li r5, 1\n" // 1 == 64 bit
245 "bl _PPCCompilationCallbackC\n"
246 "mtctr r3\n"
247 // Restore all int arg registers
Jim Laskeye95909a2006-12-11 18:10:54 +0000248 "ld r10, 272(r1)\n" "ld r9, 264(r1)\n"
249 "ld r8, 256(r1)\n" "ld r7, 248(r1)\n"
250 "ld r6, 240(r1)\n" "ld r5, 232(r1)\n"
251 "ld r4, 224(r1)\n" "ld r3, 216(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000252 // Restore all FP arg registers
Jim Laskeye95909a2006-12-11 18:10:54 +0000253 "lfd f13, 208(r1)\n" "lfd f12, 200(r1)\n"
254 "lfd f11, 192(r1)\n" "lfd f10, 184(r1)\n"
255 "lfd f9, 176(r1)\n" "lfd f8, 168(r1)\n"
256 "lfd f7, 160(r1)\n" "lfd f6, 152(r1)\n"
257 "lfd f5, 144(r1)\n" "lfd f4, 136(r1)\n"
258 "lfd f3, 128(r1)\n" "lfd f2, 120(r1)\n"
259 "lfd f1, 112(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000260 // Pop 3 frames off the stack and branch to target
Jim Laskeye95909a2006-12-11 18:10:54 +0000261 "ld r1, 280(r1)\n"
Nate Begeman18f03292006-08-29 02:30:59 +0000262 "ld r2, 16(r1)\n"
263 "mtlr r2\n"
264 "bctr\n"
265 );
266#else
267void PPC64CompilationCallback() {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000268 llvm_unreachable("This is not a power pc, you can't execute this!");
Nate Begeman18f03292006-08-29 02:30:59 +0000269}
270#endif
271
272extern "C" void *PPCCompilationCallbackC(unsigned *StubCallAddrPlus4,
273 unsigned *OrigCallAddrPlus4,
274 bool is64Bit) {
Nate Begeman318bb962006-04-25 04:45:59 +0000275 // Adjust the pointer to the address of the call instruction in the stub
276 // emitted by emitFunctionStub, rather than the instruction after it.
277 unsigned *StubCallAddr = StubCallAddrPlus4 - 1;
278 unsigned *OrigCallAddr = OrigCallAddrPlus4 - 1;
Chris Lattner4ff11752004-11-23 06:55:05 +0000279
Nate Begeman318bb962006-04-25 04:45:59 +0000280 void *Target = JITCompilerFunction(StubCallAddr);
Chris Lattner4ff11752004-11-23 06:55:05 +0000281
Nate Begeman318bb962006-04-25 04:45:59 +0000282 // Check to see if *OrigCallAddr is a 'bl' instruction, and if we can rewrite
283 // it to branch directly to the destination. If so, rewrite it so it does not
284 // need to go through the stub anymore.
285 unsigned OrigCallInst = *OrigCallAddr;
286 if ((OrigCallInst >> 26) == 18) { // Direct call.
287 intptr_t Offset = ((intptr_t)Target - (intptr_t)OrigCallAddr) >> 2;
288
Chris Lattner4ff11752004-11-23 06:55:05 +0000289 if (Offset >= -(1 << 23) && Offset < (1 << 23)) { // In range?
Chris Lattner659d72e2004-11-24 18:00:02 +0000290 // Clear the original target out.
Nate Begeman318bb962006-04-25 04:45:59 +0000291 OrigCallInst &= (63 << 26) | 3;
Chris Lattner659d72e2004-11-24 18:00:02 +0000292 // Fill in the new target.
Nate Begeman318bb962006-04-25 04:45:59 +0000293 OrigCallInst |= (Offset & ((1 << 24)-1)) << 2;
Chris Lattner659d72e2004-11-24 18:00:02 +0000294 // Replace the call.
Nate Begeman318bb962006-04-25 04:45:59 +0000295 *OrigCallAddr = OrigCallInst;
Chris Lattner4ff11752004-11-23 06:55:05 +0000296 }
297 }
Misha Brukmanb4402432005-04-21 23:30:14 +0000298
Nate Begeman318bb962006-04-25 04:45:59 +0000299 // Assert that we are coming from a stub that was created with our
300 // emitFunctionStub.
Nate Begeman18f03292006-08-29 02:30:59 +0000301 if ((*StubCallAddr >> 26) == 18)
302 StubCallAddr -= 3;
303 else {
Nate Begeman318bb962006-04-25 04:45:59 +0000304 assert((*StubCallAddr >> 26) == 19 && "Call in stub is not indirect!");
Nate Begeman18f03292006-08-29 02:30:59 +0000305 StubCallAddr -= is64Bit ? 9 : 6;
306 }
Chris Lattner4ff11752004-11-23 06:55:05 +0000307
308 // Rewrite the stub with an unconditional branch to the target, for any users
309 // who took the address of the stub.
Nate Begeman18f03292006-08-29 02:30:59 +0000310 EmitBranchToAt((intptr_t)StubCallAddr, (intptr_t)Target, false, is64Bit);
Jeffrey Yasskin3aa70b22010-01-14 23:15:26 +0000311 sys::Memory::InvalidateInstructionCache(StubCallAddr, 7*4);
Chris Lattner4ff11752004-11-23 06:55:05 +0000312
Nate Begeman318bb962006-04-25 04:45:59 +0000313 // Put the address of the target function to call and the address to return to
314 // after calling the target function in a place that is easy to get on the
315 // stack after we restore all regs.
Nate Begeman18f03292006-08-29 02:30:59 +0000316 return Target;
Chris Lattner4ff11752004-11-23 06:55:05 +0000317}
318
319
320
Misha Brukmanb4402432005-04-21 23:30:14 +0000321TargetJITInfo::LazyResolverFn
Nate Begeman6cca84e2005-10-16 05:39:50 +0000322PPCJITInfo::getLazyResolverFunction(JITCompilerFn Fn) {
Chris Lattner4ff11752004-11-23 06:55:05 +0000323 JITCompilerFunction = Fn;
Nate Begeman18f03292006-08-29 02:30:59 +0000324 return is64Bit ? PPC64CompilationCallback : PPC32CompilationCallback;
Chris Lattner4ff11752004-11-23 06:55:05 +0000325}
326
Jeffrey Yasskinf2ad5712009-11-23 23:35:19 +0000327TargetJITInfo::StubLayout PPCJITInfo::getStubLayout() {
328 // The stub contains up to 10 4-byte instructions, aligned at 4 bytes: 3
329 // instructions to save the caller's address if this is a lazy-compilation
330 // stub, plus a 1-, 4-, or 7-instruction sequence to load an arbitrary address
331 // into a register and jump through it.
332 StubLayout Result = {10*4, 4};
333 return Result;
334}
335
Chris Lattner919ad972008-01-25 16:41:09 +0000336#if (defined(__POWERPC__) || defined (__ppc__) || defined(_POWER)) && \
337defined(__APPLE__)
338extern "C" void sys_icache_invalidate(const void *Addr, size_t len);
339#endif
340
Nicolas Geoffraya7557df2008-04-16 20:46:05 +0000341void *PPCJITInfo::emitFunctionStub(const Function* F, void *Fn,
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000342 JITCodeEmitter &JCE) {
Chris Lattner8296c4c2004-11-23 06:02:06 +0000343 // If this is just a call to an external function, emit a branch instead of a
344 // call. The code is the same except for one bit of the last instruction.
Nate Begeman18f03292006-08-29 02:30:59 +0000345 if (Fn != (void*)(intptr_t)PPC32CompilationCallback &&
346 Fn != (void*)(intptr_t)PPC64CompilationCallback) {
Jeffrey Yasskinf2ad5712009-11-23 23:35:19 +0000347 void *Addr = (void*)JCE.getCurrentPCValue();
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000348 JCE.emitWordBE(0);
349 JCE.emitWordBE(0);
350 JCE.emitWordBE(0);
351 JCE.emitWordBE(0);
352 JCE.emitWordBE(0);
353 JCE.emitWordBE(0);
354 JCE.emitWordBE(0);
Jeffrey Yasskinf2ad5712009-11-23 23:35:19 +0000355 EmitBranchToAt((intptr_t)Addr, (intptr_t)Fn, false, is64Bit);
356 sys::Memory::InvalidateInstructionCache(Addr, 7*4);
357 return Addr;
Chris Lattner8296c4c2004-11-23 06:02:06 +0000358 }
359
Jeffrey Yasskinf2ad5712009-11-23 23:35:19 +0000360 void *Addr = (void*)JCE.getCurrentPCValue();
Nate Begeman18f03292006-08-29 02:30:59 +0000361 if (is64Bit) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000362 JCE.emitWordBE(0xf821ffb1); // stdu r1,-80(r1)
363 JCE.emitWordBE(0x7d6802a6); // mflr r11
364 JCE.emitWordBE(0xf9610060); // std r11, 96(r1)
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000365 } else if (TM.getSubtargetImpl()->isDarwinABI()){
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000366 JCE.emitWordBE(0x9421ffe0); // stwu r1,-32(r1)
367 JCE.emitWordBE(0x7d6802a6); // mflr r11
368 JCE.emitWordBE(0x91610028); // stw r11, 40(r1)
Nicolas Geoffraycff3e122007-05-29 16:33:18 +0000369 } else {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000370 JCE.emitWordBE(0x9421ffe0); // stwu r1,-32(r1)
371 JCE.emitWordBE(0x7d6802a6); // mflr r11
372 JCE.emitWordBE(0x91610024); // stw r11, 36(r1)
Nate Begeman18f03292006-08-29 02:30:59 +0000373 }
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000374 intptr_t BranchAddr = (intptr_t)JCE.getCurrentPCValue();
375 JCE.emitWordBE(0);
376 JCE.emitWordBE(0);
377 JCE.emitWordBE(0);
378 JCE.emitWordBE(0);
379 JCE.emitWordBE(0);
380 JCE.emitWordBE(0);
381 JCE.emitWordBE(0);
Chris Lattner919ad972008-01-25 16:41:09 +0000382 EmitBranchToAt(BranchAddr, (intptr_t)Fn, true, is64Bit);
Jeffrey Yasskinf2ad5712009-11-23 23:35:19 +0000383 sys::Memory::InvalidateInstructionCache(Addr, 10*4);
384 return Addr;
Chris Lattner8296c4c2004-11-23 06:02:06 +0000385}
386
387
Nate Begeman6cca84e2005-10-16 05:39:50 +0000388void PPCJITInfo::relocate(void *Function, MachineRelocation *MR,
389 unsigned NumRelocs, unsigned char* GOTBase) {
Chris Lattner8296c4c2004-11-23 06:02:06 +0000390 for (unsigned i = 0; i != NumRelocs; ++i, ++MR) {
391 unsigned *RelocPos = (unsigned*)Function + MR->getMachineCodeOffset()/4;
392 intptr_t ResultPtr = (intptr_t)MR->getResultPointer();
393 switch ((PPC::RelocationType)MR->getRelocationType()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000394 default: llvm_unreachable("Unknown relocation type!");
Chris Lattner8296c4c2004-11-23 06:02:06 +0000395 case PPC::reloc_pcrel_bx:
396 // PC-relative relocation for b and bl instructions.
397 ResultPtr = (ResultPtr-(intptr_t)RelocPos) >> 2;
398 assert(ResultPtr >= -(1 << 23) && ResultPtr < (1 << 23) &&
399 "Relocation out of range!");
400 *RelocPos |= (ResultPtr & ((1 << 24)-1)) << 2;
401 break;
Evan Cheng78bf1072006-07-27 18:21:10 +0000402 case PPC::reloc_pcrel_bcx:
403 // PC-relative relocation for BLT,BLE,BEQ,BGE,BGT,BNE, or other
404 // bcx instructions.
405 ResultPtr = (ResultPtr-(intptr_t)RelocPos) >> 2;
406 assert(ResultPtr >= -(1 << 13) && ResultPtr < (1 << 13) &&
407 "Relocation out of range!");
408 *RelocPos |= (ResultPtr & ((1 << 14)-1)) << 2;
409 break;
Chris Lattnerdd516792004-11-24 22:30:08 +0000410 case PPC::reloc_absolute_high: // high bits of ref -> low 16 of instr
Chris Lattner5b17dee2006-07-12 21:23:20 +0000411 case PPC::reloc_absolute_low: { // low bits of ref -> low 16 of instr
Chris Lattner8296c4c2004-11-23 06:02:06 +0000412 ResultPtr += MR->getConstantVal();
413
Chris Lattnerdd516792004-11-24 22:30:08 +0000414 // If this is a high-part access, get the high-part.
Nate Begeman69df6132006-09-08 22:42:09 +0000415 if (MR->getRelocationType() == PPC::reloc_absolute_high) {
Chris Lattner8296c4c2004-11-23 06:02:06 +0000416 // If the low part will have a carry (really a borrow) from the low
417 // 16-bits into the high 16, add a bit to borrow from.
418 if (((int)ResultPtr << 16) < 0)
419 ResultPtr += 1 << 16;
420 ResultPtr >>= 16;
421 }
422
423 // Do the addition then mask, so the addition does not overflow the 16-bit
424 // immediate section of the instruction.
425 unsigned LowBits = (*RelocPos + ResultPtr) & 65535;
426 unsigned HighBits = *RelocPos & ~65535;
427 *RelocPos = LowBits | HighBits; // Slam into low 16-bits
428 break;
429 }
Chris Lattner5b17dee2006-07-12 21:23:20 +0000430 case PPC::reloc_absolute_low_ix: { // low bits of ref -> low 14 of instr
431 ResultPtr += MR->getConstantVal();
432 // Do the addition then mask, so the addition does not overflow the 16-bit
433 // immediate section of the instruction.
434 unsigned LowBits = (*RelocPos + ResultPtr) & 0xFFFC;
435 unsigned HighBits = *RelocPos & 0xFFFF0003;
436 *RelocPos = LowBits | HighBits; // Slam into low 14-bits.
437 break;
438 }
439 }
Chris Lattner8296c4c2004-11-23 06:02:06 +0000440 }
441}
442
Nate Begeman6cca84e2005-10-16 05:39:50 +0000443void PPCJITInfo::replaceMachineCodeForFunction(void *Old, void *New) {
Nate Begeman18f03292006-08-29 02:30:59 +0000444 EmitBranchToAt((intptr_t)Old, (intptr_t)New, false, is64Bit);
Jeffrey Yasskin3aa70b22010-01-14 23:15:26 +0000445 sys::Memory::InvalidateInstructionCache(Old, 7*4);
Chris Lattner8296c4c2004-11-23 06:02:06 +0000446}