blob: 9787227d28454e3ea3c73c79e3e2d637f0b2f743 [file] [log] [blame]
Tim Northover33b07d62016-07-22 20:03:43 +00001//===-- llvm/CodeGen/GlobalISel/MachineLegalizeHelper.cpp -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file This file implements the MachineLegalizeHelper class to legalize
11/// individual instructions and the LegalizeMachineIR wrapper pass for the
12/// primary legalization.
13//
14//===----------------------------------------------------------------------===//
15
16#include "llvm/CodeGen/GlobalISel/MachineLegalizeHelper.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northover33b07d62016-07-22 20:03:43 +000018#include "llvm/CodeGen/GlobalISel/MachineLegalizer.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
20#include "llvm/Support/Debug.h"
21#include "llvm/Support/raw_ostream.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000022#include "llvm/Target/TargetLowering.h"
Tim Northover33b07d62016-07-22 20:03:43 +000023#include "llvm/Target/TargetSubtargetInfo.h"
24
25#include <sstream>
26
27#define DEBUG_TYPE "legalize-mir"
28
29using namespace llvm;
30
31MachineLegalizeHelper::MachineLegalizeHelper(MachineFunction &MF)
32 : MRI(MF.getRegInfo()) {
33 MIRBuilder.setMF(MF);
34}
35
Tim Northover438c77c2016-08-25 17:37:32 +000036MachineLegalizeHelper::LegalizeResult
37MachineLegalizeHelper::legalizeInstrStep(MachineInstr &MI,
38 const MachineLegalizer &Legalizer) {
Tim Northover33b07d62016-07-22 20:03:43 +000039 auto Action = Legalizer.getAction(MI);
Tim Northovera01bece2016-08-23 19:30:42 +000040 switch (std::get<0>(Action)) {
Tim Northover33b07d62016-07-22 20:03:43 +000041 case MachineLegalizer::Legal:
42 return AlreadyLegal;
Tim Northoveredb3c8c2016-08-29 19:07:16 +000043 case MachineLegalizer::Libcall:
44 return libcall(MI);
Tim Northover33b07d62016-07-22 20:03:43 +000045 case MachineLegalizer::NarrowScalar:
Tim Northovera01bece2016-08-23 19:30:42 +000046 return narrowScalar(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover33b07d62016-07-22 20:03:43 +000047 case MachineLegalizer::WidenScalar:
Tim Northovera01bece2016-08-23 19:30:42 +000048 return widenScalar(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northovercecee562016-08-26 17:46:13 +000049 case MachineLegalizer::Lower:
50 return lower(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover33b07d62016-07-22 20:03:43 +000051 case MachineLegalizer::FewerElements:
Tim Northovera01bece2016-08-23 19:30:42 +000052 return fewerElementsVector(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover33b07d62016-07-22 20:03:43 +000053 default:
54 return UnableToLegalize;
55 }
56}
57
Tim Northover438c77c2016-08-25 17:37:32 +000058MachineLegalizeHelper::LegalizeResult
59MachineLegalizeHelper::legalizeInstr(MachineInstr &MI,
60 const MachineLegalizer &Legalizer) {
Tim Northoverac5148e2016-08-29 19:27:20 +000061 SmallVector<MachineInstr *, 4> WorkList;
62 MIRBuilder.recordInsertions(
63 [&](MachineInstr *MI) { WorkList.push_back(MI); });
64 WorkList.push_back(&MI);
Tim Northover438c77c2016-08-25 17:37:32 +000065
66 bool Changed = false;
67 LegalizeResult Res;
Tim Northoverac5148e2016-08-29 19:27:20 +000068 unsigned Idx = 0;
Tim Northover438c77c2016-08-25 17:37:32 +000069 do {
Tim Northoverac5148e2016-08-29 19:27:20 +000070 Res = legalizeInstrStep(*WorkList[Idx], Legalizer);
Tim Northover438c77c2016-08-25 17:37:32 +000071 if (Res == UnableToLegalize) {
72 MIRBuilder.stopRecordingInsertions();
73 return UnableToLegalize;
74 }
75 Changed |= Res == Legalized;
Tim Northoverac5148e2016-08-29 19:27:20 +000076 ++Idx;
77 } while (Idx < WorkList.size());
Tim Northover438c77c2016-08-25 17:37:32 +000078
79 MIRBuilder.stopRecordingInsertions();
80
81 return Changed ? Legalized : AlreadyLegal;
82}
83
Tim Northover33b07d62016-07-22 20:03:43 +000084void MachineLegalizeHelper::extractParts(unsigned Reg, LLT Ty, int NumParts,
85 SmallVectorImpl<unsigned> &VRegs) {
86 unsigned Size = Ty.getSizeInBits();
Tim Northover6f80b082016-08-19 17:47:05 +000087 SmallVector<uint64_t, 4> Indexes;
Tim Northover26b76f22016-08-19 18:32:14 +000088 SmallVector<LLT, 4> ResTys;
Tim Northover33b07d62016-07-22 20:03:43 +000089 for (int i = 0; i < NumParts; ++i) {
90 VRegs.push_back(MRI.createGenericVirtualRegister(Size));
91 Indexes.push_back(i * Size);
Tim Northover26b76f22016-08-19 18:32:14 +000092 ResTys.push_back(Ty);
Tim Northover33b07d62016-07-22 20:03:43 +000093 }
Tim Northover26b76f22016-08-19 18:32:14 +000094 MIRBuilder.buildExtract(ResTys, VRegs, Indexes,
95 LLT::scalar(Ty.getSizeInBits() * NumParts), Reg);
Tim Northover33b07d62016-07-22 20:03:43 +000096}
97
98MachineLegalizeHelper::LegalizeResult
Tim Northoveredb3c8c2016-08-29 19:07:16 +000099MachineLegalizeHelper::libcall(MachineInstr &MI) {
100 unsigned Size = MI.getType().getSizeInBits();
101 MIRBuilder.setInstr(MI);
102
103 switch (MI.getOpcode()) {
104 default:
105 return UnableToLegalize;
106 case TargetOpcode::G_FREM: {
107 MVT Ty = MVT::getFloatingPointVT(MI.getType().getSizeInBits());
108 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
109 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
110 const char *Name =
111 TLI.getLibcallName(Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32);
112
113 CLI.lowerCall(MIRBuilder, MachineOperand::CreateES(Name), Ty,
114 MI.getOperand(0).getReg(), {Ty, Ty},
115 {MI.getOperand(1).getReg(), MI.getOperand(2).getReg()});
116 MI.eraseFromParent();
117 return Legalized;
118 }
119 }
120}
121
122MachineLegalizeHelper::LegalizeResult
Tim Northovera01bece2016-08-23 19:30:42 +0000123MachineLegalizeHelper::narrowScalar(MachineInstr &MI, unsigned TypeIdx,
124 LLT NarrowTy) {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000125 // FIXME: Don't know how to handle secondary types yet.
126 if (TypeIdx != 0)
127 return UnableToLegalize;
Tim Northover9656f142016-08-04 20:54:13 +0000128 switch (MI.getOpcode()) {
129 default:
130 return UnableToLegalize;
131 case TargetOpcode::G_ADD: {
132 // Expand in terms of carry-setting/consuming G_ADDE instructions.
133 unsigned NarrowSize = NarrowTy.getSizeInBits();
134 int NumParts = MI.getType().getSizeInBits() / NarrowSize;
135
136 MIRBuilder.setInstr(MI);
137
Tim Northover91c81732016-08-19 17:17:06 +0000138 SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs, Indexes;
Tim Northover9656f142016-08-04 20:54:13 +0000139 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
140 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
141
142 unsigned CarryIn = MRI.createGenericVirtualRegister(1);
143 MIRBuilder.buildConstant(LLT::scalar(1), CarryIn, 0);
144
Tim Northover26b76f22016-08-19 18:32:14 +0000145 SmallVector<LLT, 2> DstTys;
Tim Northover9656f142016-08-04 20:54:13 +0000146 for (int i = 0; i < NumParts; ++i) {
147 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowSize);
148 unsigned CarryOut = MRI.createGenericVirtualRegister(1);
149
Tim Northover91c81732016-08-19 17:17:06 +0000150 MIRBuilder.buildUAdde(NarrowTy, DstReg, CarryOut, Src1Regs[i],
151 Src2Regs[i], CarryIn);
Tim Northover9656f142016-08-04 20:54:13 +0000152
Tim Northover26b76f22016-08-19 18:32:14 +0000153 DstTys.push_back(NarrowTy);
Tim Northover9656f142016-08-04 20:54:13 +0000154 DstRegs.push_back(DstReg);
Tim Northover91c81732016-08-19 17:17:06 +0000155 Indexes.push_back(i * NarrowSize);
Tim Northover9656f142016-08-04 20:54:13 +0000156 CarryIn = CarryOut;
157 }
Tim Northover26b76f22016-08-19 18:32:14 +0000158 MIRBuilder.buildSequence(MI.getType(), MI.getOperand(0).getReg(), DstTys,
159 DstRegs, Indexes);
Tim Northover9656f142016-08-04 20:54:13 +0000160 MI.eraseFromParent();
161 return Legalized;
162 }
163 }
Tim Northover33b07d62016-07-22 20:03:43 +0000164}
165
166MachineLegalizeHelper::LegalizeResult
Tim Northovera01bece2016-08-23 19:30:42 +0000167MachineLegalizeHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx,
168 LLT WideTy) {
Tim Northoverbdf67c92016-08-23 21:01:33 +0000169 LLT Ty = MI.getType();
Tim Northoverea904f92016-08-19 22:40:00 +0000170 unsigned WideSize = WideTy.getSizeInBits();
Tim Northover3c73e362016-08-23 18:20:09 +0000171 MIRBuilder.setInstr(MI);
172
Tim Northover32335812016-08-04 18:35:11 +0000173 switch (MI.getOpcode()) {
174 default:
175 return UnableToLegalize;
Tim Northover61c16142016-08-04 21:39:49 +0000176 case TargetOpcode::G_ADD:
177 case TargetOpcode::G_AND:
178 case TargetOpcode::G_MUL:
179 case TargetOpcode::G_OR:
180 case TargetOpcode::G_XOR:
181 case TargetOpcode::G_SUB: {
Tim Northover32335812016-08-04 18:35:11 +0000182 // Perform operation at larger width (any extension is fine here, high bits
183 // don't affect the result) and then truncate the result back to the
184 // original type.
Tim Northover32335812016-08-04 18:35:11 +0000185 unsigned Src1Ext = MRI.createGenericVirtualRegister(WideSize);
186 unsigned Src2Ext = MRI.createGenericVirtualRegister(WideSize);
Tim Northoverbdf67c92016-08-23 21:01:33 +0000187 MIRBuilder.buildAnyExt({WideTy, Ty}, Src1Ext, MI.getOperand(1).getReg());
188 MIRBuilder.buildAnyExt({WideTy, Ty}, Src2Ext, MI.getOperand(2).getReg());
Tim Northover32335812016-08-04 18:35:11 +0000189
190 unsigned DstExt = MRI.createGenericVirtualRegister(WideSize);
Tim Northover61c16142016-08-04 21:39:49 +0000191 MIRBuilder.buildInstr(MI.getOpcode(), WideTy)
192 .addDef(DstExt).addUse(Src1Ext).addUse(Src2Ext);
Tim Northover32335812016-08-04 18:35:11 +0000193
Tim Northoverbdf67c92016-08-23 21:01:33 +0000194 MIRBuilder.buildTrunc({Ty, WideTy}, MI.getOperand(0).getReg(), DstExt);
Tim Northover32335812016-08-04 18:35:11 +0000195 MI.eraseFromParent();
196 return Legalized;
197 }
Tim Northover7a753d92016-08-26 17:46:06 +0000198 case TargetOpcode::G_SDIV:
199 case TargetOpcode::G_UDIV: {
200 unsigned ExtOp = MI.getOpcode() == TargetOpcode::G_SDIV
201 ? TargetOpcode::G_SEXT
202 : TargetOpcode::G_ZEXT;
203
204 unsigned LHSExt = MRI.createGenericVirtualRegister(WideSize);
205 MIRBuilder.buildInstr(ExtOp, {WideTy, MI.getType()})
206 .addDef(LHSExt)
207 .addUse(MI.getOperand(1).getReg());
208
209 unsigned RHSExt = MRI.createGenericVirtualRegister(WideSize);
210 MIRBuilder.buildInstr(ExtOp, {WideTy, MI.getType()})
211 .addDef(RHSExt)
212 .addUse(MI.getOperand(2).getReg());
213
214 unsigned ResExt = MRI.createGenericVirtualRegister(WideSize);
215 MIRBuilder.buildInstr(MI.getOpcode(), WideTy)
216 .addDef(ResExt)
217 .addUse(LHSExt)
218 .addUse(RHSExt);
219
220 MIRBuilder.buildTrunc({MI.getType(), WideTy}, MI.getOperand(0).getReg(),
221 ResExt);
222 MI.eraseFromParent();
223 return Legalized;
224 }
Tim Northover3c73e362016-08-23 18:20:09 +0000225 case TargetOpcode::G_LOAD: {
Tim Northoverbdf67c92016-08-23 21:01:33 +0000226 assert(alignTo(Ty.getSizeInBits(), 8) == WideSize &&
Tim Northover3c73e362016-08-23 18:20:09 +0000227 "illegal to increase number of bytes loaded");
228
229 unsigned DstExt = MRI.createGenericVirtualRegister(WideSize);
230 MIRBuilder.buildLoad(WideTy, MI.getType(1), DstExt,
231 MI.getOperand(1).getReg(), **MI.memoperands_begin());
Tim Northoverbdf67c92016-08-23 21:01:33 +0000232 MIRBuilder.buildTrunc({Ty, WideTy}, MI.getOperand(0).getReg(), DstExt);
Tim Northover3c73e362016-08-23 18:20:09 +0000233 MI.eraseFromParent();
234 return Legalized;
235 }
236 case TargetOpcode::G_STORE: {
Tim Northoverbdf67c92016-08-23 21:01:33 +0000237 assert(alignTo(Ty.getSizeInBits(), 8) == WideSize &&
Tim Northover3c73e362016-08-23 18:20:09 +0000238 "illegal to increase number of bytes modified by a store");
239
240 unsigned SrcExt = MRI.createGenericVirtualRegister(WideSize);
Tim Northoverbdf67c92016-08-23 21:01:33 +0000241 MIRBuilder.buildAnyExt({WideTy, Ty}, SrcExt, MI.getOperand(0).getReg());
Tim Northover3c73e362016-08-23 18:20:09 +0000242 MIRBuilder.buildStore(WideTy, MI.getType(1), SrcExt,
243 MI.getOperand(1).getReg(), **MI.memoperands_begin());
244 MI.eraseFromParent();
245 return Legalized;
246 }
Tim Northoverea904f92016-08-19 22:40:00 +0000247 case TargetOpcode::G_CONSTANT: {
Tim Northoverea904f92016-08-19 22:40:00 +0000248 unsigned DstExt = MRI.createGenericVirtualRegister(WideSize);
249 MIRBuilder.buildConstant(WideTy, DstExt, MI.getOperand(1).getImm());
Tim Northoverbdf67c92016-08-23 21:01:33 +0000250 MIRBuilder.buildTrunc({Ty, WideTy}, MI.getOperand(0).getReg(), DstExt);
Tim Northoverea904f92016-08-19 22:40:00 +0000251 MI.eraseFromParent();
252 return Legalized;
253 }
Tim Northovera11be042016-08-19 22:40:08 +0000254 case TargetOpcode::G_FCONSTANT: {
Tim Northovera11be042016-08-19 22:40:08 +0000255 unsigned DstExt = MRI.createGenericVirtualRegister(WideSize);
256 MIRBuilder.buildFConstant(WideTy, DstExt, *MI.getOperand(1).getFPImm());
Tim Northoverbdf67c92016-08-23 21:01:33 +0000257 MIRBuilder.buildFPTrunc({Ty, WideTy}, MI.getOperand(0).getReg(), DstExt);
Tim Northovera11be042016-08-19 22:40:08 +0000258 MI.eraseFromParent();
259 return Legalized;
260 }
Tim Northoverb3a0be42016-08-23 21:01:20 +0000261 case TargetOpcode::G_BRCOND: {
262 unsigned TstExt = MRI.createGenericVirtualRegister(WideSize);
Tim Northoverbdf67c92016-08-23 21:01:33 +0000263 MIRBuilder.buildAnyExt({WideTy, Ty}, TstExt, MI.getOperand(0).getReg());
Tim Northoverb3a0be42016-08-23 21:01:20 +0000264 MIRBuilder.buildBrCond(WideTy, TstExt, *MI.getOperand(1).getMBB());
265 MI.eraseFromParent();
266 return Legalized;
267 }
Tim Northover6cd4b232016-08-23 21:01:26 +0000268 case TargetOpcode::G_ICMP: {
Tim Northover051b8ad2016-08-26 17:46:17 +0000269 assert(TypeIdx == 1 && "unable to legalize predicate");
270 bool IsSigned = CmpInst::isSigned(
271 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()));
272 unsigned Op0Ext = MRI.createGenericVirtualRegister(WideSize);
273 unsigned Op1Ext = MRI.createGenericVirtualRegister(WideSize);
274 if (IsSigned) {
275 MIRBuilder.buildSExt({WideTy, MI.getType(1)}, Op0Ext,
276 MI.getOperand(2).getReg());
277 MIRBuilder.buildSExt({WideTy, MI.getType(1)}, Op1Ext,
278 MI.getOperand(3).getReg());
Tim Northover6cd4b232016-08-23 21:01:26 +0000279 } else {
Tim Northover051b8ad2016-08-26 17:46:17 +0000280 MIRBuilder.buildZExt({WideTy, MI.getType(1)}, Op0Ext,
281 MI.getOperand(2).getReg());
282 MIRBuilder.buildZExt({WideTy, MI.getType(1)}, Op1Ext,
283 MI.getOperand(3).getReg());
Tim Northover6cd4b232016-08-23 21:01:26 +0000284 }
Tim Northover051b8ad2016-08-26 17:46:17 +0000285 MIRBuilder.buildICmp(
286 {MI.getType(0), WideTy},
287 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()),
288 MI.getOperand(0).getReg(), Op0Ext, Op1Ext);
289 MI.eraseFromParent();
290 return Legalized;
Tim Northover6cd4b232016-08-23 21:01:26 +0000291 }
Tim Northover32335812016-08-04 18:35:11 +0000292 }
Tim Northover33b07d62016-07-22 20:03:43 +0000293}
294
295MachineLegalizeHelper::LegalizeResult
Tim Northovercecee562016-08-26 17:46:13 +0000296MachineLegalizeHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
297 using namespace TargetOpcode;
298 unsigned Size = Ty.getSizeInBits();
299 MIRBuilder.setInstr(MI);
300
301 switch(MI.getOpcode()) {
302 default:
303 return UnableToLegalize;
304 case TargetOpcode::G_SREM:
305 case TargetOpcode::G_UREM: {
306 unsigned QuotReg = MRI.createGenericVirtualRegister(Size);
307 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV, Ty)
308 .addDef(QuotReg)
309 .addUse(MI.getOperand(1).getReg())
310 .addUse(MI.getOperand(2).getReg());
311
312 unsigned ProdReg = MRI.createGenericVirtualRegister(Size);
313 MIRBuilder.buildMul(Ty, ProdReg, QuotReg, MI.getOperand(2).getReg());
314 MIRBuilder.buildSub(Ty, MI.getOperand(0).getReg(),
315 MI.getOperand(1).getReg(), ProdReg);
316 MI.eraseFromParent();
317 return Legalized;
318 }
319 }
320}
321
322MachineLegalizeHelper::LegalizeResult
Tim Northovera01bece2016-08-23 19:30:42 +0000323MachineLegalizeHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
324 LLT NarrowTy) {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000325 // FIXME: Don't know how to handle secondary types yet.
326 if (TypeIdx != 0)
327 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000328 switch (MI.getOpcode()) {
329 default:
330 return UnableToLegalize;
331 case TargetOpcode::G_ADD: {
332 unsigned NarrowSize = NarrowTy.getSizeInBits();
333 int NumParts = MI.getType().getSizeInBits() / NarrowSize;
334
335 MIRBuilder.setInstr(MI);
336
Tim Northover91c81732016-08-19 17:17:06 +0000337 SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs, Indexes;
Tim Northover33b07d62016-07-22 20:03:43 +0000338 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
339 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
340
Tim Northover26b76f22016-08-19 18:32:14 +0000341 SmallVector<LLT, 2> DstTys;
Tim Northover33b07d62016-07-22 20:03:43 +0000342 for (int i = 0; i < NumParts; ++i) {
343 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowSize);
344 MIRBuilder.buildAdd(NarrowTy, DstReg, Src1Regs[i], Src2Regs[i]);
Tim Northover26b76f22016-08-19 18:32:14 +0000345 DstTys.push_back(NarrowTy);
Tim Northover33b07d62016-07-22 20:03:43 +0000346 DstRegs.push_back(DstReg);
Tim Northover91c81732016-08-19 17:17:06 +0000347 Indexes.push_back(i * NarrowSize);
Tim Northover33b07d62016-07-22 20:03:43 +0000348 }
349
Tim Northover26b76f22016-08-19 18:32:14 +0000350 MIRBuilder.buildSequence(MI.getType(), MI.getOperand(0).getReg(), DstTys,
351 DstRegs, Indexes);
Tim Northover33b07d62016-07-22 20:03:43 +0000352 MI.eraseFromParent();
353 return Legalized;
354 }
355 }
356}