Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- ARMFrameLowering.cpp - ARM Frame Information ----------------------===// |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 10 | // This file contains the ARM implementation of TargetFrameLowering class. |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 14 | #include "ARMFrameLowering.h" |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 15 | #include "ARMBaseInstrInfo.h" |
Evan Cheng | e45d685 | 2011-01-11 21:46:47 +0000 | [diff] [blame] | 16 | #include "ARMBaseRegisterInfo.h" |
Oliver Stannard | b14c625 | 2014-04-02 16:10:33 +0000 | [diff] [blame] | 17 | #include "ARMConstantPoolValue.h" |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 18 | #include "ARMMachineFunctionInfo.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 19 | #include "MCTargetDesc/ARMAddressingModes.h" |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 21 | #include "llvm/CodeGen/MachineFunction.h" |
| 22 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/RegisterScavenging.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/CallingConv.h" |
| 27 | #include "llvm/IR/Function.h" |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 28 | #include "llvm/MC/MCContext.h" |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 29 | #include "llvm/Support/CommandLine.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 30 | #include "llvm/Target/TargetOptions.h" |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 31 | |
| 32 | using namespace llvm; |
| 33 | |
Benjamin Kramer | 9fceb90 | 2012-02-24 22:09:25 +0000 | [diff] [blame] | 34 | static cl::opt<bool> |
Jakob Stoklund Olesen | 68a922c | 2012-01-06 22:19:37 +0000 | [diff] [blame] | 35 | SpillAlignedNEONRegs("align-neon-spills", cl::Hidden, cl::init(true), |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 36 | cl::desc("Align ARM NEON spills in prolog and epilog")); |
| 37 | |
| 38 | static MachineBasicBlock::iterator |
| 39 | skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI, |
| 40 | unsigned NumAlignedDPRCS2Regs); |
| 41 | |
Eric Christopher | 45fb7b6 | 2014-06-26 19:29:59 +0000 | [diff] [blame] | 42 | ARMFrameLowering::ARMFrameLowering(const ARMSubtarget &sti) |
| 43 | : TargetFrameLowering(StackGrowsDown, sti.getStackAlignment(), 0, 4), |
| 44 | STI(sti) {} |
| 45 | |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 46 | /// hasFP - Return true if the specified function should have a dedicated frame |
| 47 | /// pointer register. This is true if the function has variable sized allocas |
| 48 | /// or if frame pointer elimination is disabled. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 49 | bool ARMFrameLowering::hasFP(const MachineFunction &MF) const { |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 50 | const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); |
| 51 | |
Evan Cheng | 801d98b | 2012-01-04 01:55:04 +0000 | [diff] [blame] | 52 | // iOS requires FP not to be clobbered for backtracing purpose. |
| 53 | if (STI.isTargetIOS()) |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 54 | return true; |
| 55 | |
| 56 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 57 | // Always eliminate non-leaf frame pointers. |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 58 | return ((MF.getTarget().Options.DisableFramePointerElim(MF) && |
| 59 | MFI->hasCalls()) || |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 60 | RegInfo->needsStackRealignment(MF) || |
| 61 | MFI->hasVarSizedObjects() || |
| 62 | MFI->isFrameAddressTaken()); |
| 63 | } |
| 64 | |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 65 | /// hasReservedCallFrame - Under normal circumstances, when a frame pointer is |
| 66 | /// not required, we reserve argument space for call sites in the function |
| 67 | /// immediately on entry to the current function. This eliminates the need for |
| 68 | /// add/sub sp brackets around call sites. Returns true if the call frame is |
| 69 | /// included as part of the stack frame. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 70 | bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const { |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 71 | const MachineFrameInfo *FFI = MF.getFrameInfo(); |
| 72 | unsigned CFSize = FFI->getMaxCallFrameSize(); |
| 73 | // It's not always a good idea to include the call frame as part of the |
| 74 | // stack frame. ARM (especially Thumb) has small immediate offset to |
| 75 | // address the stack frame. So a large call frame can cause poor codegen |
| 76 | // and may even makes it impossible to scavenge a register. |
| 77 | if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12 |
| 78 | return false; |
| 79 | |
| 80 | return !MF.getFrameInfo()->hasVarSizedObjects(); |
| 81 | } |
| 82 | |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 83 | /// canSimplifyCallFramePseudos - If there is a reserved call frame, the |
| 84 | /// call frame pseudos can be simplified. Unlike most targets, having a FP |
| 85 | /// is not sufficient here since we still may reference some objects via SP |
| 86 | /// even when FP is available in Thumb2 mode. |
| 87 | bool |
| 88 | ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const { |
Anton Korobeynikov | 0eecf5d | 2010-11-18 21:19:35 +0000 | [diff] [blame] | 89 | return hasReservedCallFrame(MF) || MF.getFrameInfo()->hasVarSizedObjects(); |
| 90 | } |
| 91 | |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 92 | static bool isCSRestore(MachineInstr *MI, |
| 93 | const ARMBaseInstrInfo &TII, |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 94 | const MCPhysReg *CSRegs) { |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 95 | // Integer spill area is handled with "pop". |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 96 | if (isPopOpcode(MI->getOpcode())) { |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 97 | // The first two operands are predicates. The last two are |
| 98 | // imp-def and imp-use of SP. Check everything in between. |
| 99 | for (int i = 5, e = MI->getNumOperands(); i != e; ++i) |
| 100 | if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs)) |
| 101 | return false; |
| 102 | return true; |
| 103 | } |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 104 | if ((MI->getOpcode() == ARM::LDR_POST_IMM || |
| 105 | MI->getOpcode() == ARM::LDR_POST_REG || |
Jim Grosbach | bdb7ed1 | 2010-12-10 18:41:15 +0000 | [diff] [blame] | 106 | MI->getOpcode() == ARM::t2LDR_POST) && |
| 107 | isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs) && |
| 108 | MI->getOperand(1).getReg() == ARM::SP) |
| 109 | return true; |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 110 | |
| 111 | return false; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 112 | } |
| 113 | |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 114 | static void emitRegPlusImmediate(bool isARM, MachineBasicBlock &MBB, |
| 115 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 116 | const ARMBaseInstrInfo &TII, unsigned DestReg, |
| 117 | unsigned SrcReg, int NumBytes, |
| 118 | unsigned MIFlags = MachineInstr::NoFlags, |
| 119 | ARMCC::CondCodes Pred = ARMCC::AL, |
| 120 | unsigned PredReg = 0) { |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 121 | if (isARM) |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 122 | emitARMRegPlusImmediate(MBB, MBBI, dl, DestReg, SrcReg, NumBytes, |
Eli Bendersky | 8da8716 | 2013-02-21 20:05:00 +0000 | [diff] [blame] | 123 | Pred, PredReg, TII, MIFlags); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 124 | else |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 125 | emitT2RegPlusImmediate(MBB, MBBI, dl, DestReg, SrcReg, NumBytes, |
Eli Bendersky | 8da8716 | 2013-02-21 20:05:00 +0000 | [diff] [blame] | 126 | Pred, PredReg, TII, MIFlags); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 127 | } |
| 128 | |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 129 | static void emitSPUpdate(bool isARM, MachineBasicBlock &MBB, |
| 130 | MachineBasicBlock::iterator &MBBI, DebugLoc dl, |
| 131 | const ARMBaseInstrInfo &TII, int NumBytes, |
| 132 | unsigned MIFlags = MachineInstr::NoFlags, |
| 133 | ARMCC::CondCodes Pred = ARMCC::AL, |
| 134 | unsigned PredReg = 0) { |
| 135 | emitRegPlusImmediate(isARM, MBB, MBBI, dl, TII, ARM::SP, ARM::SP, NumBytes, |
| 136 | MIFlags, Pred, PredReg); |
| 137 | } |
| 138 | |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 139 | static int sizeOfSPAdjustment(const MachineInstr *MI) { |
| 140 | assert(MI->getOpcode() == ARM::VSTMDDB_UPD); |
| 141 | int count = 0; |
| 142 | // ARM and Thumb2 push/pop insts have explicit "sp, sp" operands (+ |
| 143 | // pred) so the list starts at 4. |
| 144 | for (int i = MI->getNumOperands() - 1; i >= 4; --i) |
| 145 | count += 8; |
| 146 | return count; |
| 147 | } |
| 148 | |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 149 | static bool WindowsRequiresStackProbe(const MachineFunction &MF, |
| 150 | size_t StackSizeInBytes) { |
| 151 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 152 | if (MFI->getStackProtectorIndex() > 0) |
| 153 | return StackSizeInBytes >= 4080; |
| 154 | return StackSizeInBytes >= 4096; |
| 155 | } |
| 156 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 157 | void ARMFrameLowering::emitPrologue(MachineFunction &MF) const { |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 158 | MachineBasicBlock &MBB = MF.front(); |
| 159 | MachineBasicBlock::iterator MBBI = MBB.begin(); |
| 160 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 161 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 162 | MachineModuleInfo &MMI = MF.getMMI(); |
| 163 | MCContext &Context = MMI.getContext(); |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 164 | const TargetMachine &TM = MF.getTarget(); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 165 | const MCRegisterInfo *MRI = Context.getRegisterInfo(); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 166 | const ARMBaseRegisterInfo *RegInfo = |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 167 | static_cast<const ARMBaseRegisterInfo*>(TM.getRegisterInfo()); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 168 | const ARMBaseInstrInfo &TII = |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 169 | *static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo()); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 170 | assert(!AFI->isThumb1OnlyFunction() && |
| 171 | "This emitPrologue does not support Thumb1!"); |
| 172 | bool isARM = !AFI->isThumbFunction(); |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 173 | unsigned Align = TM.getFrameLowering()->getStackAlignment(); |
Stepan Dyatkovskiy | d0e34a2 | 2013-05-20 08:01:34 +0000 | [diff] [blame] | 174 | unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize(Align); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 175 | unsigned NumBytes = MFI->getStackSize(); |
| 176 | const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo(); |
| 177 | DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc(); |
| 178 | unsigned FramePtr = RegInfo->getFrameRegister(MF); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 179 | int CFAOffset = 0; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 180 | |
| 181 | // Determine the sizes of each callee-save spill areas and record which frame |
| 182 | // belongs to which callee-save spill areas. |
| 183 | unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0; |
| 184 | int FramePtrSpillFI = 0; |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 185 | int D8SpillFI = 0; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 186 | |
Jakob Stoklund Olesen | e380183 | 2012-10-26 21:46:57 +0000 | [diff] [blame] | 187 | // All calls are tail calls in GHC calling conv, and functions have no |
| 188 | // prologue/epilogue. |
Eric Christopher | b332236 | 2012-08-03 00:05:53 +0000 | [diff] [blame] | 189 | if (MF.getFunction()->getCallingConv() == CallingConv::GHC) |
| 190 | return; |
| 191 | |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 192 | // Allocate the vararg register save area. |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 193 | if (ArgRegsSaveSize) { |
Stepan Dyatkovskiy | f5aa83d | 2013-04-30 07:19:58 +0000 | [diff] [blame] | 194 | emitSPUpdate(isARM, MBB, MBBI, dl, TII, -ArgRegsSaveSize, |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 195 | MachineInstr::FrameSetup); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 196 | CFAOffset -= ArgRegsSaveSize; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 197 | unsigned CFIIndex = MMI.addFrameInst( |
| 198 | MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset)); |
| 199 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 200 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 201 | } |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 202 | |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 203 | if (!AFI->hasStackFrame() && |
| 204 | (!STI.isTargetWindows() || !WindowsRequiresStackProbe(MF, NumBytes))) { |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 205 | if (NumBytes - ArgRegsSaveSize != 0) { |
| 206 | emitSPUpdate(isARM, MBB, MBBI, dl, TII, -(NumBytes - ArgRegsSaveSize), |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 207 | MachineInstr::FrameSetup); |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 208 | CFAOffset -= NumBytes - ArgRegsSaveSize; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 209 | unsigned CFIIndex = MMI.addFrameInst( |
| 210 | MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset)); |
| 211 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 212 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 213 | } |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 214 | return; |
| 215 | } |
| 216 | |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 217 | // Determine spill area sizes. |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 218 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) { |
| 219 | unsigned Reg = CSI[i].getReg(); |
| 220 | int FI = CSI[i].getFrameIdx(); |
| 221 | switch (Reg) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 222 | case ARM::R8: |
| 223 | case ARM::R9: |
| 224 | case ARM::R10: |
| 225 | case ARM::R11: |
| 226 | case ARM::R12: |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 227 | if (STI.isTargetDarwin()) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 228 | GPRCS2Size += 4; |
| 229 | break; |
| 230 | } |
| 231 | // fallthrough |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 232 | case ARM::R0: |
| 233 | case ARM::R1: |
| 234 | case ARM::R2: |
| 235 | case ARM::R3: |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 236 | case ARM::R4: |
| 237 | case ARM::R5: |
| 238 | case ARM::R6: |
| 239 | case ARM::R7: |
| 240 | case ARM::LR: |
| 241 | if (Reg == FramePtr) |
| 242 | FramePtrSpillFI = FI; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 243 | GPRCS1Size += 4; |
| 244 | break; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 245 | default: |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 246 | // This is a DPR. Exclude the aligned DPRCS2 spills. |
| 247 | if (Reg == ARM::D8) |
| 248 | D8SpillFI = FI; |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 249 | if (Reg < ARM::D8 || Reg >= ARM::D8 + AFI->getNumAlignedDPRCS2Regs()) |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 250 | DPRCSSize += 8; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 251 | } |
| 252 | } |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 253 | |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 254 | // Move past area 1. |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 255 | MachineBasicBlock::iterator LastPush = MBB.end(), GPRCS1Push, GPRCS2Push, |
| 256 | DPRCSPush; |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 257 | if (GPRCS1Size > 0) |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 258 | GPRCS1Push = LastPush = MBBI++; |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 259 | |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 260 | // Determine starting offsets of spill areas. |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 261 | bool HasFP = hasFP(MF); |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 262 | unsigned DPRCSOffset = NumBytes - (ArgRegsSaveSize + GPRCS1Size |
| 263 | + GPRCS2Size + DPRCSSize); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 264 | unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize; |
| 265 | unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size; |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 266 | int FramePtrOffsetInPush = 0; |
| 267 | if (HasFP) { |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 268 | FramePtrOffsetInPush = MFI->getObjectOffset(FramePtrSpillFI) |
| 269 | + GPRCS1Size + ArgRegsSaveSize; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 270 | AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) + |
| 271 | NumBytes); |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 272 | } |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 273 | AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset); |
| 274 | AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset); |
| 275 | AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset); |
| 276 | |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 277 | // Move past area 2. |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 278 | if (GPRCS2Size > 0) |
| 279 | GPRCS2Push = LastPush = MBBI++; |
Tim Northover | c9432eb | 2013-11-04 23:04:15 +0000 | [diff] [blame] | 280 | |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 281 | // Move past area 3. |
Evan Cheng | 70d2963 | 2011-02-25 00:24:46 +0000 | [diff] [blame] | 282 | if (DPRCSSize > 0) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 283 | DPRCSPush = MBBI; |
Evan Cheng | 70d2963 | 2011-02-25 00:24:46 +0000 | [diff] [blame] | 284 | // Since vpush register list cannot have gaps, there may be multiple vpush |
Evan Cheng | a921dc5 | 2011-02-25 01:29:29 +0000 | [diff] [blame] | 285 | // instructions in the prologue. |
Evan Cheng | 70d2963 | 2011-02-25 00:24:46 +0000 | [diff] [blame] | 286 | while (MBBI->getOpcode() == ARM::VSTMDDB_UPD) |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 287 | LastPush = MBBI++; |
Evan Cheng | 70d2963 | 2011-02-25 00:24:46 +0000 | [diff] [blame] | 288 | } |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 289 | |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 290 | // Move past the aligned DPRCS2 area. |
| 291 | if (AFI->getNumAlignedDPRCS2Regs() > 0) { |
| 292 | MBBI = skipAlignedDPRCS2Spills(MBBI, AFI->getNumAlignedDPRCS2Regs()); |
| 293 | // The code inserted by emitAlignedDPRCS2Spills realigns the stack, and |
| 294 | // leaves the stack pointer pointing to the DPRCS2 area. |
| 295 | // |
| 296 | // Adjust NumBytes to represent the stack slots below the DPRCS2 area. |
| 297 | NumBytes += MFI->getObjectOffset(D8SpillFI); |
| 298 | } else |
| 299 | NumBytes = DPRCSOffset; |
| 300 | |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 301 | if (STI.isTargetWindows() && WindowsRequiresStackProbe(MF, NumBytes)) { |
| 302 | uint32_t NumWords = NumBytes >> 2; |
| 303 | |
| 304 | if (NumWords < 65536) |
| 305 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi16), ARM::R4) |
Saleem Abdulrasool | 985dcf1 | 2014-05-07 03:03:31 +0000 | [diff] [blame] | 306 | .addImm(NumWords) |
| 307 | .setMIFlags(MachineInstr::FrameSetup)); |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 308 | else |
| 309 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi32imm), ARM::R4) |
Saleem Abdulrasool | 985dcf1 | 2014-05-07 03:03:31 +0000 | [diff] [blame] | 310 | .addImm(NumWords) |
| 311 | .setMIFlags(MachineInstr::FrameSetup); |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 312 | |
| 313 | switch (TM.getCodeModel()) { |
| 314 | case CodeModel::Small: |
| 315 | case CodeModel::Medium: |
| 316 | case CodeModel::Default: |
| 317 | case CodeModel::Kernel: |
| 318 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tBL)) |
| 319 | .addImm((unsigned)ARMCC::AL).addReg(0) |
| 320 | .addExternalSymbol("__chkstk") |
Saleem Abdulrasool | 985dcf1 | 2014-05-07 03:03:31 +0000 | [diff] [blame] | 321 | .addReg(ARM::R4, RegState::Implicit) |
| 322 | .setMIFlags(MachineInstr::FrameSetup); |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 323 | break; |
| 324 | case CodeModel::Large: |
Saleem Abdulrasool | 7158303 | 2014-05-01 04:19:59 +0000 | [diff] [blame] | 325 | case CodeModel::JITDefault: |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 326 | BuildMI(MBB, MBBI, dl, TII.get(ARM::t2MOVi32imm), ARM::R12) |
Saleem Abdulrasool | 985dcf1 | 2014-05-07 03:03:31 +0000 | [diff] [blame] | 327 | .addExternalSymbol("__chkstk") |
| 328 | .setMIFlags(MachineInstr::FrameSetup); |
Saleem Abdulrasool | 7158303 | 2014-05-01 04:19:59 +0000 | [diff] [blame] | 329 | |
Saleem Abdulrasool | acd0338 | 2014-05-07 03:03:27 +0000 | [diff] [blame] | 330 | BuildMI(MBB, MBBI, dl, TII.get(ARM::tBLXr)) |
| 331 | .addImm((unsigned)ARMCC::AL).addReg(0) |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 332 | .addReg(ARM::R12, RegState::Kill) |
Saleem Abdulrasool | 985dcf1 | 2014-05-07 03:03:31 +0000 | [diff] [blame] | 333 | .addReg(ARM::R4, RegState::Implicit) |
| 334 | .setMIFlags(MachineInstr::FrameSetup); |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 335 | break; |
| 336 | } |
Saleem Abdulrasool | 25947c3 | 2014-04-30 07:05:07 +0000 | [diff] [blame] | 337 | |
| 338 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::t2SUBrr), |
| 339 | ARM::SP) |
| 340 | .addReg(ARM::SP, RegState::Define) |
| 341 | .addReg(ARM::R4, RegState::Kill) |
| 342 | .setMIFlags(MachineInstr::FrameSetup))); |
| 343 | NumBytes = 0; |
| 344 | } |
| 345 | |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 346 | unsigned adjustedGPRCS1Size = GPRCS1Size; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 347 | if (NumBytes) { |
| 348 | // Adjust SP after all the callee-save spills. |
Tim Northover | a417371 | 2013-12-08 15:56:50 +0000 | [diff] [blame] | 349 | if (tryFoldSPUpdateIntoPushPop(STI, MF, LastPush, NumBytes)) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 350 | if (LastPush == GPRCS1Push) { |
Tim Northover | a417371 | 2013-12-08 15:56:50 +0000 | [diff] [blame] | 351 | FramePtrOffsetInPush += NumBytes; |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 352 | adjustedGPRCS1Size += NumBytes; |
| 353 | NumBytes = 0; |
| 354 | } |
Tim Northover | a417371 | 2013-12-08 15:56:50 +0000 | [diff] [blame] | 355 | } else |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 356 | emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes, |
| 357 | MachineInstr::FrameSetup); |
| 358 | |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 359 | if (HasFP && isARM) |
| 360 | // Restore from fp only in ARM mode: e.g. sub sp, r7, #24 |
| 361 | // Note it's not safe to do this in Thumb2 mode because it would have |
| 362 | // taken two instructions: |
| 363 | // mov sp, r7 |
| 364 | // sub sp, #24 |
| 365 | // If an interrupt is taken between the two instructions, then sp is in |
| 366 | // an inconsistent state (pointing to the middle of callee-saved area). |
| 367 | // The interrupt handler can end up clobbering the registers. |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 368 | AFI->setShouldRestoreSPFromFP(true); |
| 369 | } |
| 370 | |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 371 | if (adjustedGPRCS1Size > 0) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 372 | CFAOffset -= adjustedGPRCS1Size; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 373 | unsigned CFIIndex = MMI.addFrameInst( |
| 374 | MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset)); |
| 375 | MachineBasicBlock::iterator Pos = ++GPRCS1Push; |
| 376 | BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 377 | .addCFIIndex(CFIIndex); |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 378 | for (const auto &Entry : CSI) { |
| 379 | unsigned Reg = Entry.getReg(); |
| 380 | int FI = Entry.getFrameIdx(); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 381 | switch (Reg) { |
| 382 | case ARM::R8: |
| 383 | case ARM::R9: |
| 384 | case ARM::R10: |
| 385 | case ARM::R11: |
| 386 | case ARM::R12: |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 387 | if (STI.isTargetDarwin()) |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 388 | break; |
| 389 | // fallthrough |
| 390 | case ARM::R0: |
| 391 | case ARM::R1: |
| 392 | case ARM::R2: |
| 393 | case ARM::R3: |
| 394 | case ARM::R4: |
| 395 | case ARM::R5: |
| 396 | case ARM::R6: |
| 397 | case ARM::R7: |
| 398 | case ARM::LR: |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 399 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset( |
| 400 | nullptr, MRI->getDwarfRegNum(Reg, true), MFI->getObjectOffset(FI))); |
| 401 | BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 402 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 403 | break; |
| 404 | } |
| 405 | } |
| 406 | } |
| 407 | |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 408 | // Set FP to point to the stack slot that contains the previous FP. |
| 409 | // For iOS, FP is R7, which has now been stored in spill area 1. |
| 410 | // Otherwise, if this is not iOS, all the callee-saved registers go |
| 411 | // into spill area 1, including the FP in R11. In either case, it |
| 412 | // is in area one and the adjustment needs to take place just after |
| 413 | // that push. |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 414 | if (HasFP) { |
| 415 | emitRegPlusImmediate(!AFI->isThumbFunction(), MBB, GPRCS1Push, dl, TII, |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 416 | FramePtr, ARM::SP, FramePtrOffsetInPush, |
| 417 | MachineInstr::FrameSetup); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 418 | if (FramePtrOffsetInPush) { |
| 419 | CFAOffset += FramePtrOffsetInPush; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 420 | unsigned CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfa( |
| 421 | nullptr, MRI->getDwarfRegNum(FramePtr, true), CFAOffset)); |
| 422 | BuildMI(MBB, GPRCS1Push, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 423 | .addCFIIndex(CFIIndex); |
| 424 | |
| 425 | } else { |
| 426 | unsigned CFIIndex = |
| 427 | MMI.addFrameInst(MCCFIInstruction::createDefCfaRegister( |
| 428 | nullptr, MRI->getDwarfRegNum(FramePtr, true))); |
| 429 | BuildMI(MBB, GPRCS1Push, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 430 | .addCFIIndex(CFIIndex); |
| 431 | } |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 432 | } |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 433 | |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 434 | if (GPRCS2Size > 0) { |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 435 | MachineBasicBlock::iterator Pos = ++GPRCS2Push; |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 436 | if (!HasFP) { |
| 437 | CFAOffset -= GPRCS2Size; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 438 | unsigned CFIIndex = MMI.addFrameInst( |
| 439 | MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset)); |
| 440 | BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 441 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 442 | } |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 443 | for (const auto &Entry : CSI) { |
| 444 | unsigned Reg = Entry.getReg(); |
| 445 | int FI = Entry.getFrameIdx(); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 446 | switch (Reg) { |
| 447 | case ARM::R8: |
| 448 | case ARM::R9: |
| 449 | case ARM::R10: |
| 450 | case ARM::R11: |
| 451 | case ARM::R12: |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 452 | if (STI.isTargetDarwin()) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 453 | unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true); |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 454 | unsigned Offset = MFI->getObjectOffset(FI); |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 455 | unsigned CFIIndex = MMI.addFrameInst( |
| 456 | MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset)); |
| 457 | BuildMI(MBB, Pos, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 458 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 459 | } |
| 460 | break; |
| 461 | } |
| 462 | } |
| 463 | } |
| 464 | |
| 465 | if (DPRCSSize > 0) { |
| 466 | // Since vpush register list cannot have gaps, there may be multiple vpush |
| 467 | // instructions in the prologue. |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 468 | do { |
| 469 | MachineBasicBlock::iterator Push = DPRCSPush++; |
| 470 | if (!HasFP) { |
Alp Toker | 9844434 | 2014-04-19 23:56:35 +0000 | [diff] [blame] | 471 | CFAOffset -= sizeOfSPAdjustment(Push); |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 472 | unsigned CFIIndex = MMI.addFrameInst( |
| 473 | MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset)); |
| 474 | BuildMI(MBB, DPRCSPush, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 475 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 476 | } |
| 477 | } while (DPRCSPush->getOpcode() == ARM::VSTMDDB_UPD); |
| 478 | |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 479 | for (const auto &Entry : CSI) { |
| 480 | unsigned Reg = Entry.getReg(); |
| 481 | int FI = Entry.getFrameIdx(); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 482 | if ((Reg >= ARM::D0 && Reg <= ARM::D31) && |
| 483 | (Reg < ARM::D8 || Reg >= ARM::D8 + AFI->getNumAlignedDPRCS2Regs())) { |
| 484 | unsigned DwarfReg = MRI->getDwarfRegNum(Reg, true); |
| 485 | unsigned Offset = MFI->getObjectOffset(FI); |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 486 | unsigned CFIIndex = MMI.addFrameInst( |
| 487 | MCCFIInstruction::createOffset(nullptr, DwarfReg, Offset)); |
| 488 | BuildMI(MBB, DPRCSPush, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 489 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 490 | } |
| 491 | } |
| 492 | } |
| 493 | |
| 494 | if (NumBytes) { |
| 495 | if (!HasFP) { |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 496 | CFAOffset -= NumBytes; |
Rafael Espindola | b1f25f1 | 2014-03-07 06:08:31 +0000 | [diff] [blame] | 497 | unsigned CFIIndex = MMI.addFrameInst( |
| 498 | MCCFIInstruction::createDefCfaOffset(nullptr, CFAOffset)); |
| 499 | BuildMI(MBB, MBBI, dl, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 500 | .addCFIIndex(CFIIndex); |
Artyom Skrobov | f6830f4 | 2014-02-14 17:19:07 +0000 | [diff] [blame] | 501 | } |
| 502 | } |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 503 | |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 504 | if (STI.isTargetELF() && hasFP(MF)) |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 505 | MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() - |
| 506 | AFI->getFramePtrSpillOffset()); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 507 | |
| 508 | AFI->setGPRCalleeSavedArea1Size(GPRCS1Size); |
| 509 | AFI->setGPRCalleeSavedArea2Size(GPRCS2Size); |
| 510 | AFI->setDPRCalleeSavedAreaSize(DPRCSSize); |
| 511 | |
| 512 | // If we need dynamic stack realignment, do it here. Be paranoid and make |
| 513 | // sure if we also have VLAs, we have a base pointer for frame access. |
Jakob Stoklund Olesen | 103318e | 2011-12-24 04:17:01 +0000 | [diff] [blame] | 514 | // If aligned NEON registers were spilled, the stack has already been |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 515 | // realigned. |
| 516 | if (!AFI->getNumAlignedDPRCS2Regs() && RegInfo->needsStackRealignment(MF)) { |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 517 | unsigned MaxAlign = MFI->getMaxAlignment(); |
| 518 | assert (!AFI->isThumb1OnlyFunction()); |
| 519 | if (!AFI->isThumbFunction()) { |
| 520 | // Emit bic sp, sp, MaxAlign |
| 521 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, |
| 522 | TII.get(ARM::BICri), ARM::SP) |
| 523 | .addReg(ARM::SP, RegState::Kill) |
| 524 | .addImm(MaxAlign-1))); |
| 525 | } else { |
| 526 | // We cannot use sp as source/dest register here, thus we're emitting the |
| 527 | // following sequence: |
| 528 | // mov r4, sp |
| 529 | // bic r4, r4, MaxAlign |
| 530 | // mov sp, r4 |
| 531 | // FIXME: It will be better just to find spare register here. |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 532 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::R4) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 533 | .addReg(ARM::SP, RegState::Kill)); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 534 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl, |
| 535 | TII.get(ARM::t2BICri), ARM::R4) |
| 536 | .addReg(ARM::R4, RegState::Kill) |
| 537 | .addImm(MaxAlign-1))); |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 538 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP) |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 539 | .addReg(ARM::R4, RegState::Kill)); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 540 | } |
| 541 | |
| 542 | AFI->setShouldRestoreSPFromFP(true); |
| 543 | } |
| 544 | |
| 545 | // If we need a base pointer, set it up here. It's whatever the value |
| 546 | // of the stack pointer is at this point. Any variable size objects |
| 547 | // will be allocated after this, so we can still use the base pointer |
| 548 | // to reference locals. |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 549 | // FIXME: Clarify FrameSetup flags here. |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 550 | if (RegInfo->hasBasePointer(MF)) { |
| 551 | if (isARM) |
| 552 | BuildMI(MBB, MBBI, dl, |
| 553 | TII.get(ARM::MOVr), RegInfo->getBaseRegister()) |
| 554 | .addReg(ARM::SP) |
| 555 | .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0); |
| 556 | else |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 557 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 558 | RegInfo->getBaseRegister()) |
| 559 | .addReg(ARM::SP)); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 560 | } |
| 561 | |
| 562 | // If the frame has variable sized objects then the epilogue must restore |
Eric Christopher | d5bbeba | 2011-01-10 23:10:59 +0000 | [diff] [blame] | 563 | // the sp from fp. We can assume there's an FP here since hasFP already |
| 564 | // checks for hasVarSizedObjects. |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 565 | if (MFI->hasVarSizedObjects()) |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 566 | AFI->setShouldRestoreSPFromFP(true); |
| 567 | } |
| 568 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 569 | void ARMFrameLowering::emitEpilogue(MachineFunction &MF, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 570 | MachineBasicBlock &MBB) const { |
Jakob Stoklund Olesen | 4bc5e38 | 2011-01-13 21:28:52 +0000 | [diff] [blame] | 571 | MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr(); |
Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 572 | assert(MBBI->isReturn() && "Can only insert epilog into returning blocks"); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 573 | unsigned RetOpcode = MBBI->getOpcode(); |
| 574 | DebugLoc dl = MBBI->getDebugLoc(); |
| 575 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 576 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 577 | const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo(); |
| 578 | const ARMBaseInstrInfo &TII = |
| 579 | *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); |
| 580 | assert(!AFI->isThumb1OnlyFunction() && |
| 581 | "This emitEpilogue does not support Thumb1!"); |
| 582 | bool isARM = !AFI->isThumbFunction(); |
| 583 | |
Stepan Dyatkovskiy | d0e34a2 | 2013-05-20 08:01:34 +0000 | [diff] [blame] | 584 | unsigned Align = MF.getTarget().getFrameLowering()->getStackAlignment(); |
| 585 | unsigned ArgRegsSaveSize = AFI->getArgRegsSaveSize(Align); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 586 | int NumBytes = (int)MFI->getStackSize(); |
| 587 | unsigned FramePtr = RegInfo->getFrameRegister(MF); |
| 588 | |
Jakob Stoklund Olesen | e380183 | 2012-10-26 21:46:57 +0000 | [diff] [blame] | 589 | // All calls are tail calls in GHC calling conv, and functions have no |
| 590 | // prologue/epilogue. |
Eric Christopher | b332236 | 2012-08-03 00:05:53 +0000 | [diff] [blame] | 591 | if (MF.getFunction()->getCallingConv() == CallingConv::GHC) |
| 592 | return; |
| 593 | |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 594 | if (!AFI->hasStackFrame()) { |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 595 | if (NumBytes - ArgRegsSaveSize != 0) |
| 596 | emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes - ArgRegsSaveSize); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 597 | } else { |
| 598 | // Unwind MBBI to point to first LDR / VLDRD. |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 599 | const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 600 | if (MBBI != MBB.begin()) { |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 601 | do { |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 602 | --MBBI; |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 603 | } while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs)); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 604 | if (!isCSRestore(MBBI, TII, CSRegs)) |
| 605 | ++MBBI; |
| 606 | } |
| 607 | |
| 608 | // Move SP to start of FP callee save spill area. |
Oliver Stannard | d55e115 | 2014-03-05 15:25:27 +0000 | [diff] [blame] | 609 | NumBytes -= (ArgRegsSaveSize + |
| 610 | AFI->getGPRCalleeSavedArea1Size() + |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 611 | AFI->getGPRCalleeSavedArea2Size() + |
| 612 | AFI->getDPRCalleeSavedAreaSize()); |
| 613 | |
| 614 | // Reset SP based on frame pointer only if the stack frame extends beyond |
| 615 | // frame pointer stack slot or target is ELF and the function has FP. |
| 616 | if (AFI->shouldRestoreSPFromFP()) { |
| 617 | NumBytes = AFI->getFramePtrSpillOffset() - NumBytes; |
| 618 | if (NumBytes) { |
| 619 | if (isARM) |
| 620 | emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes, |
| 621 | ARMCC::AL, 0, TII); |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 622 | else { |
| 623 | // It's not possible to restore SP from FP in a single instruction. |
Evan Cheng | 801d98b | 2012-01-04 01:55:04 +0000 | [diff] [blame] | 624 | // For iOS, this looks like: |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 625 | // mov sp, r7 |
| 626 | // sub sp, #24 |
| 627 | // This is bad, if an interrupt is taken after the mov, sp is in an |
| 628 | // inconsistent state. |
| 629 | // Use the first callee-saved register as a scratch register. |
Kaelyn Uhrain | 271fbb6 | 2012-10-26 23:28:41 +0000 | [diff] [blame] | 630 | assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) && |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 631 | "No scratch register to restore SP from FP!"); |
| 632 | emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes, |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 633 | ARMCC::AL, 0, TII); |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 634 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 635 | ARM::SP) |
| 636 | .addReg(ARM::R4)); |
Evan Cheng | eb56dca | 2010-11-22 18:12:04 +0000 | [diff] [blame] | 637 | } |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 638 | } else { |
| 639 | // Thumb2 or ARM. |
| 640 | if (isARM) |
| 641 | BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP) |
| 642 | .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0); |
| 643 | else |
Jim Grosbach | e9cc901 | 2011-06-30 23:38:17 +0000 | [diff] [blame] | 644 | AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), |
Jim Grosbach | b98ab91 | 2011-06-30 22:10:46 +0000 | [diff] [blame] | 645 | ARM::SP) |
| 646 | .addReg(FramePtr)); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 647 | } |
Tim Northover | dee8604 | 2013-12-02 14:46:26 +0000 | [diff] [blame] | 648 | } else if (NumBytes && |
Tim Northover | e4def5e | 2013-12-05 11:02:02 +0000 | [diff] [blame] | 649 | !tryFoldSPUpdateIntoPushPop(STI, MF, MBBI, NumBytes)) |
Tim Northover | 93bcc66 | 2013-11-08 17:18:07 +0000 | [diff] [blame] | 650 | emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 651 | |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 652 | // Increment past our save areas. |
Evan Cheng | 70d2963 | 2011-02-25 00:24:46 +0000 | [diff] [blame] | 653 | if (AFI->getDPRCalleeSavedAreaSize()) { |
| 654 | MBBI++; |
| 655 | // Since vpop register list cannot have gaps, there may be multiple vpop |
| 656 | // instructions in the epilogue. |
| 657 | while (MBBI->getOpcode() == ARM::VLDMDIA_UPD) |
| 658 | MBBI++; |
| 659 | } |
Eric Christopher | b006fc9 | 2010-11-18 19:40:05 +0000 | [diff] [blame] | 660 | if (AFI->getGPRCalleeSavedArea2Size()) MBBI++; |
| 661 | if (AFI->getGPRCalleeSavedArea1Size()) MBBI++; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 662 | } |
| 663 | |
Jakob Stoklund Olesen | b4bd388 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 664 | if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNri) { |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 665 | // Tail call return: adjust the stack pointer and jump to callee. |
Jakob Stoklund Olesen | 4bc5e38 | 2011-01-13 21:28:52 +0000 | [diff] [blame] | 666 | MBBI = MBB.getLastNonDebugInstr(); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 667 | MachineOperand &JumpTarget = MBBI->getOperand(0); |
| 668 | |
| 669 | // Jump to label or value in register. |
Jakob Stoklund Olesen | b4bd388 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 670 | if (RetOpcode == ARM::TCRETURNdi) { |
| 671 | unsigned TCOpcode = STI.isThumb() ? |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 672 | (STI.isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND) : |
Jakob Stoklund Olesen | b4bd388 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 673 | ARM::TAILJMPd; |
Evan Cheng | d4b0873 | 2010-11-30 23:55:39 +0000 | [diff] [blame] | 674 | MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode)); |
| 675 | if (JumpTarget.isGlobal()) |
| 676 | MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(), |
| 677 | JumpTarget.getTargetFlags()); |
| 678 | else { |
| 679 | assert(JumpTarget.isSymbol()); |
| 680 | MIB.addExternalSymbol(JumpTarget.getSymbolName(), |
| 681 | JumpTarget.getTargetFlags()); |
| 682 | } |
Owen Anderson | 29cfe6c | 2011-09-09 21:48:23 +0000 | [diff] [blame] | 683 | |
| 684 | // Add the default predicate in Thumb mode. |
| 685 | if (STI.isThumb()) MIB.addImm(ARMCC::AL).addReg(0); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 686 | } else if (RetOpcode == ARM::TCRETURNri) { |
Jim Grosbach | 3af6fe6 | 2011-03-15 00:30:40 +0000 | [diff] [blame] | 687 | BuildMI(MBB, MBBI, dl, |
| 688 | TII.get(STI.isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr)). |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 689 | addReg(JumpTarget.getReg(), RegState::Kill); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 690 | } |
| 691 | |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 692 | MachineInstr *NewMI = std::prev(MBBI); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 693 | for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i) |
| 694 | NewMI->addOperand(MBBI->getOperand(i)); |
| 695 | |
| 696 | // Delete the pseudo instruction TCRETURN. |
| 697 | MBB.erase(MBBI); |
Cameron Zwarich | 033026f | 2011-06-17 02:16:43 +0000 | [diff] [blame] | 698 | MBBI = NewMI; |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 699 | } |
| 700 | |
Stepan Dyatkovskiy | f5aa83d | 2013-04-30 07:19:58 +0000 | [diff] [blame] | 701 | if (ArgRegsSaveSize) |
| 702 | emitSPUpdate(isARM, MBB, MBBI, dl, TII, ArgRegsSaveSize); |
Anton Korobeynikov | f7183ed | 2010-11-15 00:06:54 +0000 | [diff] [blame] | 703 | } |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 704 | |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 705 | /// getFrameIndexReference - Provide a base+offset reference to an FI slot for |
| 706 | /// debug info. It's the same as what we use for resolving the code-gen |
| 707 | /// references for now. FIXME: This can go wrong when references are |
| 708 | /// SP-relative and simple call frames aren't used. |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 709 | int |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 710 | ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 711 | unsigned &FrameReg) const { |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 712 | return ResolveFrameIndexReference(MF, FI, FrameReg, 0); |
| 713 | } |
| 714 | |
| 715 | int |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 716 | ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF, |
Evan Cheng | c0d2004 | 2011-04-22 01:42:52 +0000 | [diff] [blame] | 717 | int FI, unsigned &FrameReg, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 718 | int SPAdj) const { |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 719 | const MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 720 | const ARMBaseRegisterInfo *RegInfo = |
| 721 | static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); |
| 722 | const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 723 | int Offset = MFI->getObjectOffset(FI) + MFI->getStackSize(); |
| 724 | int FPOffset = Offset - AFI->getFramePtrSpillOffset(); |
| 725 | bool isFixed = MFI->isFixedObjectIndex(FI); |
| 726 | |
| 727 | FrameReg = ARM::SP; |
| 728 | Offset += SPAdj; |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 729 | |
Jakob Stoklund Olesen | 92c15b2 | 2012-02-28 01:15:01 +0000 | [diff] [blame] | 730 | // SP can move around if there are allocas. We may also lose track of SP |
| 731 | // when emergency spilling inside a non-reserved call frame setup. |
Bob Wilson | ca69032 | 2012-03-20 19:28:22 +0000 | [diff] [blame] | 732 | bool hasMovingSP = !hasReservedCallFrame(MF); |
Jakob Stoklund Olesen | 92c15b2 | 2012-02-28 01:15:01 +0000 | [diff] [blame] | 733 | |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 734 | // When dynamically realigning the stack, use the frame pointer for |
| 735 | // parameters, and the stack/base pointer for locals. |
| 736 | if (RegInfo->needsStackRealignment(MF)) { |
| 737 | assert (hasFP(MF) && "dynamic stack realignment without a FP!"); |
| 738 | if (isFixed) { |
| 739 | FrameReg = RegInfo->getFrameRegister(MF); |
| 740 | Offset = FPOffset; |
Jakob Stoklund Olesen | 92c15b2 | 2012-02-28 01:15:01 +0000 | [diff] [blame] | 741 | } else if (hasMovingSP) { |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 742 | assert(RegInfo->hasBasePointer(MF) && |
| 743 | "VLAs and dynamic stack alignment, but missing base pointer!"); |
| 744 | FrameReg = RegInfo->getBaseRegister(); |
| 745 | } |
| 746 | return Offset; |
| 747 | } |
| 748 | |
| 749 | // If there is a frame pointer, use it when we can. |
| 750 | if (hasFP(MF) && AFI->hasStackFrame()) { |
| 751 | // Use frame pointer to reference fixed objects. Use it for locals if |
| 752 | // there are VLAs (and thus the SP isn't reliable as a base). |
Jakob Stoklund Olesen | 92c15b2 | 2012-02-28 01:15:01 +0000 | [diff] [blame] | 753 | if (isFixed || (hasMovingSP && !RegInfo->hasBasePointer(MF))) { |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 754 | FrameReg = RegInfo->getFrameRegister(MF); |
| 755 | return FPOffset; |
Jakob Stoklund Olesen | 92c15b2 | 2012-02-28 01:15:01 +0000 | [diff] [blame] | 756 | } else if (hasMovingSP) { |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 757 | assert(RegInfo->hasBasePointer(MF) && "missing base pointer!"); |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 758 | if (AFI->isThumb2Function()) { |
Evan Cheng | c0d2004 | 2011-04-22 01:42:52 +0000 | [diff] [blame] | 759 | // Try to use the frame pointer if we can, else use the base pointer |
| 760 | // since it's available. This is handy for the emergency spill slot, in |
| 761 | // particular. |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 762 | if (FPOffset >= -255 && FPOffset < 0) { |
| 763 | FrameReg = RegInfo->getFrameRegister(MF); |
| 764 | return FPOffset; |
| 765 | } |
Evan Cheng | c0d2004 | 2011-04-22 01:42:52 +0000 | [diff] [blame] | 766 | } |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 767 | } else if (AFI->isThumb2Function()) { |
Andrew Trick | f7ecc16 | 2011-08-25 17:40:54 +0000 | [diff] [blame] | 768 | // Use add <rd>, sp, #<imm8> |
Evan Cheng | c0d2004 | 2011-04-22 01:42:52 +0000 | [diff] [blame] | 769 | // ldr <rd>, [sp, #<imm8>] |
| 770 | // if at all possible to save space. |
| 771 | if (Offset >= 0 && (Offset & 3) == 0 && Offset <= 1020) |
| 772 | return Offset; |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 773 | // In Thumb2 mode, the negative offset is very limited. Try to avoid |
Evan Cheng | c0d2004 | 2011-04-22 01:42:52 +0000 | [diff] [blame] | 774 | // out of range references. ldr <rt>,[<rn>, #-<imm8>] |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 775 | if (FPOffset >= -255 && FPOffset < 0) { |
| 776 | FrameReg = RegInfo->getFrameRegister(MF); |
| 777 | return FPOffset; |
| 778 | } |
| 779 | } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) { |
| 780 | // Otherwise, use SP or FP, whichever is closer to the stack slot. |
| 781 | FrameReg = RegInfo->getFrameRegister(MF); |
| 782 | return FPOffset; |
| 783 | } |
| 784 | } |
| 785 | // Use the base pointer if we have one. |
| 786 | if (RegInfo->hasBasePointer(MF)) |
| 787 | FrameReg = RegInfo->getBaseRegister(); |
| 788 | return Offset; |
| 789 | } |
| 790 | |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 791 | int ARMFrameLowering::getFrameIndexOffset(const MachineFunction &MF, |
| 792 | int FI) const { |
Anton Korobeynikov | 4687778 | 2010-11-20 15:59:32 +0000 | [diff] [blame] | 793 | unsigned FrameReg; |
| 794 | return getFrameIndexReference(MF, FI, FrameReg); |
| 795 | } |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 796 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 797 | void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 798 | MachineBasicBlock::iterator MI, |
| 799 | const std::vector<CalleeSavedInfo> &CSI, |
| 800 | unsigned StmOpc, unsigned StrOpc, |
| 801 | bool NoGap, |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 802 | bool(*Func)(unsigned, bool), |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 803 | unsigned NumAlignedDPRCS2Regs, |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 804 | unsigned MIFlags) const { |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 805 | MachineFunction &MF = *MBB.getParent(); |
| 806 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 807 | |
| 808 | DebugLoc DL; |
| 809 | if (MI != MBB.end()) DL = MI->getDebugLoc(); |
| 810 | |
Evan Cheng | c27c956 | 2010-12-07 19:59:34 +0000 | [diff] [blame] | 811 | SmallVector<std::pair<unsigned,bool>, 4> Regs; |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 812 | unsigned i = CSI.size(); |
| 813 | while (i != 0) { |
| 814 | unsigned LastReg = 0; |
| 815 | for (; i != 0; --i) { |
| 816 | unsigned Reg = CSI[i-1].getReg(); |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 817 | if (!(Func)(Reg, STI.isTargetDarwin())) continue; |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 818 | |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 819 | // D-registers in the aligned area DPRCS2 are NOT spilled here. |
| 820 | if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs) |
| 821 | continue; |
| 822 | |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 823 | // Add the callee-saved register as live-in unless it's LR and |
Jim Grosbach | c0b669f | 2010-12-09 16:14:46 +0000 | [diff] [blame] | 824 | // @llvm.returnaddress is called. If LR is returned for |
| 825 | // @llvm.returnaddress then it's already added to the function and |
| 826 | // entry block live-in sets. |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 827 | bool isKill = true; |
| 828 | if (Reg == ARM::LR) { |
| 829 | if (MF.getFrameInfo()->isReturnAddressTaken() && |
| 830 | MF.getRegInfo().isLiveIn(Reg)) |
| 831 | isKill = false; |
| 832 | } |
| 833 | |
| 834 | if (isKill) |
| 835 | MBB.addLiveIn(Reg); |
| 836 | |
Eric Christopher | 2a2e65c | 2010-12-09 01:57:45 +0000 | [diff] [blame] | 837 | // If NoGap is true, push consecutive registers and then leave the rest |
Evan Cheng | 9d54ae6 | 2010-12-08 06:29:02 +0000 | [diff] [blame] | 838 | // for other instructions. e.g. |
Eric Christopher | 2a2e65c | 2010-12-09 01:57:45 +0000 | [diff] [blame] | 839 | // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11} |
Evan Cheng | 9d54ae6 | 2010-12-08 06:29:02 +0000 | [diff] [blame] | 840 | if (NoGap && LastReg && LastReg != Reg-1) |
| 841 | break; |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 842 | LastReg = Reg; |
| 843 | Regs.push_back(std::make_pair(Reg, isKill)); |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 844 | } |
| 845 | |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 846 | if (Regs.empty()) |
| 847 | continue; |
| 848 | if (Regs.size() > 1 || StrOpc== 0) { |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 849 | MachineInstrBuilder MIB = |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 850 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP) |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 851 | .addReg(ARM::SP).setMIFlags(MIFlags)); |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 852 | for (unsigned i = 0, e = Regs.size(); i < e; ++i) |
| 853 | MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second)); |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 854 | } else if (Regs.size() == 1) { |
| 855 | MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc), |
| 856 | ARM::SP) |
| 857 | .addReg(Regs[0].first, getKillRegState(Regs[0].second)) |
Jim Grosbach | f0c95ca | 2011-08-05 20:35:44 +0000 | [diff] [blame] | 858 | .addReg(ARM::SP).setMIFlags(MIFlags) |
| 859 | .addImm(-4); |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 860 | AddDefaultPred(MIB); |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 861 | } |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 862 | Regs.clear(); |
Tim Northover | 3cccc45 | 2014-03-12 11:29:23 +0000 | [diff] [blame] | 863 | |
| 864 | // Put any subsequent vpush instructions before this one: they will refer to |
| 865 | // higher register numbers so need to be pushed first in order to preserve |
| 866 | // monotonicity. |
| 867 | --MI; |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 868 | } |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 869 | } |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 870 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 871 | void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 872 | MachineBasicBlock::iterator MI, |
| 873 | const std::vector<CalleeSavedInfo> &CSI, |
| 874 | unsigned LdmOpc, unsigned LdrOpc, |
| 875 | bool isVarArg, bool NoGap, |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 876 | bool(*Func)(unsigned, bool), |
| 877 | unsigned NumAlignedDPRCS2Regs) const { |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 878 | MachineFunction &MF = *MBB.getParent(); |
| 879 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 880 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 881 | DebugLoc DL = MI->getDebugLoc(); |
Evan Cheng | d6093ff | 2011-01-25 01:28:33 +0000 | [diff] [blame] | 882 | unsigned RetOpcode = MI->getOpcode(); |
| 883 | bool isTailCall = (RetOpcode == ARM::TCRETURNdi || |
Jakob Stoklund Olesen | b4bd388 | 2012-04-06 21:17:42 +0000 | [diff] [blame] | 884 | RetOpcode == ARM::TCRETURNri); |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 885 | bool isInterrupt = |
| 886 | RetOpcode == ARM::SUBS_PC_LR || RetOpcode == ARM::t2SUBS_PC_LR; |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 887 | |
| 888 | SmallVector<unsigned, 4> Regs; |
| 889 | unsigned i = CSI.size(); |
| 890 | while (i != 0) { |
| 891 | unsigned LastReg = 0; |
| 892 | bool DeleteRet = false; |
| 893 | for (; i != 0; --i) { |
| 894 | unsigned Reg = CSI[i-1].getReg(); |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 895 | if (!(Func)(Reg, STI.isTargetDarwin())) continue; |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 896 | |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 897 | // The aligned reloads from area DPRCS2 are not inserted here. |
| 898 | if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs) |
| 899 | continue; |
| 900 | |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 901 | if (Reg == ARM::LR && !isTailCall && !isVarArg && !isInterrupt && |
| 902 | STI.hasV5TOps()) { |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 903 | Reg = ARM::PC; |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 904 | LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET; |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 905 | // Fold the return instruction into the LDM. |
| 906 | DeleteRet = true; |
| 907 | } |
| 908 | |
Evan Cheng | 9d54ae6 | 2010-12-08 06:29:02 +0000 | [diff] [blame] | 909 | // If NoGap is true, pop consecutive registers and then leave the rest |
| 910 | // for other instructions. e.g. |
| 911 | // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11} |
| 912 | if (NoGap && LastReg && LastReg != Reg-1) |
| 913 | break; |
| 914 | |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 915 | LastReg = Reg; |
| 916 | Regs.push_back(Reg); |
| 917 | } |
| 918 | |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 919 | if (Regs.empty()) |
| 920 | continue; |
| 921 | if (Regs.size() > 1 || LdrOpc == 0) { |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 922 | MachineInstrBuilder MIB = |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 923 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP) |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 924 | .addReg(ARM::SP)); |
| 925 | for (unsigned i = 0, e = Regs.size(); i < e; ++i) |
| 926 | MIB.addReg(Regs[i], getDefRegState(true)); |
Andrew Trick | 6446bf7 | 2011-08-25 17:50:53 +0000 | [diff] [blame] | 927 | if (DeleteRet) { |
Jakob Stoklund Olesen | 33f5d14 | 2012-12-20 22:54:02 +0000 | [diff] [blame] | 928 | MIB.copyImplicitOps(&*MI); |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 929 | MI->eraseFromParent(); |
Andrew Trick | 6446bf7 | 2011-08-25 17:50:53 +0000 | [diff] [blame] | 930 | } |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 931 | MI = MIB; |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 932 | } else if (Regs.size() == 1) { |
| 933 | // If we adjusted the reg to PC from LR above, switch it back here. We |
| 934 | // only do that for LDM. |
| 935 | if (Regs[0] == ARM::PC) |
| 936 | Regs[0] = ARM::LR; |
| 937 | MachineInstrBuilder MIB = |
| 938 | BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0]) |
| 939 | .addReg(ARM::SP, RegState::Define) |
| 940 | .addReg(ARM::SP); |
| 941 | // ARM mode needs an extra reg0 here due to addrmode2. Will go away once |
| 942 | // that refactoring is complete (eventually). |
Owen Anderson | 2aedba6 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 943 | if (LdrOpc == ARM::LDR_POST_REG || LdrOpc == ARM::LDR_POST_IMM) { |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 944 | MIB.addReg(0); |
| 945 | MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift)); |
| 946 | } else |
| 947 | MIB.addImm(4); |
| 948 | AddDefaultPred(MIB); |
Evan Cheng | 775ead3 | 2010-12-07 23:08:38 +0000 | [diff] [blame] | 949 | } |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 950 | Regs.clear(); |
Tim Northover | 3cccc45 | 2014-03-12 11:29:23 +0000 | [diff] [blame] | 951 | |
| 952 | // Put any subsequent vpop instructions after this one: they will refer to |
| 953 | // higher register numbers so need to be popped afterwards. |
| 954 | ++MI; |
Evan Cheng | c27c956 | 2010-12-07 19:59:34 +0000 | [diff] [blame] | 955 | } |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 956 | } |
| 957 | |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 958 | /// Emit aligned spill instructions for NumAlignedDPRCS2Regs D-registers |
Jakob Stoklund Olesen | 103318e | 2011-12-24 04:17:01 +0000 | [diff] [blame] | 959 | /// starting from d8. Also insert stack realignment code and leave the stack |
| 960 | /// pointer pointing to the d8 spill slot. |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 961 | static void emitAlignedDPRCS2Spills(MachineBasicBlock &MBB, |
| 962 | MachineBasicBlock::iterator MI, |
| 963 | unsigned NumAlignedDPRCS2Regs, |
| 964 | const std::vector<CalleeSavedInfo> &CSI, |
| 965 | const TargetRegisterInfo *TRI) { |
| 966 | MachineFunction &MF = *MBB.getParent(); |
| 967 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 968 | DebugLoc DL = MI->getDebugLoc(); |
| 969 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 970 | MachineFrameInfo &MFI = *MF.getFrameInfo(); |
| 971 | |
| 972 | // Mark the D-register spill slots as properly aligned. Since MFI computes |
| 973 | // stack slot layout backwards, this can actually mean that the d-reg stack |
| 974 | // slot offsets can be wrong. The offset for d8 will always be correct. |
| 975 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) { |
| 976 | unsigned DNum = CSI[i].getReg() - ARM::D8; |
| 977 | if (DNum >= 8) |
| 978 | continue; |
| 979 | int FI = CSI[i].getFrameIdx(); |
| 980 | // The even-numbered registers will be 16-byte aligned, the odd-numbered |
| 981 | // registers will be 8-byte aligned. |
| 982 | MFI.setObjectAlignment(FI, DNum % 2 ? 8 : 16); |
| 983 | |
| 984 | // The stack slot for D8 needs to be maximally aligned because this is |
| 985 | // actually the point where we align the stack pointer. MachineFrameInfo |
| 986 | // computes all offsets relative to the incoming stack pointer which is a |
| 987 | // bit weird when realigning the stack. Any extra padding for this |
| 988 | // over-alignment is not realized because the code inserted below adjusts |
| 989 | // the stack pointer by numregs * 8 before aligning the stack pointer. |
| 990 | if (DNum == 0) |
| 991 | MFI.setObjectAlignment(FI, MFI.getMaxAlignment()); |
| 992 | } |
| 993 | |
| 994 | // Move the stack pointer to the d8 spill slot, and align it at the same |
| 995 | // time. Leave the stack slot address in the scratch register r4. |
| 996 | // |
| 997 | // sub r4, sp, #numregs * 8 |
| 998 | // bic r4, r4, #align - 1 |
| 999 | // mov sp, r4 |
| 1000 | // |
| 1001 | bool isThumb = AFI->isThumbFunction(); |
| 1002 | assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1"); |
| 1003 | AFI->setShouldRestoreSPFromFP(true); |
| 1004 | |
| 1005 | // sub r4, sp, #numregs * 8 |
| 1006 | // The immediate is <= 64, so it doesn't need any special encoding. |
| 1007 | unsigned Opc = isThumb ? ARM::t2SUBri : ARM::SUBri; |
| 1008 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4) |
| 1009 | .addReg(ARM::SP) |
| 1010 | .addImm(8 * NumAlignedDPRCS2Regs))); |
| 1011 | |
| 1012 | // bic r4, r4, #align-1 |
| 1013 | Opc = isThumb ? ARM::t2BICri : ARM::BICri; |
| 1014 | unsigned MaxAlign = MF.getFrameInfo()->getMaxAlignment(); |
| 1015 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4) |
| 1016 | .addReg(ARM::R4, RegState::Kill) |
| 1017 | .addImm(MaxAlign - 1))); |
| 1018 | |
| 1019 | // mov sp, r4 |
| 1020 | // The stack pointer must be adjusted before spilling anything, otherwise |
| 1021 | // the stack slots could be clobbered by an interrupt handler. |
| 1022 | // Leave r4 live, it is used below. |
| 1023 | Opc = isThumb ? ARM::tMOVr : ARM::MOVr; |
| 1024 | MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(Opc), ARM::SP) |
| 1025 | .addReg(ARM::R4); |
| 1026 | MIB = AddDefaultPred(MIB); |
| 1027 | if (!isThumb) |
| 1028 | AddDefaultCC(MIB); |
| 1029 | |
| 1030 | // Now spill NumAlignedDPRCS2Regs registers starting from d8. |
| 1031 | // r4 holds the stack slot address. |
| 1032 | unsigned NextReg = ARM::D8; |
| 1033 | |
| 1034 | // 16-byte aligned vst1.64 with 4 d-regs and address writeback. |
| 1035 | // The writeback is only needed when emitting two vst1.64 instructions. |
| 1036 | if (NumAlignedDPRCS2Regs >= 6) { |
| 1037 | unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0, |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1038 | &ARM::QQPRRegClass); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1039 | MBB.addLiveIn(SupReg); |
| 1040 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Qwb_fixed), |
| 1041 | ARM::R4) |
| 1042 | .addReg(ARM::R4, RegState::Kill).addImm(16) |
| 1043 | .addReg(NextReg) |
| 1044 | .addReg(SupReg, RegState::ImplicitKill)); |
| 1045 | NextReg += 4; |
| 1046 | NumAlignedDPRCS2Regs -= 4; |
| 1047 | } |
| 1048 | |
| 1049 | // We won't modify r4 beyond this point. It currently points to the next |
| 1050 | // register to be spilled. |
| 1051 | unsigned R4BaseReg = NextReg; |
| 1052 | |
| 1053 | // 16-byte aligned vst1.64 with 4 d-regs, no writeback. |
| 1054 | if (NumAlignedDPRCS2Regs >= 4) { |
| 1055 | unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0, |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1056 | &ARM::QQPRRegClass); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1057 | MBB.addLiveIn(SupReg); |
| 1058 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Q)) |
| 1059 | .addReg(ARM::R4).addImm(16).addReg(NextReg) |
| 1060 | .addReg(SupReg, RegState::ImplicitKill)); |
| 1061 | NextReg += 4; |
| 1062 | NumAlignedDPRCS2Regs -= 4; |
| 1063 | } |
| 1064 | |
| 1065 | // 16-byte aligned vst1.64 with 2 d-regs. |
| 1066 | if (NumAlignedDPRCS2Regs >= 2) { |
| 1067 | unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0, |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1068 | &ARM::QPRRegClass); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1069 | MBB.addLiveIn(SupReg); |
| 1070 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1q64)) |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1071 | .addReg(ARM::R4).addImm(16).addReg(SupReg)); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1072 | NextReg += 2; |
| 1073 | NumAlignedDPRCS2Regs -= 2; |
| 1074 | } |
| 1075 | |
| 1076 | // Finally, use a vanilla vstr.64 for the odd last register. |
| 1077 | if (NumAlignedDPRCS2Regs) { |
| 1078 | MBB.addLiveIn(NextReg); |
| 1079 | // vstr.64 uses addrmode5 which has an offset scale of 4. |
| 1080 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VSTRD)) |
| 1081 | .addReg(NextReg) |
| 1082 | .addReg(ARM::R4).addImm((NextReg-R4BaseReg)*2)); |
| 1083 | } |
| 1084 | |
| 1085 | // The last spill instruction inserted should kill the scratch register r4. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1086 | std::prev(MI)->addRegisterKilled(ARM::R4, TRI); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1087 | } |
| 1088 | |
| 1089 | /// Skip past the code inserted by emitAlignedDPRCS2Spills, and return an |
| 1090 | /// iterator to the following instruction. |
| 1091 | static MachineBasicBlock::iterator |
| 1092 | skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI, |
| 1093 | unsigned NumAlignedDPRCS2Regs) { |
| 1094 | // sub r4, sp, #numregs * 8 |
| 1095 | // bic r4, r4, #align - 1 |
| 1096 | // mov sp, r4 |
| 1097 | ++MI; ++MI; ++MI; |
| 1098 | assert(MI->mayStore() && "Expecting spill instruction"); |
| 1099 | |
| 1100 | // These switches all fall through. |
| 1101 | switch(NumAlignedDPRCS2Regs) { |
| 1102 | case 7: |
| 1103 | ++MI; |
| 1104 | assert(MI->mayStore() && "Expecting spill instruction"); |
| 1105 | default: |
| 1106 | ++MI; |
| 1107 | assert(MI->mayStore() && "Expecting spill instruction"); |
| 1108 | case 1: |
| 1109 | case 2: |
| 1110 | case 4: |
| 1111 | assert(MI->killsRegister(ARM::R4) && "Missed kill flag"); |
| 1112 | ++MI; |
| 1113 | } |
| 1114 | return MI; |
| 1115 | } |
| 1116 | |
| 1117 | /// Emit aligned reload instructions for NumAlignedDPRCS2Regs D-registers |
| 1118 | /// starting from d8. These instructions are assumed to execute while the |
| 1119 | /// stack is still aligned, unlike the code inserted by emitPopInst. |
| 1120 | static void emitAlignedDPRCS2Restores(MachineBasicBlock &MBB, |
| 1121 | MachineBasicBlock::iterator MI, |
| 1122 | unsigned NumAlignedDPRCS2Regs, |
| 1123 | const std::vector<CalleeSavedInfo> &CSI, |
| 1124 | const TargetRegisterInfo *TRI) { |
| 1125 | MachineFunction &MF = *MBB.getParent(); |
| 1126 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 1127 | DebugLoc DL = MI->getDebugLoc(); |
| 1128 | const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo(); |
| 1129 | |
| 1130 | // Find the frame index assigned to d8. |
| 1131 | int D8SpillFI = 0; |
| 1132 | for (unsigned i = 0, e = CSI.size(); i != e; ++i) |
| 1133 | if (CSI[i].getReg() == ARM::D8) { |
| 1134 | D8SpillFI = CSI[i].getFrameIdx(); |
| 1135 | break; |
| 1136 | } |
| 1137 | |
| 1138 | // Materialize the address of the d8 spill slot into the scratch register r4. |
| 1139 | // This can be fairly complicated if the stack frame is large, so just use |
| 1140 | // the normal frame index elimination mechanism to do it. This code runs as |
| 1141 | // the initial part of the epilog where the stack and base pointers haven't |
| 1142 | // been changed yet. |
| 1143 | bool isThumb = AFI->isThumbFunction(); |
| 1144 | assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1"); |
| 1145 | |
| 1146 | unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri; |
| 1147 | AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4) |
| 1148 | .addFrameIndex(D8SpillFI).addImm(0))); |
| 1149 | |
| 1150 | // Now restore NumAlignedDPRCS2Regs registers starting from d8. |
| 1151 | unsigned NextReg = ARM::D8; |
| 1152 | |
| 1153 | // 16-byte aligned vld1.64 with 4 d-regs and writeback. |
| 1154 | if (NumAlignedDPRCS2Regs >= 6) { |
| 1155 | unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0, |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1156 | &ARM::QQPRRegClass); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1157 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Qwb_fixed), NextReg) |
| 1158 | .addReg(ARM::R4, RegState::Define) |
| 1159 | .addReg(ARM::R4, RegState::Kill).addImm(16) |
| 1160 | .addReg(SupReg, RegState::ImplicitDefine)); |
| 1161 | NextReg += 4; |
| 1162 | NumAlignedDPRCS2Regs -= 4; |
| 1163 | } |
| 1164 | |
| 1165 | // We won't modify r4 beyond this point. It currently points to the next |
| 1166 | // register to be spilled. |
| 1167 | unsigned R4BaseReg = NextReg; |
| 1168 | |
| 1169 | // 16-byte aligned vld1.64 with 4 d-regs, no writeback. |
| 1170 | if (NumAlignedDPRCS2Regs >= 4) { |
| 1171 | unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0, |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1172 | &ARM::QQPRRegClass); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1173 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Q), NextReg) |
| 1174 | .addReg(ARM::R4).addImm(16) |
| 1175 | .addReg(SupReg, RegState::ImplicitDefine)); |
| 1176 | NextReg += 4; |
| 1177 | NumAlignedDPRCS2Regs -= 4; |
| 1178 | } |
| 1179 | |
| 1180 | // 16-byte aligned vld1.64 with 2 d-regs. |
| 1181 | if (NumAlignedDPRCS2Regs >= 2) { |
| 1182 | unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0, |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1183 | &ARM::QPRRegClass); |
Jim Grosbach | c988e0c | 2012-03-05 19:33:30 +0000 | [diff] [blame] | 1184 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1q64), SupReg) |
| 1185 | .addReg(ARM::R4).addImm(16)); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1186 | NextReg += 2; |
| 1187 | NumAlignedDPRCS2Regs -= 2; |
| 1188 | } |
| 1189 | |
| 1190 | // Finally, use a vanilla vldr.64 for the remaining odd register. |
| 1191 | if (NumAlignedDPRCS2Regs) |
| 1192 | AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLDRD), NextReg) |
| 1193 | .addReg(ARM::R4).addImm(2*(NextReg-R4BaseReg))); |
| 1194 | |
| 1195 | // Last store kills r4. |
Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 1196 | std::prev(MI)->addRegisterKilled(ARM::R4, TRI); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1197 | } |
| 1198 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1199 | bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 1200 | MachineBasicBlock::iterator MI, |
| 1201 | const std::vector<CalleeSavedInfo> &CSI, |
| 1202 | const TargetRegisterInfo *TRI) const { |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1203 | if (CSI.empty()) |
| 1204 | return false; |
| 1205 | |
| 1206 | MachineFunction &MF = *MBB.getParent(); |
| 1207 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1208 | |
| 1209 | unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD; |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 1210 | unsigned PushOneOpc = AFI->isThumbFunction() ? |
| 1211 | ARM::t2STR_PRE : ARM::STR_PRE_IMM; |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1212 | unsigned FltOpc = ARM::VSTMDDB_UPD; |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1213 | unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs(); |
| 1214 | emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register, 0, |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1215 | MachineInstr::FrameSetup); |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1216 | emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register, 0, |
Anton Korobeynikov | e7410dd | 2011-03-05 18:43:32 +0000 | [diff] [blame] | 1217 | MachineInstr::FrameSetup); |
| 1218 | emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register, |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1219 | NumAlignedDPRCS2Regs, MachineInstr::FrameSetup); |
| 1220 | |
| 1221 | // The code above does not insert spill code for the aligned DPRCS2 registers. |
| 1222 | // The stack realignment code will be inserted between the push instructions |
| 1223 | // and these spills. |
| 1224 | if (NumAlignedDPRCS2Regs) |
| 1225 | emitAlignedDPRCS2Spills(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI); |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1226 | |
| 1227 | return true; |
| 1228 | } |
| 1229 | |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1230 | bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 1231 | MachineBasicBlock::iterator MI, |
| 1232 | const std::vector<CalleeSavedInfo> &CSI, |
| 1233 | const TargetRegisterInfo *TRI) const { |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1234 | if (CSI.empty()) |
| 1235 | return false; |
| 1236 | |
| 1237 | MachineFunction &MF = *MBB.getParent(); |
| 1238 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
Stepan Dyatkovskiy | f5aa83d | 2013-04-30 07:19:58 +0000 | [diff] [blame] | 1239 | bool isVarArg = AFI->getArgRegsSaveSize() > 0; |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1240 | unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs(); |
| 1241 | |
| 1242 | // The emitPopInst calls below do not insert reloads for the aligned DPRCS2 |
| 1243 | // registers. Do that here instead. |
| 1244 | if (NumAlignedDPRCS2Regs) |
| 1245 | emitAlignedDPRCS2Restores(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI); |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1246 | |
| 1247 | unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD; |
Jim Grosbach | 05dec8b1 | 2011-09-02 18:46:15 +0000 | [diff] [blame] | 1248 | unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST :ARM::LDR_POST_IMM; |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1249 | unsigned FltOpc = ARM::VLDMDIA_UPD; |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1250 | emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register, |
| 1251 | NumAlignedDPRCS2Regs); |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 1252 | emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false, |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1253 | &isARMArea2Register, 0); |
Jim Grosbach | 5fccad8 | 2010-12-09 18:31:13 +0000 | [diff] [blame] | 1254 | emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false, |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1255 | &isARMArea1Register, 0); |
Anton Korobeynikov | d08fbd1 | 2010-11-27 23:05:03 +0000 | [diff] [blame] | 1256 | |
| 1257 | return true; |
| 1258 | } |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1259 | |
| 1260 | // FIXME: Make generic? |
| 1261 | static unsigned GetFunctionSizeInBytes(const MachineFunction &MF, |
| 1262 | const ARMBaseInstrInfo &TII) { |
| 1263 | unsigned FnSize = 0; |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 1264 | for (auto &MBB : MF) { |
| 1265 | for (auto &MI : MBB) |
| 1266 | FnSize += TII.GetInstSizeInBytes(&MI); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1267 | } |
| 1268 | return FnSize; |
| 1269 | } |
| 1270 | |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1271 | /// estimateRSStackSizeLimit - Look at each instruction that references stack |
| 1272 | /// frames and return the stack size limit beyond which some of these |
| 1273 | /// instructions will require a scratch register during their expansion later. |
| 1274 | // FIXME: Move to TII? |
| 1275 | static unsigned estimateRSStackSizeLimit(MachineFunction &MF, |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1276 | const TargetFrameLowering *TFI) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1277 | const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 1278 | unsigned Limit = (1 << 12) - 1; |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 1279 | for (auto &MBB : MF) { |
| 1280 | for (auto &MI : MBB) { |
| 1281 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 1282 | if (!MI.getOperand(i).isFI()) |
| 1283 | continue; |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1284 | |
| 1285 | // When using ADDri to get the address of a stack object, 255 is the |
| 1286 | // largest offset guaranteed to fit in the immediate offset. |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 1287 | if (MI.getOpcode() == ARM::ADDri) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1288 | Limit = std::min(Limit, (1U << 8) - 1); |
| 1289 | break; |
| 1290 | } |
| 1291 | |
| 1292 | // Otherwise check the addressing mode. |
Jim Grosbach | f92e8f5 | 2014-04-04 02:10:55 +0000 | [diff] [blame] | 1293 | switch (MI.getDesc().TSFlags & ARMII::AddrModeMask) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1294 | case ARMII::AddrMode3: |
| 1295 | case ARMII::AddrModeT2_i8: |
| 1296 | Limit = std::min(Limit, (1U << 8) - 1); |
| 1297 | break; |
| 1298 | case ARMII::AddrMode5: |
| 1299 | case ARMII::AddrModeT2_i8s4: |
| 1300 | Limit = std::min(Limit, ((1U << 8) - 1) * 4); |
| 1301 | break; |
| 1302 | case ARMII::AddrModeT2_i12: |
| 1303 | // i12 supports only positive offset so these will be converted to |
| 1304 | // i8 opcodes. See llvm::rewriteT2FrameIndex. |
| 1305 | if (TFI->hasFP(MF) && AFI->hasStackFrame()) |
| 1306 | Limit = std::min(Limit, (1U << 8) - 1); |
| 1307 | break; |
| 1308 | case ARMII::AddrMode4: |
| 1309 | case ARMII::AddrMode6: |
| 1310 | // Addressing modes 4 & 6 (load/store) instructions can't encode an |
| 1311 | // immediate offset for stack references. |
| 1312 | return 0; |
| 1313 | default: |
| 1314 | break; |
| 1315 | } |
| 1316 | break; // At most one FI per instruction |
| 1317 | } |
| 1318 | } |
| 1319 | } |
| 1320 | |
| 1321 | return Limit; |
| 1322 | } |
| 1323 | |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1324 | // In functions that realign the stack, it can be an advantage to spill the |
| 1325 | // callee-saved vector registers after realigning the stack. The vst1 and vld1 |
| 1326 | // instructions take alignment hints that can improve performance. |
| 1327 | // |
| 1328 | static void checkNumAlignedDPRCS2Regs(MachineFunction &MF) { |
| 1329 | MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(0); |
| 1330 | if (!SpillAlignedNEONRegs) |
| 1331 | return; |
| 1332 | |
| 1333 | // Naked functions don't spill callee-saved registers. |
Bill Wendling | 698e84f | 2012-12-30 10:32:01 +0000 | [diff] [blame] | 1334 | if (MF.getFunction()->getAttributes().hasAttribute(AttributeSet::FunctionIndex, |
| 1335 | Attribute::Naked)) |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1336 | return; |
| 1337 | |
| 1338 | // We are planning to use NEON instructions vst1 / vld1. |
| 1339 | if (!MF.getTarget().getSubtarget<ARMSubtarget>().hasNEON()) |
| 1340 | return; |
| 1341 | |
| 1342 | // Don't bother if the default stack alignment is sufficiently high. |
| 1343 | if (MF.getTarget().getFrameLowering()->getStackAlignment() >= 8) |
| 1344 | return; |
| 1345 | |
| 1346 | // Aligned spills require stack realignment. |
| 1347 | const ARMBaseRegisterInfo *RegInfo = |
| 1348 | static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); |
| 1349 | if (!RegInfo->canRealignStack(MF)) |
| 1350 | return; |
| 1351 | |
| 1352 | // We always spill contiguous d-registers starting from d8. Count how many |
| 1353 | // needs spilling. The register allocator will almost always use the |
| 1354 | // callee-saved registers in order, but it can happen that there are holes in |
| 1355 | // the range. Registers above the hole will be spilled to the standard DPRCS |
| 1356 | // area. |
| 1357 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 1358 | unsigned NumSpills = 0; |
| 1359 | for (; NumSpills < 8; ++NumSpills) |
Jakob Stoklund Olesen | 0736442 | 2012-10-17 18:44:18 +0000 | [diff] [blame] | 1360 | if (!MRI.isPhysRegUsed(ARM::D8 + NumSpills)) |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1361 | break; |
| 1362 | |
| 1363 | // Don't do this for just one d-register. It's not worth it. |
| 1364 | if (NumSpills < 2) |
| 1365 | return; |
| 1366 | |
| 1367 | // Spill the first NumSpills D-registers after realigning the stack. |
| 1368 | MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(NumSpills); |
| 1369 | |
| 1370 | // A scratch register is required for the vst1 / vld1 instructions. |
| 1371 | MF.getRegInfo().setPhysRegUsed(ARM::R4); |
| 1372 | } |
| 1373 | |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1374 | void |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1375 | ARMFrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF, |
Bob Wilson | 657f227 | 2011-01-13 21:10:12 +0000 | [diff] [blame] | 1376 | RegScavenger *RS) const { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1377 | // This tells PEI to spill the FP as if it is any other callee-save register |
| 1378 | // to take advantage the eliminateFrameIndex machinery. This also ensures it |
| 1379 | // is spilled in the order specified by getCalleeSavedRegs() to make it easier |
| 1380 | // to combine multiple loads / stores. |
| 1381 | bool CanEliminateFrame = true; |
| 1382 | bool CS1Spilled = false; |
| 1383 | bool LRSpilled = false; |
| 1384 | unsigned NumGPRSpills = 0; |
| 1385 | SmallVector<unsigned, 4> UnspilledCS1GPRs; |
| 1386 | SmallVector<unsigned, 4> UnspilledCS2GPRs; |
| 1387 | const ARMBaseRegisterInfo *RegInfo = |
| 1388 | static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo()); |
| 1389 | const ARMBaseInstrInfo &TII = |
| 1390 | *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); |
| 1391 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 1392 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1393 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1394 | unsigned FramePtr = RegInfo->getFrameRegister(MF); |
| 1395 | |
| 1396 | // Spill R4 if Thumb2 function requires stack realignment - it will be used as |
| 1397 | // scratch register. Also spill R4 if Thumb2 function has varsized objects, |
Evan Cheng | 572756a | 2011-01-16 05:14:33 +0000 | [diff] [blame] | 1398 | // since it's not always possible to restore sp from fp in a single |
| 1399 | // instruction. |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1400 | // FIXME: It will be better just to find spare register here. |
| 1401 | if (AFI->isThumb2Function() && |
| 1402 | (MFI->hasVarSizedObjects() || RegInfo->needsStackRealignment(MF))) |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1403 | MRI.setPhysRegUsed(ARM::R4); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1404 | |
Evan Cheng | 572756a | 2011-01-16 05:14:33 +0000 | [diff] [blame] | 1405 | if (AFI->isThumb1OnlyFunction()) { |
| 1406 | // Spill LR if Thumb1 function uses variable length argument lists. |
Stepan Dyatkovskiy | f5aa83d | 2013-04-30 07:19:58 +0000 | [diff] [blame] | 1407 | if (AFI->getArgRegsSaveSize() > 0) |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1408 | MRI.setPhysRegUsed(ARM::LR); |
Evan Cheng | 572756a | 2011-01-16 05:14:33 +0000 | [diff] [blame] | 1409 | |
Jim Grosbach | dca8531 | 2011-06-13 21:18:25 +0000 | [diff] [blame] | 1410 | // Spill R4 if Thumb1 epilogue has to restore SP from FP. We don't know |
| 1411 | // for sure what the stack size will be, but for this, an estimate is good |
| 1412 | // enough. If there anything changes it, it'll be a spill, which implies |
| 1413 | // we've used all the registers and so R4 is already used, so not marking |
Chad Rosier | add38c1 | 2011-10-20 00:07:12 +0000 | [diff] [blame] | 1414 | // it here will be OK. |
Evan Cheng | 572756a | 2011-01-16 05:14:33 +0000 | [diff] [blame] | 1415 | // FIXME: It will be better just to find spare register here. |
Hal Finkel | 628ba12 | 2013-03-14 21:15:20 +0000 | [diff] [blame] | 1416 | unsigned StackSize = MFI->estimateStackSize(MF); |
Chad Rosier | add38c1 | 2011-10-20 00:07:12 +0000 | [diff] [blame] | 1417 | if (MFI->hasVarSizedObjects() || StackSize > 508) |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1418 | MRI.setPhysRegUsed(ARM::R4); |
Evan Cheng | 572756a | 2011-01-16 05:14:33 +0000 | [diff] [blame] | 1419 | } |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1420 | |
Jakob Stoklund Olesen | 0965585 | 2011-12-23 00:36:18 +0000 | [diff] [blame] | 1421 | // See if we can spill vector registers to aligned stack. |
| 1422 | checkNumAlignedDPRCS2Regs(MF); |
| 1423 | |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1424 | // Spill the BasePtr if it's used. |
| 1425 | if (RegInfo->hasBasePointer(MF)) |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1426 | MRI.setPhysRegUsed(RegInfo->getBaseRegister()); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1427 | |
| 1428 | // Don't spill FP if the frame can be eliminated. This is determined |
| 1429 | // by scanning the callee-save registers to see if any is used. |
Craig Topper | 840beec | 2014-04-04 05:16:06 +0000 | [diff] [blame] | 1430 | const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1431 | for (unsigned i = 0; CSRegs[i]; ++i) { |
| 1432 | unsigned Reg = CSRegs[i]; |
| 1433 | bool Spilled = false; |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1434 | if (MRI.isPhysRegUsed(Reg)) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1435 | Spilled = true; |
| 1436 | CanEliminateFrame = false; |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1437 | } |
| 1438 | |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1439 | if (!ARM::GPRRegClass.contains(Reg)) |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1440 | continue; |
| 1441 | |
| 1442 | if (Spilled) { |
| 1443 | NumGPRSpills++; |
| 1444 | |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 1445 | if (!STI.isTargetDarwin()) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1446 | if (Reg == ARM::LR) |
| 1447 | LRSpilled = true; |
| 1448 | CS1Spilled = true; |
| 1449 | continue; |
| 1450 | } |
| 1451 | |
| 1452 | // Keep track if LR and any of R4, R5, R6, and R7 is spilled. |
| 1453 | switch (Reg) { |
| 1454 | case ARM::LR: |
| 1455 | LRSpilled = true; |
| 1456 | // Fallthrough |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 1457 | case ARM::R0: case ARM::R1: |
| 1458 | case ARM::R2: case ARM::R3: |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1459 | case ARM::R4: case ARM::R5: |
| 1460 | case ARM::R6: case ARM::R7: |
| 1461 | CS1Spilled = true; |
| 1462 | break; |
| 1463 | default: |
| 1464 | break; |
| 1465 | } |
| 1466 | } else { |
Tim Northover | 86f60b7 | 2014-05-30 13:23:06 +0000 | [diff] [blame] | 1467 | if (!STI.isTargetDarwin()) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1468 | UnspilledCS1GPRs.push_back(Reg); |
| 1469 | continue; |
| 1470 | } |
| 1471 | |
| 1472 | switch (Reg) { |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 1473 | case ARM::R0: case ARM::R1: |
| 1474 | case ARM::R2: case ARM::R3: |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1475 | case ARM::R4: case ARM::R5: |
| 1476 | case ARM::R6: case ARM::R7: |
| 1477 | case ARM::LR: |
| 1478 | UnspilledCS1GPRs.push_back(Reg); |
| 1479 | break; |
| 1480 | default: |
| 1481 | UnspilledCS2GPRs.push_back(Reg); |
| 1482 | break; |
| 1483 | } |
| 1484 | } |
| 1485 | } |
| 1486 | |
| 1487 | bool ForceLRSpill = false; |
| 1488 | if (!LRSpilled && AFI->isThumb1OnlyFunction()) { |
| 1489 | unsigned FnSize = GetFunctionSizeInBytes(MF, TII); |
| 1490 | // Force LR to be spilled if the Thumb function size is > 2048. This enables |
| 1491 | // use of BL to implement far jump. If it turns out that it's not needed |
| 1492 | // then the branch fix up path will undo it. |
| 1493 | if (FnSize >= (1 << 11)) { |
| 1494 | CanEliminateFrame = false; |
| 1495 | ForceLRSpill = true; |
| 1496 | } |
| 1497 | } |
| 1498 | |
| 1499 | // If any of the stack slot references may be out of range of an immediate |
| 1500 | // offset, make sure a register (or a spill slot) is available for the |
| 1501 | // register scavenger. Note that if we're indexing off the frame pointer, the |
| 1502 | // effective stack size is 4 bytes larger since the FP points to the stack |
| 1503 | // slot of the previous FP. Also, if we have variable sized objects in the |
| 1504 | // function, stack slot references will often be negative, and some of |
| 1505 | // our instructions are positive-offset only, so conservatively consider |
| 1506 | // that case to want a spill slot (or register) as well. Similarly, if |
| 1507 | // the function adjusts the stack pointer during execution and the |
| 1508 | // adjustments aren't already part of our stack size estimate, our offset |
| 1509 | // calculations may be off, so be conservative. |
| 1510 | // FIXME: We could add logic to be more precise about negative offsets |
| 1511 | // and which instructions will need a scratch register for them. Is it |
| 1512 | // worth the effort and added fragility? |
| 1513 | bool BigStack = |
| 1514 | (RS && |
Hal Finkel | 628ba12 | 2013-03-14 21:15:20 +0000 | [diff] [blame] | 1515 | (MFI->estimateStackSize(MF) + |
| 1516 | ((hasFP(MF) && AFI->hasStackFrame()) ? 4:0) >= |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1517 | estimateRSStackSizeLimit(MF, this))) |
| 1518 | || MFI->hasVarSizedObjects() |
| 1519 | || (MFI->adjustsStack() && !canSimplifyCallFramePseudos(MF)); |
| 1520 | |
| 1521 | bool ExtraCSSpill = false; |
| 1522 | if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) { |
| 1523 | AFI->setHasStackFrame(true); |
| 1524 | |
| 1525 | // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled. |
| 1526 | // Spill LR as well so we can fold BX_RET to the registers restore (LDM). |
| 1527 | if (!LRSpilled && CS1Spilled) { |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1528 | MRI.setPhysRegUsed(ARM::LR); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1529 | NumGPRSpills++; |
Tim Northover | d840745 | 2013-10-01 14:33:28 +0000 | [diff] [blame] | 1530 | SmallVectorImpl<unsigned>::iterator LRPos; |
| 1531 | LRPos = std::find(UnspilledCS1GPRs.begin(), UnspilledCS1GPRs.end(), |
| 1532 | (unsigned)ARM::LR); |
| 1533 | if (LRPos != UnspilledCS1GPRs.end()) |
| 1534 | UnspilledCS1GPRs.erase(LRPos); |
| 1535 | |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1536 | ForceLRSpill = false; |
| 1537 | ExtraCSSpill = true; |
| 1538 | } |
| 1539 | |
| 1540 | if (hasFP(MF)) { |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1541 | MRI.setPhysRegUsed(FramePtr); |
Joerg Sonnenberger | 818e725 | 2014-05-06 20:43:01 +0000 | [diff] [blame] | 1542 | auto FPPos = std::find(UnspilledCS1GPRs.begin(), UnspilledCS1GPRs.end(), |
| 1543 | FramePtr); |
| 1544 | if (FPPos != UnspilledCS1GPRs.end()) |
| 1545 | UnspilledCS1GPRs.erase(FPPos); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1546 | NumGPRSpills++; |
| 1547 | } |
| 1548 | |
| 1549 | // If stack and double are 8-byte aligned and we are spilling an odd number |
| 1550 | // of GPRs, spill one extra callee save GPR so we won't have to pad between |
| 1551 | // the integer and double callee save areas. |
Anton Korobeynikov | 2f93128 | 2011-01-10 12:39:04 +0000 | [diff] [blame] | 1552 | unsigned TargetAlign = getStackAlignment(); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1553 | if (TargetAlign == 8 && (NumGPRSpills & 1)) { |
| 1554 | if (CS1Spilled && !UnspilledCS1GPRs.empty()) { |
| 1555 | for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) { |
| 1556 | unsigned Reg = UnspilledCS1GPRs[i]; |
| 1557 | // Don't spill high register if the function is thumb1 |
| 1558 | if (!AFI->isThumb1OnlyFunction() || |
| 1559 | isARMLowRegister(Reg) || Reg == ARM::LR) { |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1560 | MRI.setPhysRegUsed(Reg); |
| 1561 | if (!MRI.isReserved(Reg)) |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1562 | ExtraCSSpill = true; |
| 1563 | break; |
| 1564 | } |
| 1565 | } |
| 1566 | } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) { |
| 1567 | unsigned Reg = UnspilledCS2GPRs.front(); |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1568 | MRI.setPhysRegUsed(Reg); |
| 1569 | if (!MRI.isReserved(Reg)) |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1570 | ExtraCSSpill = true; |
| 1571 | } |
| 1572 | } |
| 1573 | |
| 1574 | // Estimate if we might need to scavenge a register at some point in order |
| 1575 | // to materialize a stack offset. If so, either spill one additional |
| 1576 | // callee-saved register or reserve a special spill slot to facilitate |
| 1577 | // register scavenging. Thumb1 needs a spill slot for stack pointer |
| 1578 | // adjustments also, even when the frame itself is small. |
| 1579 | if (BigStack && !ExtraCSSpill) { |
| 1580 | // If any non-reserved CS register isn't spilled, just spill one or two |
| 1581 | // extra. That should take care of it! |
| 1582 | unsigned NumExtras = TargetAlign / 4; |
| 1583 | SmallVector<unsigned, 2> Extras; |
| 1584 | while (NumExtras && !UnspilledCS1GPRs.empty()) { |
| 1585 | unsigned Reg = UnspilledCS1GPRs.back(); |
| 1586 | UnspilledCS1GPRs.pop_back(); |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1587 | if (!MRI.isReserved(Reg) && |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1588 | (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) || |
| 1589 | Reg == ARM::LR)) { |
| 1590 | Extras.push_back(Reg); |
| 1591 | NumExtras--; |
| 1592 | } |
| 1593 | } |
| 1594 | // For non-Thumb1 functions, also check for hi-reg CS registers |
| 1595 | if (!AFI->isThumb1OnlyFunction()) { |
| 1596 | while (NumExtras && !UnspilledCS2GPRs.empty()) { |
| 1597 | unsigned Reg = UnspilledCS2GPRs.back(); |
| 1598 | UnspilledCS2GPRs.pop_back(); |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1599 | if (!MRI.isReserved(Reg)) { |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1600 | Extras.push_back(Reg); |
| 1601 | NumExtras--; |
| 1602 | } |
| 1603 | } |
| 1604 | } |
| 1605 | if (Extras.size() && NumExtras == 0) { |
| 1606 | for (unsigned i = 0, e = Extras.size(); i != e; ++i) { |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1607 | MRI.setPhysRegUsed(Extras[i]); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1608 | } |
| 1609 | } else if (!AFI->isThumb1OnlyFunction()) { |
| 1610 | // note: Thumb1 functions spill to R12, not the stack. Reserve a slot |
| 1611 | // closest to SP or frame pointer. |
Craig Topper | c7242e0 | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 1612 | const TargetRegisterClass *RC = &ARM::GPRRegClass; |
Hal Finkel | 9e331c2 | 2013-03-22 23:32:27 +0000 | [diff] [blame] | 1613 | RS->addScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(), |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1614 | RC->getAlignment(), |
| 1615 | false)); |
| 1616 | } |
| 1617 | } |
| 1618 | } |
| 1619 | |
| 1620 | if (ForceLRSpill) { |
Jakob Stoklund Olesen | 410eae5 | 2012-10-26 21:43:05 +0000 | [diff] [blame] | 1621 | MRI.setPhysRegUsed(ARM::LR); |
Anton Korobeynikov | 7283b8d | 2010-11-27 23:05:25 +0000 | [diff] [blame] | 1622 | AFI->setLRIsSpilledForFarJump(true); |
| 1623 | } |
| 1624 | } |
Eli Bendersky | 8da8716 | 2013-02-21 20:05:00 +0000 | [diff] [blame] | 1625 | |
| 1626 | |
| 1627 | void ARMFrameLowering:: |
| 1628 | eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB, |
| 1629 | MachineBasicBlock::iterator I) const { |
| 1630 | const ARMBaseInstrInfo &TII = |
| 1631 | *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); |
| 1632 | if (!hasReservedCallFrame(MF)) { |
| 1633 | // If we have alloca, convert as follows: |
| 1634 | // ADJCALLSTACKDOWN -> sub, sp, sp, amount |
| 1635 | // ADJCALLSTACKUP -> add, sp, sp, amount |
| 1636 | MachineInstr *Old = I; |
| 1637 | DebugLoc dl = Old->getDebugLoc(); |
| 1638 | unsigned Amount = Old->getOperand(0).getImm(); |
| 1639 | if (Amount != 0) { |
| 1640 | // We need to keep the stack aligned properly. To do this, we round the |
| 1641 | // amount of space needed for the outgoing arguments up to the next |
| 1642 | // alignment boundary. |
| 1643 | unsigned Align = getStackAlignment(); |
| 1644 | Amount = (Amount+Align-1)/Align*Align; |
| 1645 | |
| 1646 | ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>(); |
| 1647 | assert(!AFI->isThumb1OnlyFunction() && |
| 1648 | "This eliminateCallFramePseudoInstr does not support Thumb1!"); |
| 1649 | bool isARM = !AFI->isThumbFunction(); |
| 1650 | |
| 1651 | // Replace the pseudo instruction with a new instruction... |
| 1652 | unsigned Opc = Old->getOpcode(); |
| 1653 | int PIdx = Old->findFirstPredOperandIdx(); |
| 1654 | ARMCC::CondCodes Pred = (PIdx == -1) |
| 1655 | ? ARMCC::AL : (ARMCC::CondCodes)Old->getOperand(PIdx).getImm(); |
| 1656 | if (Opc == ARM::ADJCALLSTACKDOWN || Opc == ARM::tADJCALLSTACKDOWN) { |
| 1657 | // Note: PredReg is operand 2 for ADJCALLSTACKDOWN. |
| 1658 | unsigned PredReg = Old->getOperand(2).getReg(); |
| 1659 | emitSPUpdate(isARM, MBB, I, dl, TII, -Amount, MachineInstr::NoFlags, |
| 1660 | Pred, PredReg); |
| 1661 | } else { |
| 1662 | // Note: PredReg is operand 3 for ADJCALLSTACKUP. |
| 1663 | unsigned PredReg = Old->getOperand(3).getReg(); |
| 1664 | assert(Opc == ARM::ADJCALLSTACKUP || Opc == ARM::tADJCALLSTACKUP); |
| 1665 | emitSPUpdate(isARM, MBB, I, dl, TII, Amount, MachineInstr::NoFlags, |
| 1666 | Pred, PredReg); |
| 1667 | } |
| 1668 | } |
| 1669 | } |
| 1670 | MBB.erase(I); |
| 1671 | } |
| 1672 | |
Oliver Stannard | b14c625 | 2014-04-02 16:10:33 +0000 | [diff] [blame] | 1673 | /// Get the minimum constant for ARM that is greater than or equal to the |
| 1674 | /// argument. In ARM, constants can have any value that can be produced by |
| 1675 | /// rotating an 8-bit value to the right by an even number of bits within a |
| 1676 | /// 32-bit word. |
| 1677 | static uint32_t alignToARMConstant(uint32_t Value) { |
| 1678 | unsigned Shifted = 0; |
| 1679 | |
| 1680 | if (Value == 0) |
| 1681 | return 0; |
| 1682 | |
| 1683 | while (!(Value & 0xC0000000)) { |
| 1684 | Value = Value << 2; |
| 1685 | Shifted += 2; |
| 1686 | } |
| 1687 | |
| 1688 | bool Carry = (Value & 0x00FFFFFF); |
| 1689 | Value = ((Value & 0xFF000000) >> 24) + Carry; |
| 1690 | |
| 1691 | if (Value & 0x0000100) |
| 1692 | Value = Value & 0x000001FC; |
| 1693 | |
| 1694 | if (Shifted > 24) |
| 1695 | Value = Value >> (Shifted - 24); |
| 1696 | else |
| 1697 | Value = Value << (24 - Shifted); |
| 1698 | |
| 1699 | return Value; |
| 1700 | } |
| 1701 | |
| 1702 | // The stack limit in the TCB is set to this many bytes above the actual |
| 1703 | // stack limit. |
| 1704 | static const uint64_t kSplitStackAvailable = 256; |
| 1705 | |
| 1706 | // Adjust the function prologue to enable split stacks. This currently only |
| 1707 | // supports android and linux. |
| 1708 | // |
| 1709 | // The ABI of the segmented stack prologue is a little arbitrarily chosen, but |
| 1710 | // must be well defined in order to allow for consistent implementations of the |
| 1711 | // __morestack helper function. The ABI is also not a normal ABI in that it |
| 1712 | // doesn't follow the normal calling conventions because this allows the |
| 1713 | // prologue of each function to be optimized further. |
| 1714 | // |
| 1715 | // Currently, the ABI looks like (when calling __morestack) |
| 1716 | // |
| 1717 | // * r4 holds the minimum stack size requested for this function call |
| 1718 | // * r5 holds the stack size of the arguments to the function |
| 1719 | // * the beginning of the function is 3 instructions after the call to |
| 1720 | // __morestack |
| 1721 | // |
| 1722 | // Implementations of __morestack should use r4 to allocate a new stack, r5 to |
| 1723 | // place the arguments on to the new stack, and the 3-instruction knowledge to |
| 1724 | // jump directly to the body of the function when working on the new stack. |
| 1725 | // |
| 1726 | // An old (and possibly no longer compatible) implementation of __morestack for |
| 1727 | // ARM can be found at [1]. |
| 1728 | // |
| 1729 | // [1] - https://github.com/mozilla/rust/blob/86efd9/src/rt/arch/arm/morestack.S |
| 1730 | void ARMFrameLowering::adjustForSegmentedStacks(MachineFunction &MF) const { |
| 1731 | unsigned Opcode; |
| 1732 | unsigned CFIIndex; |
| 1733 | const ARMSubtarget *ST = &MF.getTarget().getSubtarget<ARMSubtarget>(); |
| 1734 | bool Thumb = ST->isThumb(); |
| 1735 | |
| 1736 | // Sadly, this currently doesn't support varargs, platforms other than |
| 1737 | // android/linux. Note that thumb1/thumb2 are support for android/linux. |
| 1738 | if (MF.getFunction()->isVarArg()) |
| 1739 | report_fatal_error("Segmented stacks do not support vararg functions."); |
| 1740 | if (!ST->isTargetAndroid() && !ST->isTargetLinux()) |
Alp Toker | 16f98b2 | 2014-04-09 14:47:27 +0000 | [diff] [blame] | 1741 | report_fatal_error("Segmented stacks not supported on this platform."); |
Oliver Stannard | b14c625 | 2014-04-02 16:10:33 +0000 | [diff] [blame] | 1742 | |
| 1743 | MachineBasicBlock &prologueMBB = MF.front(); |
| 1744 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 1745 | MachineModuleInfo &MMI = MF.getMMI(); |
| 1746 | MCContext &Context = MMI.getContext(); |
| 1747 | const MCRegisterInfo *MRI = Context.getRegisterInfo(); |
| 1748 | const ARMBaseInstrInfo &TII = |
| 1749 | *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo()); |
| 1750 | ARMFunctionInfo *ARMFI = MF.getInfo<ARMFunctionInfo>(); |
| 1751 | DebugLoc DL; |
| 1752 | |
Tim Northover | f9e798b | 2014-05-22 13:03:43 +0000 | [diff] [blame] | 1753 | uint64_t StackSize = MFI->getStackSize(); |
| 1754 | |
| 1755 | // Do not generate a prologue for functions with a stack of size zero |
| 1756 | if (StackSize == 0) |
| 1757 | return; |
| 1758 | |
Oliver Stannard | b14c625 | 2014-04-02 16:10:33 +0000 | [diff] [blame] | 1759 | // Use R4 and R5 as scratch registers. |
| 1760 | // We save R4 and R5 before use and restore them before leaving the function. |
| 1761 | unsigned ScratchReg0 = ARM::R4; |
| 1762 | unsigned ScratchReg1 = ARM::R5; |
| 1763 | uint64_t AlignedStackSize; |
| 1764 | |
| 1765 | MachineBasicBlock *PrevStackMBB = MF.CreateMachineBasicBlock(); |
| 1766 | MachineBasicBlock *PostStackMBB = MF.CreateMachineBasicBlock(); |
| 1767 | MachineBasicBlock *AllocMBB = MF.CreateMachineBasicBlock(); |
| 1768 | MachineBasicBlock *GetMBB = MF.CreateMachineBasicBlock(); |
| 1769 | MachineBasicBlock *McrMBB = MF.CreateMachineBasicBlock(); |
| 1770 | |
| 1771 | for (MachineBasicBlock::livein_iterator i = prologueMBB.livein_begin(), |
| 1772 | e = prologueMBB.livein_end(); |
| 1773 | i != e; ++i) { |
| 1774 | AllocMBB->addLiveIn(*i); |
| 1775 | GetMBB->addLiveIn(*i); |
| 1776 | McrMBB->addLiveIn(*i); |
| 1777 | PrevStackMBB->addLiveIn(*i); |
| 1778 | PostStackMBB->addLiveIn(*i); |
| 1779 | } |
| 1780 | |
| 1781 | MF.push_front(PostStackMBB); |
| 1782 | MF.push_front(AllocMBB); |
| 1783 | MF.push_front(GetMBB); |
| 1784 | MF.push_front(McrMBB); |
| 1785 | MF.push_front(PrevStackMBB); |
| 1786 | |
| 1787 | // The required stack size that is aligned to ARM constant criterion. |
Oliver Stannard | b14c625 | 2014-04-02 16:10:33 +0000 | [diff] [blame] | 1788 | AlignedStackSize = alignToARMConstant(StackSize); |
| 1789 | |
| 1790 | // When the frame size is less than 256 we just compare the stack |
| 1791 | // boundary directly to the value of the stack pointer, per gcc. |
| 1792 | bool CompareStackPointer = AlignedStackSize < kSplitStackAvailable; |
| 1793 | |
| 1794 | // We will use two of the callee save registers as scratch registers so we |
| 1795 | // need to save those registers onto the stack. |
| 1796 | // We will use SR0 to hold stack limit and SR1 to hold the stack size |
| 1797 | // requested and arguments for __morestack(). |
| 1798 | // SR0: Scratch Register #0 |
| 1799 | // SR1: Scratch Register #1 |
| 1800 | // push {SR0, SR1} |
| 1801 | if (Thumb) { |
| 1802 | AddDefaultPred(BuildMI(PrevStackMBB, DL, TII.get(ARM::tPUSH))) |
| 1803 | .addReg(ScratchReg0).addReg(ScratchReg1); |
| 1804 | } else { |
| 1805 | AddDefaultPred(BuildMI(PrevStackMBB, DL, TII.get(ARM::STMDB_UPD)) |
| 1806 | .addReg(ARM::SP, RegState::Define).addReg(ARM::SP)) |
| 1807 | .addReg(ScratchReg0).addReg(ScratchReg1); |
| 1808 | } |
| 1809 | |
| 1810 | // Emit the relevant DWARF information about the change in stack pointer as |
| 1811 | // well as where to find both r4 and r5 (the callee-save registers) |
| 1812 | CFIIndex = |
| 1813 | MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, -8)); |
| 1814 | BuildMI(PrevStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 1815 | .addCFIIndex(CFIIndex); |
| 1816 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset( |
| 1817 | nullptr, MRI->getDwarfRegNum(ScratchReg1, true), -4)); |
| 1818 | BuildMI(PrevStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 1819 | .addCFIIndex(CFIIndex); |
| 1820 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset( |
| 1821 | nullptr, MRI->getDwarfRegNum(ScratchReg0, true), -8)); |
| 1822 | BuildMI(PrevStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 1823 | .addCFIIndex(CFIIndex); |
| 1824 | |
| 1825 | // mov SR1, sp |
| 1826 | if (Thumb) { |
| 1827 | AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::tMOVr), ScratchReg1) |
| 1828 | .addReg(ARM::SP)); |
| 1829 | } else if (CompareStackPointer) { |
| 1830 | AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::MOVr), ScratchReg1) |
| 1831 | .addReg(ARM::SP)).addReg(0); |
| 1832 | } |
| 1833 | |
| 1834 | // sub SR1, sp, #StackSize |
| 1835 | if (!CompareStackPointer && Thumb) { |
| 1836 | AddDefaultPred( |
| 1837 | AddDefaultCC(BuildMI(McrMBB, DL, TII.get(ARM::tSUBi8), ScratchReg1)) |
| 1838 | .addReg(ScratchReg1).addImm(AlignedStackSize)); |
| 1839 | } else if (!CompareStackPointer) { |
| 1840 | AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::SUBri), ScratchReg1) |
| 1841 | .addReg(ARM::SP).addImm(AlignedStackSize)).addReg(0); |
| 1842 | } |
| 1843 | |
| 1844 | if (Thumb && ST->isThumb1Only()) { |
| 1845 | unsigned PCLabelId = ARMFI->createPICLabelUId(); |
| 1846 | ARMConstantPoolValue *NewCPV = ARMConstantPoolSymbol::Create( |
Oliver Stannard | 92e0fc0 | 2014-04-03 08:45:16 +0000 | [diff] [blame] | 1847 | MF.getFunction()->getContext(), "__STACK_LIMIT", PCLabelId, 0); |
Oliver Stannard | b14c625 | 2014-04-02 16:10:33 +0000 | [diff] [blame] | 1848 | MachineConstantPool *MCP = MF.getConstantPool(); |
| 1849 | unsigned CPI = MCP->getConstantPoolIndex(NewCPV, MF.getAlignment()); |
| 1850 | |
| 1851 | // ldr SR0, [pc, offset(STACK_LIMIT)] |
| 1852 | AddDefaultPred(BuildMI(GetMBB, DL, TII.get(ARM::tLDRpci), ScratchReg0) |
| 1853 | .addConstantPoolIndex(CPI)); |
| 1854 | |
| 1855 | // ldr SR0, [SR0] |
| 1856 | AddDefaultPred(BuildMI(GetMBB, DL, TII.get(ARM::tLDRi), ScratchReg0) |
| 1857 | .addReg(ScratchReg0).addImm(0)); |
| 1858 | } else { |
| 1859 | // Get TLS base address from the coprocessor |
| 1860 | // mrc p15, #0, SR0, c13, c0, #3 |
| 1861 | AddDefaultPred(BuildMI(McrMBB, DL, TII.get(ARM::MRC), ScratchReg0) |
| 1862 | .addImm(15) |
| 1863 | .addImm(0) |
| 1864 | .addImm(13) |
| 1865 | .addImm(0) |
| 1866 | .addImm(3)); |
| 1867 | |
| 1868 | // Use the last tls slot on android and a private field of the TCP on linux. |
| 1869 | assert(ST->isTargetAndroid() || ST->isTargetLinux()); |
| 1870 | unsigned TlsOffset = ST->isTargetAndroid() ? 63 : 1; |
| 1871 | |
| 1872 | // Get the stack limit from the right offset |
| 1873 | // ldr SR0, [sr0, #4 * TlsOffset] |
| 1874 | AddDefaultPred(BuildMI(GetMBB, DL, TII.get(ARM::LDRi12), ScratchReg0) |
| 1875 | .addReg(ScratchReg0).addImm(4 * TlsOffset)); |
| 1876 | } |
| 1877 | |
| 1878 | // Compare stack limit with stack size requested. |
| 1879 | // cmp SR0, SR1 |
| 1880 | Opcode = Thumb ? ARM::tCMPr : ARM::CMPrr; |
| 1881 | AddDefaultPred(BuildMI(GetMBB, DL, TII.get(Opcode)) |
| 1882 | .addReg(ScratchReg0) |
| 1883 | .addReg(ScratchReg1)); |
| 1884 | |
| 1885 | // This jump is taken if StackLimit < SP - stack required. |
| 1886 | Opcode = Thumb ? ARM::tBcc : ARM::Bcc; |
| 1887 | BuildMI(GetMBB, DL, TII.get(Opcode)).addMBB(PostStackMBB) |
| 1888 | .addImm(ARMCC::LO) |
| 1889 | .addReg(ARM::CPSR); |
| 1890 | |
| 1891 | |
| 1892 | // Calling __morestack(StackSize, Size of stack arguments). |
| 1893 | // __morestack knows that the stack size requested is in SR0(r4) |
| 1894 | // and amount size of stack arguments is in SR1(r5). |
| 1895 | |
| 1896 | // Pass first argument for the __morestack by Scratch Register #0. |
| 1897 | // The amount size of stack required |
| 1898 | if (Thumb) { |
| 1899 | AddDefaultPred(AddDefaultCC(BuildMI(AllocMBB, DL, TII.get(ARM::tMOVi8), |
| 1900 | ScratchReg0)).addImm(AlignedStackSize)); |
| 1901 | } else { |
| 1902 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::MOVi), ScratchReg0) |
| 1903 | .addImm(AlignedStackSize)).addReg(0); |
| 1904 | } |
| 1905 | // Pass second argument for the __morestack by Scratch Register #1. |
| 1906 | // The amount size of stack consumed to save function arguments. |
| 1907 | if (Thumb) { |
| 1908 | AddDefaultPred( |
| 1909 | AddDefaultCC(BuildMI(AllocMBB, DL, TII.get(ARM::tMOVi8), ScratchReg1)) |
| 1910 | .addImm(alignToARMConstant(ARMFI->getArgumentStackSize()))); |
| 1911 | } else { |
| 1912 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::MOVi), ScratchReg1) |
| 1913 | .addImm(alignToARMConstant(ARMFI->getArgumentStackSize()))) |
| 1914 | .addReg(0); |
| 1915 | } |
| 1916 | |
| 1917 | // push {lr} - Save return address of this function. |
| 1918 | if (Thumb) { |
| 1919 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tPUSH))) |
| 1920 | .addReg(ARM::LR); |
| 1921 | } else { |
| 1922 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::STMDB_UPD)) |
| 1923 | .addReg(ARM::SP, RegState::Define) |
| 1924 | .addReg(ARM::SP)) |
| 1925 | .addReg(ARM::LR); |
| 1926 | } |
| 1927 | |
| 1928 | // Emit the DWARF info about the change in stack as well as where to find the |
| 1929 | // previous link register |
| 1930 | CFIIndex = |
| 1931 | MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, -12)); |
| 1932 | BuildMI(AllocMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 1933 | .addCFIIndex(CFIIndex); |
| 1934 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createOffset( |
| 1935 | nullptr, MRI->getDwarfRegNum(ARM::LR, true), -12)); |
| 1936 | BuildMI(AllocMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 1937 | .addCFIIndex(CFIIndex); |
| 1938 | |
| 1939 | // Call __morestack(). |
| 1940 | if (Thumb) { |
| 1941 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tBL))) |
| 1942 | .addExternalSymbol("__morestack"); |
| 1943 | } else { |
| 1944 | BuildMI(AllocMBB, DL, TII.get(ARM::BL)) |
| 1945 | .addExternalSymbol("__morestack"); |
| 1946 | } |
| 1947 | |
| 1948 | // pop {lr} - Restore return address of this original function. |
| 1949 | if (Thumb) { |
| 1950 | if (ST->isThumb1Only()) { |
| 1951 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tPOP))) |
| 1952 | .addReg(ScratchReg0); |
| 1953 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tMOVr), ARM::LR) |
| 1954 | .addReg(ScratchReg0)); |
| 1955 | } else { |
| 1956 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::t2LDR_POST)) |
| 1957 | .addReg(ARM::LR, RegState::Define) |
| 1958 | .addReg(ARM::SP, RegState::Define) |
| 1959 | .addReg(ARM::SP) |
| 1960 | .addImm(4)); |
| 1961 | } |
| 1962 | } else { |
| 1963 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::LDMIA_UPD)) |
| 1964 | .addReg(ARM::SP, RegState::Define) |
| 1965 | .addReg(ARM::SP)) |
| 1966 | .addReg(ARM::LR); |
| 1967 | } |
| 1968 | |
| 1969 | // Restore SR0 and SR1 in case of __morestack() was called. |
| 1970 | // __morestack() will skip PostStackMBB block so we need to restore |
| 1971 | // scratch registers from here. |
| 1972 | // pop {SR0, SR1} |
| 1973 | if (Thumb) { |
| 1974 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::tPOP))) |
| 1975 | .addReg(ScratchReg0) |
| 1976 | .addReg(ScratchReg1); |
| 1977 | } else { |
| 1978 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(ARM::LDMIA_UPD)) |
| 1979 | .addReg(ARM::SP, RegState::Define) |
| 1980 | .addReg(ARM::SP)) |
| 1981 | .addReg(ScratchReg0) |
| 1982 | .addReg(ScratchReg1); |
| 1983 | } |
| 1984 | |
| 1985 | // Update the CFA offset now that we've popped |
| 1986 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, 0)); |
| 1987 | BuildMI(AllocMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 1988 | .addCFIIndex(CFIIndex); |
| 1989 | |
| 1990 | // bx lr - Return from this function. |
| 1991 | Opcode = Thumb ? ARM::tBX_RET : ARM::BX_RET; |
| 1992 | AddDefaultPred(BuildMI(AllocMBB, DL, TII.get(Opcode))); |
| 1993 | |
| 1994 | // Restore SR0 and SR1 in case of __morestack() was not called. |
| 1995 | // pop {SR0, SR1} |
| 1996 | if (Thumb) { |
| 1997 | AddDefaultPred(BuildMI(PostStackMBB, DL, TII.get(ARM::tPOP))) |
| 1998 | .addReg(ScratchReg0) |
| 1999 | .addReg(ScratchReg1); |
| 2000 | } else { |
| 2001 | AddDefaultPred(BuildMI(PostStackMBB, DL, TII.get(ARM::LDMIA_UPD)) |
| 2002 | .addReg(ARM::SP, RegState::Define) |
| 2003 | .addReg(ARM::SP)) |
| 2004 | .addReg(ScratchReg0) |
| 2005 | .addReg(ScratchReg1); |
| 2006 | } |
| 2007 | |
| 2008 | // Update the CFA offset now that we've popped |
| 2009 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, 0)); |
| 2010 | BuildMI(PostStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 2011 | .addCFIIndex(CFIIndex); |
| 2012 | |
| 2013 | // Tell debuggers that r4 and r5 are now the same as they were in the |
| 2014 | // previous function, that they're the "Same Value". |
| 2015 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createSameValue( |
| 2016 | nullptr, MRI->getDwarfRegNum(ScratchReg0, true))); |
| 2017 | BuildMI(PostStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 2018 | .addCFIIndex(CFIIndex); |
| 2019 | CFIIndex = MMI.addFrameInst(MCCFIInstruction::createSameValue( |
| 2020 | nullptr, MRI->getDwarfRegNum(ScratchReg1, true))); |
| 2021 | BuildMI(PostStackMBB, DL, TII.get(TargetOpcode::CFI_INSTRUCTION)) |
| 2022 | .addCFIIndex(CFIIndex); |
| 2023 | |
| 2024 | // Organizing MBB lists |
| 2025 | PostStackMBB->addSuccessor(&prologueMBB); |
| 2026 | |
| 2027 | AllocMBB->addSuccessor(PostStackMBB); |
| 2028 | |
| 2029 | GetMBB->addSuccessor(PostStackMBB); |
| 2030 | GetMBB->addSuccessor(AllocMBB); |
| 2031 | |
| 2032 | McrMBB->addSuccessor(GetMBB); |
| 2033 | |
| 2034 | PrevStackMBB->addSuccessor(McrMBB); |
| 2035 | |
| 2036 | #ifdef XDEBUG |
| 2037 | MF.verify(); |
| 2038 | #endif |
| 2039 | } |