blob: 8d7a7213ba0790dab81539eb5b53e301a273a066 [file] [log] [blame]
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000015#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/IndexedMap.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000019#include "llvm/ADT/SmallSet.h"
20#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000021#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000022#include "llvm/ADT/Statistic.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/MachineRegisterInfo.h"
28#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/BasicBlock.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000036#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000037#include <algorithm>
38using namespace llvm;
39
Chandler Carruth1b9dde02014-04-22 02:02:50 +000040#define DEBUG_TYPE "regalloc"
41
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000042STATISTIC(NumStores, "Number of stores added");
43STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +000044STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000045
46static RegisterRegAlloc
47 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
48
49namespace {
50 class RAFast : public MachineFunctionPass {
51 public:
52 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000053 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trickd3f8fe82012-02-10 04:10:36 +000054 isBulkSpilling(false) {}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000055 private:
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000056 MachineFunction *MF;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +000057 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000058 const TargetRegisterInfo *TRI;
59 const TargetInstrInfo *TII;
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +000060 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000061
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +000062 // Basic block currently being allocated.
63 MachineBasicBlock *MBB;
64
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000065 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
66 // values are spilled.
67 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
68
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000069 // Everything we know about a live virtual register.
70 struct LiveReg {
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000071 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000072 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000073 unsigned PhysReg; // Currently held here.
74 unsigned short LastOpNum; // OpNum on LastUse.
75 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000076
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000077 explicit LiveReg(unsigned v)
Craig Topperc0196b12014-04-14 00:51:57 +000078 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000079
Andrew Trick1eb4a0d2012-04-20 20:05:28 +000080 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000081 return TargetRegisterInfo::virtReg2Index(VirtReg);
82 }
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000083 };
84
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000085 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000086
87 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000088 // that is currently available in a physical register.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000089 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000090
Devang Patel0ab77672011-06-21 22:36:03 +000091 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Pateld71bc1a2010-08-04 18:42:02 +000092
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000093 // RegState - Track the state of a physical register.
94 enum RegState {
95 // A disabled register is not available for allocation, but an alias may
96 // be in use. A register can only be moved out of the disabled state if
97 // all aliases are disabled.
98 regDisabled,
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000099
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000100 // A free register is not currently in use and can be allocated
101 // immediately without checking aliases.
102 regFree,
103
Evan Cheng8ea3af42011-04-22 01:40:20 +0000104 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000105 // call parameter), and it remains reserved until it is used.
106 regReserved
107
108 // A register state may also be a virtual register number, indication that
109 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000110 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000111 };
112
113 // PhysRegState - One of the RegState enums, or a virtreg.
114 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000115
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000116 // Set of register units.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000117 typedef SparseSet<unsigned> UsedInInstrSet;
118
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000119 // Set of register units that are used in the current instruction, and so
120 // cannot be allocated.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000121 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000122
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000123 // Mark a physreg as used in this instruction.
124 void markRegUsedInInstr(unsigned PhysReg) {
125 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
126 UsedInInstr.insert(*Units);
127 }
128
129 // Check if a physreg or any of its aliases are used in this instruction.
130 bool isRegUsedInInstr(unsigned PhysReg) const {
131 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
132 if (UsedInInstr.count(*Units))
133 return true;
134 return false;
135 }
136
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000137 // SkippedInstrs - Descriptors of instructions whose clobber list was
138 // ignored because all registers were spilled. It is still necessary to
139 // mark all the clobbered registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000140 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +0000141
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000142 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
143 // completely after spilling all live registers. LiveRegMap entries should
144 // not be erased.
145 bool isBulkSpilling;
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000146
Alp Toker61007d82014-03-02 03:20:38 +0000147 enum : unsigned {
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000148 spillClean = 1,
149 spillDirty = 100,
150 spillImpossible = ~0u
151 };
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000152 public:
Craig Topper4584cd52014-03-07 09:26:03 +0000153 const char *getPassName() const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000154 return "Fast Register Allocator";
155 }
156
Craig Topper4584cd52014-03-07 09:26:03 +0000157 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000158 AU.setPreservesCFG();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000159 MachineFunctionPass::getAnalysisUsage(AU);
160 }
161
162 private:
Craig Topper4584cd52014-03-07 09:26:03 +0000163 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000164 void AllocateBasicBlock();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000165 void handleThroughOperands(MachineInstr *MI,
166 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000167 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000168 bool isLastUseOfLocalReg(MachineOperand&);
169
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000170 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000171 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000172 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000173 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000174 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000175
176 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000177 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000178 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000179 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
180 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
181 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
182 }
183 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
184 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
185 }
186 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
187 LiveRegMap::iterator allocVirtReg(MachineInstr *MI, LiveRegMap::iterator,
188 unsigned Hint);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000189 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
190 unsigned VirtReg, unsigned Hint);
191 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
192 unsigned VirtReg, unsigned Hint);
Akira Hatanakad837be72012-10-31 00:56:01 +0000193 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000194 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000195 };
196 char RAFast::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000197}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000198
199/// getStackSpaceFor - This allocates space for the specified virtual register
200/// to be held on the stack.
201int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
202 // Find the location Reg would belong...
203 int SS = StackSlotForVirtReg[VirtReg];
204 if (SS != -1)
205 return SS; // Already has space allocated?
206
207 // Allocate a new stack object for this spill location...
208 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
209 RC->getAlignment());
210
211 // Assign the slot.
212 StackSlotForVirtReg[VirtReg] = FrameIdx;
213 return FrameIdx;
214}
215
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000216/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
217/// its virtual register, and it is guaranteed to be a block-local register.
218///
219bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000220 // If the register has ever been spilled or reloaded, we conservatively assume
221 // it is a global register used in multiple blocks.
222 if (StackSlotForVirtReg[MO.getReg()] != -1)
223 return false;
224
225 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000226 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Owen Anderson16c6bf42014-03-13 23:12:04 +0000227 if (&*I != &MO)
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000228 return false;
229 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000230}
231
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000232/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000233void RAFast::addKillFlag(const LiveReg &LR) {
234 if (!LR.LastUse) return;
235 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000236 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
237 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000238 MO.setIsKill();
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000239 else
240 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
241 }
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000242}
243
244/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000245void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000246 addKillFlag(*LRI);
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000247 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
248 "Broken RegState mapping");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000249 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000250 // Erase from LiveVirtRegs unless we're spilling in bulk.
251 if (!isBulkSpilling)
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000252 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000253}
254
255/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000256void RAFast::killVirtReg(unsigned VirtReg) {
257 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
258 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000259 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000260 if (LRI != LiveVirtRegs.end())
261 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000262}
263
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000264/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedmanac305d22010-08-21 20:19:51 +0000265/// corresponding stack slot if needed.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000266void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000267 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
268 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000269 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000270 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
271 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000272}
273
274/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000275void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000276 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000277 LiveReg &LR = *LRI;
278 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000279
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000280 if (LR.Dirty) {
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000281 // If this physreg is used by the instruction, we want to kill it on the
282 // instruction, not on the spill.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000283 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000284 LR.Dirty = false;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000285 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000286 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000287 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
288 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000289 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000290 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000291 ++NumStores; // Update statistics
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000292
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000293 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Pateld71bc1a2010-08-04 18:42:02 +0000294 // identify spilled location as the place to find corresponding variable's
295 // value.
Craig Topperb94011f2013-07-14 04:42:23 +0000296 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000297 LiveDbgValueMap[LRI->VirtReg];
Devang Patel0ab77672011-06-21 22:36:03 +0000298 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
299 MachineInstr *DBG = LRIDbgValues[li];
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000300 const MDNode *Var = DBG->getDebugVariable();
301 const MDNode *Expr = DBG->getDebugExpression();
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000302 bool IsIndirect = DBG->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000303 uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000304 DebugLoc DL = DBG->getDebugLoc();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000305 assert(cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000306 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000307 MachineInstr *NewDV =
308 BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000309 .addFrameIndex(FI)
310 .addImm(Offset)
311 .addMetadata(Var)
312 .addMetadata(Expr);
Adrian Prantle5e8ce62014-09-05 17:10:10 +0000313 assert(NewDV->getParent() == MBB && "dangling parent pointer");
David Blaikie0252265b2013-06-16 20:34:15 +0000314 (void)NewDV;
315 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Pateld71bc1a2010-08-04 18:42:02 +0000316 }
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000317 // Now this register is spilled there is should not be any DBG_VALUE
318 // pointing to this register because they are all pointing to spilled value
319 // now.
Devang Pateld88b8ba2011-06-21 23:02:36 +0000320 LRIDbgValues.clear();
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000321 if (SpillKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000322 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000323 }
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000324 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000325}
326
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000327/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakad837be72012-10-31 00:56:01 +0000328void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000329 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000330 isBulkSpilling = true;
Jakob Stoklund Olesen70563bb2010-05-17 20:01:22 +0000331 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
332 // of spilling here is deterministic, if arbitrary.
333 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
334 i != e; ++i)
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000335 spillVirtReg(MI, i);
336 LiveVirtRegs.clear();
337 isBulkSpilling = false;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000338}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000339
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000340/// usePhysReg - Handle the direct use of a physical register.
341/// Check that the register is not used by a virtreg.
342/// Kill the physreg, marking it free.
343/// This may add implicit kills to MO->getParent() and invalidate MO.
344void RAFast::usePhysReg(MachineOperand &MO) {
345 unsigned PhysReg = MO.getReg();
346 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
347 "Bad usePhysReg operand");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000348 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000349 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000350 case regDisabled:
351 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000352 case regReserved:
353 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000354 // Fall through
355 case regFree:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000356 MO.setIsKill();
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000357 return;
358 default:
Eric Christopher66a8bf52010-12-08 21:35:09 +0000359 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000360 // wanted has been clobbered.
361 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000362 }
363
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000364 // Maybe a superregister is reserved?
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000365 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
366 unsigned Alias = *AI;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000367 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000368 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000369 break;
370 case regReserved:
Quentin Colombet079aba72014-12-03 23:38:08 +0000371 // Either PhysReg is a subregister of Alias and we mark the
372 // whole register as free, or PhysReg is the superregister of
373 // Alias and we mark all the aliases as disabled before freeing
374 // PhysReg.
375 // In the latter case, since PhysReg was disabled, this means that
376 // its value is defined only by physical sub-registers. This check
377 // is performed by the assert of the default case in this loop.
378 // Note: The value of the superregister may only be partial
379 // defined, that is why regDisabled is a valid state for aliases.
380 assert((TRI->isSuperRegister(PhysReg, Alias) ||
381 TRI->isSuperRegister(Alias, PhysReg)) &&
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000382 "Instruction is not using a subregister of a reserved register");
Quentin Colombet079aba72014-12-03 23:38:08 +0000383 // Fall through.
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000384 case regFree:
385 if (TRI->isSuperRegister(PhysReg, Alias)) {
386 // Leave the superregister in the working set.
Quentin Colombet079aba72014-12-03 23:38:08 +0000387 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000388 MO.getParent()->addRegisterKilled(Alias, TRI, true);
389 return;
390 }
391 // Some other alias was in the working set - clear it.
392 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000393 break;
394 default:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000395 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000396 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000397 }
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000398
399 // All aliases are disabled, bring register into working set.
400 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000401 MO.setIsKill();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000402}
403
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000404/// definePhysReg - Mark PhysReg as reserved or free after spilling any
405/// virtregs. This is very similar to defineVirtReg except the physreg is
406/// reserved instead of allocated.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000407void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
408 RegState NewState) {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000409 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000410 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
411 case regDisabled:
412 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000413 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000414 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000415 // Fall through.
416 case regFree:
417 case regReserved:
418 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000419 return;
420 }
421
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000422 // This is a disabled register, disable all aliases.
423 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000424 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
425 unsigned Alias = *AI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000426 switch (unsigned VirtReg = PhysRegState[Alias]) {
427 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000428 break;
429 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000430 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000431 // Fall through.
432 case regFree:
433 case regReserved:
434 PhysRegState[Alias] = regDisabled;
435 if (TRI->isSuperRegister(PhysReg, Alias))
436 return;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000437 break;
438 }
439 }
440}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000441
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000442
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000443// calcSpillCost - Return the cost of spilling clearing out PhysReg and
444// aliases so it is free for allocation.
445// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
446// can be allocated directly.
447// Returns spillImpossible when PhysReg or an alias can't be spilled.
448unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000449 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000450 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesen58579272010-05-17 21:02:08 +0000451 return spillImpossible;
Eric Christopherde9d5852011-04-12 22:17:44 +0000452 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000453 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
454 case regDisabled:
455 break;
456 case regFree:
457 return 0;
458 case regReserved:
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000459 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
460 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000461 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000462 default: {
463 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
464 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
465 return I->Dirty ? spillDirty : spillClean;
466 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000467 }
468
Eric Christopherc3783362011-04-12 00:48:08 +0000469 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000470 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000471 unsigned Cost = 0;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000472 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
473 unsigned Alias = *AI;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000474 switch (unsigned VirtReg = PhysRegState[Alias]) {
475 case regDisabled:
476 break;
477 case regFree:
478 ++Cost;
479 break;
480 case regReserved:
481 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000482 default: {
483 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
484 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
485 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000486 break;
487 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000488 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000489 }
490 return Cost;
491}
492
493
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000494/// assignVirtToPhysReg - This method updates local state so that we know
495/// that PhysReg is the proper container for VirtReg now. The physical
496/// register must not be used for anything else when this is called.
497///
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000498void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
499 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000500 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000501 PhysRegState[PhysReg] = LR.VirtReg;
502 assert(!LR.PhysReg && "Already assigned a physreg");
503 LR.PhysReg = PhysReg;
504}
505
506RAFast::LiveRegMap::iterator
507RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
508 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
509 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
510 assignVirtToPhysReg(*LRI, PhysReg);
511 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000512}
513
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000514/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000515RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr *MI,
516 LiveRegMap::iterator LRI,
517 unsigned Hint) {
518 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000519
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000520 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
521 "Can only allocate virtual registers");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000522
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000523 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000524
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000525 // Ignore invalid hints.
526 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000527 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000528 Hint = 0;
529
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000530 // Take hint when possible.
531 if (Hint) {
Jakob Stoklund Olesenfb03a922011-06-13 03:26:46 +0000532 // Ignore the hint if we would have to spill a dirty register.
533 unsigned Cost = calcSpillCost(Hint);
534 if (Cost < spillDirty) {
535 if (Cost)
536 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000537 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
538 // That invalidates LRI, so run a new lookup for VirtReg.
539 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000540 }
541 }
542
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000543 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000544
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000545 // First try to find a completely free register.
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000546 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000547 unsigned PhysReg = *I;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000548 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000549 assignVirtToPhysReg(*LRI, PhysReg);
550 return LRI;
551 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000552 }
553
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000554 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
Craig Toppercf0444b2014-11-17 05:50:14 +0000555 << TRI->getRegClassName(RC) << "\n");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000556
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000557 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000558 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000559 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000560 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopherde9d5852011-04-12 22:17:44 +0000561 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
562 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000563 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000564 if (Cost == 0) {
565 assignVirtToPhysReg(*LRI, *I);
566 return LRI;
567 }
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000568 if (Cost < BestCost)
569 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000570 }
571
572 if (BestReg) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000573 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000574 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
575 // That invalidates LRI, so run a new lookup for VirtReg.
576 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000577 }
578
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000579 // Nothing we can do. Report an error and keep going with a bad allocation.
Benjamin Kramer7200a462013-10-05 19:33:37 +0000580 if (MI->isInlineAsm())
581 MI->emitError("inline assembly requires more registers than available");
582 else
583 MI->emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000584 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000585 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000586}
587
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000588/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000589RAFast::LiveRegMap::iterator
590RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
591 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000592 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
593 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000594 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000595 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000596 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000597 if (New) {
598 // If there is no hint, peek at the only use of this register.
599 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
600 MRI->hasOneNonDBGUse(VirtReg)) {
Owen Anderson16c6bf42014-03-13 23:12:04 +0000601 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000602 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000603 if (UseMI.isCopyLike())
604 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000605 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000606 LRI = allocVirtReg(MI, LRI, Hint);
607 } else if (LRI->LastUse) {
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000608 // Redefining a live register - kill at the last use, unless it is this
609 // instruction defining VirtReg multiple times.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000610 if (LRI->LastUse != MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
611 addKillFlag(*LRI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000612 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000613 assert(LRI->PhysReg && "Register not assigned");
614 LRI->LastUse = MI;
615 LRI->LastOpNum = OpNum;
616 LRI->Dirty = true;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000617 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000618 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000619}
620
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000621/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000622RAFast::LiveRegMap::iterator
623RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
624 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000625 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
626 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000627 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000628 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000629 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000630 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000631 if (New) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000632 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000633 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000634 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000635 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000636 << PrintReg(LRI->PhysReg, TRI) << "\n");
637 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000638 ++NumLoads;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000639 } else if (LRI->Dirty) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000640 if (isLastUseOfLocalReg(MO)) {
641 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000642 if (MO.isUse())
643 MO.setIsKill();
644 else
645 MO.setIsDead();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000646 } else if (MO.isKill()) {
647 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
648 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000649 } else if (MO.isDead()) {
650 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
651 MO.setIsDead(false);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000652 }
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000653 } else if (MO.isKill()) {
654 // We must remove kill flags from uses of reloaded registers because the
655 // register would be killed immediately, and there might be a second use:
656 // %foo = OR %x<kill>, %x
657 // This would cause a second reload of %x into a different register.
658 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
659 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000660 } else if (MO.isDead()) {
661 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
662 MO.setIsDead(false);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000663 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000664 assert(LRI->PhysReg && "Register not assigned");
665 LRI->LastUse = MI;
666 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000667 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000668 return LRI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000669}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000670
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000671// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
672// subregs. This may invalidate any operand pointers.
673// Return true if the operand kills its register.
674bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
675 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000676 bool Dead = MO.isDead();
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000677 if (!MO.getSubReg()) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000678 MO.setReg(PhysReg);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000679 return MO.isKill() || Dead;
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000680 }
681
682 // Handle subregister index.
683 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
684 MO.setSubReg(0);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000685
686 // A kill flag implies killing the full register. Add corresponding super
687 // register kill.
688 if (MO.isKill()) {
689 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000690 return true;
691 }
Jakob Stoklund Olesendc2e0cd2012-05-14 21:10:25 +0000692
693 // A <def,read-undef> of a sub-register requires an implicit def of the full
694 // register.
695 if (MO.isDef() && MO.isUndef())
696 MI->addRegisterDefined(PhysReg, TRI);
697
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000698 return Dead;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000699}
700
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000701// Handle special instruction operand like early clobbers and tied ops when
702// there are additional physreg defines.
703void RAFast::handleThroughOperands(MachineInstr *MI,
704 SmallVectorImpl<unsigned> &VirtDead) {
705 DEBUG(dbgs() << "Scanning for through registers:");
706 SmallSet<unsigned, 8> ThroughRegs;
707 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
708 MachineOperand &MO = MI->getOperand(i);
709 if (!MO.isReg()) continue;
710 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000711 if (!TargetRegisterInfo::isVirtualRegister(Reg))
712 continue;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000713 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
714 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
David Blaikie70573dc2014-11-19 07:49:26 +0000715 if (ThroughRegs.insert(Reg).second)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000716 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000717 }
718 }
719
720 // If any physreg defines collide with preallocated through registers,
721 // we must spill and reallocate.
722 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
723 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
724 MachineOperand &MO = MI->getOperand(i);
725 if (!MO.isReg() || !MO.isDef()) continue;
726 unsigned Reg = MO.getReg();
727 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000728 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000729 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000730 if (ThroughRegs.count(PhysRegState[*AI]))
731 definePhysReg(MI, *AI, regFree);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000732 }
733 }
734
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000735 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola2021f382011-11-22 06:27:18 +0000736 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000737 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
738 MachineOperand &MO = MI->getOperand(i);
739 if (!MO.isReg()) continue;
740 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000741 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000742 if (MO.isUse()) {
743 unsigned DefIdx = 0;
744 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
745 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
746 << DefIdx << ".\n");
747 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000748 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000749 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000750 // Note: we don't update the def operand yet. That would cause the normal
751 // def-scan to attempt spilling.
752 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
753 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
754 // Reload the register, but don't assign to the operand just yet.
755 // That would confuse the later phys-def processing pass.
756 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000757 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000758 }
759 }
760
Rafael Espindola2021f382011-11-22 06:27:18 +0000761 DEBUG(dbgs() << "Allocating early clobbers.\n");
762 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
763 MachineOperand &MO = MI->getOperand(i);
764 if (!MO.isReg()) continue;
765 unsigned Reg = MO.getReg();
766 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
767 if (!MO.isEarlyClobber())
768 continue;
769 // Note: defineVirtReg may invalidate MO.
770 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000771 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola2021f382011-11-22 06:27:18 +0000772 if (setPhysReg(MI, i, PhysReg))
773 VirtDead.push_back(Reg);
774 }
775
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000776 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000777 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000778 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
779 MachineOperand &MO = MI->getOperand(i);
780 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
781 unsigned Reg = MO.getReg();
782 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000783 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
784 << " as used in instr\n");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000785 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000786 }
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000787
788 // Also mark PartialDefs as used to avoid reallocation.
789 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000790 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000791}
792
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000793void RAFast::AllocateBasicBlock() {
794 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000795
796 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000797 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000798
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000799 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000800
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000801 // Add live-in registers as live.
Matthias Braund9da1622015-09-09 18:08:03 +0000802 for (const auto &LI : MBB->liveins())
803 if (MRI->isAllocatable(LI.PhysReg))
804 definePhysReg(MII, LI.PhysReg, regReserved);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000805
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000806 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000807 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000808
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000809 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000810 while (MII != MBB->end()) {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000811 MachineInstr *MI = MII++;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000812 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000813 DEBUG({
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000814 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000815 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
816 if (PhysRegState[Reg] == regDisabled) continue;
817 dbgs() << " " << TRI->getName(Reg);
818 switch(PhysRegState[Reg]) {
819 case regFree:
820 break;
821 case regReserved:
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000822 dbgs() << "*";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000823 break;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000824 default: {
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000825 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000826 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
827 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
828 if (I->Dirty)
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000829 dbgs() << "*";
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000830 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000831 break;
832 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000833 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000834 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000835 dbgs() << '\n';
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000836 // Check that LiveVirtRegs is the inverse.
837 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
838 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000839 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000840 "Bad map key");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000841 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000842 "Bad map value");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000843 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000844 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000845 });
846
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000847 // Debug values are not allowed to change codegen in any way.
848 if (MI->isDebugValue()) {
Devang Pateld61b7352010-07-19 23:25:39 +0000849 bool ScanDbgValue = true;
850 while (ScanDbgValue) {
851 ScanDbgValue = false;
852 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
853 MachineOperand &MO = MI->getOperand(i);
854 if (!MO.isReg()) continue;
855 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000856 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000857 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Pateld61b7352010-07-19 23:25:39 +0000858 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000859 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel57e72372010-07-09 21:48:31 +0000860 else {
Devang Pateld61b7352010-07-19 23:25:39 +0000861 int SS = StackSlotForVirtReg[Reg];
Devang Patel6095d812010-09-10 20:32:09 +0000862 if (SS == -1) {
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000863 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel6095d812010-09-10 20:32:09 +0000864 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000865 MO.setReg(0);
Devang Patel6095d812010-09-10 20:32:09 +0000866 }
Devang Pateld61b7352010-07-19 23:25:39 +0000867 else {
868 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000869 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000870 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000871 const MDNode *Var = MI->getDebugVariable();
872 const MDNode *Expr = MI->getDebugExpression();
Devang Pateld61b7352010-07-19 23:25:39 +0000873 DebugLoc DL = MI->getDebugLoc();
David Blaikie0252265b2013-06-16 20:34:15 +0000874 MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000875 assert(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000876 cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000877 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000878 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
879 TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000880 .addFrameIndex(SS)
881 .addImm(Offset)
882 .addMetadata(Var)
883 .addMetadata(Expr);
David Blaikie0252265b2013-06-16 20:34:15 +0000884 DEBUG(dbgs() << "Modifying debug info due to spill:"
885 << "\t" << *NewDV);
886 // Scan NewDV operands from the beginning.
887 MI = NewDV;
888 ScanDbgValue = true;
889 break;
Devang Pateld61b7352010-07-19 23:25:39 +0000890 }
Devang Patel57e72372010-07-09 21:48:31 +0000891 }
Devang Patel43bde962011-11-15 21:03:58 +0000892 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel57e72372010-07-09 21:48:31 +0000893 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000894 }
895 // Next instruction.
896 continue;
897 }
898
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000899 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000900 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000901 if (MI->isCopy()) {
902 CopyDst = MI->getOperand(0).getReg();
903 CopySrc = MI->getOperand(1).getReg();
904 CopyDstSub = MI->getOperand(0).getSubReg();
905 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000906 }
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000907
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000908 // Track registers used by instruction.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000909 UsedInInstr.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000910
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000911 // First scan.
912 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000913 // Find the end of the virtreg operands
914 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000915 bool hasTiedOps = false;
916 bool hasEarlyClobbers = false;
917 bool hasPartialRedefs = false;
918 bool hasPhysDefs = false;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000919 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
920 MachineOperand &MO = MI->getOperand(i);
Chad Rosier8d2c2292012-11-06 22:52:42 +0000921 // Make sure MRI knows about registers clobbered by regmasks.
922 if (MO.isRegMask()) {
923 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
924 continue;
925 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000926 if (!MO.isReg()) continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000927 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000928 if (!Reg) continue;
929 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
930 VirtOpEnd = i+1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000931 if (MO.isUse()) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000932 hasTiedOps = hasTiedOps ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000933 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000934 } else {
935 if (MO.isEarlyClobber())
936 hasEarlyClobbers = true;
937 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
938 hasPartialRedefs = true;
939 }
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000940 continue;
941 }
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000942 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000943 if (MO.isUse()) {
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000944 usePhysReg(MO);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000945 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +0000946 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
947 regFree : regReserved);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000948 hasEarlyClobbers = true;
949 } else
950 hasPhysDefs = true;
951 }
952
953 // The instruction may have virtual register operands that must be allocated
954 // the same register at use-time and def-time: early clobbers and tied
955 // operands. If there are also physical defs, these registers must avoid
956 // both physical defs and uses, making them more constrained than normal
957 // operands.
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000958 // Similarly, if there are multiple defs and tied operands, we must make
959 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000960 // We didn't detect inline asm tied operands above, so just make this extra
961 // pass for all inline asm.
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000962 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000963 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000964 handleThroughOperands(MI, VirtDead);
965 // Don't attempt coalescing when we have funny stuff going on.
966 CopyDst = 0;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000967 // Pretend we have early clobbers so the use operands get marked below.
968 // This is not necessary for the common case of a single tied use.
969 hasEarlyClobbers = true;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000970 }
971
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000972 // Second scan.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000973 // Allocate virtreg uses.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000974 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000975 MachineOperand &MO = MI->getOperand(i);
976 if (!MO.isReg()) continue;
977 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000978 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000979 if (MO.isUse()) {
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000980 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000981 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000982 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000983 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000984 killVirtReg(LRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000985 }
986 }
987
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000988 // Track registers defined by instruction - early clobbers and tied uses at
989 // this point.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000990 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000991 if (hasEarlyClobbers) {
992 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
993 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000994 if (!MO.isReg()) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000995 unsigned Reg = MO.getReg();
996 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000997 // Look for physreg defs and tied uses.
998 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000999 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001000 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001001 }
1002
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001003 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng7f8e5632011-12-07 07:15:52 +00001004 if (MI->isCall()) {
Quentin Colombete6116982016-02-20 00:32:29 +00001005 // Spill all virtregs before a call. This serves one purpose: If an
Jim Grosbachcb2e56f2010-09-01 19:16:29 +00001006 // exception is thrown, the landing pad is going to expect to find
Quentin Colombete6116982016-02-20 00:32:29 +00001007 // registers in their spill slots.
1008 // Note: although this is appealing to just consider all definitions
1009 // as call-clobbered, this is not correct because some of those
1010 // definitions may be used later on and we do not want to reuse
1011 // those for virtual registers in between.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001012 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1013 spillAll(MI);
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001014
1015 // The imp-defs are skipped below, but we still need to mark those
1016 // registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001017 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001018 }
1019
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001020 // Third scan.
1021 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001022 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001023 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +00001024 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1025 continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001026 unsigned Reg = MO.getReg();
1027
1028 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +00001029 if (!MRI->isAllocatable(Reg)) continue;
Quentin Colombet079aba72014-12-03 23:38:08 +00001030 definePhysReg(MI, Reg, MO.isDead() ? regFree : regReserved);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001031 continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001032 }
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +00001033 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001034 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001035 if (setPhysReg(MI, i, PhysReg)) {
1036 VirtDead.push_back(Reg);
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001037 CopyDst = 0; // cancel coalescing;
1038 } else
1039 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001040 }
1041
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001042 // Kill dead defs after the scan to ensure that multiple defs of the same
1043 // register are allocated identically. We didn't need to do this for uses
1044 // because we are crerating our own kill flags, and they are always at the
1045 // last use.
1046 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1047 killVirtReg(VirtDead[i]);
1048 VirtDead.clear();
1049
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001050 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1051 DEBUG(dbgs() << "-- coalescing: " << *MI);
1052 Coalesced.push_back(MI);
1053 } else {
1054 DEBUG(dbgs() << "<< " << *MI);
1055 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001056 }
1057
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001058 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001059 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1060 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001061
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001062 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001063 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001064 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001065 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +00001066 NumCopies += Coalesced.size();
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001067
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001068 DEBUG(MBB->dump());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001069}
1070
1071/// runOnMachineFunction - Register allocate the whole function
1072///
1073bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +00001074 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00001075 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001076 MF = &Fn;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +00001077 MRI = &MF->getRegInfo();
Eric Christopher60621802014-10-14 07:22:00 +00001078 TRI = MF->getSubtarget().getRegisterInfo();
1079 TII = MF->getSubtarget().getInstrInfo();
Chad Rosiered119d52012-11-28 00:21:29 +00001080 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +00001081 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001082 UsedInInstr.clear();
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001083 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001084
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001085 assert(!MRI->isSSA() && "regalloc requires leaving SSA");
1086
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001087 // initialize the virtual->physical register map to have a 'null'
1088 // mapping for all virtual registers
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +00001089 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001090 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001091
1092 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001093 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1094 MBBi != MBBe; ++MBBi) {
1095 MBB = &*MBBi;
1096 AllocateBasicBlock();
1097 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001098
Andrew Trickda84e642012-02-21 04:51:23 +00001099 // All machine operands and other references to virtual registers have been
1100 // replaced. Remove the virtual registers.
1101 MRI->clearVirtRegs();
1102
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001103 SkippedInstrs.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001104 StackSlotForVirtReg.clear();
Devang Pateld71bc1a2010-08-04 18:42:02 +00001105 LiveDbgValueMap.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001106 return true;
1107}
1108
1109FunctionPass *llvm::createFastRegisterAllocator() {
1110 return new RAFast();
1111}