blob: 19f74e4bcb2f11e90205ad6f036c4910befc013b [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000019#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000020#include "NVPTXTargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000022#include "llvm/CodeGen/AsmPrinter.h"
23#include "llvm/CodeGen/MachineFunctionAnalysis.h"
24#include "llvm/CodeGen/MachineModuleInfo.h"
25#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000027#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000028#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000029#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000030#include "llvm/MC/MCAsmInfo.h"
31#include "llvm/MC/MCInstrInfo.h"
32#include "llvm/MC/MCStreamer.h"
33#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Chandler Carruth89c45a12016-03-11 08:50:55 +000047#include "llvm/Transforms/Scalar/GVN.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000048
Justin Holewinskiae556d32012-05-04 20:18:50 +000049using namespace llvm;
50
Jingyue Wu13755602016-03-20 20:59:20 +000051static cl::opt<bool> UseInferAddressSpaces(
52 "nvptx-use-infer-addrspace", cl::init(false), cl::Hidden,
53 cl::desc("Optimize address spaces using NVPTXInferAddressSpaces instead of "
54 "NVPTXFavorNonGenericAddrSpaces"));
55
Justin Holewinskib94bd052013-03-30 14:29:25 +000056namespace llvm {
57void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000058void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000059void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000060void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000061void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Jingyue Wu13755602016-03-20 20:59:20 +000062void initializeNVPTXInferAddressSpacesPass(PassRegistry &);
Eli Benderskyf14af162015-07-16 16:27:19 +000063void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Jingyue Wua2f60272015-06-04 21:28:26 +000064void initializeNVPTXLowerKernelArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000065void initializeNVPTXLowerAllocaPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000066}
67
Justin Holewinskiae556d32012-05-04 20:18:50 +000068extern "C" void LLVMInitializeNVPTXTarget() {
69 // Register the target.
70 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
71 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
72
Justin Holewinskib94bd052013-03-30 14:29:25 +000073 // FIXME: This pass is really intended to be invoked during IR optimization,
74 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000075 PassRegistry &PR = *PassRegistry::getPassRegistry();
76 initializeNVVMReflectPass(PR);
77 initializeGenericToNVVMPass(PR);
78 initializeNVPTXAllocaHoistingPass(PR);
79 initializeNVPTXAssignValidGlobalNamesPass(PR);
80 initializeNVPTXFavorNonGenericAddrSpacesPass(PR);
Jingyue Wu13755602016-03-20 20:59:20 +000081 initializeNVPTXInferAddressSpacesPass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000082 initializeNVPTXLowerKernelArgsPass(PR);
83 initializeNVPTXLowerAllocaPass(PR);
84 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000085}
86
Eric Christopher8b770652015-01-26 19:03:15 +000087static std::string computeDataLayout(bool is64Bit) {
88 std::string Ret = "e";
89
90 if (!is64Bit)
91 Ret += "-p:32:32";
92
93 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
94
95 return Ret;
96}
97
Daniel Sanders3e5de882015-06-11 19:41:26 +000098NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +000099 StringRef CPU, StringRef FS,
100 const TargetOptions &Options,
101 Reloc::Model RM, CodeModel::Model CM,
102 CodeGenOpt::Level OL, bool is64bit)
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000103 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM,
104 CM, OL),
105 is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000106 Subtarget(TT, CPU, FS, *this) {
107 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000108 drvInterface = NVPTX::NVCL;
109 else
110 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000111 initAsmInfo();
112}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000113
Reid Kleckner357600e2014-11-20 23:37:18 +0000114NVPTXTargetMachine::~NVPTXTargetMachine() {}
115
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116void NVPTXTargetMachine32::anchor() {}
117
Daniel Sanders3e5de882015-06-11 19:41:26 +0000118NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
119 StringRef CPU, StringRef FS,
120 const TargetOptions &Options,
121 Reloc::Model RM, CodeModel::Model CM,
122 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000123 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000124
125void NVPTXTargetMachine64::anchor() {}
126
Daniel Sanders3e5de882015-06-11 19:41:26 +0000127NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
128 StringRef CPU, StringRef FS,
129 const TargetOptions &Options,
130 Reloc::Model RM, CodeModel::Model CM,
131 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000132 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000133
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000134namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000135class NVPTXPassConfig : public TargetPassConfig {
136public:
137 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000138 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000139
140 NVPTXTargetMachine &getNVPTXTargetMachine() const {
141 return getTM<NVPTXTargetMachine>();
142 }
143
Craig Topper2865c982014-04-29 07:57:44 +0000144 void addIRPasses() override;
145 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000146 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000147 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000148
Craig Topper2865c982014-04-29 07:57:44 +0000149 FunctionPass *createTargetRegisterAllocator(bool) override;
150 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
151 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000152
153private:
Jingyue Wuf6504412016-02-04 04:15:36 +0000154 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
155 // function is only called in opt mode.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000156 void addEarlyCSEOrGVNPass();
Jingyue Wuf6504412016-02-04 04:15:36 +0000157
158 // Add passes that propagate special memory spaces.
Jingyue Wu13755602016-03-20 20:59:20 +0000159 void addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000160
161 // Add passes that perform straight-line scalar optimizations.
162 void addStraightLineScalarOptimizationPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000163};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000164} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000165
166TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
Jingyue Wuf6504412016-02-04 04:15:36 +0000167 return new NVPTXPassConfig(this, PM);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000168}
169
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000170TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000171 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000172 return TargetTransformInfo(NVPTXTTIImpl(this, F));
173 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000174}
175
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000176void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
177 if (getOptLevel() == CodeGenOpt::Aggressive)
178 addPass(createGVNPass());
179 else
180 addPass(createEarlyCSEPass());
181}
182
Jingyue Wu13755602016-03-20 20:59:20 +0000183void NVPTXPassConfig::addAddressSpaceInferencePasses() {
Jingyue Wua2f60272015-06-04 21:28:26 +0000184 addPass(createNVPTXLowerKernelArgsPass(&getNVPTXTargetMachine()));
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000185 // NVPTXLowerKernelArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000186 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000187 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000188 addPass(createNVPTXLowerAllocaPass());
Jingyue Wu13755602016-03-20 20:59:20 +0000189 if (UseInferAddressSpaces) {
190 addPass(createNVPTXInferAddressSpacesPass());
191 } else {
192 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
193 // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave
194 // them unused. We could remove dead code in an ad-hoc manner, but that
195 // requires manual work and might be error-prone.
196 addPass(createDeadCodeEliminationPass());
197 }
Jingyue Wuf6504412016-02-04 04:15:36 +0000198}
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000199
Jingyue Wuf6504412016-02-04 04:15:36 +0000200void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
Eli Benderskya108a652014-05-01 18:38:36 +0000201 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000202 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000203 // ReassociateGEPs exposes more opportunites for SLSR. See
204 // the example in reassociate-geps-and-slsr.ll.
205 addPass(createStraightLineStrengthReducePass());
206 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
207 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
208 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000209 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000210 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
211 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000212 // NaryReassociate on GEPs creates redundant common expressions, so run
213 // EarlyCSE after it.
214 addPass(createEarlyCSEPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000215}
216
217void NVPTXPassConfig::addIRPasses() {
218 // The following passes are known to not play well with virtual regs hanging
219 // around after register allocation (which in our case, is *all* registers).
220 // We explicitly disable them here. We do, however, need some functionality
221 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
222 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
223 disablePass(&PrologEpilogCodeInserterID);
224 disablePass(&MachineCopyPropagationID);
225 disablePass(&TailDuplicateID);
Derek Schuffad154c82016-03-28 17:05:30 +0000226 disablePass(&StackMapLivenessID);
227 disablePass(&LiveDebugValuesID);
228 disablePass(&PostRASchedulerID);
229 disablePass(&FuncletLayoutID);
Jingyue Wuf6504412016-02-04 04:15:36 +0000230
231 addPass(createNVVMReflectPass());
232 if (getOptLevel() != CodeGenOpt::None)
233 addPass(createNVPTXImageOptimizerPass());
234 addPass(createNVPTXAssignValidGlobalNamesPass());
235 addPass(createGenericToNVVMPass());
236
237 if (getOptLevel() != CodeGenOpt::None) {
Jingyue Wu13755602016-03-20 20:59:20 +0000238 addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000239 addStraightLineScalarOptimizationPasses();
240 }
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000241
242 // === LSR and other generic IR passes ===
243 TargetPassConfig::addIRPasses();
244 // EarlyCSE is not always strong enough to clean up what LSR produces. For
245 // example, GVN can combine
246 //
247 // %0 = add %a, %b
248 // %1 = add %b, %a
249 //
250 // and
251 //
252 // %0 = shl nsw %a, 2
253 // %1 = shl %a, 2
254 //
255 // but EarlyCSE can do neither of them.
Jingyue Wuf6504412016-02-04 04:15:36 +0000256 if (getOptLevel() != CodeGenOpt::None)
257 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000258}
259
Justin Holewinskiae556d32012-05-04 20:18:50 +0000260bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000261 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000262
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000263 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000264 addPass(createAllocaHoisting());
265 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000266
267 if (!ST.hasImageHandles())
268 addPass(createNVPTXReplaceImageHandlesPass());
269
Justin Holewinskiae556d32012-05-04 20:18:50 +0000270 return false;
271}
272
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000273void NVPTXPassConfig::addPostRegAlloc() {
274 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wu77b5b382015-07-01 20:08:06 +0000275 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
276 // index with VRFrame register. NVPTXPeephole need to be run after that and
277 // will replace VRFrame with VRFrameLocal when possible.
278 addPass(createNVPTXPeephole());
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000279}
280
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000281FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000282 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000283}
284
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000285void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000286 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000287 addPass(&PHIEliminationID);
288 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000289}
290
291void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000292 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000293
294 addPass(&ProcessImplicitDefsID);
295 addPass(&LiveVariablesID);
296 addPass(&MachineLoopInfoID);
297 addPass(&PHIEliminationID);
298
299 addPass(&TwoAddressInstructionPassID);
300 addPass(&RegisterCoalescerID);
301
302 // PreRA instruction scheduling.
303 if (addPass(&MachineSchedulerID))
304 printAndVerify("After Machine Scheduling");
305
306
307 addPass(&StackSlotColoringID);
308
309 // FIXME: Needs physical registers
310 //addPass(&PostRAMachineLICMID);
311
312 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000313}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000314
315void NVPTXPassConfig::addMachineSSAOptimization() {
316 // Pre-ra tail duplication.
317 if (addPass(&EarlyTailDuplicateID))
318 printAndVerify("After Pre-RegAlloc TailDuplicate");
319
320 // Optimize PHIs before DCE: removing dead PHI cycles may make more
321 // instructions dead.
322 addPass(&OptimizePHIsID);
323
324 // This pass merges large allocas. StackSlotColoring is a different pass
325 // which merges spill slots.
326 addPass(&StackColoringID);
327
328 // If the target requests it, assign local variables to stack slots relative
329 // to one another and simplify frame index references where possible.
330 addPass(&LocalStackSlotAllocationID);
331
332 // With optimization, dead code should already be eliminated. However
333 // there is one known exception: lowered code for arguments that are only
334 // used by tail calls, where the tail calls reuse the incoming stack
335 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
336 addPass(&DeadMachineInstructionElimID);
337 printAndVerify("After codegen DCE pass");
338
339 // Allow targets to insert passes that improve instruction level parallelism,
340 // like if-conversion. Such passes will typically need dominator trees and
341 // loop info, just like LICM and CSE below.
342 if (addILPOpts())
343 printAndVerify("After ILP optimizations");
344
345 addPass(&MachineLICMID);
346 addPass(&MachineCSEID);
347
348 addPass(&MachineSinkingID);
349 printAndVerify("After Machine LICM, CSE and Sinking passes");
350
351 addPass(&PeepholeOptimizerID);
352 printAndVerify("After codegen peephole optimization pass");
353}