blob: 56ea6a4400ab36d2ffd7dfdce92a96e665b1efef [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
Nico Weberd08aa5c2016-08-24 16:36:41 +000013// Refer the ELF spec for the single letter variables, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Eugene Leviant41ca3272016-11-10 09:48:29 +000032#include "SyntheticSections.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000033#include "Thunks.h"
Simon Atanasyan9e0297b2016-11-05 22:58:01 +000034#include "Writer.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000035
36#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000037#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000038#include "llvm/Support/Endian.h"
39#include "llvm/Support/ELF.h"
40
41using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000042using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000043using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000044using namespace llvm::ELF;
45
46namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000047namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rui Ueyamac1c282a2016-02-11 21:18:01 +000049TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000050
Rafael Espindolae7e57b22015-11-09 21:43:00 +000051static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +000052static void or32be(uint8_t *P, int32_t V) { write32be(P, read32be(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000053
George Rimare6389d12016-06-08 12:22:26 +000054StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000055 return getELFRelocationTypeName(Config->EMachine, Type);
56}
57
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000058template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000059 if (!isInt<N>(V))
60 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000061}
62
63template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000064 if (!isUInt<N>(V))
65 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000066}
67
Igor Kudrinfea8ed52015-11-26 10:05:24 +000068template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000069 if (!isInt<N>(V) && !isUInt<N>(V))
70 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000071}
72
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000073template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000074 if ((V & (N - 1)) != 0)
75 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000076}
77
Rafael Espindola24de7672016-06-09 20:39:01 +000078static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000079 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000080 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000081}
82
Rui Ueyamaefc23de2015-10-14 21:30:32 +000083namespace {
84class X86TargetInfo final : public TargetInfo {
85public:
86 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000087 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000088 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000089 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000090 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000091 bool isTlsLocalDynamicRel(uint32_t Type) const override;
92 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
93 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000094 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000095 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000096 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
97 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000098 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000099
Rafael Espindola69f54022016-06-04 23:22:34 +0000100 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
101 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000102 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
103 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
104 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
105 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000106};
107
Rui Ueyama46626e12016-07-12 23:28:31 +0000108template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000109public:
110 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000111 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000112 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000113 bool isTlsLocalDynamicRel(uint32_t Type) const override;
114 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
115 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000116 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000117 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000118 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000119 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
120 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000121 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000122
Rafael Espindola5c66b822016-06-04 22:58:54 +0000123 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
124 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000125 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000126 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
127 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
128 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
129 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000130
131private:
132 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
133 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000134};
135
Davide Italiano8c3444362016-01-11 19:45:33 +0000136class PPCTargetInfo final : public TargetInfo {
137public:
138 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000139 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000140 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000141};
142
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000143class PPC64TargetInfo final : public TargetInfo {
144public:
145 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000146 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000147 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
148 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000149 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000150};
151
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000152class AArch64TargetInfo final : public TargetInfo {
153public:
154 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000155 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000156 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000157 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000158 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000159 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000160 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
161 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000162 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000163 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000164 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
165 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000166 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000167 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000168 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000169};
170
Tom Stellard80efb162016-01-07 03:59:08 +0000171class AMDGPUTargetInfo final : public TargetInfo {
172public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000173 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000174 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
175 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000176};
177
Peter Smith8646ced2016-06-07 09:31:52 +0000178class ARMTargetInfo final : public TargetInfo {
179public:
180 ARMTargetInfo();
181 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
182 uint32_t getDynRel(uint32_t Type) const override;
183 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Peter Smith441cf5d2016-07-20 14:56:26 +0000184 bool isTlsLocalDynamicRel(uint32_t Type) const override;
Peter Smith9d450252016-07-20 08:52:27 +0000185 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
186 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000187 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000188 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000189 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
190 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000191 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000192 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000193 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
194};
195
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000196template <class ELFT> class MipsTargetInfo final : public TargetInfo {
197public:
198 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000199 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000200 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000201 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000202 bool isTlsLocalDynamicRel(uint32_t Type) const override;
203 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000204 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000205 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000206 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
207 int32_t Index, unsigned RelOff) const override;
George Rimara4c7e742016-10-20 08:36:42 +0000208 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType, const InputFile &File,
Peter Smithfb05cd92016-07-08 16:10:27 +0000209 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000210 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000211 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000212};
213} // anonymous namespace
214
Rui Ueyama91004392015-10-13 16:08:15 +0000215TargetInfo *createTarget() {
216 switch (Config->EMachine) {
217 case EM_386:
Rui Ueyama6c509902016-08-03 20:15:56 +0000218 case EM_IAMCU:
Rui Ueyama91004392015-10-13 16:08:15 +0000219 return new X86TargetInfo();
220 case EM_AARCH64:
221 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000222 case EM_AMDGPU:
223 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000224 case EM_ARM:
225 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000226 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000227 switch (Config->EKind) {
228 case ELF32LEKind:
229 return new MipsTargetInfo<ELF32LE>();
230 case ELF32BEKind:
231 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000232 case ELF64LEKind:
233 return new MipsTargetInfo<ELF64LE>();
234 case ELF64BEKind:
235 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000236 default:
George Rimar777f9632016-03-12 08:31:34 +0000237 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000238 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000239 case EM_PPC:
240 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000241 case EM_PPC64:
242 return new PPC64TargetInfo();
243 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000244 if (Config->EKind == ELF32LEKind)
245 return new X86_64TargetInfo<ELF32LE>();
246 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000247 }
George Rimar777f9632016-03-12 08:31:34 +0000248 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000249}
250
Rafael Espindola01205f72015-09-22 18:19:46 +0000251TargetInfo::~TargetInfo() {}
252
Rafael Espindola666625b2016-04-01 14:36:09 +0000253uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
254 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000255 return 0;
256}
257
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000258bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000259
Peter Smithfb05cd92016-07-08 16:10:27 +0000260RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
261 const InputFile &File,
262 const SymbolBody &S) const {
263 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000264}
265
George Rimar98b060d2016-03-06 06:01:07 +0000266bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000267
George Rimar98b060d2016-03-06 06:01:07 +0000268bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000269
George Rimara4c7e742016-10-20 08:36:42 +0000270bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const { return false; }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000271
Rafael Espindola5c66b822016-06-04 22:58:54 +0000272RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
273 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000274 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000275}
276
277void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
278 llvm_unreachable("Should not have claimed to be relaxable");
279}
280
Rafael Espindola22ef9562016-04-13 01:40:19 +0000281void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
282 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000283 llvm_unreachable("Should not have claimed to be relaxable");
284}
285
Rafael Espindola22ef9562016-04-13 01:40:19 +0000286void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
287 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000288 llvm_unreachable("Should not have claimed to be relaxable");
289}
290
Rafael Espindola22ef9562016-04-13 01:40:19 +0000291void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
292 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000293 llvm_unreachable("Should not have claimed to be relaxable");
294}
295
Rafael Espindola22ef9562016-04-13 01:40:19 +0000296void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
297 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000298 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000299}
George Rimar77d1cb12015-11-24 09:00:06 +0000300
Rafael Espindola7f074422015-09-22 21:35:51 +0000301X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000302 CopyRel = R_386_COPY;
303 GotRel = R_386_GLOB_DAT;
304 PltRel = R_386_JUMP_SLOT;
305 IRelativeRel = R_386_IRELATIVE;
306 RelativeRel = R_386_RELATIVE;
307 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000308 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
309 TlsOffsetRel = R_386_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +0000310 GotEntrySize = 4;
311 GotPltEntrySize = 4;
George Rimar77b77792015-11-25 22:15:01 +0000312 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000313 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000314 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000315}
316
317RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
318 switch (Type) {
319 default:
320 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000321 case R_386_TLS_GD:
322 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000323 case R_386_TLS_LDM:
324 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000325 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000326 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000327 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000328 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000329 case R_386_GOTPC:
Rafael Espindola79202c32016-08-31 23:24:11 +0000330 return R_GOTONLY_PC_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000331 case R_386_TLS_IE:
332 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000333 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000334 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000335 case R_386_TLS_GOTIE:
336 return R_GOT_FROM_END;
337 case R_386_GOTOFF:
Rafael Espindola79202c32016-08-31 23:24:11 +0000338 return R_GOTREL_FROM_END;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000339 case R_386_TLS_LE:
340 return R_TLS;
341 case R_386_TLS_LE_32:
342 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000343 }
George Rimar77b77792015-11-25 22:15:01 +0000344}
345
Rafael Espindola69f54022016-06-04 23:22:34 +0000346RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
347 RelExpr Expr) const {
348 switch (Expr) {
349 default:
350 return Expr;
351 case R_RELAX_TLS_GD_TO_IE:
352 return R_RELAX_TLS_GD_TO_IE_END;
353 case R_RELAX_TLS_GD_TO_LE:
354 return R_RELAX_TLS_GD_TO_LE_NEG;
355 }
356}
357
Rui Ueyamac516ae12016-01-29 02:33:45 +0000358void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +0000359 write32le(Buf, Out<ELF32LE>::Dynamic->Addr);
George Rimar77b77792015-11-25 22:15:01 +0000360}
361
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000362void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000363 // Entries in .got.plt initially points back to the corresponding
364 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000365 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000366}
Rafael Espindola01205f72015-09-22 18:19:46 +0000367
George Rimar98b060d2016-03-06 06:01:07 +0000368uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000369 if (Type == R_386_TLS_LE)
370 return R_386_TLS_TPOFF;
371 if (Type == R_386_TLS_LE_32)
372 return R_386_TLS_TPOFF32;
373 return Type;
374}
375
George Rimar98b060d2016-03-06 06:01:07 +0000376bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000377 return Type == R_386_TLS_GD;
378}
379
George Rimar98b060d2016-03-06 06:01:07 +0000380bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000381 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
382}
383
George Rimar98b060d2016-03-06 06:01:07 +0000384bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000385 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
386}
387
Rui Ueyama4a90f572016-06-16 16:28:50 +0000388void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000389 // Executable files and shared object files have
390 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000391 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000392 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000393 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000394 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
395 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000396 };
397 memcpy(Buf, V, sizeof(V));
398 return;
399 }
George Rimar648a2c32015-10-20 08:54:27 +0000400
George Rimar77b77792015-11-25 22:15:01 +0000401 const uint8_t PltData[] = {
402 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000403 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
404 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000405 };
406 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000407 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000408 write32le(Buf + 2, Got + 4);
409 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000410}
411
Rui Ueyama9398f862016-01-29 04:15:02 +0000412void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
413 uint64_t PltEntryAddr, int32_t Index,
414 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000415 const uint8_t Inst[] = {
416 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
417 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
418 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
419 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000420 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000421
George Rimar77b77792015-11-25 22:15:01 +0000422 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000423 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Eugene Leviant41ca3272016-11-10 09:48:29 +0000424 uint32_t Got = In<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000425 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000426 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000427 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000428}
429
Rafael Espindola666625b2016-04-01 14:36:09 +0000430uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
431 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000432 switch (Type) {
433 default:
434 return 0;
435 case R_386_32:
436 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000437 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000438 case R_386_GOTOFF:
439 case R_386_GOTPC:
440 case R_386_PC32:
441 case R_386_PLT32:
Ed Schouten21483f52016-08-20 10:54:51 +0000442 case R_386_TLS_LE:
Rafael Espindolada99df32016-03-30 12:40:38 +0000443 return read32le(Buf);
444 }
445}
446
Rafael Espindola22ef9562016-04-13 01:40:19 +0000447void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
448 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000449 checkInt<32>(Val, Type);
450 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000451}
452
Rafael Espindola22ef9562016-04-13 01:40:19 +0000453void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
454 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000455 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000456 // leal x@tlsgd(, %ebx, 1),
457 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000458 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000459 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000460 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000461 const uint8_t Inst[] = {
462 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
463 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
464 };
465 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000466 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000467}
468
Rafael Espindola22ef9562016-04-13 01:40:19 +0000469void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
470 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000471 // Convert
472 // leal x@tlsgd(, %ebx, 1),
473 // call __tls_get_addr@plt
474 // to
475 // movl %gs:0, %eax
476 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000477 const uint8_t Inst[] = {
478 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
479 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
480 };
481 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000482 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000483}
484
George Rimar6f17e092015-12-17 09:32:21 +0000485// In some conditions, relocations can be optimized to avoid using GOT.
486// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000487void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
488 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000489 // Ulrich's document section 6.2 says that @gotntpoff can
490 // be used with MOVL or ADDL instructions.
491 // @indntpoff is similar to @gotntpoff, but for use in
492 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000493 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000494
George Rimar6f17e092015-12-17 09:32:21 +0000495 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000496 if (Loc[-1] == 0xa1) {
497 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
498 // This case is different from the generic case below because
499 // this is a 5 byte instruction while below is 6 bytes.
500 Loc[-1] = 0xb8;
501 } else if (Loc[-2] == 0x8b) {
502 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
503 Loc[-2] = 0xc7;
504 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000505 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000506 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
507 Loc[-2] = 0x81;
508 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000509 }
510 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000511 assert(Type == R_386_TLS_GOTIE);
512 if (Loc[-2] == 0x8b) {
513 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
514 Loc[-2] = 0xc7;
515 Loc[-1] = 0xc0 | Reg;
516 } else {
517 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
518 Loc[-2] = 0x8d;
519 Loc[-1] = 0x80 | (Reg << 3) | Reg;
520 }
George Rimar6f17e092015-12-17 09:32:21 +0000521 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000522 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000523}
524
Rafael Espindola22ef9562016-04-13 01:40:19 +0000525void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
526 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000527 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000528 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000529 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000530 }
531
Rui Ueyama55274e32016-04-23 01:10:15 +0000532 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000533 // leal foo(%reg),%eax
534 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000535 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000536 // movl %gs:0,%eax
537 // nop
538 // leal 0(%esi,1),%esi
539 const uint8_t Inst[] = {
540 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
541 0x90, // nop
542 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
543 };
544 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000545}
546
Rui Ueyama46626e12016-07-12 23:28:31 +0000547template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000548 CopyRel = R_X86_64_COPY;
549 GotRel = R_X86_64_GLOB_DAT;
550 PltRel = R_X86_64_JUMP_SLOT;
551 RelativeRel = R_X86_64_RELATIVE;
552 IRelativeRel = R_X86_64_IRELATIVE;
553 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000554 TlsModuleIndexRel = R_X86_64_DTPMOD64;
555 TlsOffsetRel = R_X86_64_DTPOFF64;
Rui Ueyama803b1202016-07-13 18:55:14 +0000556 GotEntrySize = 8;
557 GotPltEntrySize = 8;
George Rimar648a2c32015-10-20 08:54:27 +0000558 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000559 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000560 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000561}
562
Rui Ueyama46626e12016-07-12 23:28:31 +0000563template <class ELFT>
564RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
565 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000566 switch (Type) {
567 default:
568 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000569 case R_X86_64_TPOFF32:
570 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000571 case R_X86_64_TLSLD:
572 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000573 case R_X86_64_TLSGD:
574 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000575 case R_X86_64_SIZE32:
576 case R_X86_64_SIZE64:
577 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000578 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000579 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000580 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000581 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000582 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000583 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000584 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000585 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000586 case R_X86_64_GOTPCRELX:
587 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000588 case R_X86_64_GOTTPOFF:
589 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000590 }
George Rimar648a2c32015-10-20 08:54:27 +0000591}
592
Rui Ueyama46626e12016-07-12 23:28:31 +0000593template <class ELFT>
594void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000595 // The first entry holds the value of _DYNAMIC. It is not clear why that is
596 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000597 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000598 // other program).
Rafael Espindola04a2e342016-11-09 01:42:41 +0000599 write64le(Buf, Out<ELFT>::Dynamic->Addr);
Igor Kudrin351b41d2015-11-16 17:44:08 +0000600}
601
Rui Ueyama46626e12016-07-12 23:28:31 +0000602template <class ELFT>
603void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
604 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000605 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000606 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000607}
608
Rui Ueyama46626e12016-07-12 23:28:31 +0000609template <class ELFT>
610void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000611 const uint8_t PltData[] = {
612 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
613 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
614 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
615 };
616 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +0000617 uint64_t Got = In<ELFT>::GotPlt->getVA();
Rafael Espindola04a2e342016-11-09 01:42:41 +0000618 uint64_t Plt = Out<ELFT>::Plt->Addr;
Rui Ueyama900e2d22016-01-29 03:51:49 +0000619 write32le(Buf + 2, Got - Plt + 2); // GOT+8
620 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000621}
Rafael Espindola01205f72015-09-22 18:19:46 +0000622
Rui Ueyama46626e12016-07-12 23:28:31 +0000623template <class ELFT>
624void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
625 uint64_t PltEntryAddr, int32_t Index,
626 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000627 const uint8_t Inst[] = {
628 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
629 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
630 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
631 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000632 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000633
George Rimar648a2c32015-10-20 08:54:27 +0000634 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
635 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000636 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000637}
638
Rui Ueyama46626e12016-07-12 23:28:31 +0000639template <class ELFT>
640uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000641 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000642 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000643 return Type;
644}
645
Rui Ueyama46626e12016-07-12 23:28:31 +0000646template <class ELFT>
647bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000648 return Type == R_X86_64_GOTTPOFF;
649}
650
Rui Ueyama46626e12016-07-12 23:28:31 +0000651template <class ELFT>
652bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000653 return Type == R_X86_64_TLSGD;
654}
655
Rui Ueyama46626e12016-07-12 23:28:31 +0000656template <class ELFT>
657bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000658 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
659 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000660}
661
Rui Ueyama46626e12016-07-12 23:28:31 +0000662template <class ELFT>
663void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
664 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000665 // Convert
666 // .byte 0x66
667 // leaq x@tlsgd(%rip), %rdi
668 // .word 0x6666
669 // rex64
670 // call __tls_get_addr@plt
671 // to
672 // mov %fs:0x0,%rax
673 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000674 const uint8_t Inst[] = {
675 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
676 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
677 };
678 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000679 // The original code used a pc relative relocation and so we have to
680 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000681 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000682}
683
Rui Ueyama46626e12016-07-12 23:28:31 +0000684template <class ELFT>
685void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
686 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000687 // Convert
688 // .byte 0x66
689 // leaq x@tlsgd(%rip), %rdi
690 // .word 0x6666
691 // rex64
692 // call __tls_get_addr@plt
693 // to
694 // mov %fs:0x0,%rax
695 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000696 const uint8_t Inst[] = {
697 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
698 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
699 };
700 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000701 // Both code sequences are PC relatives, but since we are moving the constant
702 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000703 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000704}
705
George Rimar77d1cb12015-11-24 09:00:06 +0000706// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000707// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000708template <class ELFT>
709void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
710 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000711 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000712 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000713 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000714
Rui Ueyama73575c42016-06-21 05:09:39 +0000715 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000716 // because LEA with these registers needs 4 bytes to encode and thus
717 // wouldn't fit the space.
718
719 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
720 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
721 memcpy(Inst, "\x48\x81\xc4", 3);
722 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
723 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
724 memcpy(Inst, "\x49\x81\xc4", 3);
725 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
726 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
727 memcpy(Inst, "\x4d\x8d", 2);
728 *RegSlot = 0x80 | (Reg << 3) | Reg;
729 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
730 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
731 memcpy(Inst, "\x48\x8d", 2);
732 *RegSlot = 0x80 | (Reg << 3) | Reg;
733 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
734 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
735 memcpy(Inst, "\x49\xc7", 2);
736 *RegSlot = 0xc0 | Reg;
737 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
738 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
739 memcpy(Inst, "\x48\xc7", 2);
740 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000741 } else {
742 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000743 }
744
745 // The original code used a PC relative relocation.
746 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000747 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000748}
749
Rui Ueyama46626e12016-07-12 23:28:31 +0000750template <class ELFT>
751void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
752 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000753 // Convert
754 // leaq bar@tlsld(%rip), %rdi
755 // callq __tls_get_addr@PLT
756 // leaq bar@dtpoff(%rax), %rcx
757 // to
758 // .word 0x6666
759 // .byte 0x66
760 // mov %fs:0,%rax
761 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000762 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000763 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000764 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000765 }
766 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000767 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000768 return;
George Rimar25411f252015-12-04 11:20:13 +0000769 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000770
771 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000772 0x66, 0x66, // .word 0x6666
773 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000774 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
775 };
776 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000777}
778
Rui Ueyama46626e12016-07-12 23:28:31 +0000779template <class ELFT>
780void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
781 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000782 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000783 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000784 checkUInt<32>(Val, Type);
785 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000786 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000787 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000788 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000789 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000790 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000791 case R_X86_64_GOTPCRELX:
792 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000793 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000794 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000795 case R_X86_64_PLT32:
796 case R_X86_64_TLSGD:
797 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000798 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000799 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000800 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000801 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000802 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000803 case R_X86_64_64:
804 case R_X86_64_DTPOFF64:
805 case R_X86_64_SIZE64:
806 case R_X86_64_PC64:
807 write64le(Loc, Val);
808 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000809 default:
George Rimar57610422016-03-11 14:43:02 +0000810 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000811 }
812}
813
Rui Ueyama46626e12016-07-12 23:28:31 +0000814template <class ELFT>
815RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
816 const uint8_t *Data,
817 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000818 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000819 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000820 const uint8_t Op = Data[-2];
821 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000822 // FIXME: When PIC is disabled and foo is defined locally in the
823 // lower 32 bit address space, memory operand in mov can be converted into
824 // immediate operand. Otherwise, mov must be changed to lea. We support only
825 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000826 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000827 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000828 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000829 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
830 return R_RELAX_GOT_PC;
831
832 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
833 // If PIC then no relaxation is available.
834 // We also don't relax test/binop instructions without REX byte,
835 // they are 32bit operations and not common to have.
836 assert(Type == R_X86_64_REX_GOTPCRELX);
837 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000838}
839
George Rimarb7204302016-06-02 09:22:00 +0000840// A subset of relaxations can only be applied for no-PIC. This method
841// handles such relaxations. Instructions encoding information was taken from:
842// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
843// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
844// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000845template <class ELFT>
846void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
847 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000848 const uint8_t Rex = Loc[-3];
849 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
850 if (Op == 0x85) {
851 // See "TEST-Logical Compare" (4-428 Vol. 2B),
852 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
853
854 // ModR/M byte has form XX YYY ZZZ, where
855 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
856 // XX has different meanings:
857 // 00: The operand's memory address is in reg1.
858 // 01: The operand's memory address is reg1 + a byte-sized displacement.
859 // 10: The operand's memory address is reg1 + a word-sized displacement.
860 // 11: The operand is reg1 itself.
861 // If an instruction requires only one operand, the unused reg2 field
862 // holds extra opcode bits rather than a register code
863 // 0xC0 == 11 000 000 binary.
864 // 0x38 == 00 111 000 binary.
865 // We transfer reg2 to reg1 here as operand.
866 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000867 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000868
869 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
870 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000871 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000872
873 // Move R bit to the B bit in REX byte.
874 // REX byte is encoded as 0100WRXB, where
875 // 0100 is 4bit fixed pattern.
876 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
877 // default operand size is used (which is 32-bit for most but not all
878 // instructions).
879 // REX.R This 1-bit value is an extension to the MODRM.reg field.
880 // REX.X This 1-bit value is an extension to the SIB.index field.
881 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
882 // SIB.base field.
883 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000884 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000885 relocateOne(Loc, R_X86_64_PC32, Val);
886 return;
887 }
888
889 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
890 // or xor operations.
891
892 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
893 // Logic is close to one for test instruction above, but we also
894 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000895 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000896
897 // Primary opcode is 0x81, opcode extension is one of:
898 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
899 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
900 // This value was wrote to MODRM.reg in a line above.
901 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
902 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
903 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000904 Loc[-2] = 0x81;
905 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000906 relocateOne(Loc, R_X86_64_PC32, Val);
907}
908
Rui Ueyama46626e12016-07-12 23:28:31 +0000909template <class ELFT>
910void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000911 const uint8_t Op = Loc[-2];
912 const uint8_t ModRm = Loc[-1];
913
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000914 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000915 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000916 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000917 relocateOne(Loc, R_X86_64_PC32, Val);
918 return;
919 }
920
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000921 if (Op != 0xff) {
922 // We are relaxing a rip relative to an absolute, so compensate
923 // for the old -4 addend.
924 assert(!Config->Pic);
925 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
926 return;
927 }
928
George Rimarb7204302016-06-02 09:22:00 +0000929 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000930 if (ModRm == 0x15) {
931 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
932 // Instead we convert to "addr32 call foo" where addr32 is an instruction
933 // prefix. That makes result expression to be a single instruction.
934 Loc[-2] = 0x67; // addr32 prefix
935 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000936 relocateOne(Loc, R_X86_64_PC32, Val);
937 return;
938 }
939
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000940 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
941 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
942 assert(ModRm == 0x25);
943 Loc[-2] = 0xe9; // jmp
944 Loc[3] = 0x90; // nop
945 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000946}
947
Hal Finkel3c8cc672015-10-12 20:56:18 +0000948// Relocation masks following the #lo(value), #hi(value), #ha(value),
949// #higher(value), #highera(value), #highest(value), and #highesta(value)
950// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
951// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000952static uint16_t applyPPCLo(uint64_t V) { return V; }
953static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
954static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
955static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
956static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000957static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000958static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
959
Davide Italiano8c3444362016-01-11 19:45:33 +0000960PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000961
Rafael Espindola22ef9562016-04-13 01:40:19 +0000962void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
963 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000964 switch (Type) {
965 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000966 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000967 break;
968 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000969 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000970 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000971 case R_PPC_ADDR32:
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000972 case R_PPC_REL32:
973 write32be(Loc, Val);
974 break;
Rui Ueyama035c4f12016-11-01 18:30:28 +0000975 case R_PPC_REL24:
976 or32be(Loc, Val & 0x3FFFFFC);
977 break;
Davide Italiano8c3444362016-01-11 19:45:33 +0000978 default:
George Rimar57610422016-03-11 14:43:02 +0000979 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000980 }
981}
982
Rafael Espindola22ef9562016-04-13 01:40:19 +0000983RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Rui Ueyama7fd5c84f2016-11-01 18:30:26 +0000984 switch (Type) {
985 case R_PPC_REL24:
986 case R_PPC_REL32:
987 return R_PC;
988 default:
989 return R_ABS;
990 }
Rafael Espindola22ef9562016-04-13 01:40:19 +0000991}
992
Rafael Espindolac4010882015-09-22 20:54:08 +0000993PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000994 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000995 RelativeRel = R_PPC64_RELATIVE;
Rui Ueyama803b1202016-07-13 18:55:14 +0000996 GotEntrySize = 8;
997 GotPltEntrySize = 8;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000998 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000999 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +00001000
1001 // We need 64K pages (at least under glibc/Linux, the loader won't
1002 // set different permissions on a finer granularity than that).
Petr Hosek5d98fef72016-09-28 00:09:20 +00001003 MaxPageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +00001004
1005 // The PPC64 ELF ABI v1 spec, says:
1006 //
1007 // It is normally desirable to put segments with different characteristics
1008 // in separate 256 Mbyte portions of the address space, to give the
1009 // operating system full paging flexibility in the 64-bit address space.
1010 //
1011 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
1012 // use 0x10000000 as the starting address.
Rui Ueyama941faa72016-07-14 17:43:28 +00001013 DefaultImageBase = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +00001014}
Hal Finkel3c8cc672015-10-12 20:56:18 +00001015
Rafael Espindola15cec292016-04-27 12:25:22 +00001016static uint64_t PPC64TocOffset = 0x8000;
1017
Hal Finkel6f97c2b2015-10-16 21:55:40 +00001018uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +00001019 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
1020 // TOC starts where the first of these sections starts. We always create a
1021 // .got when we see a relocation that uses it, so for us the start is always
1022 // the .got.
Eugene Leviantad4439e2016-11-11 11:33:32 +00001023 uint64_t TocVA = In<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001024
1025 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1026 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1027 // code (crt1.o) assumes that you can get from the TOC base to the
1028 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001029 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001030}
1031
Rafael Espindola22ef9562016-04-13 01:40:19 +00001032RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1033 switch (Type) {
1034 default:
1035 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001036 case R_PPC64_TOC16:
1037 case R_PPC64_TOC16_DS:
1038 case R_PPC64_TOC16_HA:
1039 case R_PPC64_TOC16_HI:
1040 case R_PPC64_TOC16_LO:
1041 case R_PPC64_TOC16_LO_DS:
1042 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001043 case R_PPC64_TOC:
1044 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001045 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001046 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001047 }
1048}
1049
Rui Ueyama9398f862016-01-29 04:15:02 +00001050void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1051 uint64_t PltEntryAddr, int32_t Index,
1052 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001053 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1054
1055 // FIXME: What we should do, in theory, is get the offset of the function
1056 // descriptor in the .opd section, and use that as the offset from %r2 (the
1057 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1058 // be a pointer to the function descriptor in the .opd section. Using
1059 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1060
George Rimara4c7e742016-10-20 08:36:42 +00001061 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
1062 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1063 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1064 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1065 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1066 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1067 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1068 write32be(Buf + 28, 0x4e800420); // bctr
Hal Finkel3c8cc672015-10-12 20:56:18 +00001069}
1070
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001071static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1072 uint64_t V = Val - PPC64TocOffset;
1073 switch (Type) {
George Rimara4c7e742016-10-20 08:36:42 +00001074 case R_PPC64_TOC16:
1075 return {R_PPC64_ADDR16, V};
1076 case R_PPC64_TOC16_DS:
1077 return {R_PPC64_ADDR16_DS, V};
1078 case R_PPC64_TOC16_HA:
1079 return {R_PPC64_ADDR16_HA, V};
1080 case R_PPC64_TOC16_HI:
1081 return {R_PPC64_ADDR16_HI, V};
1082 case R_PPC64_TOC16_LO:
1083 return {R_PPC64_ADDR16_LO, V};
1084 case R_PPC64_TOC16_LO_DS:
1085 return {R_PPC64_ADDR16_LO_DS, V};
1086 default:
1087 return {Type, Val};
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001088 }
1089}
1090
Rafael Espindola22ef9562016-04-13 01:40:19 +00001091void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1092 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001093 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001094 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001095 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001096
Hal Finkel3c8cc672015-10-12 20:56:18 +00001097 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001098 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001099 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001100 // Preserve the AA/LK bits in the branch instruction
1101 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001102 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001103 break;
1104 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001105 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001106 checkInt<16>(Val, Type);
1107 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001108 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001109 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001110 checkInt<16>(Val, Type);
1111 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001112 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001113 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001114 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001115 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001116 break;
1117 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001118 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001119 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001120 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001121 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001122 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001123 break;
1124 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001125 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001126 break;
1127 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001128 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001129 break;
1130 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001131 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001132 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001133 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001134 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001135 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001136 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001137 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001138 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001139 break;
1140 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001141 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001142 checkInt<32>(Val, Type);
1143 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001144 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001145 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001146 case R_PPC64_REL64:
1147 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001148 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001149 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001150 case R_PPC64_REL24: {
1151 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001152 checkInt<24>(Val, Type);
1153 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001154 break;
1155 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001156 default:
George Rimar57610422016-03-11 14:43:02 +00001157 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001158 }
1159}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001160
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001161AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001162 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001163 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001164 IRelativeRel = R_AARCH64_IRELATIVE;
1165 GotRel = R_AARCH64_GLOB_DAT;
1166 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001167 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001168 TlsGotRel = R_AARCH64_TLS_TPREL64;
Rui Ueyama803b1202016-07-13 18:55:14 +00001169 GotEntrySize = 8;
1170 GotPltEntrySize = 8;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001171 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001172 PltHeaderSize = 32;
Eugene Leviantee8dcfb2016-10-04 08:58:55 +00001173 MaxPageSize = 65536;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001174
1175 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1176 // 1 of the tls structures and the tcb size is 16.
1177 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001178}
George Rimar648a2c32015-10-20 08:54:27 +00001179
Rafael Espindola22ef9562016-04-13 01:40:19 +00001180RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1181 const SymbolBody &S) const {
1182 switch (Type) {
1183 default:
1184 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001185 case R_AARCH64_TLSDESC_ADR_PAGE21:
1186 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001187 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1188 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1189 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001190 case R_AARCH64_TLSDESC_CALL:
Peter Smithd6486032016-10-20 09:59:26 +00001191 return R_TLSDESC_CALL;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001192 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1193 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1194 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001195 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001196 case R_AARCH64_CONDBR19:
1197 case R_AARCH64_JUMP26:
1198 case R_AARCH64_TSTBR14:
1199 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001200 case R_AARCH64_PREL16:
1201 case R_AARCH64_PREL32:
1202 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001203 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001204 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001205 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001206 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001207 case R_AARCH64_LD64_GOT_LO12_NC:
1208 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1209 return R_GOT;
1210 case R_AARCH64_ADR_GOT_PAGE:
1211 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1212 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001213 }
1214}
1215
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001216RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1217 RelExpr Expr) const {
1218 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1219 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1220 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1221 return R_RELAX_TLS_GD_TO_IE_ABS;
1222 }
1223 return Expr;
1224}
1225
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001226bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001227 switch (Type) {
1228 default:
1229 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001230 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001231 case R_AARCH64_LD64_GOT_LO12_NC:
1232 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001233 case R_AARCH64_LDST16_ABS_LO12_NC:
1234 case R_AARCH64_LDST32_ABS_LO12_NC:
1235 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001236 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001237 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1238 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001239 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001240 return true;
1241 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001242}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001243
George Rimar98b060d2016-03-06 06:01:07 +00001244bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001245 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1246 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1247}
1248
George Rimar98b060d2016-03-06 06:01:07 +00001249uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001250 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1251 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001252 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001253 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001254 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001255}
1256
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001257void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +00001258 write64le(Buf, Out<ELF64LE>::Plt->Addr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001259}
1260
Rafael Espindola22ef9562016-04-13 01:40:19 +00001261static uint64_t getAArch64Page(uint64_t Expr) {
1262 return Expr & (~static_cast<uint64_t>(0xFFF));
1263}
1264
Rui Ueyama4a90f572016-06-16 16:28:50 +00001265void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001266 const uint8_t PltData[] = {
1267 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1268 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1269 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1270 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1271 0x20, 0x02, 0x1f, 0xd6, // br x17
1272 0x1f, 0x20, 0x03, 0xd5, // nop
1273 0x1f, 0x20, 0x03, 0xd5, // nop
1274 0x1f, 0x20, 0x03, 0xd5 // nop
1275 };
1276 memcpy(Buf, PltData, sizeof(PltData));
1277
Eugene Leviant41ca3272016-11-10 09:48:29 +00001278 uint64_t Got = In<ELF64LE>::GotPlt->getVA();
Rafael Espindola04a2e342016-11-09 01:42:41 +00001279 uint64_t Plt = Out<ELF64LE>::Plt->Addr;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001280 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1281 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1282 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1283 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001284}
1285
Rui Ueyama9398f862016-01-29 04:15:02 +00001286void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1287 uint64_t PltEntryAddr, int32_t Index,
1288 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001289 const uint8_t Inst[] = {
1290 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1291 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1292 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1293 0x20, 0x02, 0x1f, 0xd6 // br x17
1294 };
1295 memcpy(Buf, Inst, sizeof(Inst));
1296
Rafael Espindola22ef9562016-04-13 01:40:19 +00001297 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1298 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1299 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1300 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001301}
1302
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001303static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001304 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001305 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1306 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001307 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001308}
1309
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001310static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1311 or32le(L, (Imm & 0xFFF) << 10);
1312}
1313
Rafael Espindola22ef9562016-04-13 01:40:19 +00001314void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1315 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001316 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001317 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001318 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001319 checkIntUInt<16>(Val, Type);
1320 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001321 break;
1322 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001323 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001324 checkIntUInt<32>(Val, Type);
1325 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001326 break;
1327 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001328 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001329 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001330 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001331 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001332 // This relocation stores 12 bits and there's no instruction
1333 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001334 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1335 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001336 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001337 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001338 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001339 case R_AARCH64_ADR_PREL_PG_HI21:
1340 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001341 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001342 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001343 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001344 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001345 case R_AARCH64_ADR_PREL_LO21:
1346 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001347 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001348 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001349 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001350 case R_AARCH64_JUMP26:
1351 checkInt<28>(Val, Type);
1352 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001353 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001354 case R_AARCH64_CONDBR19:
1355 checkInt<21>(Val, Type);
1356 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001357 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001358 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001359 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001360 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001361 checkAlignment<8>(Val, Type);
1362 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001363 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001364 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001365 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001366 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001367 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001368 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001369 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001370 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001371 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001372 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001373 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001374 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001375 break;
1376 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001377 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001378 break;
Eugene Leviant99da7522016-09-12 10:02:41 +00001379 case R_AARCH64_MOVW_UABS_G0_NC:
1380 or32le(Loc, (Val & 0xFFFF) << 5);
1381 break;
1382 case R_AARCH64_MOVW_UABS_G1_NC:
1383 or32le(Loc, (Val & 0xFFFF0000) >> 11);
1384 break;
1385 case R_AARCH64_MOVW_UABS_G2_NC:
1386 or32le(Loc, (Val & 0xFFFF00000000) >> 27);
1387 break;
1388 case R_AARCH64_MOVW_UABS_G3:
1389 or32le(Loc, (Val & 0xFFFF000000000000) >> 43);
1390 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001391 case R_AARCH64_TSTBR14:
1392 checkInt<16>(Val, Type);
1393 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001394 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001395 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1396 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001397 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001398 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001399 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001400 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001401 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001402 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001403 default:
George Rimar57610422016-03-11 14:43:02 +00001404 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001405 }
1406}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001407
Rafael Espindola22ef9562016-04-13 01:40:19 +00001408void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1409 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001410 // TLSDESC Global-Dynamic relocation are in the form:
1411 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1412 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1413 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1414 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001415 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001416 // And it can optimized to:
1417 // movz x0, #0x0, lsl #16
1418 // movk x0, #0x10
1419 // nop
1420 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001421 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001422
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001423 switch (Type) {
1424 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1425 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001426 write32le(Loc, 0xd503201f); // nop
1427 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001428 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001429 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1430 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001431 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001432 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1433 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001434 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001435 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001436 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001437}
1438
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001439void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1440 uint64_t Val) const {
1441 // TLSDESC Global-Dynamic relocation are in the form:
1442 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1443 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1444 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1445 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1446 // blr x1
1447 // And it can optimized to:
1448 // adrp x0, :gottprel:v
1449 // ldr x0, [x0, :gottprel_lo12:v]
1450 // nop
1451 // nop
1452
1453 switch (Type) {
1454 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1455 case R_AARCH64_TLSDESC_CALL:
1456 write32le(Loc, 0xd503201f); // nop
1457 break;
1458 case R_AARCH64_TLSDESC_ADR_PAGE21:
1459 write32le(Loc, 0x90000000); // adrp
1460 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1461 break;
1462 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1463 write32le(Loc, 0xf9400000); // ldr
1464 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1465 break;
1466 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001467 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001468 }
1469}
1470
Rafael Espindola22ef9562016-04-13 01:40:19 +00001471void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1472 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001473 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001474
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001475 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001476 // Generate MOVZ.
1477 uint32_t RegNo = read32le(Loc) & 0x1f;
1478 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1479 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001480 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001481 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1482 // Generate MOVK.
1483 uint32_t RegNo = read32le(Loc) & 0x1f;
1484 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1485 return;
1486 }
1487 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001488}
1489
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001490AMDGPUTargetInfo::AMDGPUTargetInfo() {
Rui Ueyama7caf48c2016-08-31 21:04:25 +00001491 RelativeRel = R_AMDGPU_REL64;
Rui Ueyama0fad6ea2016-07-14 05:46:22 +00001492 GotRel = R_AMDGPU_ABS64;
1493 GotEntrySize = 8;
1494}
Tom Stellard391e3a82016-07-04 19:19:07 +00001495
Rafael Espindola22ef9562016-04-13 01:40:19 +00001496void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1497 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001498 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001499 case R_AMDGPU_ABS32:
Tom Stellard391e3a82016-07-04 19:19:07 +00001500 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001501 case R_AMDGPU_GOTPCREL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001502 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001503 case R_AMDGPU_REL32_LO:
Tom Stellard391e3a82016-07-04 19:19:07 +00001504 write32le(Loc, Val);
1505 break;
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001506 case R_AMDGPU_ABS64:
1507 write64le(Loc, Val);
1508 break;
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001509 case R_AMDGPU_GOTPCREL32_HI:
1510 case R_AMDGPU_REL32_HI:
1511 write32le(Loc, Val >> 32);
1512 break;
Tom Stellard391e3a82016-07-04 19:19:07 +00001513 default:
1514 fatal("unrecognized reloc " + Twine(Type));
1515 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001516}
1517
1518RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001519 switch (Type) {
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001520 case R_AMDGPU_ABS32:
Konstantin Zhuravlyovb625d172016-10-20 18:34:58 +00001521 case R_AMDGPU_ABS64:
Konstantin Zhuravlyov667e245e2016-07-21 15:30:13 +00001522 return R_ABS;
Tom Stellard391e3a82016-07-04 19:19:07 +00001523 case R_AMDGPU_REL32:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001524 case R_AMDGPU_REL32_LO:
1525 case R_AMDGPU_REL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001526 return R_PC;
1527 case R_AMDGPU_GOTPCREL:
Konstantin Zhuravlyovd4327e92016-10-14 04:51:43 +00001528 case R_AMDGPU_GOTPCREL32_LO:
1529 case R_AMDGPU_GOTPCREL32_HI:
Tom Stellard391e3a82016-07-04 19:19:07 +00001530 return R_GOT_PC;
1531 default:
1532 fatal("do not know how to handle relocation " + Twine(Type));
1533 }
Tom Stellard80efb162016-01-07 03:59:08 +00001534}
1535
Peter Smith8646ced2016-06-07 09:31:52 +00001536ARMTargetInfo::ARMTargetInfo() {
1537 CopyRel = R_ARM_COPY;
1538 RelativeRel = R_ARM_RELATIVE;
1539 IRelativeRel = R_ARM_IRELATIVE;
1540 GotRel = R_ARM_GLOB_DAT;
1541 PltRel = R_ARM_JUMP_SLOT;
1542 TlsGotRel = R_ARM_TLS_TPOFF32;
1543 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1544 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
Rui Ueyama803b1202016-07-13 18:55:14 +00001545 GotEntrySize = 4;
1546 GotPltEntrySize = 4;
Peter Smith8646ced2016-06-07 09:31:52 +00001547 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001548 PltHeaderSize = 20;
Peter Smith9d450252016-07-20 08:52:27 +00001549 // ARM uses Variant 1 TLS
1550 TcbSize = 8;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001551 NeedsThunks = true;
Peter Smith8646ced2016-06-07 09:31:52 +00001552}
1553
1554RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1555 switch (Type) {
1556 default:
1557 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001558 case R_ARM_THM_JUMP11:
1559 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001560 case R_ARM_CALL:
1561 case R_ARM_JUMP24:
1562 case R_ARM_PC24:
1563 case R_ARM_PLT32:
Peter Smithd6486032016-10-20 09:59:26 +00001564 case R_ARM_PREL31:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001565 case R_ARM_THM_JUMP19:
1566 case R_ARM_THM_JUMP24:
1567 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001568 return R_PLT_PC;
1569 case R_ARM_GOTOFF32:
1570 // (S + A) - GOT_ORG
1571 return R_GOTREL;
1572 case R_ARM_GOT_BREL:
1573 // GOT(S) + A - GOT_ORG
1574 return R_GOT_OFF;
1575 case R_ARM_GOT_PREL:
Peter Smith9d450252016-07-20 08:52:27 +00001576 case R_ARM_TLS_IE32:
1577 // GOT(S) + A - P
Peter Smith8646ced2016-06-07 09:31:52 +00001578 return R_GOT_PC;
Davide Italiano38115ff2016-08-01 19:28:13 +00001579 case R_ARM_TARGET1:
1580 return Config->Target1Rel ? R_PC : R_ABS;
Peter Smith9bbd4e22016-10-17 18:12:24 +00001581 case R_ARM_TARGET2:
1582 if (Config->Target2 == Target2Policy::Rel)
1583 return R_PC;
1584 if (Config->Target2 == Target2Policy::Abs)
1585 return R_ABS;
1586 return R_GOT_PC;
Peter Smith9d450252016-07-20 08:52:27 +00001587 case R_ARM_TLS_GD32:
1588 return R_TLSGD_PC;
Peter Smith441cf5d2016-07-20 14:56:26 +00001589 case R_ARM_TLS_LDM32:
1590 return R_TLSLD_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001591 case R_ARM_BASE_PREL:
1592 // B(S) + A - P
1593 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1594 // platforms.
1595 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001596 case R_ARM_MOVW_PREL_NC:
1597 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001598 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001599 case R_ARM_THM_MOVW_PREL_NC:
1600 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001601 return R_PC;
Peter Smithd6486032016-10-20 09:59:26 +00001602 case R_ARM_NONE:
1603 return R_HINT;
Peter Smith9d450252016-07-20 08:52:27 +00001604 case R_ARM_TLS_LE32:
1605 return R_TLS;
Peter Smith8646ced2016-06-07 09:31:52 +00001606 }
1607}
1608
1609uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
Davide Italiano38115ff2016-08-01 19:28:13 +00001610 if (Type == R_ARM_TARGET1 && !Config->Target1Rel)
1611 return R_ARM_ABS32;
Peter Smith8646ced2016-06-07 09:31:52 +00001612 if (Type == R_ARM_ABS32)
1613 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001614 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001615 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001616 return R_ARM_ABS32;
1617}
1618
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001619void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +00001620 write32le(Buf, Out<ELF32LE>::Plt->Addr);
Peter Smith8646ced2016-06-07 09:31:52 +00001621}
1622
Rui Ueyama4a90f572016-06-16 16:28:50 +00001623void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001624 const uint8_t PltData[] = {
1625 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1626 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1627 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1628 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1629 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1630 };
1631 memcpy(Buf, PltData, sizeof(PltData));
Eugene Leviant41ca3272016-11-10 09:48:29 +00001632 uint64_t GotPlt = In<ELF32LE>::GotPlt->getVA();
Rafael Espindola04a2e342016-11-09 01:42:41 +00001633 uint64_t L1 = Out<ELF32LE>::Plt->Addr + 8;
Peter Smith8646ced2016-06-07 09:31:52 +00001634 write32le(Buf + 16, GotPlt - L1 - 8);
1635}
1636
1637void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1638 uint64_t PltEntryAddr, int32_t Index,
1639 unsigned RelOff) const {
1640 // FIXME: Using simple code sequence with simple relocations.
1641 // There is a more optimal sequence but it requires support for the group
1642 // relocations. See ELF for the ARM Architecture Appendix A.3
1643 const uint8_t PltData[] = {
1644 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1645 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1646 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1647 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1648 };
1649 memcpy(Buf, PltData, sizeof(PltData));
1650 uint64_t L1 = PltEntryAddr + 4;
1651 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1652}
1653
Peter Smithfb05cd92016-07-08 16:10:27 +00001654RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1655 const InputFile &File,
1656 const SymbolBody &S) const {
Peter Smith2227c7f2016-11-03 11:49:23 +00001657 // If S is an undefined weak symbol we don't need a Thunk
1658 if (S.isUndefined())
1659 return Expr;
Peter Smithfb05cd92016-07-08 16:10:27 +00001660 // A state change from ARM to Thumb and vice versa must go through an
1661 // interworking thunk if the relocation type is not R_ARM_CALL or
1662 // R_ARM_THM_CALL.
1663 switch (RelocType) {
1664 case R_ARM_PC24:
1665 case R_ARM_PLT32:
1666 case R_ARM_JUMP24:
1667 // Source is ARM, all PLT entries are ARM so no interworking required.
1668 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1669 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1670 return R_THUNK_PC;
1671 break;
1672 case R_ARM_THM_JUMP19:
1673 case R_ARM_THM_JUMP24:
1674 // Source is Thumb, all PLT entries are ARM so interworking is required.
1675 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1676 if (Expr == R_PLT_PC)
1677 return R_THUNK_PLT_PC;
1678 if ((S.getVA<ELF32LE>() & 1) == 0)
1679 return R_THUNK_PC;
1680 break;
1681 }
1682 return Expr;
1683}
1684
Peter Smith8646ced2016-06-07 09:31:52 +00001685void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1686 uint64_t Val) const {
1687 switch (Type) {
Peter Smith8646ced2016-06-07 09:31:52 +00001688 case R_ARM_ABS32:
1689 case R_ARM_BASE_PREL:
1690 case R_ARM_GOTOFF32:
1691 case R_ARM_GOT_BREL:
1692 case R_ARM_GOT_PREL:
1693 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001694 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001695 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001696 case R_ARM_TLS_GD32:
1697 case R_ARM_TLS_IE32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001698 case R_ARM_TLS_LDM32:
1699 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001700 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001701 write32le(Loc, Val);
1702 break;
1703 case R_ARM_PREL31:
1704 checkInt<31>(Val, Type);
1705 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1706 break;
1707 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001708 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1709 // value of bit 0 of Val, we must select a BL or BLX instruction
1710 if (Val & 1) {
1711 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1712 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1713 checkInt<26>(Val, Type);
1714 write32le(Loc, 0xfa000000 | // opcode
1715 ((Val & 2) << 23) | // H
1716 ((Val >> 2) & 0x00ffffff)); // imm24
1717 break;
1718 }
1719 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1720 // BLX (always unconditional) instruction to an ARM Target, select an
1721 // unconditional BL.
1722 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
George Rimara4c7e742016-10-20 08:36:42 +00001723 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001724 case R_ARM_JUMP24:
1725 case R_ARM_PC24:
1726 case R_ARM_PLT32:
1727 checkInt<26>(Val, Type);
1728 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1729 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001730 case R_ARM_THM_JUMP11:
1731 checkInt<12>(Val, Type);
1732 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1733 break;
1734 case R_ARM_THM_JUMP19:
1735 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1736 checkInt<21>(Val, Type);
1737 write16le(Loc,
1738 (read16le(Loc) & 0xfbc0) | // opcode cond
1739 ((Val >> 10) & 0x0400) | // S
1740 ((Val >> 12) & 0x003f)); // imm6
1741 write16le(Loc + 2,
1742 0x8000 | // opcode
1743 ((Val >> 8) & 0x0800) | // J2
1744 ((Val >> 5) & 0x2000) | // J1
1745 ((Val >> 1) & 0x07ff)); // imm11
1746 break;
1747 case R_ARM_THM_CALL:
1748 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1749 // value of bit 0 of Val, we must select a BL or BLX instruction
1750 if ((Val & 1) == 0) {
1751 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1752 // only be two byte aligned. This must be done before overflow check
1753 Val = alignTo(Val, 4);
1754 }
1755 // Bit 12 is 0 for BLX, 1 for BL
1756 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
George Rimara4c7e742016-10-20 08:36:42 +00001757 // Fall through as rest of encoding is the same as B.W
Peter Smithfa4d90d2016-06-16 09:53:46 +00001758 case R_ARM_THM_JUMP24:
1759 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1760 // FIXME: Use of I1 and I2 require v6T2ops
1761 checkInt<25>(Val, Type);
1762 write16le(Loc,
1763 0xf000 | // opcode
1764 ((Val >> 14) & 0x0400) | // S
1765 ((Val >> 12) & 0x03ff)); // imm10
1766 write16le(Loc + 2,
1767 (read16le(Loc + 2) & 0xd000) | // opcode
1768 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1769 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1770 ((Val >> 1) & 0x07ff)); // imm11
1771 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001772 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001773 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001774 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1775 (Val & 0x0fff));
1776 break;
1777 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001778 case R_ARM_MOVT_PREL:
1779 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001780 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1781 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1782 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001783 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001784 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001785 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001786 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001787 write16le(Loc,
1788 0xf2c0 | // opcode
1789 ((Val >> 17) & 0x0400) | // i
1790 ((Val >> 28) & 0x000f)); // imm4
1791 write16le(Loc + 2,
1792 (read16le(Loc + 2) & 0x8f00) | // opcode
1793 ((Val >> 12) & 0x7000) | // imm3
1794 ((Val >> 16) & 0x00ff)); // imm8
1795 break;
1796 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001797 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001798 // Encoding T3: A = imm4:i:imm3:imm8
1799 write16le(Loc,
1800 0xf240 | // opcode
1801 ((Val >> 1) & 0x0400) | // i
1802 ((Val >> 12) & 0x000f)); // imm4
1803 write16le(Loc + 2,
1804 (read16le(Loc + 2) & 0x8f00) | // opcode
1805 ((Val << 4) & 0x7000) | // imm3
1806 (Val & 0x00ff)); // imm8
1807 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001808 default:
1809 fatal("unrecognized reloc " + Twine(Type));
1810 }
1811}
1812
1813uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1814 uint32_t Type) const {
1815 switch (Type) {
1816 default:
1817 return 0;
1818 case R_ARM_ABS32:
1819 case R_ARM_BASE_PREL:
1820 case R_ARM_GOTOFF32:
1821 case R_ARM_GOT_BREL:
1822 case R_ARM_GOT_PREL:
1823 case R_ARM_REL32:
Davide Italiano38115ff2016-08-01 19:28:13 +00001824 case R_ARM_TARGET1:
Peter Smith9bbd4e22016-10-17 18:12:24 +00001825 case R_ARM_TARGET2:
Peter Smith9d450252016-07-20 08:52:27 +00001826 case R_ARM_TLS_GD32:
Peter Smith441cf5d2016-07-20 14:56:26 +00001827 case R_ARM_TLS_LDM32:
1828 case R_ARM_TLS_LDO32:
Peter Smith9d450252016-07-20 08:52:27 +00001829 case R_ARM_TLS_IE32:
1830 case R_ARM_TLS_LE32:
Peter Smith8646ced2016-06-07 09:31:52 +00001831 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001832 case R_ARM_PREL31:
1833 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001834 case R_ARM_CALL:
1835 case R_ARM_JUMP24:
1836 case R_ARM_PC24:
1837 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001838 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001839 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001840 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001841 case R_ARM_THM_JUMP19: {
1842 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1843 uint16_t Hi = read16le(Buf);
1844 uint16_t Lo = read16le(Buf + 2);
1845 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1846 ((Lo & 0x0800) << 8) | // J2
1847 ((Lo & 0x2000) << 5) | // J1
1848 ((Hi & 0x003f) << 12) | // imm6
1849 ((Lo & 0x07ff) << 1)); // imm11:0
1850 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001851 case R_ARM_THM_CALL:
1852 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001853 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1854 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1855 // FIXME: I1 and I2 require v6T2ops
1856 uint16_t Hi = read16le(Buf);
1857 uint16_t Lo = read16le(Buf + 2);
1858 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1859 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1860 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1861 ((Hi & 0x003ff) << 12) | // imm0
1862 ((Lo & 0x007ff) << 1)); // imm11:0
1863 }
1864 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1865 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001866 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001867 case R_ARM_MOVT_ABS:
1868 case R_ARM_MOVW_PREL_NC:
1869 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001870 uint64_t Val = read32le(Buf) & 0x000f0fff;
1871 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1872 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001873 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001874 case R_ARM_THM_MOVT_ABS:
1875 case R_ARM_THM_MOVW_PREL_NC:
1876 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001877 // Encoding T3: A = imm4:i:imm3:imm8
1878 uint16_t Hi = read16le(Buf);
1879 uint16_t Lo = read16le(Buf + 2);
1880 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1881 ((Hi & 0x0400) << 1) | // i
1882 ((Lo & 0x7000) >> 4) | // imm3
1883 (Lo & 0x00ff)); // imm8
1884 }
Peter Smith8646ced2016-06-07 09:31:52 +00001885 }
1886}
1887
Peter Smith441cf5d2016-07-20 14:56:26 +00001888bool ARMTargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
1889 return Type == R_ARM_TLS_LDO32 || Type == R_ARM_TLS_LDM32;
1890}
1891
Peter Smith9d450252016-07-20 08:52:27 +00001892bool ARMTargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
1893 return Type == R_ARM_TLS_GD32;
1894}
1895
1896bool ARMTargetInfo::isTlsInitialExecRel(uint32_t Type) const {
1897 return Type == R_ARM_TLS_IE32;
1898}
1899
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001900template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001901 GotPltHeaderEntriesNum = 2;
Petr Hosek5d98fef72016-09-28 00:09:20 +00001902 MaxPageSize = 65536;
Rui Ueyama803b1202016-07-13 18:55:14 +00001903 GotEntrySize = sizeof(typename ELFT::uint);
1904 GotPltEntrySize = sizeof(typename ELFT::uint);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001905 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001906 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001907 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001908 PltRel = R_MIPS_JUMP_SLOT;
Rafael Espindola0f7ceda2016-07-20 17:58:07 +00001909 NeedsThunks = true;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001910 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001911 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001912 TlsGotRel = R_MIPS_TLS_TPREL64;
1913 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1914 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1915 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001916 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001917 TlsGotRel = R_MIPS_TLS_TPREL32;
1918 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1919 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1920 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001921}
1922
1923template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001924RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1925 const SymbolBody &S) const {
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00001926 // See comment in the calculateMipsRelChain.
1927 if (ELFT::Is64Bits || Config->MipsN32Abi)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001928 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001929 switch (Type) {
1930 default:
1931 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001932 case R_MIPS_JALR:
1933 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001934 case R_MIPS_GPREL16:
1935 case R_MIPS_GPREL32:
1936 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001937 case R_MIPS_26:
1938 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001939 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001940 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001941 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001942 // MIPS _gp_disp designates offset between start of function and 'gp'
1943 // pointer into GOT. __gnu_local_gp is equal to the current value of
1944 // the 'gp'. Therefore any relocations against them do not require
1945 // dynamic relocation.
1946 if (&S == ElfSym<ELFT>::MipsGpDisp)
1947 return R_PC;
1948 return R_ABS;
1949 case R_MIPS_PC32:
1950 case R_MIPS_PC16:
1951 case R_MIPS_PC19_S2:
1952 case R_MIPS_PC21_S2:
1953 case R_MIPS_PC26_S2:
1954 case R_MIPS_PCHI16:
1955 case R_MIPS_PCLO16:
1956 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001957 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001958 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001959 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001960 // fallthrough
1961 case R_MIPS_CALL16:
1962 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001963 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001964 return R_MIPS_GOT_OFF;
Simon Atanasyanbed04bf2016-10-21 07:22:30 +00001965 case R_MIPS_CALL_HI16:
1966 case R_MIPS_CALL_LO16:
1967 case R_MIPS_GOT_HI16:
1968 case R_MIPS_GOT_LO16:
1969 return R_MIPS_GOT_OFF32;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001970 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001971 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001972 case R_MIPS_TLS_GD:
1973 return R_MIPS_TLSGD;
1974 case R_MIPS_TLS_LDM:
1975 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001976 }
1977}
1978
1979template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001980uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001981 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001982 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001983 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001984 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001985 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001986}
1987
1988template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001989bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1990 return Type == R_MIPS_TLS_LDM;
1991}
1992
1993template <class ELFT>
1994bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1995 return Type == R_MIPS_TLS_GD;
1996}
1997
1998template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001999void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Rafael Espindola04a2e342016-11-09 01:42:41 +00002000 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->Addr);
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00002001}
Simon Atanasyan49829a12015-09-29 05:34:03 +00002002
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002003template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002004static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002005 uint32_t Instr = read32<E>(Loc);
2006 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
2007 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
2008}
2009
2010template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002011static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002012 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002013 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00002014 if (SHIFT > 0)
2015 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002016 checkInt<BSIZE + SHIFT>(V, Type);
2017 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002018}
2019
George Rimara4c7e742016-10-20 08:36:42 +00002020template <endianness E> static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002021 uint32_t Instr = read32<E>(Loc);
Simon Atanasyan97519cb2016-08-31 11:47:17 +00002022 uint16_t Res = ((V + 0x8000) >> 16) & 0xffff;
2023 write32<E>(Loc, (Instr & 0xffff0000) | Res);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002024}
2025
George Rimara4c7e742016-10-20 08:36:42 +00002026template <endianness E> static void writeMipsHigher(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002027 uint32_t Instr = read32<E>(Loc);
2028 uint16_t Res = ((V + 0x80008000) >> 32) & 0xffff;
2029 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2030}
2031
George Rimara4c7e742016-10-20 08:36:42 +00002032template <endianness E> static void writeMipsHighest(uint8_t *Loc, uint64_t V) {
Simon Atanasyane5532a12016-08-31 11:47:21 +00002033 uint32_t Instr = read32<E>(Loc);
2034 uint16_t Res = ((V + 0x800080008000) >> 48) & 0xffff;
2035 write32<E>(Loc, (Instr & 0xffff0000) | Res);
2036}
2037
George Rimara4c7e742016-10-20 08:36:42 +00002038template <endianness E> static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002039 uint32_t Instr = read32<E>(Loc);
2040 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
2041}
2042
Simon Atanasyana088bce2016-07-20 20:15:33 +00002043template <class ELFT> static bool isMipsR6() {
2044 const auto &FirstObj = cast<ELFFileBase<ELFT>>(*Config->FirstElf);
2045 uint32_t Arch = FirstObj.getObj().getHeader()->e_flags & EF_MIPS_ARCH;
2046 return Arch == EF_MIPS_ARCH_32R6 || Arch == EF_MIPS_ARCH_64R6;
2047}
2048
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002049template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00002050void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002051 const endianness E = ELFT::TargetEndianness;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002052 if (Config->MipsN32Abi) {
2053 write32<E>(Buf, 0x3c0e0000); // lui $14, %hi(&GOTPLT[0])
2054 write32<E>(Buf + 4, 0x8dd90000); // lw $25, %lo(&GOTPLT[0])($14)
2055 write32<E>(Buf + 8, 0x25ce0000); // addiu $14, $14, %lo(&GOTPLT[0])
2056 write32<E>(Buf + 12, 0x030ec023); // subu $24, $24, $14
2057 } else {
2058 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
2059 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
2060 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
2061 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
2062 }
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002063 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
2064 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
2065 write32<E>(Buf + 24, 0x0320f809); // jalr $25
2066 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
Eugene Leviant41ca3272016-11-10 09:48:29 +00002067 uint64_t Got = In<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00002068 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002069 writeMipsLo16<E>(Buf + 4, Got);
2070 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002071}
2072
2073template <class ELFT>
2074void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
2075 uint64_t PltEntryAddr, int32_t Index,
2076 unsigned RelOff) const {
2077 const endianness E = ELFT::TargetEndianness;
George Rimara4c7e742016-10-20 08:36:42 +00002078 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
2079 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
2080 // jr $25
Simon Atanasyana088bce2016-07-20 20:15:33 +00002081 write32<E>(Buf + 8, isMipsR6<ELFT>() ? 0x03200009 : 0x03200008);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002082 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00002083 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00002084 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
2085 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002086}
2087
2088template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00002089RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
2090 const InputFile &File,
2091 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002092 // Any MIPS PIC code function is invoked with its address in register $t9.
2093 // So if we have a branch instruction from non-PIC code to the PIC one
2094 // we cannot make the jump directly and need to create a small stubs
2095 // to save the target function address.
2096 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
2097 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00002098 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002099 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
2100 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00002101 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002102 // If current file has PIC code, LA25 stub is not required.
2103 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00002104 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002105 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002106 // LA25 is required if target file has PIC code
2107 // or target symbol is a PIC symbol.
Simon Atanasyanf967f092016-09-29 12:58:36 +00002108 return D && D->isMipsPIC() ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00002109}
2110
2111template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00002112uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002113 uint32_t Type) const {
2114 const endianness E = ELFT::TargetEndianness;
2115 switch (Type) {
2116 default:
2117 return 0;
2118 case R_MIPS_32:
2119 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002120 case R_MIPS_TLS_DTPREL32:
2121 case R_MIPS_TLS_TPREL32:
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002122 return read32<E>(Buf);
2123 case R_MIPS_26:
2124 // FIXME (simon): If the relocation target symbol is not a PLT entry
2125 // we should use another expression for calculation:
2126 // ((A << 2) | (P & 0xf0000000)) >> 2
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002127 return SignExtend64<28>((read32<E>(Buf) & 0x3ffffff) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002128 case R_MIPS_GPREL16:
2129 case R_MIPS_LO16:
2130 case R_MIPS_PCLO16:
2131 case R_MIPS_TLS_DTPREL_HI16:
2132 case R_MIPS_TLS_DTPREL_LO16:
2133 case R_MIPS_TLS_TPREL_HI16:
2134 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00002135 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002136 case R_MIPS_PC16:
2137 return getPcRelocAddend<E, 16, 2>(Buf);
2138 case R_MIPS_PC19_S2:
2139 return getPcRelocAddend<E, 19, 2>(Buf);
2140 case R_MIPS_PC21_S2:
2141 return getPcRelocAddend<E, 21, 2>(Buf);
2142 case R_MIPS_PC26_S2:
2143 return getPcRelocAddend<E, 26, 2>(Buf);
2144 case R_MIPS_PC32:
2145 return getPcRelocAddend<E, 32, 0>(Buf);
2146 }
2147}
2148
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002149static std::pair<uint32_t, uint64_t> calculateMipsRelChain(uint32_t Type,
2150 uint64_t Val) {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002151 // MIPS N64 ABI packs multiple relocations into the single relocation
2152 // record. In general, all up to three relocations can have arbitrary
2153 // types. In fact, Clang and GCC uses only a few combinations. For now,
2154 // we support two of them. That is allow to pass at least all LLVM
2155 // test suite cases.
2156 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2157 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2158 // The first relocation is a 'real' relocation which is calculated
2159 // using the corresponding symbol's value. The second and the third
2160 // relocations used to modify result of the first one: extend it to
2161 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2162 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2163 uint32_t Type2 = (Type >> 8) & 0xff;
2164 uint32_t Type3 = (Type >> 16) & 0xff;
2165 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2166 return std::make_pair(Type, Val);
2167 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2168 return std::make_pair(Type2, Val);
2169 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2170 return std::make_pair(Type3, -Val);
2171 error("unsupported relocations combination " + Twine(Type));
2172 return std::make_pair(Type & 0xff, Val);
2173}
2174
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002175template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002176void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2177 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002178 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002179 // Thread pointer and DRP offsets from the start of TLS data area.
2180 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan875951e2016-09-05 15:42:39 +00002181 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002182 Type == R_MIPS_TLS_DTPREL32 || Type == R_MIPS_TLS_DTPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002183 Val -= 0x8000;
Simon Atanasyan875951e2016-09-05 15:42:39 +00002184 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16 ||
Simon Atanasyan643729d2016-09-05 15:42:43 +00002185 Type == R_MIPS_TLS_TPREL32 || Type == R_MIPS_TLS_TPREL64)
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002186 Val -= 0x7000;
Simon Atanasyan9e0297b2016-11-05 22:58:01 +00002187 if (ELFT::Is64Bits || Config->MipsN32Abi)
2188 std::tie(Type, Val) = calculateMipsRelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002189 switch (Type) {
2190 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002191 case R_MIPS_GPREL32:
Simon Atanasyan875951e2016-09-05 15:42:39 +00002192 case R_MIPS_TLS_DTPREL32:
2193 case R_MIPS_TLS_TPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002194 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002195 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002196 case R_MIPS_64:
Simon Atanasyan643729d2016-09-05 15:42:43 +00002197 case R_MIPS_TLS_DTPREL64:
2198 case R_MIPS_TLS_TPREL64:
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002199 write64<E>(Loc, Val);
2200 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002201 case R_MIPS_26:
Simon Atanasyand2ae3032016-07-22 05:56:43 +00002202 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | ((Val >> 2) & 0x3ffffff));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002203 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002204 case R_MIPS_GOT_DISP:
2205 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002206 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002207 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002208 case R_MIPS_TLS_GD:
2209 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002210 checkInt<16>(Val, Type);
2211 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002212 case R_MIPS_CALL16:
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002213 case R_MIPS_CALL_LO16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002214 case R_MIPS_GOT_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002215 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002216 case R_MIPS_LO16:
2217 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002218 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002219 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002220 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002221 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002222 break;
Simon Atanasyane933a8e2016-08-18 19:08:36 +00002223 case R_MIPS_CALL_HI16:
Simon Atanasyan978f91c2016-08-18 19:08:41 +00002224 case R_MIPS_GOT_HI16:
Simon Atanasyan3b377852016-03-04 10:55:20 +00002225 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002226 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002227 case R_MIPS_TLS_DTPREL_HI16:
2228 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002229 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002230 break;
Simon Atanasyane5532a12016-08-31 11:47:21 +00002231 case R_MIPS_HIGHER:
2232 writeMipsHigher<E>(Loc, Val);
2233 break;
2234 case R_MIPS_HIGHEST:
2235 writeMipsHighest<E>(Loc, Val);
2236 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002237 case R_MIPS_JALR:
2238 // Ignore this optimization relocation for now
2239 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002240 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002241 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002242 break;
2243 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002244 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002245 break;
2246 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002247 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002248 break;
2249 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002250 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002251 break;
2252 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002253 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002254 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002255 default:
George Rimar57610422016-03-11 14:43:02 +00002256 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002257 }
2258}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002259
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002260template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002261bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002262 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002263}
Rafael Espindola01205f72015-09-22 18:19:46 +00002264}
2265}