blob: 7287b56aa6da698a01a333ff565e65f217ac93c5 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPUTargetTransformInfo.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000021#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "R600ISelLowering.h"
23#include "R600InstrInfo.h"
24#include "R600MachineScheduler.h"
25#include "SIISelLowering.h"
26#include "SIInstrInfo.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000027#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000028#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000033#include "llvm/Transforms/IPO/AlwaysInliner.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000035#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000036#include "llvm/Transforms/Vectorize.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037
38using namespace llvm;
39
Matt Arsenaultc5816112016-06-24 06:30:22 +000040static cl::opt<bool> EnableR600StructurizeCFG(
41 "r600-ir-structurize",
42 cl::desc("Use StructurizeCFG IR pass"),
43 cl::init(true));
44
Matt Arsenault03d85842016-06-27 20:32:13 +000045static cl::opt<bool> EnableSROA(
46 "amdgpu-sroa",
47 cl::desc("Run SROA after promote alloca pass"),
48 cl::ReallyHidden,
49 cl::init(true));
50
51static cl::opt<bool> EnableR600IfConvert(
52 "r600-if-convert",
53 cl::desc("Use if conversion pass"),
54 cl::ReallyHidden,
55 cl::init(true));
56
Matt Arsenault908b9e22016-07-01 03:33:52 +000057// Option to disable vectorizer for tests.
58static cl::opt<bool> EnableLoadStoreVectorizer(
59 "amdgpu-load-store-vectorizer",
60 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000061 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000062 cl::Hidden);
63
Tom Stellard45bb48e2015-06-13 03:28:10 +000064extern "C" void LLVMInitializeAMDGPUTarget() {
65 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +000066 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
67 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +000068
69 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000070 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000071 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000072 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000073 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000074 initializeSIFixControlFlowLiveIntervalsPass(*PR);
75 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000076 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000077 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000078 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000079 initializeAMDGPUCodeGenPreparePass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000080 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000081 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000082 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000083 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000084 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000085 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +000086 initializeSIOptimizeExecMaskingPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000087}
88
Tom Stellarde135ffd2015-09-25 21:41:28 +000089static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000090 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000091}
92
Tom Stellard45bb48e2015-06-13 03:28:10 +000093static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
94 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
95}
96
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000097static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
98 return new SIScheduleDAGMI(C);
99}
100
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000101static ScheduleDAGInstrs *
102createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
103 ScheduleDAGMILive *DAG =
104 new ScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000105 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
106 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000107 return DAG;
108}
109
Tom Stellard45bb48e2015-06-13 03:28:10 +0000110static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000111R600SchedRegistry("r600", "Run R600's custom scheduler",
112 createR600MachineScheduler);
113
114static MachineSchedRegistry
115SISchedRegistry("si", "Run SI's custom scheduler",
116 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000117
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000118static MachineSchedRegistry
119GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
120 "Run GCN scheduler to maximize occupancy",
121 createGCNMaxOccupancyMachineScheduler);
122
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000123static StringRef computeDataLayout(const Triple &TT) {
124 if (TT.getArch() == Triple::r600) {
125 // 32-bit pointers.
126 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
127 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000128 }
129
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000130 // 32-bit private, local, and region pointers. 64-bit global, constant and
131 // flat.
132 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
133 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
134 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000135}
136
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000137LLVM_READNONE
138static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
139 if (!GPU.empty())
140 return GPU;
141
142 // HSA only supports CI+, so change the default GPU to a CI for HSA.
143 if (TT.getArch() == Triple::amdgcn)
144 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
145
Matt Arsenault8e001942016-06-02 18:37:16 +0000146 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000147}
148
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000149static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000150 // The AMDGPU toolchain only supports generating shared objects, so we
151 // must always use PIC.
152 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000153}
154
Tom Stellard45bb48e2015-06-13 03:28:10 +0000155AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
156 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000157 TargetOptions Options,
158 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000159 CodeModel::Model CM,
160 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000161 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
162 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
163 TLOF(createTLOF(getTargetTriple())),
164 IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000165 setRequiresStructuredCFG(true);
166 initAsmInfo();
167}
168
Tom Stellarde135ffd2015-09-25 21:41:28 +0000169AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000170
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000171StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
172 Attribute GPUAttr = F.getFnAttribute("target-cpu");
173 return GPUAttr.hasAttribute(Attribute::None) ?
174 getTargetCPU() : GPUAttr.getValueAsString();
175}
176
177StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
178 Attribute FSAttr = F.getFnAttribute("target-features");
179
180 return FSAttr.hasAttribute(Attribute::None) ?
181 getTargetFeatureString() :
182 FSAttr.getValueAsString();
183}
184
Tom Stellard45bb48e2015-06-13 03:28:10 +0000185//===----------------------------------------------------------------------===//
186// R600 Target Machine (R600 -> Cayman)
187//===----------------------------------------------------------------------===//
188
189R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000190 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000191 TargetOptions Options,
192 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000193 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000194 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
195
196const R600Subtarget *R600TargetMachine::getSubtargetImpl(
197 const Function &F) const {
198 StringRef GPU = getGPUName(F);
199 StringRef FS = getFeatureString(F);
200
201 SmallString<128> SubtargetKey(GPU);
202 SubtargetKey.append(FS);
203
204 auto &I = SubtargetMap[SubtargetKey];
205 if (!I) {
206 // This needs to be done before we create a new subtarget since any
207 // creation will depend on the TM and the code generation flags on the
208 // function that reside in TargetOptions.
209 resetTargetOptions(F);
210 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
211 }
212
213 return I.get();
214}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000215
216//===----------------------------------------------------------------------===//
217// GCN Target Machine (SI+)
218//===----------------------------------------------------------------------===//
219
Matt Arsenault55dff272016-06-28 00:11:26 +0000220#ifdef LLVM_BUILD_GLOBAL_ISEL
221namespace {
222struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000223 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
224 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000225 return CallLoweringInfo.get();
226 }
227};
228} // End anonymous namespace.
229#endif
230
Tom Stellard45bb48e2015-06-13 03:28:10 +0000231GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000232 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000233 TargetOptions Options,
234 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000235 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000236 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
237
238const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
239 StringRef GPU = getGPUName(F);
240 StringRef FS = getFeatureString(F);
241
242 SmallString<128> SubtargetKey(GPU);
243 SubtargetKey.append(FS);
244
245 auto &I = SubtargetMap[SubtargetKey];
246 if (!I) {
247 // This needs to be done before we create a new subtarget since any
248 // creation will depend on the TM and the code generation flags on the
249 // function that reside in TargetOptions.
250 resetTargetOptions(F);
251 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
252
253#ifndef LLVM_BUILD_GLOBAL_ISEL
254 GISelAccessor *GISel = new GISelAccessor();
255#else
256 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000257 GISel->CallLoweringInfo.reset(
258 new AMDGPUCallLowering(*I->getTargetLowering()));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000259#endif
260
261 I->setGISelAccessor(*GISel);
262 }
263
264 return I.get();
265}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000266
267//===----------------------------------------------------------------------===//
268// AMDGPU Pass Setup
269//===----------------------------------------------------------------------===//
270
271namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000272
Tom Stellard45bb48e2015-06-13 03:28:10 +0000273class AMDGPUPassConfig : public TargetPassConfig {
274public:
275 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000276 : TargetPassConfig(TM, PM) {
277
278 // Exceptions and StackMaps are not supported, so these passes will never do
279 // anything.
280 disablePass(&StackMapLivenessID);
281 disablePass(&FuncletLayoutID);
282 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000283
284 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
285 return getTM<AMDGPUTargetMachine>();
286 }
287
Matthias Braun115efcd2016-11-28 20:11:54 +0000288 ScheduleDAGInstrs *
289 createMachineScheduler(MachineSchedContext *C) const override {
290 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
291 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
292 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
293 return DAG;
294 }
295
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000296 void addEarlyCSEOrGVNPass();
297 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000298 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000299 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000300 bool addPreISel() override;
301 bool addInstSelector() override;
302 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000303};
304
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000305class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000306public:
307 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
308 : AMDGPUPassConfig(TM, PM) { }
309
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000310 ScheduleDAGInstrs *createMachineScheduler(
311 MachineSchedContext *C) const override {
312 return createR600MachineScheduler(C);
313 }
314
Tom Stellard45bb48e2015-06-13 03:28:10 +0000315 bool addPreISel() override;
316 void addPreRegAlloc() override;
317 void addPreSched2() override;
318 void addPreEmitPass() override;
319};
320
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000321class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000322public:
323 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
324 : AMDGPUPassConfig(TM, PM) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000325
326 GCNTargetMachine &getGCNTargetMachine() const {
327 return getTM<GCNTargetMachine>();
328 }
329
330 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000331 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000332
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000333 void addIRPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000334 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000335 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000336 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000337#ifdef LLVM_BUILD_GLOBAL_ISEL
338 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000339 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000340 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000341 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000342#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000343 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
344 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000345 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000346 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000347 void addPreSched2() override;
348 void addPreEmitPass() override;
349};
350
351} // End of anonymous namespace
352
353TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000354 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000355 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000356 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000357}
358
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000359void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
360 if (getOptLevel() == CodeGenOpt::Aggressive)
361 addPass(createGVNPass());
362 else
363 addPass(createEarlyCSEPass());
364}
365
366void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
367 addPass(createSeparateConstOffsetFromGEPPass());
368 addPass(createSpeculativeExecutionPass());
369 // ReassociateGEPs exposes more opportunites for SLSR. See
370 // the example in reassociate-geps-and-slsr.ll.
371 addPass(createStraightLineStrengthReducePass());
372 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
373 // EarlyCSE can reuse.
374 addEarlyCSEOrGVNPass();
375 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
376 addPass(createNaryReassociatePass());
377 // NaryReassociate on GEPs creates redundant common expressions, so run
378 // EarlyCSE after it.
379 addPass(createEarlyCSEPass());
380}
381
Tom Stellard45bb48e2015-06-13 03:28:10 +0000382void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000383 // There is no reason to run these.
384 disablePass(&StackMapLivenessID);
385 disablePass(&FuncletLayoutID);
386 disablePass(&PatchableFunctionID);
387
Tom Stellard45bb48e2015-06-13 03:28:10 +0000388 // Function calls are not supported, so make sure we inline everything.
389 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000390 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000391 // We need to add the barrier noop pass, otherwise adding the function
392 // inlining pass will cause all of the PassConfigs passes to be run
393 // one function at a time, which means if we have a nodule with two
394 // functions, then we will generate code for the first function
395 // without ever running any passes on the second.
396 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000397
Tom Stellardfd253952015-08-07 23:19:30 +0000398 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
399 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000400
Matt Arsenaulte0132462016-01-30 05:19:45 +0000401 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000402 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000403 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000404
405 if (EnableSROA)
406 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000407
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000408 addStraightLineScalarOptimizationPasses();
409 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000410
411 TargetPassConfig::addIRPasses();
412
413 // EarlyCSE is not always strong enough to clean up what LSR produces. For
414 // example, GVN can combine
415 //
416 // %0 = add %a, %b
417 // %1 = add %b, %a
418 //
419 // and
420 //
421 // %0 = shl nsw %a, 2
422 // %1 = shl %a, 2
423 //
424 // but EarlyCSE can do neither of them.
425 if (getOptLevel() != CodeGenOpt::None)
426 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000427}
428
Matt Arsenault908b9e22016-07-01 03:33:52 +0000429void AMDGPUPassConfig::addCodeGenPrepare() {
430 TargetPassConfig::addCodeGenPrepare();
431
432 if (EnableLoadStoreVectorizer)
433 addPass(createLoadStoreVectorizerPass());
434}
435
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000436bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000437 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000438 return false;
439}
440
441bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000442 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000443 return false;
444}
445
Matt Arsenault0a109002015-09-25 17:41:20 +0000446bool AMDGPUPassConfig::addGCPasses() {
447 // Do nothing. GC is not supported.
448 return false;
449}
450
Tom Stellard45bb48e2015-06-13 03:28:10 +0000451//===----------------------------------------------------------------------===//
452// R600 Pass Setup
453//===----------------------------------------------------------------------===//
454
455bool R600PassConfig::addPreISel() {
456 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000457
458 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000459 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000460 return false;
461}
462
463void R600PassConfig::addPreRegAlloc() {
464 addPass(createR600VectorRegMerger(*TM));
465}
466
467void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000468 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000469 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000470 addPass(&IfConverterID, false);
471 addPass(createR600ClauseMergePass(*TM), false);
472}
473
474void R600PassConfig::addPreEmitPass() {
475 addPass(createAMDGPUCFGStructurizerPass(), false);
476 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
477 addPass(&FinalizeMachineBundlesID, false);
478 addPass(createR600Packetizer(*TM), false);
479 addPass(createR600ControlFlowFinalizer(*TM), false);
480}
481
482TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
483 return new R600PassConfig(this, PM);
484}
485
486//===----------------------------------------------------------------------===//
487// GCN Pass Setup
488//===----------------------------------------------------------------------===//
489
Matt Arsenault03d85842016-06-27 20:32:13 +0000490ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
491 MachineSchedContext *C) const {
492 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
493 if (ST.enableSIScheduler())
494 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000495 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000496}
497
Tom Stellard45bb48e2015-06-13 03:28:10 +0000498bool GCNPassConfig::addPreISel() {
499 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000500
501 // FIXME: We need to run a pass to propagate the attributes when calls are
502 // supported.
503 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000504 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000505 addPass(createSinkingPass());
506 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000507 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000508 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000509
Tom Stellard45bb48e2015-06-13 03:28:10 +0000510 return false;
511}
512
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000513void GCNPassConfig::addMachineSSAOptimization() {
514 TargetPassConfig::addMachineSSAOptimization();
515
516 // We want to fold operands after PeepholeOptimizer has run (or as part of
517 // it), because it will eliminate extra copies making it easier to fold the
518 // real source operand. We want to eliminate dead instructions after, so that
519 // we see fewer uses of the copies. We then need to clean up the dead
520 // instructions leftover after the operands are folded as well.
521 //
522 // XXX - Can we get away without running DeadMachineInstructionElim again?
523 addPass(&SIFoldOperandsID);
524 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000525 addPass(&SILoadStoreOptimizerID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000526}
527
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000528void GCNPassConfig::addIRPasses() {
529 // TODO: May want to move later or split into an early and late one.
530 addPass(createAMDGPUCodeGenPreparePass(&getGCNTargetMachine()));
531
532 AMDGPUPassConfig::addIRPasses();
533}
534
Tom Stellard45bb48e2015-06-13 03:28:10 +0000535bool GCNPassConfig::addInstSelector() {
536 AMDGPUPassConfig::addInstSelector();
537 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000538 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000539 return false;
540}
541
Tom Stellard000c5af2016-04-14 19:09:28 +0000542#ifdef LLVM_BUILD_GLOBAL_ISEL
543bool GCNPassConfig::addIRTranslator() {
544 addPass(new IRTranslator());
545 return false;
546}
547
Tim Northover33b07d62016-07-22 20:03:43 +0000548bool GCNPassConfig::addLegalizeMachineIR() {
549 return false;
550}
551
Tom Stellard000c5af2016-04-14 19:09:28 +0000552bool GCNPassConfig::addRegBankSelect() {
553 return false;
554}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000555
556bool GCNPassConfig::addGlobalInstructionSelect() {
557 return false;
558}
Tom Stellard000c5af2016-04-14 19:09:28 +0000559#endif
560
Tom Stellard45bb48e2015-06-13 03:28:10 +0000561void GCNPassConfig::addPreRegAlloc() {
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000562 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000563 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000564}
565
566void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000567 // FIXME: We have to disable the verifier here because of PHIElimination +
568 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000569
570 // This must be run immediately after phi elimination and before
571 // TwoAddressInstructions, otherwise the processing of the tied operand of
572 // SI_ELSE will introduce a copy of the tied operand source after the else.
573 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000574
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000575 TargetPassConfig::addFastRegAlloc(RegAllocPass);
576}
577
578void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000579 // This needs to be run directly before register allocation because earlier
580 // passes might recompute live intervals.
581 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
582
Matt Arsenaulte6740752016-09-29 01:44:16 +0000583 // This must be run immediately after phi elimination and before
584 // TwoAddressInstructions, otherwise the processing of the tied operand of
585 // SI_ELSE will introduce a copy of the tied operand source after the else.
586 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000587
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000588 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000589}
590
Matt Arsenaulte6740752016-09-29 01:44:16 +0000591void GCNPassConfig::addPostRegAlloc() {
592 addPass(&SIOptimizeExecMaskingID);
593 TargetPassConfig::addPostRegAlloc();
594}
595
Tom Stellard45bb48e2015-06-13 03:28:10 +0000596void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000597}
598
599void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000600 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000601 // guarantee to be able handle all hazards correctly. This is because if there
602 // are multiple scheduling regions in a basic block, the regions are scheduled
603 // bottom up, so when we begin to schedule a region we don't know what
604 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000605 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000606 // Here we add a stand-alone hazard recognizer pass which can handle all
607 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000608 addPass(&PostRAHazardRecognizerID);
609
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000610 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000611 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000612 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000613 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000614 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000615}
616
617TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
618 return new GCNPassConfig(this, PM);
619}