blob: efa8306b8b4855ec29465f7d18031952f83478b4 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000016#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000018#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000019#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000021#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000022#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chris Lattnera2907782009-10-19 19:56:26 +000026#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000027
Owen Andersone33c95d2011-08-11 18:41:59 +000028/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
29///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000030/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000031static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000032 // lsr #32 and asr #32 exist, but should be encoded as a 0.
33 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
34
Owen Andersone33c95d2011-08-11 18:41:59 +000035 if (imm == 0)
36 return 32;
37 return imm;
38}
39
Tim Northover0c97e762012-09-22 11:18:12 +000040/// Prints the shift value with an immediate value.
41static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000042 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000043 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
44 return;
45 O << ", ";
46
47 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
48 O << getShiftOpcStr(ShOpc);
49
Kevin Enderbydccdac62012-10-23 22:52:52 +000050 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000051 O << " ";
52 if (UseMarkup)
53 O << "<imm:";
54 O << "#" << translateShiftImm(ShImm);
55 if (UseMarkup)
56 O << ">";
57 }
Tim Northover0c97e762012-09-22 11:18:12 +000058}
James Molloy4c493e82011-09-07 17:24:38 +000059
60ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000061 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000062 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000063 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000064 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000065 // Initialize the set of available features.
66 setAvailableFeatures(STI.getFeatureBits());
67}
68
Rafael Espindolad6860522011-06-02 02:34:55 +000069void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000070 OS << markup("<reg:")
71 << getRegisterName(RegNo)
72 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000073}
Chris Lattnerf20f7982010-10-28 21:37:33 +000074
Owen Andersona0c3b972011-09-15 23:38:46 +000075void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
76 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000077 unsigned Opcode = MI->getOpcode();
78
Jim Grosbachcb540f52012-06-18 19:45:50 +000079 // Check for HINT instructions w/ canonical names.
80 if (Opcode == ARM::HINT || Opcode == ARM::t2HINT) {
81 switch (MI->getOperand(0).getImm()) {
82 case 0: O << "\tnop"; break;
83 case 1: O << "\tyield"; break;
84 case 2: O << "\twfe"; break;
85 case 3: O << "\twfi"; break;
86 case 4: O << "\tsev"; break;
Joey Goulyad98f162013-10-01 12:39:11 +000087 case 5:
88 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
89 O << "\tsevl";
90 break;
91 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +000092 default:
93 // Anything else should just print normally.
94 printInstruction(MI, O);
95 printAnnotation(O, Annot);
96 return;
97 }
98 printPredicateOperand(MI, 1, O);
99 if (Opcode == ARM::t2HINT)
100 O << ".w";
101 printAnnotation(O, Annot);
102 return;
103 }
104
Johnny Chen8f3004c2010-03-17 17:52:21 +0000105 // Check for MOVs and print canonical forms, instead.
Owen Anderson04912702011-07-21 23:38:37 +0000106 if (Opcode == ARM::MOVsr) {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000107 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000108 const MCOperand &Dst = MI->getOperand(0);
109 const MCOperand &MO1 = MI->getOperand(1);
110 const MCOperand &MO2 = MI->getOperand(2);
111 const MCOperand &MO3 = MI->getOperand(3);
112
113 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000114 printSBitModifierOperand(MI, 6, O);
115 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116
Kevin Enderby62183c42012-10-22 22:31:46 +0000117 O << '\t';
118 printRegName(O, Dst.getReg());
119 O << ", ";
120 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000121
Kevin Enderby62183c42012-10-22 22:31:46 +0000122 O << ", ";
123 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000124 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000125 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000126 return;
127 }
128
Owen Anderson04912702011-07-21 23:38:37 +0000129 if (Opcode == ARM::MOVsi) {
130 // FIXME: Thumb variants?
131 const MCOperand &Dst = MI->getOperand(0);
132 const MCOperand &MO1 = MI->getOperand(1);
133 const MCOperand &MO2 = MI->getOperand(2);
134
135 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
136 printSBitModifierOperand(MI, 5, O);
137 printPredicateOperand(MI, 3, O);
138
Kevin Enderby62183c42012-10-22 22:31:46 +0000139 O << '\t';
140 printRegName(O, Dst.getReg());
141 O << ", ";
142 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000143
Owen Andersond1814792011-09-15 18:36:29 +0000144 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000145 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000146 return;
Owen Andersond1814792011-09-15 18:36:29 +0000147 }
Owen Anderson04912702011-07-21 23:38:37 +0000148
Kevin Enderbydccdac62012-10-23 22:52:52 +0000149 O << ", "
150 << markup("<imm:")
151 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
152 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000153 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000154 return;
155 }
156
157
Johnny Chen8f3004c2010-03-17 17:52:21 +0000158 // A8.6.123 PUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000159 if ((Opcode == ARM::STMDB_UPD || Opcode == ARM::t2STMDB_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000160 MI->getOperand(0).getReg() == ARM::SP &&
161 MI->getNumOperands() > 5) {
162 // Should only print PUSH if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000163 O << '\t' << "push";
164 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000165 if (Opcode == ARM::t2STMDB_UPD)
166 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000167 O << '\t';
168 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000169 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000170 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000171 }
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000172 if (Opcode == ARM::STR_PRE_IMM && MI->getOperand(2).getReg() == ARM::SP &&
173 MI->getOperand(3).getImm() == -4) {
174 O << '\t' << "push";
175 printPredicateOperand(MI, 4, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000176 O << "\t{";
177 printRegName(O, MI->getOperand(1).getReg());
178 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000179 printAnnotation(O, Annot);
Jim Grosbach27ad83d2011-08-11 18:07:11 +0000180 return;
181 }
Johnny Chen8f3004c2010-03-17 17:52:21 +0000182
183 // A8.6.122 POP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000184 if ((Opcode == ARM::LDMIA_UPD || Opcode == ARM::t2LDMIA_UPD) &&
Owen Andersonfbb704f2011-11-02 18:03:14 +0000185 MI->getOperand(0).getReg() == ARM::SP &&
186 MI->getNumOperands() > 5) {
187 // Should only print POP if there are at least two registers in the list.
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000188 O << '\t' << "pop";
189 printPredicateOperand(MI, 2, O);
Jim Grosbachca7eaaa2010-12-03 20:33:01 +0000190 if (Opcode == ARM::t2LDMIA_UPD)
191 O << ".w";
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000192 O << '\t';
193 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000194 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000195 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000196 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000197 if (Opcode == ARM::LDR_POST_IMM && MI->getOperand(2).getReg() == ARM::SP &&
198 MI->getOperand(4).getImm() == 4) {
199 O << '\t' << "pop";
200 printPredicateOperand(MI, 5, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000201 O << "\t{";
202 printRegName(O, MI->getOperand(0).getReg());
203 O << "}";
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000204 printAnnotation(O, Annot);
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000205 return;
206 }
207
Johnny Chen8f3004c2010-03-17 17:52:21 +0000208
209 // A8.6.355 VPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000210 if ((Opcode == ARM::VSTMSDB_UPD || Opcode == ARM::VSTMDDB_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000211 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000212 O << '\t' << "vpush";
213 printPredicateOperand(MI, 2, O);
214 O << '\t';
215 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000216 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000217 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000218 }
219
220 // A8.6.354 VPOP
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000221 if ((Opcode == ARM::VLDMSIA_UPD || Opcode == ARM::VLDMDIA_UPD) &&
Johnny Chen8f3004c2010-03-17 17:52:21 +0000222 MI->getOperand(0).getReg() == ARM::SP) {
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000223 O << '\t' << "vpop";
224 printPredicateOperand(MI, 2, O);
225 O << '\t';
226 printRegisterList(MI, 4, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000227 printAnnotation(O, Annot);
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000228 return;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000229 }
230
Jim Grosbache364ad52011-08-23 17:41:15 +0000231 if (Opcode == ARM::tLDMIA) {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000232 bool Writeback = true;
233 unsigned BaseReg = MI->getOperand(0).getReg();
234 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
235 if (MI->getOperand(i).getReg() == BaseReg)
236 Writeback = false;
237 }
238
Jim Grosbache364ad52011-08-23 17:41:15 +0000239 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000240
241 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000242 O << '\t';
243 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000244 if (Writeback) O << "!";
245 O << ", ";
246 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000247 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000248 return;
249 }
250
Weiming Zhao8f56f882012-11-16 21:55:34 +0000251 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
252 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
253 // a single GPRPair reg operand is used in the .td file to replace the two
254 // GPRs. However, when decoding them, the two GRPs cannot be automatically
255 // expressed as a GPRPair, so we have to manually merge them.
256 // FIXME: We would really like to be able to tablegen'erate this.
Joey Goulye6d165c2013-08-27 17:38:16 +0000257 if (Opcode == ARM::LDREXD || Opcode == ARM::STREXD ||
258 Opcode == ARM::LDAEXD || Opcode == ARM::STLEXD) {
Weiming Zhao8f56f882012-11-16 21:55:34 +0000259 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000260 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000261 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
262 if (MRC.contains(Reg)) {
263 MCInst NewMI;
264 MCOperand NewReg;
265 NewMI.setOpcode(Opcode);
266
267 if (isStore)
268 NewMI.addOperand(MI->getOperand(0));
269 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
270 &MRI.getRegClass(ARM::GPRPairRegClassID)));
271 NewMI.addOperand(NewReg);
272
273 // Copy the rest operands into NewMI.
274 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
275 NewMI.addOperand(MI->getOperand(i));
276 printInstruction(&NewMI, O);
277 return;
278 }
279 }
280
Chris Lattner76c564b2010-04-04 04:47:45 +0000281 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000282 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000283}
Chris Lattnera2907782009-10-19 19:56:26 +0000284
Chris Lattner93e3ef62009-10-19 20:59:55 +0000285void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000286 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000287 const MCOperand &Op = MI->getOperand(OpNo);
288 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000289 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000290 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000291 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000292 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000293 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000294 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000295 } else {
296 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderby5dcda642011-10-04 22:44:48 +0000297 // If a symbolic branch target was added as a constant expression then print
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000298 // that address in hex. And only print 32 unsigned bits for the address.
Kevin Enderby5dcda642011-10-04 22:44:48 +0000299 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
300 int64_t Address;
301 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
302 O << "0x";
Kevin Enderbyc407cc72012-04-13 18:46:37 +0000303 O.write_hex((uint32_t)Address);
Kevin Enderby5dcda642011-10-04 22:44:48 +0000304 }
305 else {
306 // Otherwise, just print the expression.
307 O << *Op.getExpr();
308 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000309 }
310}
Chris Lattner89d47202009-10-19 21:21:39 +0000311
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000312void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
313 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000314 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000315 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000316 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000317 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000318 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000319
320 O << markup("<mem:") << "[pc, ";
321
322 int32_t OffImm = (int32_t)MO1.getImm();
323 bool isSub = OffImm < 0;
324
325 // Special value for #-0. All others are normal.
326 if (OffImm == INT32_MIN)
327 OffImm = 0;
328 if (isSub) {
329 O << markup("<imm:")
330 << "#-" << formatImm(-OffImm)
331 << markup(">");
332 } else {
333 O << markup("<imm:")
334 << "#" << formatImm(OffImm)
335 << markup(">");
336 }
337 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000338}
339
Chris Lattner2f69ed82009-10-20 00:40:56 +0000340// so_reg is a 4-operand unit corresponding to register forms of the A5.1
341// "Addressing Mode 1 - Data-processing operands" forms. This includes:
342// REG 0 0 - e.g. R5
343// REG REG 0,SH_OPC - e.g. R5, ROR R3
344// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000345void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000346 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000347 const MCOperand &MO1 = MI->getOperand(OpNum);
348 const MCOperand &MO2 = MI->getOperand(OpNum+1);
349 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000350
Kevin Enderby62183c42012-10-22 22:31:46 +0000351 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000352
Chris Lattner2f69ed82009-10-20 00:40:56 +0000353 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000354 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
355 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000356 if (ShOpc == ARM_AM::rrx)
357 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000358
Kevin Enderby62183c42012-10-22 22:31:46 +0000359 O << ' ';
360 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000361 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000362}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000363
Owen Anderson04912702011-07-21 23:38:37 +0000364void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
365 raw_ostream &O) {
366 const MCOperand &MO1 = MI->getOperand(OpNum);
367 const MCOperand &MO2 = MI->getOperand(OpNum+1);
368
Kevin Enderby62183c42012-10-22 22:31:46 +0000369 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000370
371 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000372 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000373 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000374}
375
376
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000377//===--------------------------------------------------------------------===//
378// Addressing Mode #2
379//===--------------------------------------------------------------------===//
380
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000381void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
382 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000383 const MCOperand &MO1 = MI->getOperand(Op);
384 const MCOperand &MO2 = MI->getOperand(Op+1);
385 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000386
Kevin Enderbydccdac62012-10-23 22:52:52 +0000387 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000388 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000389
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000390 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000391 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000392 O << ", "
393 << markup("<imm:")
394 << "#"
395 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
396 << ARM_AM::getAM2Offset(MO3.getImm())
397 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000398 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000399 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000400 return;
401 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000402
Kevin Enderby62183c42012-10-22 22:31:46 +0000403 O << ", ";
404 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
405 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000406
Tim Northover0c97e762012-09-22 11:18:12 +0000407 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000408 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000409 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000410}
Chris Lattneref2979b2009-10-19 22:09:23 +0000411
Jim Grosbach05541f42011-09-19 22:21:13 +0000412void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
413 raw_ostream &O) {
414 const MCOperand &MO1 = MI->getOperand(Op);
415 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000416 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000417 printRegName(O, MO1.getReg());
418 O << ", ";
419 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000420 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000421}
422
423void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
424 raw_ostream &O) {
425 const MCOperand &MO1 = MI->getOperand(Op);
426 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000427 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000428 printRegName(O, MO1.getReg());
429 O << ", ";
430 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000431 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000432}
433
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000434void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
435 raw_ostream &O) {
436 const MCOperand &MO1 = MI->getOperand(Op);
437
438 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
439 printOperand(MI, Op, O);
440 return;
441 }
442
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000443#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000444 const MCOperand &MO3 = MI->getOperand(Op+2);
445 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000446 assert(IdxMode != ARMII::IndexModePost &&
447 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000448#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000449
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000450 printAM2PreOrOffsetIndexOp(MI, Op, O);
451}
452
Chris Lattner60d51312009-10-20 06:15:28 +0000453void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000454 unsigned OpNum,
455 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000456 const MCOperand &MO1 = MI->getOperand(OpNum);
457 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000458
Chris Lattner60d51312009-10-20 06:15:28 +0000459 if (!MO1.getReg()) {
460 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000461 O << markup("<imm:")
462 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
463 << ImmOffs
464 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000465 return;
466 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000467
Kevin Enderby62183c42012-10-22 22:31:46 +0000468 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
469 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000470
Tim Northover0c97e762012-09-22 11:18:12 +0000471 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000472 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000473}
474
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000475//===--------------------------------------------------------------------===//
476// Addressing Mode #3
477//===--------------------------------------------------------------------===//
478
479void ARMInstPrinter::printAM3PostIndexOp(const MCInst *MI, unsigned Op,
480 raw_ostream &O) {
481 const MCOperand &MO1 = MI->getOperand(Op);
482 const MCOperand &MO2 = MI->getOperand(Op+1);
483 const MCOperand &MO3 = MI->getOperand(Op+2);
484
Kevin Enderbydccdac62012-10-23 22:52:52 +0000485 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000486 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000487 O << "], " << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000488
489 if (MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000490 O << (char)ARM_AM::getAM3Op(MO3.getImm());
491 printRegName(O, MO2.getReg());
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000492 return;
493 }
494
495 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000496 O << markup("<imm:")
497 << '#'
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000498 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000499 << ImmOffs
500 << markup(">");
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000501}
502
503void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000504 raw_ostream &O,
505 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000506 const MCOperand &MO1 = MI->getOperand(Op);
507 const MCOperand &MO2 = MI->getOperand(Op+1);
508 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000509
Kevin Enderbydccdac62012-10-23 22:52:52 +0000510 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000511 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000512
Chris Lattner60d51312009-10-20 06:15:28 +0000513 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000514 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000515 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000516 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000517 return;
518 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000519
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000520 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000521 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
522 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000523
Quentin Colombetc3132202013-04-12 18:47:25 +0000524 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000525 O << ", "
526 << markup("<imm:")
527 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000528 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000529 << ImmOffs
530 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000531 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000532 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000533}
534
Quentin Colombetc3132202013-04-12 18:47:25 +0000535template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000536void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
537 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000538 const MCOperand &MO1 = MI->getOperand(Op);
539 if (!MO1.isReg()) { // For label symbolic references.
540 printOperand(MI, Op, O);
541 return;
542 }
543
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000544 const MCOperand &MO3 = MI->getOperand(Op+2);
545 unsigned IdxMode = ARM_AM::getAM3IdxMode(MO3.getImm());
546
547 if (IdxMode == ARMII::IndexModePost) {
548 printAM3PostIndexOp(MI, Op, O);
549 return;
550 }
Quentin Colombetc3132202013-04-12 18:47:25 +0000551 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000552}
553
Chris Lattner60d51312009-10-20 06:15:28 +0000554void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000555 unsigned OpNum,
556 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000557 const MCOperand &MO1 = MI->getOperand(OpNum);
558 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000559
Chris Lattner60d51312009-10-20 06:15:28 +0000560 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000561 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
562 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000563 return;
564 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000565
Chris Lattner60d51312009-10-20 06:15:28 +0000566 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000567 O << markup("<imm:")
568 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
569 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000570}
571
Jim Grosbachd3595712011-08-03 23:50:40 +0000572void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
573 unsigned OpNum,
574 raw_ostream &O) {
575 const MCOperand &MO = MI->getOperand(OpNum);
576 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000577 O << markup("<imm:")
578 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
579 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000580}
581
Jim Grosbachbafce842011-08-05 15:48:21 +0000582void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
583 raw_ostream &O) {
584 const MCOperand &MO1 = MI->getOperand(OpNum);
585 const MCOperand &MO2 = MI->getOperand(OpNum+1);
586
Kevin Enderby62183c42012-10-22 22:31:46 +0000587 O << (MO2.getImm() ? "" : "-");
588 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000589}
590
Owen Andersonce519032011-08-04 18:24:14 +0000591void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
592 unsigned OpNum,
593 raw_ostream &O) {
594 const MCOperand &MO = MI->getOperand(OpNum);
595 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000596 O << markup("<imm:")
597 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
598 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000599}
600
601
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000602void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000603 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000604 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
605 .getImm());
606 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000607}
608
Quentin Colombetc3132202013-04-12 18:47:25 +0000609template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000610void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000611 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000612 const MCOperand &MO1 = MI->getOperand(OpNum);
613 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000614
Chris Lattner60d51312009-10-20 06:15:28 +0000615 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000616 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000617 return;
618 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000619
Kevin Enderbydccdac62012-10-23 22:52:52 +0000620 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000621 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000622
Owen Anderson967674d2011-08-29 19:36:44 +0000623 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
624 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000625 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000626 O << ", "
627 << markup("<imm:")
628 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000629 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000630 << ImmOffs * 4
631 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000632 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000633 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000634}
635
Chris Lattner76c564b2010-04-04 04:47:45 +0000636void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
637 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000638 const MCOperand &MO1 = MI->getOperand(OpNum);
639 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000640
Kevin Enderbydccdac62012-10-23 22:52:52 +0000641 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000642 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000643 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000644 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000645 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000647}
648
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000649void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
650 raw_ostream &O) {
651 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000652 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000653 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000654 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000655}
656
Bob Wilsonae08a732010-03-20 22:13:40 +0000657void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000658 unsigned OpNum,
659 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000660 const MCOperand &MO = MI->getOperand(OpNum);
661 if (MO.getReg() == 0)
662 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000663 else {
664 O << ", ";
665 printRegName(O, MO.getReg());
666 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000667}
668
Bob Wilsonadd513112010-08-11 23:10:46 +0000669void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
670 unsigned OpNum,
671 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000672 const MCOperand &MO = MI->getOperand(OpNum);
673 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000674 int32_t lsb = countTrailingZeros(v);
675 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000676 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000677 O << markup("<imm:") << '#' << lsb << markup(">")
678 << ", "
679 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000680}
Chris Lattner60d51312009-10-20 06:15:28 +0000681
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000682void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
683 raw_ostream &O) {
684 unsigned val = MI->getOperand(OpNum).getImm();
Joey Gouly926d3f52013-09-05 15:35:24 +0000685 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000686}
687
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000688void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
689 raw_ostream &O) {
690 unsigned val = MI->getOperand(OpNum).getImm();
691 O << ARM_ISB::InstSyncBOptToString(val);
692}
693
Bob Wilson481d7a92010-08-16 18:27:34 +0000694void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000695 raw_ostream &O) {
696 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000697 bool isASR = (ShiftOp & (1 << 5)) != 0;
698 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000699 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000700 O << ", asr "
701 << markup("<imm:")
702 << "#" << (Amt == 0 ? 32 : Amt)
703 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000704 }
705 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000706 O << ", lsl "
707 << markup("<imm:")
708 << "#" << Amt
709 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000710 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000711}
712
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000713void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
714 raw_ostream &O) {
715 unsigned Imm = MI->getOperand(OpNum).getImm();
716 if (Imm == 0)
717 return;
718 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000719 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000720}
721
722void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
723 raw_ostream &O) {
724 unsigned Imm = MI->getOperand(OpNum).getImm();
725 // A shift amount of 32 is encoded as 0.
726 if (Imm == 0)
727 Imm = 32;
728 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000729 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000730}
731
Chris Lattner76c564b2010-04-04 04:47:45 +0000732void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
733 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000734 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000735 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
736 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000737 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000738 }
739 O << "}";
740}
Chris Lattneradd57492009-10-19 22:23:04 +0000741
Weiming Zhao8f56f882012-11-16 21:55:34 +0000742void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
743 raw_ostream &O) {
744 unsigned Reg = MI->getOperand(OpNum).getReg();
745 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
746 O << ", ";
747 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
748}
749
750
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000751void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
752 raw_ostream &O) {
753 const MCOperand &Op = MI->getOperand(OpNum);
754 if (Op.getImm())
755 O << "be";
756 else
757 O << "le";
758}
759
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000760void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
761 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000762 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000763 O << ARM_PROC::IModToString(Op.getImm());
764}
765
766void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
767 raw_ostream &O) {
768 const MCOperand &Op = MI->getOperand(OpNum);
769 unsigned IFlags = Op.getImm();
770 for (int i=2; i >= 0; --i)
771 if (IFlags & (1 << i))
772 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000773
774 if (IFlags == 0)
775 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000776}
777
Chris Lattner76c564b2010-04-04 04:47:45 +0000778void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
779 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000780 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000781 unsigned SpecRegRBit = Op.getImm() >> 4;
782 unsigned Mask = Op.getImm() & 0xf;
783
James Molloy21efa7d2011-09-28 14:21:38 +0000784 if (getAvailableFeatures() & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000785 unsigned SYSm = Op.getImm();
786 unsigned Opcode = MI->getOpcode();
787 // For reads of the special registers ignore the "mask encoding" bits
788 // which are only for writes.
789 if (Opcode == ARM::t2MRS_M)
790 SYSm &= 0xff;
791 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000792 default: llvm_unreachable("Unexpected mask value!");
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000793 case 0:
794 case 0x800: O << "apsr"; return; // with _nzcvq bits is an alias for aspr
795 case 0x400: O << "apsr_g"; return;
796 case 0xc00: O << "apsr_nzcvqg"; return;
797 case 1:
798 case 0x801: O << "iapsr"; return; // with _nzcvq bits is an alias for iapsr
799 case 0x401: O << "iapsr_g"; return;
800 case 0xc01: O << "iapsr_nzcvqg"; return;
801 case 2:
802 case 0x802: O << "eapsr"; return; // with _nzcvq bits is an alias for eapsr
803 case 0x402: O << "eapsr_g"; return;
804 case 0xc02: O << "eapsr_nzcvqg"; return;
805 case 3:
806 case 0x803: O << "xpsr"; return; // with _nzcvq bits is an alias for xpsr
807 case 0x403: O << "xpsr_g"; return;
808 case 0xc03: O << "xpsr_nzcvqg"; return;
Kevin Enderby6c7279e2012-06-15 22:14:44 +0000809 case 5:
810 case 0x805: O << "ipsr"; return;
811 case 6:
812 case 0x806: O << "epsr"; return;
813 case 7:
814 case 0x807: O << "iepsr"; return;
815 case 8:
816 case 0x808: O << "msp"; return;
817 case 9:
818 case 0x809: O << "psp"; return;
819 case 0x10:
820 case 0x810: O << "primask"; return;
821 case 0x11:
822 case 0x811: O << "basepri"; return;
823 case 0x12:
824 case 0x812: O << "basepri_max"; return;
825 case 0x13:
826 case 0x813: O << "faultmask"; return;
827 case 0x14:
828 case 0x814: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000829 }
830 }
831
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000832 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
833 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
834 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
835 O << "APSR_";
836 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000837 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000838 case 4: O << "g"; return;
839 case 8: O << "nzcvq"; return;
840 case 12: O << "nzcvqg"; return;
841 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000842 }
843
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000844 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000845 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000846 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000847 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000848
Johnny Chen8f3004c2010-03-17 17:52:21 +0000849 if (Mask) {
850 O << '_';
851 if (Mask & 8) O << 'f';
852 if (Mask & 4) O << 's';
853 if (Mask & 2) O << 'x';
854 if (Mask & 1) O << 'c';
855 }
856}
857
Chris Lattner76c564b2010-04-04 04:47:45 +0000858void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
859 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000860 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000861 // Handle the undefined 15 CC value here for printing so we don't abort().
862 if ((unsigned)CC == 15)
863 O << "<und>";
864 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000865 O << ARMCondCodeToString(CC);
866}
867
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000868void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000869 unsigned OpNum,
870 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000871 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
872 O << ARMCondCodeToString(CC);
873}
874
Chris Lattner76c564b2010-04-04 04:47:45 +0000875void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
876 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000877 if (MI->getOperand(OpNum).getReg()) {
878 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
879 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000880 O << 's';
881 }
882}
883
Chris Lattner76c564b2010-04-04 04:47:45 +0000884void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
885 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000886 O << MI->getOperand(OpNum).getImm();
887}
888
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000889void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000890 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000891 O << "p" << MI->getOperand(OpNum).getImm();
892}
893
894void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000895 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000896 O << "c" << MI->getOperand(OpNum).getImm();
897}
898
Jim Grosbach48399582011-10-12 17:34:41 +0000899void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
900 raw_ostream &O) {
901 O << "{" << MI->getOperand(OpNum).getImm() << "}";
902}
903
Chris Lattner76c564b2010-04-04 04:47:45 +0000904void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
905 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000906 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000907}
Evan Chengb1852592009-11-19 06:57:41 +0000908
Mihai Popad36cbaa2013-07-03 09:21:44 +0000909template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000910void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
911 raw_ostream &O) {
912 const MCOperand &MO = MI->getOperand(OpNum);
913
914 if (MO.isExpr()) {
915 O << *MO.getExpr();
916 return;
917 }
918
Mihai Popad36cbaa2013-07-03 09:21:44 +0000919 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000920
Kevin Enderbydccdac62012-10-23 22:52:52 +0000921 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000922 if (OffImm == INT32_MIN)
923 O << "#-0";
924 else if (OffImm < 0)
925 O << "#-" << -OffImm;
926 else
927 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000928 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000929}
930
Chris Lattner76c564b2010-04-04 04:47:45 +0000931void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
932 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000933 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000934 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000935 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000936}
937
938void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
939 raw_ostream &O) {
940 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000941 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000942 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000943 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +0000944}
Johnny Chen8f3004c2010-03-17 17:52:21 +0000945
Chris Lattner76c564b2010-04-04 04:47:45 +0000946void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
947 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000948 // (3 - the number of trailing zeros) is the number of then / else.
949 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +0000950 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
951 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000952 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000953 assert(NumTZ <= 3 && "Invalid IT mask!");
954 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
955 bool T = ((Mask >> Pos) & 1) == CondBit0;
956 if (T)
957 O << 't';
958 else
959 O << 'e';
960 }
961}
962
Chris Lattner76c564b2010-04-04 04:47:45 +0000963void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
964 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000965 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000966 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000967
968 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000969 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000970 return;
971 }
972
Kevin Enderbydccdac62012-10-23 22:52:52 +0000973 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000974 printRegName(O, MO1.getReg());
975 if (unsigned RegNum = MO2.getReg()) {
976 O << ", ";
977 printRegName(O, RegNum);
978 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000979 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +0000980}
981
982void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
983 unsigned Op,
984 raw_ostream &O,
985 unsigned Scale) {
986 const MCOperand &MO1 = MI->getOperand(Op);
987 const MCOperand &MO2 = MI->getOperand(Op + 1);
988
989 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
990 printOperand(MI, Op, O);
991 return;
992 }
993
Kevin Enderbydccdac62012-10-23 22:52:52 +0000994 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000995 printRegName(O, MO1.getReg());
996 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000997 O << ", "
998 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000999 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001000 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001001 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001002 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001003}
1004
Bill Wendling092a7bd2010-12-14 03:36:38 +00001005void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1006 unsigned Op,
1007 raw_ostream &O) {
1008 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001009}
1010
Bill Wendling092a7bd2010-12-14 03:36:38 +00001011void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1012 unsigned Op,
1013 raw_ostream &O) {
1014 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001015}
1016
Bill Wendling092a7bd2010-12-14 03:36:38 +00001017void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1018 unsigned Op,
1019 raw_ostream &O) {
1020 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001021}
1022
Chris Lattner76c564b2010-04-04 04:47:45 +00001023void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1024 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001025 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001026}
1027
Johnny Chen8f3004c2010-03-17 17:52:21 +00001028// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1029// register with shift forms.
1030// REG 0 0 - e.g. R5
1031// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001032void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1033 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001034 const MCOperand &MO1 = MI->getOperand(OpNum);
1035 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1036
1037 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001038 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001039
1040 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001041 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001042 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001043 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001044}
1045
Quentin Colombetc3132202013-04-12 18:47:25 +00001046template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001047void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1048 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001049 const MCOperand &MO1 = MI->getOperand(OpNum);
1050 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1051
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001052 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1053 printOperand(MI, OpNum, O);
1054 return;
1055 }
1056
Kevin Enderbydccdac62012-10-23 22:52:52 +00001057 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001058 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001059
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001060 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001061 bool isSub = OffImm < 0;
1062 // Special value for #-0. All others are normal.
1063 if (OffImm == INT32_MIN)
1064 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001065 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001066 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001067 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001068 << "#-" << -OffImm
1069 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001070 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001071 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001072 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001073 << markup("<imm:")
Kevin Enderbydccdac62012-10-23 22:52:52 +00001074 << "#" << OffImm
1075 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001076 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001077 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001078}
1079
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001080template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001081void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001082 unsigned OpNum,
1083 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001084 const MCOperand &MO1 = MI->getOperand(OpNum);
1085 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1086
Kevin Enderbydccdac62012-10-23 22:52:52 +00001087 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001088 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001089
1090 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001091 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001092 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001093 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001094 OffImm = 0;
1095 if (isSub) {
1096 O << ", "
1097 << markup("<imm:")
1098 << "#-" << -OffImm
1099 << markup(">");
1100 } else if (AlwaysPrintImm0 || OffImm > 0) {
1101 O << ", "
1102 << markup("<imm:")
1103 << "#" << OffImm
1104 << markup(">");
1105 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001106 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001107}
1108
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001109template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001110void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001111 unsigned OpNum,
1112 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001113 const MCOperand &MO1 = MI->getOperand(OpNum);
1114 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1115
Jim Grosbach8648c102011-12-19 23:06:24 +00001116 if (!MO1.isReg()) { // For label symbolic references.
1117 printOperand(MI, OpNum, O);
1118 return;
1119 }
1120
Kevin Enderbydccdac62012-10-23 22:52:52 +00001121 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001122 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001123
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001124 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001125 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001126
1127 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1128
Johnny Chen8f3004c2010-03-17 17:52:21 +00001129 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001130 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001131 OffImm = 0;
1132 if (isSub) {
1133 O << ", "
1134 << markup("<imm:")
1135 << "#-" << -OffImm
1136 << markup(">");
1137 } else if (AlwaysPrintImm0 || OffImm > 0) {
1138 O << ", "
1139 << markup("<imm:")
1140 << "#" << OffImm
1141 << markup(">");
1142 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001143 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001144}
1145
Jim Grosbacha05627e2011-09-09 18:37:27 +00001146void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1147 unsigned OpNum,
1148 raw_ostream &O) {
1149 const MCOperand &MO1 = MI->getOperand(OpNum);
1150 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1151
Kevin Enderbydccdac62012-10-23 22:52:52 +00001152 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001153 printRegName(O, MO1.getReg());
1154 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001155 O << ", "
1156 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001157 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001158 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001159 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001160 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001161}
1162
Johnny Chen8f3004c2010-03-17 17:52:21 +00001163void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001164 unsigned OpNum,
1165 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001166 const MCOperand &MO1 = MI->getOperand(OpNum);
1167 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001168 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001169 if (OffImm == INT32_MIN)
1170 O << "#-0";
1171 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001172 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001173 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001174 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001175 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001176}
1177
1178void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001179 unsigned OpNum,
1180 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001181 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001182 int32_t OffImm = (int32_t)MO1.getImm();
1183
1184 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1185
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001186 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001187 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001188 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001189 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001190 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001191 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001192 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001193 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001194}
1195
1196void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001197 unsigned OpNum,
1198 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001199 const MCOperand &MO1 = MI->getOperand(OpNum);
1200 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1201 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1202
Kevin Enderbydccdac62012-10-23 22:52:52 +00001203 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001204 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001205
1206 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001207 O << ", ";
1208 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001209
1210 unsigned ShAmt = MO3.getImm();
1211 if (ShAmt) {
1212 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001213 O << ", lsl "
1214 << markup("<imm:")
1215 << "#" << ShAmt
1216 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001217 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001218 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001219}
1220
Jim Grosbachefc761a2011-09-30 00:50:06 +00001221void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1222 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001223 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001224 O << markup("<imm:")
1225 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1226 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001227}
1228
Bob Wilson6eae5202010-06-11 21:34:50 +00001229void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1230 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001231 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1232 unsigned EltBits;
1233 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001234 O << markup("<imm:")
1235 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001236 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001237 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001238}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001239
Jim Grosbach475c6db2011-07-25 23:09:14 +00001240void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1241 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001242 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001243 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001244 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001245 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001246}
Jim Grosbachd2659132011-07-26 21:28:43 +00001247
1248void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1249 raw_ostream &O) {
1250 unsigned Imm = MI->getOperand(OpNum).getImm();
1251 if (Imm == 0)
1252 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001253 O << ", ror "
1254 << markup("<imm:")
1255 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001256 switch (Imm) {
1257 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001258 case 1: O << "8"; break;
1259 case 2: O << "16"; break;
1260 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001261 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001262 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001263}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001264
Jim Grosbachea231912011-12-22 22:19:05 +00001265void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1266 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001267 O << markup("<imm:")
1268 << "#" << 16 - MI->getOperand(OpNum).getImm()
1269 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001270}
1271
1272void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1273 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001274 O << markup("<imm:")
1275 << "#" << 32 - MI->getOperand(OpNum).getImm()
1276 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001277}
1278
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001279void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1280 raw_ostream &O) {
1281 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1282}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001283
1284void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1285 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001286 O << "{";
1287 printRegName(O, MI->getOperand(OpNum).getReg());
1288 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001289}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001290
Jim Grosbach13a292c2012-03-06 22:01:44 +00001291void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001292 raw_ostream &O) {
1293 unsigned Reg = MI->getOperand(OpNum).getReg();
1294 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1295 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001296 O << "{";
1297 printRegName(O, Reg0);
1298 O << ", ";
1299 printRegName(O, Reg1);
1300 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001301}
1302
Jim Grosbach13a292c2012-03-06 22:01:44 +00001303void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1304 unsigned OpNum,
1305 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001306 unsigned Reg = MI->getOperand(OpNum).getReg();
1307 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1308 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001309 O << "{";
1310 printRegName(O, Reg0);
1311 O << ", ";
1312 printRegName(O, Reg1);
1313 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001314}
1315
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001316void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1317 raw_ostream &O) {
1318 // Normally, it's not safe to use register enum values directly with
1319 // addition to get the next register, but for VFP registers, the
1320 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001321 O << "{";
1322 printRegName(O, MI->getOperand(OpNum).getReg());
1323 O << ", ";
1324 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1325 O << ", ";
1326 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1327 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001328}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001329
1330void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1331 raw_ostream &O) {
1332 // Normally, it's not safe to use register enum values directly with
1333 // addition to get the next register, but for VFP registers, the
1334 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001335 O << "{";
1336 printRegName(O, MI->getOperand(OpNum).getReg());
1337 O << ", ";
1338 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1339 O << ", ";
1340 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1341 O << ", ";
1342 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1343 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001344}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001345
1346void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1347 unsigned OpNum,
1348 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001349 O << "{";
1350 printRegName(O, MI->getOperand(OpNum).getReg());
1351 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001352}
1353
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001354void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1355 unsigned OpNum,
1356 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001357 unsigned Reg = MI->getOperand(OpNum).getReg();
1358 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1359 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001360 O << "{";
1361 printRegName(O, Reg0);
1362 O << "[], ";
1363 printRegName(O, Reg1);
1364 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001365}
Jim Grosbach8d246182011-12-14 19:35:22 +00001366
Jim Grosbachb78403c2012-01-24 23:47:04 +00001367void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1368 unsigned OpNum,
1369 raw_ostream &O) {
1370 // Normally, it's not safe to use register enum values directly with
1371 // addition to get the next register, but for VFP registers, the
1372 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001373 O << "{";
1374 printRegName(O, MI->getOperand(OpNum).getReg());
1375 O << "[], ";
1376 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1377 O << "[], ";
1378 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1379 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001380}
1381
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001382void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1383 unsigned OpNum,
1384 raw_ostream &O) {
1385 // Normally, it's not safe to use register enum values directly with
1386 // addition to get the next register, but for VFP registers, the
1387 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001388 O << "{";
1389 printRegName(O, MI->getOperand(OpNum).getReg());
1390 O << "[], ";
1391 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1392 O << "[], ";
1393 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1394 O << "[], ";
1395 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1396 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001397}
1398
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001399void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1400 unsigned OpNum,
1401 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001402 unsigned Reg = MI->getOperand(OpNum).getReg();
1403 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1404 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001405 O << "{";
1406 printRegName(O, Reg0);
1407 O << "[], ";
1408 printRegName(O, Reg1);
1409 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001410}
1411
Jim Grosbachb78403c2012-01-24 23:47:04 +00001412void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1413 unsigned OpNum,
1414 raw_ostream &O) {
1415 // Normally, it's not safe to use register enum values directly with
1416 // addition to get the next register, but for VFP registers, the
1417 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001418 O << "{";
1419 printRegName(O, MI->getOperand(OpNum).getReg());
1420 O << "[], ";
1421 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1422 O << "[], ";
1423 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1424 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001425}
1426
1427void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1428 unsigned OpNum,
1429 raw_ostream &O) {
1430 // Normally, it's not safe to use register enum values directly with
1431 // addition to get the next register, but for VFP registers, the
1432 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001433 O << "{";
1434 printRegName(O, MI->getOperand(OpNum).getReg());
1435 O << "[], ";
1436 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1437 O << "[], ";
1438 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1439 O << "[], ";
1440 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1441 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001442}
1443
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001444void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1445 unsigned OpNum,
1446 raw_ostream &O) {
1447 // Normally, it's not safe to use register enum values directly with
1448 // addition to get the next register, but for VFP registers, the
1449 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001450 O << "{";
1451 printRegName(O, MI->getOperand(OpNum).getReg());
1452 O << ", ";
1453 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1454 O << ", ";
1455 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1456 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001457}
Jim Grosbached561fc2012-01-24 00:43:17 +00001458
1459void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1460 unsigned OpNum,
1461 raw_ostream &O) {
1462 // Normally, it's not safe to use register enum values directly with
1463 // addition to get the next register, but for VFP registers, the
1464 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001465 O << "{";
1466 printRegName(O, MI->getOperand(OpNum).getReg());
1467 O << ", ";
1468 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1469 O << ", ";
1470 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1471 O << ", ";
1472 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1473 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001474}