blob: 52eaf6e4c67dbeb17888504999c5c924e1769965 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//
2// The LLVM Compiler Infrastructure
3//
4// This file is distributed under the University of Illinois Open Source
5// License. See LICENSE.TXT for details.
6//
7//===----------------------------------------------------------------------===//
8//
9// This file defines the interfaces that NVPTX uses to lower LLVM code into a
10// selection DAG.
11//
12//===----------------------------------------------------------------------===//
13
Justin Holewinskiae556d32012-05-04 20:18:50 +000014#include "NVPTXISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000016#include "NVPTXTargetMachine.h"
17#include "NVPTXTargetObjectFile.h"
18#include "NVPTXUtilities.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/CodeGen/Analysis.h"
20#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineRegisterInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000025#include "llvm/IR/CallSite.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000026#include "llvm/IR/DerivedTypes.h"
27#include "llvm/IR/Function.h"
28#include "llvm/IR/GlobalValue.h"
29#include "llvm/IR/IntrinsicInst.h"
30#include "llvm/IR/Intrinsics.h"
31#include "llvm/IR/Module.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/MC/MCSectionELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Support/CommandLine.h"
34#include "llvm/Support/Debug.h"
35#include "llvm/Support/ErrorHandling.h"
Justin Holewinski9982f062014-06-27 19:36:25 +000036#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include <sstream>
39
40#undef DEBUG_TYPE
41#define DEBUG_TYPE "nvptx-lower"
42
43using namespace llvm;
44
45static unsigned int uniqueCallSite = 0;
46
Justin Holewinski0497ab12013-03-30 14:29:21 +000047static cl::opt<bool> sched4reg(
48 "nvptx-sched4reg",
49 cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false));
Justin Holewinskiae556d32012-05-04 20:18:50 +000050
Justin Holewinski428cf0e2014-07-17 18:10:09 +000051static cl::opt<unsigned>
52FMAContractLevelOpt("nvptx-fma-level", cl::ZeroOrMore, cl::Hidden,
53 cl::desc("NVPTX Specific: FMA contraction (0: don't do it"
54 " 1: do it 2: do it aggressively"),
55 cl::init(2));
56
Justin Holewinskibe8dc642013-02-12 14:18:49 +000057static bool IsPTXVectorType(MVT VT) {
58 switch (VT.SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +000059 default:
60 return false;
Justin Holewinskif8f70912013-06-28 17:57:59 +000061 case MVT::v2i1:
62 case MVT::v4i1:
Justin Holewinskibe8dc642013-02-12 14:18:49 +000063 case MVT::v2i8:
64 case MVT::v4i8:
65 case MVT::v2i16:
66 case MVT::v4i16:
67 case MVT::v2i32:
68 case MVT::v4i32:
69 case MVT::v2i64:
70 case MVT::v2f32:
71 case MVT::v4f32:
72 case MVT::v2f64:
Justin Holewinski0497ab12013-03-30 14:29:21 +000073 return true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +000074 }
75}
76
Justin Holewinskif8f70912013-06-28 17:57:59 +000077/// ComputePTXValueVTs - For the given Type \p Ty, returns the set of primitive
78/// EVTs that compose it. Unlike ComputeValueVTs, this will break apart vectors
79/// into their primitive components.
80/// NOTE: This is a band-aid for code that expects ComputeValueVTs to return the
81/// same number of types as the Ins/Outs arrays in LowerFormalArguments,
82/// LowerCall, and LowerReturn.
Mehdi Amini56228da2015-07-09 01:57:34 +000083static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL,
84 Type *Ty, SmallVectorImpl<EVT> &ValueVTs,
Craig Topper062a2ba2014-04-25 05:30:21 +000085 SmallVectorImpl<uint64_t> *Offsets = nullptr,
Justin Holewinskif8f70912013-06-28 17:57:59 +000086 uint64_t StartingOffset = 0) {
87 SmallVector<EVT, 16> TempVTs;
88 SmallVector<uint64_t, 16> TempOffsets;
89
Mehdi Amini56228da2015-07-09 01:57:34 +000090 ComputeValueVTs(TLI, DL, Ty, TempVTs, &TempOffsets, StartingOffset);
Justin Holewinskif8f70912013-06-28 17:57:59 +000091 for (unsigned i = 0, e = TempVTs.size(); i != e; ++i) {
92 EVT VT = TempVTs[i];
93 uint64_t Off = TempOffsets[i];
94 if (VT.isVector())
95 for (unsigned j = 0, je = VT.getVectorNumElements(); j != je; ++j) {
96 ValueVTs.push_back(VT.getVectorElementType());
97 if (Offsets)
98 Offsets->push_back(Off+j*VT.getVectorElementType().getStoreSize());
99 }
100 else {
101 ValueVTs.push_back(VT);
102 if (Offsets)
103 Offsets->push_back(Off);
104 }
105 }
106}
107
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108// NVPTXTargetLowering Constructor.
Eric Christopherbef0a372015-01-30 01:50:07 +0000109NVPTXTargetLowering::NVPTXTargetLowering(const NVPTXTargetMachine &TM,
110 const NVPTXSubtarget &STI)
111 : TargetLowering(TM), nvTM(&TM), STI(STI) {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000112
113 // always lower memset, memcpy, and memmove intrinsics to load/store
114 // instructions, rather
115 // then generating calls to memset, mempcy or memmove.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000116 MaxStoresPerMemset = (unsigned) 0xFFFFFFFF;
117 MaxStoresPerMemcpy = (unsigned) 0xFFFFFFFF;
118 MaxStoresPerMemmove = (unsigned) 0xFFFFFFFF;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000119
120 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskid7d8fe02014-06-27 18:35:42 +0000121 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122
123 // Jump is Expensive. Don't create extra control flow for 'and', 'or'
124 // condition branches.
125 setJumpIsExpensive(true);
126
Mark Heffernan438ffe52015-08-11 22:16:34 +0000127 // Wide divides are _very_ slow. Try to reduce the width of the divide if
128 // possible.
129 addBypassSlowDiv(64, 32);
130
Justin Holewinskiae556d32012-05-04 20:18:50 +0000131 // By default, use the Source scheduling
132 if (sched4reg)
133 setSchedulingPreference(Sched::RegPressure);
134 else
135 setSchedulingPreference(Sched::Source);
136
137 addRegisterClass(MVT::i1, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000138 addRegisterClass(MVT::i16, &NVPTX::Int16RegsRegClass);
139 addRegisterClass(MVT::i32, &NVPTX::Int32RegsRegClass);
140 addRegisterClass(MVT::i64, &NVPTX::Int64RegsRegClass);
141 addRegisterClass(MVT::f32, &NVPTX::Float32RegsRegClass);
142 addRegisterClass(MVT::f64, &NVPTX::Float64RegsRegClass);
143
Justin Holewinskiae556d32012-05-04 20:18:50 +0000144 // Operations not directly supported by NVPTX.
Tom Stellard3787b122014-06-10 16:01:29 +0000145 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
146 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
147 setOperationAction(ISD::SELECT_CC, MVT::i1, Expand);
148 setOperationAction(ISD::SELECT_CC, MVT::i8, Expand);
149 setOperationAction(ISD::SELECT_CC, MVT::i16, Expand);
150 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
151 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000152 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
153 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
154 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
155 setOperationAction(ISD::BR_CC, MVT::i8, Expand);
156 setOperationAction(ISD::BR_CC, MVT::i16, Expand);
157 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
158 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Justin Holewinski318c6252013-07-01 12:58:56 +0000159 // Some SIGN_EXTEND_INREG can be done using cvt instruction.
160 // For others we will expand to a SHL/SRA pair.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i64, Legal);
162 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Legal);
164 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Justin Holewinski0497ab12013-03-30 14:29:21 +0000165 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000166
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000167 setOperationAction(ISD::SHL_PARTS, MVT::i32 , Custom);
168 setOperationAction(ISD::SRA_PARTS, MVT::i32 , Custom);
169 setOperationAction(ISD::SRL_PARTS, MVT::i32 , Custom);
170 setOperationAction(ISD::SHL_PARTS, MVT::i64 , Custom);
171 setOperationAction(ISD::SRA_PARTS, MVT::i64 , Custom);
172 setOperationAction(ISD::SRL_PARTS, MVT::i64 , Custom);
173
Eric Christopherbef0a372015-01-30 01:50:07 +0000174 if (STI.hasROT64()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000175 setOperationAction(ISD::ROTL, MVT::i64, Legal);
176 setOperationAction(ISD::ROTR, MVT::i64, Legal);
177 } else {
178 setOperationAction(ISD::ROTL, MVT::i64, Expand);
179 setOperationAction(ISD::ROTR, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000180 }
Eric Christopherbef0a372015-01-30 01:50:07 +0000181 if (STI.hasROT32()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +0000182 setOperationAction(ISD::ROTL, MVT::i32, Legal);
183 setOperationAction(ISD::ROTR, MVT::i32, Legal);
184 } else {
185 setOperationAction(ISD::ROTL, MVT::i32, Expand);
186 setOperationAction(ISD::ROTR, MVT::i32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000187 }
188
Justin Holewinski0497ab12013-03-30 14:29:21 +0000189 setOperationAction(ISD::ROTL, MVT::i16, Expand);
190 setOperationAction(ISD::ROTR, MVT::i16, Expand);
191 setOperationAction(ISD::ROTL, MVT::i8, Expand);
192 setOperationAction(ISD::ROTR, MVT::i8, Expand);
193 setOperationAction(ISD::BSWAP, MVT::i16, Expand);
194 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
195 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000196
197 // Indirect branch is not supported.
198 // This also disables Jump Table creation.
Justin Holewinski0497ab12013-03-30 14:29:21 +0000199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BRIND, MVT::Other, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000201
Justin Holewinski0497ab12013-03-30 14:29:21 +0000202 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
203 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000204
205 // We want to legalize constant related memmove and memcopy
206 // intrinsics.
207 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
208
Michael Kuperstein2bc3d4d2016-08-18 20:08:15 +0000209 // Turn FP extload into load/fpextend
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000210 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
211 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
212 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
Jingyue Wua0a56602015-07-01 21:32:42 +0000213 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
214 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
215 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f32, Expand);
216 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
217 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
218 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000219 // Turn FP truncstore into trunc + store.
Jingyue Wua0a56602015-07-01 21:32:42 +0000220 // FIXME: vector types should also be expanded
Tim Northover9e108a02014-07-18 13:01:43 +0000221 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
222 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
224
225 // PTX does not support load / store predicate registers
Justin Holewinskic6462aa2012-11-14 19:19:16 +0000226 setOperationAction(ISD::LOAD, MVT::i1, Custom);
227 setOperationAction(ISD::STORE, MVT::i1, Custom);
228
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000229 for (MVT VT : MVT::integer_valuetypes()) {
230 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
231 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
232 setTruncStoreAction(VT, MVT::i1, Expand);
233 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000234
235 // This is legal in NVPTX
Justin Holewinski0497ab12013-03-30 14:29:21 +0000236 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
237 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000238
239 // TRAP can be lowered to PTX trap
Justin Holewinski0497ab12013-03-30 14:29:21 +0000240 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000241
Justin Holewinski51cb1342013-07-01 12:59:04 +0000242 setOperationAction(ISD::ADDC, MVT::i64, Expand);
243 setOperationAction(ISD::ADDE, MVT::i64, Expand);
244
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000245 // Register custom handling for vector loads/stores
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000246 for (MVT VT : MVT::vector_valuetypes()) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +0000247 if (IsPTXVectorType(VT)) {
248 setOperationAction(ISD::LOAD, VT, Custom);
249 setOperationAction(ISD::STORE, VT, Custom);
250 setOperationAction(ISD::INTRINSIC_W_CHAIN, VT, Custom);
251 }
252 }
Justin Holewinskiae556d32012-05-04 20:18:50 +0000253
Justin Holewinskif8f70912013-06-28 17:57:59 +0000254 // Custom handling for i8 intrinsics
255 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i8, Custom);
256
Justin Holewinskidc372df2013-06-28 17:58:07 +0000257 setOperationAction(ISD::CTLZ, MVT::i16, Legal);
258 setOperationAction(ISD::CTLZ, MVT::i32, Legal);
259 setOperationAction(ISD::CTLZ, MVT::i64, Legal);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000260 setOperationAction(ISD::CTTZ, MVT::i16, Expand);
261 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
262 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Justin Holewinskidc372df2013-06-28 17:58:07 +0000263 setOperationAction(ISD::CTPOP, MVT::i16, Legal);
264 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
265 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
266
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +0000267 // PTX does not directly support SELP of i1, so promote to i32 first
268 setOperationAction(ISD::SELECT, MVT::i1, Custom);
269
Jingyue Wu585ec862016-01-22 19:47:26 +0000270 // PTX cannot multiply two i64s in a single instruction.
271 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
272 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
273
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000274 // We have some custom DAG combine patterns for these nodes
275 setTargetDAGCombine(ISD::ADD);
276 setTargetDAGCombine(ISD::AND);
277 setTargetDAGCombine(ISD::FADD);
278 setTargetDAGCombine(ISD::MUL);
279 setTargetDAGCombine(ISD::SHL);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +0000280 setTargetDAGCombine(ISD::SELECT);
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000281
Justin Lebarb5e88492016-09-09 21:07:26 +0000282 // Library functions. These default to Expand, but we have instructions
283 // for them.
284 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
285 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
286 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
287 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
288 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
289 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
290 setOperationAction(ISD::FRINT, MVT::f32, Legal);
291 setOperationAction(ISD::FRINT, MVT::f64, Legal);
292 setOperationAction(ISD::FROUND, MVT::f32, Legal);
293 setOperationAction(ISD::FROUND, MVT::f64, Legal);
294 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
295 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
296 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
297 setOperationAction(ISD::FMINNUM, MVT::f64, Legal);
298 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
299 setOperationAction(ISD::FMAXNUM, MVT::f64, Legal);
300
301 // No FEXP2, FLOG2. The PTX ex2 and log2 functions are always approximate.
302 // No FPOW or FREM in PTX.
303
Justin Holewinskiae556d32012-05-04 20:18:50 +0000304 // Now deduce the information based on the above mentioned
305 // actions
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000306 computeRegisterProperties(STI.getRegisterInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +0000307}
308
Justin Holewinskiae556d32012-05-04 20:18:50 +0000309const char *NVPTXTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000310 switch ((NVPTXISD::NodeType)Opcode) {
311 case NVPTXISD::FIRST_NUMBER:
312 break;
Justin Holewinski0497ab12013-03-30 14:29:21 +0000313 case NVPTXISD::CALL:
314 return "NVPTXISD::CALL";
315 case NVPTXISD::RET_FLAG:
316 return "NVPTXISD::RET_FLAG";
Matthias Braund04893f2015-05-07 21:33:59 +0000317 case NVPTXISD::LOAD_PARAM:
318 return "NVPTXISD::LOAD_PARAM";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000319 case NVPTXISD::Wrapper:
320 return "NVPTXISD::Wrapper";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000321 case NVPTXISD::DeclareParam:
322 return "NVPTXISD::DeclareParam";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000323 case NVPTXISD::DeclareScalarParam:
324 return "NVPTXISD::DeclareScalarParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000325 case NVPTXISD::DeclareRet:
326 return "NVPTXISD::DeclareRet";
Matthias Braund04893f2015-05-07 21:33:59 +0000327 case NVPTXISD::DeclareScalarRet:
328 return "NVPTXISD::DeclareScalarRet";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000329 case NVPTXISD::DeclareRetParam:
330 return "NVPTXISD::DeclareRetParam";
331 case NVPTXISD::PrintCall:
332 return "NVPTXISD::PrintCall";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000333 case NVPTXISD::PrintConvergentCall:
334 return "NVPTXISD::PrintConvergentCall";
Matthias Braund04893f2015-05-07 21:33:59 +0000335 case NVPTXISD::PrintCallUni:
336 return "NVPTXISD::PrintCallUni";
Justin Lebarb5ca00a2016-03-01 19:24:03 +0000337 case NVPTXISD::PrintConvergentCallUni:
338 return "NVPTXISD::PrintConvergentCallUni";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000339 case NVPTXISD::LoadParam:
340 return "NVPTXISD::LoadParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000341 case NVPTXISD::LoadParamV2:
342 return "NVPTXISD::LoadParamV2";
343 case NVPTXISD::LoadParamV4:
344 return "NVPTXISD::LoadParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000345 case NVPTXISD::StoreParam:
346 return "NVPTXISD::StoreParam";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000347 case NVPTXISD::StoreParamV2:
348 return "NVPTXISD::StoreParamV2";
349 case NVPTXISD::StoreParamV4:
350 return "NVPTXISD::StoreParamV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000351 case NVPTXISD::StoreParamS32:
352 return "NVPTXISD::StoreParamS32";
353 case NVPTXISD::StoreParamU32:
354 return "NVPTXISD::StoreParamU32";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000355 case NVPTXISD::CallArgBegin:
356 return "NVPTXISD::CallArgBegin";
357 case NVPTXISD::CallArg:
358 return "NVPTXISD::CallArg";
359 case NVPTXISD::LastCallArg:
360 return "NVPTXISD::LastCallArg";
361 case NVPTXISD::CallArgEnd:
362 return "NVPTXISD::CallArgEnd";
363 case NVPTXISD::CallVoid:
364 return "NVPTXISD::CallVoid";
365 case NVPTXISD::CallVal:
366 return "NVPTXISD::CallVal";
367 case NVPTXISD::CallSymbol:
368 return "NVPTXISD::CallSymbol";
369 case NVPTXISD::Prototype:
370 return "NVPTXISD::Prototype";
371 case NVPTXISD::MoveParam:
372 return "NVPTXISD::MoveParam";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000373 case NVPTXISD::StoreRetval:
374 return "NVPTXISD::StoreRetval";
Justin Holewinskife44314f2013-06-28 17:57:51 +0000375 case NVPTXISD::StoreRetvalV2:
376 return "NVPTXISD::StoreRetvalV2";
377 case NVPTXISD::StoreRetvalV4:
378 return "NVPTXISD::StoreRetvalV4";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000379 case NVPTXISD::PseudoUseParam:
380 return "NVPTXISD::PseudoUseParam";
381 case NVPTXISD::RETURN:
382 return "NVPTXISD::RETURN";
383 case NVPTXISD::CallSeqBegin:
384 return "NVPTXISD::CallSeqBegin";
385 case NVPTXISD::CallSeqEnd:
386 return "NVPTXISD::CallSeqEnd";
Justin Holewinski3d49e5c2013-11-15 12:30:04 +0000387 case NVPTXISD::CallPrototype:
388 return "NVPTXISD::CallPrototype";
Justin Holewinski0497ab12013-03-30 14:29:21 +0000389 case NVPTXISD::LoadV2:
390 return "NVPTXISD::LoadV2";
391 case NVPTXISD::LoadV4:
392 return "NVPTXISD::LoadV4";
393 case NVPTXISD::LDGV2:
394 return "NVPTXISD::LDGV2";
395 case NVPTXISD::LDGV4:
396 return "NVPTXISD::LDGV4";
397 case NVPTXISD::LDUV2:
398 return "NVPTXISD::LDUV2";
399 case NVPTXISD::LDUV4:
400 return "NVPTXISD::LDUV4";
401 case NVPTXISD::StoreV2:
402 return "NVPTXISD::StoreV2";
403 case NVPTXISD::StoreV4:
404 return "NVPTXISD::StoreV4";
Justin Holewinskieafe26d2014-06-27 18:35:37 +0000405 case NVPTXISD::FUN_SHFL_CLAMP:
406 return "NVPTXISD::FUN_SHFL_CLAMP";
407 case NVPTXISD::FUN_SHFR_CLAMP:
408 return "NVPTXISD::FUN_SHFR_CLAMP";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000409 case NVPTXISD::IMAD:
410 return "NVPTXISD::IMAD";
Matthias Braund04893f2015-05-07 21:33:59 +0000411 case NVPTXISD::Dummy:
412 return "NVPTXISD::Dummy";
Justin Holewinski360a5cf2014-06-27 18:35:40 +0000413 case NVPTXISD::MUL_WIDE_SIGNED:
414 return "NVPTXISD::MUL_WIDE_SIGNED";
415 case NVPTXISD::MUL_WIDE_UNSIGNED:
416 return "NVPTXISD::MUL_WIDE_UNSIGNED";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000417 case NVPTXISD::Tex1DFloatS32: return "NVPTXISD::Tex1DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000418 case NVPTXISD::Tex1DFloatFloat: return "NVPTXISD::Tex1DFloatFloat";
419 case NVPTXISD::Tex1DFloatFloatLevel:
420 return "NVPTXISD::Tex1DFloatFloatLevel";
421 case NVPTXISD::Tex1DFloatFloatGrad:
422 return "NVPTXISD::Tex1DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000423 case NVPTXISD::Tex1DS32S32: return "NVPTXISD::Tex1DS32S32";
424 case NVPTXISD::Tex1DS32Float: return "NVPTXISD::Tex1DS32Float";
425 case NVPTXISD::Tex1DS32FloatLevel:
426 return "NVPTXISD::Tex1DS32FloatLevel";
427 case NVPTXISD::Tex1DS32FloatGrad:
428 return "NVPTXISD::Tex1DS32FloatGrad";
429 case NVPTXISD::Tex1DU32S32: return "NVPTXISD::Tex1DU32S32";
430 case NVPTXISD::Tex1DU32Float: return "NVPTXISD::Tex1DU32Float";
431 case NVPTXISD::Tex1DU32FloatLevel:
432 return "NVPTXISD::Tex1DU32FloatLevel";
433 case NVPTXISD::Tex1DU32FloatGrad:
434 return "NVPTXISD::Tex1DU32FloatGrad";
435 case NVPTXISD::Tex1DArrayFloatS32: return "NVPTXISD::Tex1DArrayFloatS32";
436 case NVPTXISD::Tex1DArrayFloatFloat: return "NVPTXISD::Tex1DArrayFloatFloat";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000437 case NVPTXISD::Tex1DArrayFloatFloatLevel:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000438 return "NVPTXISD::Tex1DArrayFloatFloatLevel";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000439 case NVPTXISD::Tex1DArrayFloatFloatGrad:
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000440 return "NVPTXISD::Tex1DArrayFloatFloatGrad";
441 case NVPTXISD::Tex1DArrayS32S32: return "NVPTXISD::Tex1DArrayS32S32";
442 case NVPTXISD::Tex1DArrayS32Float: return "NVPTXISD::Tex1DArrayS32Float";
443 case NVPTXISD::Tex1DArrayS32FloatLevel:
444 return "NVPTXISD::Tex1DArrayS32FloatLevel";
445 case NVPTXISD::Tex1DArrayS32FloatGrad:
446 return "NVPTXISD::Tex1DArrayS32FloatGrad";
447 case NVPTXISD::Tex1DArrayU32S32: return "NVPTXISD::Tex1DArrayU32S32";
448 case NVPTXISD::Tex1DArrayU32Float: return "NVPTXISD::Tex1DArrayU32Float";
449 case NVPTXISD::Tex1DArrayU32FloatLevel:
450 return "NVPTXISD::Tex1DArrayU32FloatLevel";
451 case NVPTXISD::Tex1DArrayU32FloatGrad:
452 return "NVPTXISD::Tex1DArrayU32FloatGrad";
453 case NVPTXISD::Tex2DFloatS32: return "NVPTXISD::Tex2DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000454 case NVPTXISD::Tex2DFloatFloat: return "NVPTXISD::Tex2DFloatFloat";
455 case NVPTXISD::Tex2DFloatFloatLevel:
456 return "NVPTXISD::Tex2DFloatFloatLevel";
457 case NVPTXISD::Tex2DFloatFloatGrad:
458 return "NVPTXISD::Tex2DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000459 case NVPTXISD::Tex2DS32S32: return "NVPTXISD::Tex2DS32S32";
460 case NVPTXISD::Tex2DS32Float: return "NVPTXISD::Tex2DS32Float";
461 case NVPTXISD::Tex2DS32FloatLevel:
462 return "NVPTXISD::Tex2DS32FloatLevel";
463 case NVPTXISD::Tex2DS32FloatGrad:
464 return "NVPTXISD::Tex2DS32FloatGrad";
465 case NVPTXISD::Tex2DU32S32: return "NVPTXISD::Tex2DU32S32";
466 case NVPTXISD::Tex2DU32Float: return "NVPTXISD::Tex2DU32Float";
467 case NVPTXISD::Tex2DU32FloatLevel:
468 return "NVPTXISD::Tex2DU32FloatLevel";
469 case NVPTXISD::Tex2DU32FloatGrad:
470 return "NVPTXISD::Tex2DU32FloatGrad";
471 case NVPTXISD::Tex2DArrayFloatS32: return "NVPTXISD::Tex2DArrayFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000472 case NVPTXISD::Tex2DArrayFloatFloat: return "NVPTXISD::Tex2DArrayFloatFloat";
473 case NVPTXISD::Tex2DArrayFloatFloatLevel:
474 return "NVPTXISD::Tex2DArrayFloatFloatLevel";
475 case NVPTXISD::Tex2DArrayFloatFloatGrad:
476 return "NVPTXISD::Tex2DArrayFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000477 case NVPTXISD::Tex2DArrayS32S32: return "NVPTXISD::Tex2DArrayS32S32";
478 case NVPTXISD::Tex2DArrayS32Float: return "NVPTXISD::Tex2DArrayS32Float";
479 case NVPTXISD::Tex2DArrayS32FloatLevel:
480 return "NVPTXISD::Tex2DArrayS32FloatLevel";
481 case NVPTXISD::Tex2DArrayS32FloatGrad:
482 return "NVPTXISD::Tex2DArrayS32FloatGrad";
483 case NVPTXISD::Tex2DArrayU32S32: return "NVPTXISD::Tex2DArrayU32S32";
484 case NVPTXISD::Tex2DArrayU32Float: return "NVPTXISD::Tex2DArrayU32Float";
485 case NVPTXISD::Tex2DArrayU32FloatLevel:
486 return "NVPTXISD::Tex2DArrayU32FloatLevel";
487 case NVPTXISD::Tex2DArrayU32FloatGrad:
488 return "NVPTXISD::Tex2DArrayU32FloatGrad";
489 case NVPTXISD::Tex3DFloatS32: return "NVPTXISD::Tex3DFloatS32";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000490 case NVPTXISD::Tex3DFloatFloat: return "NVPTXISD::Tex3DFloatFloat";
491 case NVPTXISD::Tex3DFloatFloatLevel:
492 return "NVPTXISD::Tex3DFloatFloatLevel";
493 case NVPTXISD::Tex3DFloatFloatGrad:
494 return "NVPTXISD::Tex3DFloatFloatGrad";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000495 case NVPTXISD::Tex3DS32S32: return "NVPTXISD::Tex3DS32S32";
496 case NVPTXISD::Tex3DS32Float: return "NVPTXISD::Tex3DS32Float";
497 case NVPTXISD::Tex3DS32FloatLevel:
498 return "NVPTXISD::Tex3DS32FloatLevel";
499 case NVPTXISD::Tex3DS32FloatGrad:
500 return "NVPTXISD::Tex3DS32FloatGrad";
501 case NVPTXISD::Tex3DU32S32: return "NVPTXISD::Tex3DU32S32";
502 case NVPTXISD::Tex3DU32Float: return "NVPTXISD::Tex3DU32Float";
503 case NVPTXISD::Tex3DU32FloatLevel:
504 return "NVPTXISD::Tex3DU32FloatLevel";
505 case NVPTXISD::Tex3DU32FloatGrad:
506 return "NVPTXISD::Tex3DU32FloatGrad";
507 case NVPTXISD::TexCubeFloatFloat: return "NVPTXISD::TexCubeFloatFloat";
508 case NVPTXISD::TexCubeFloatFloatLevel:
509 return "NVPTXISD::TexCubeFloatFloatLevel";
510 case NVPTXISD::TexCubeS32Float: return "NVPTXISD::TexCubeS32Float";
511 case NVPTXISD::TexCubeS32FloatLevel:
512 return "NVPTXISD::TexCubeS32FloatLevel";
513 case NVPTXISD::TexCubeU32Float: return "NVPTXISD::TexCubeU32Float";
514 case NVPTXISD::TexCubeU32FloatLevel:
515 return "NVPTXISD::TexCubeU32FloatLevel";
516 case NVPTXISD::TexCubeArrayFloatFloat:
517 return "NVPTXISD::TexCubeArrayFloatFloat";
518 case NVPTXISD::TexCubeArrayFloatFloatLevel:
519 return "NVPTXISD::TexCubeArrayFloatFloatLevel";
520 case NVPTXISD::TexCubeArrayS32Float:
521 return "NVPTXISD::TexCubeArrayS32Float";
522 case NVPTXISD::TexCubeArrayS32FloatLevel:
523 return "NVPTXISD::TexCubeArrayS32FloatLevel";
524 case NVPTXISD::TexCubeArrayU32Float:
525 return "NVPTXISD::TexCubeArrayU32Float";
526 case NVPTXISD::TexCubeArrayU32FloatLevel:
527 return "NVPTXISD::TexCubeArrayU32FloatLevel";
528 case NVPTXISD::Tld4R2DFloatFloat:
529 return "NVPTXISD::Tld4R2DFloatFloat";
530 case NVPTXISD::Tld4G2DFloatFloat:
531 return "NVPTXISD::Tld4G2DFloatFloat";
532 case NVPTXISD::Tld4B2DFloatFloat:
533 return "NVPTXISD::Tld4B2DFloatFloat";
534 case NVPTXISD::Tld4A2DFloatFloat:
535 return "NVPTXISD::Tld4A2DFloatFloat";
536 case NVPTXISD::Tld4R2DS64Float:
537 return "NVPTXISD::Tld4R2DS64Float";
538 case NVPTXISD::Tld4G2DS64Float:
539 return "NVPTXISD::Tld4G2DS64Float";
540 case NVPTXISD::Tld4B2DS64Float:
541 return "NVPTXISD::Tld4B2DS64Float";
542 case NVPTXISD::Tld4A2DS64Float:
543 return "NVPTXISD::Tld4A2DS64Float";
544 case NVPTXISD::Tld4R2DU64Float:
545 return "NVPTXISD::Tld4R2DU64Float";
546 case NVPTXISD::Tld4G2DU64Float:
547 return "NVPTXISD::Tld4G2DU64Float";
548 case NVPTXISD::Tld4B2DU64Float:
549 return "NVPTXISD::Tld4B2DU64Float";
550 case NVPTXISD::Tld4A2DU64Float:
551 return "NVPTXISD::Tld4A2DU64Float";
552
553 case NVPTXISD::TexUnified1DFloatS32:
554 return "NVPTXISD::TexUnified1DFloatS32";
555 case NVPTXISD::TexUnified1DFloatFloat:
556 return "NVPTXISD::TexUnified1DFloatFloat";
557 case NVPTXISD::TexUnified1DFloatFloatLevel:
558 return "NVPTXISD::TexUnified1DFloatFloatLevel";
559 case NVPTXISD::TexUnified1DFloatFloatGrad:
560 return "NVPTXISD::TexUnified1DFloatFloatGrad";
561 case NVPTXISD::TexUnified1DS32S32:
562 return "NVPTXISD::TexUnified1DS32S32";
563 case NVPTXISD::TexUnified1DS32Float:
564 return "NVPTXISD::TexUnified1DS32Float";
565 case NVPTXISD::TexUnified1DS32FloatLevel:
566 return "NVPTXISD::TexUnified1DS32FloatLevel";
567 case NVPTXISD::TexUnified1DS32FloatGrad:
568 return "NVPTXISD::TexUnified1DS32FloatGrad";
569 case NVPTXISD::TexUnified1DU32S32:
570 return "NVPTXISD::TexUnified1DU32S32";
571 case NVPTXISD::TexUnified1DU32Float:
572 return "NVPTXISD::TexUnified1DU32Float";
573 case NVPTXISD::TexUnified1DU32FloatLevel:
574 return "NVPTXISD::TexUnified1DU32FloatLevel";
575 case NVPTXISD::TexUnified1DU32FloatGrad:
576 return "NVPTXISD::TexUnified1DU32FloatGrad";
577 case NVPTXISD::TexUnified1DArrayFloatS32:
578 return "NVPTXISD::TexUnified1DArrayFloatS32";
579 case NVPTXISD::TexUnified1DArrayFloatFloat:
580 return "NVPTXISD::TexUnified1DArrayFloatFloat";
581 case NVPTXISD::TexUnified1DArrayFloatFloatLevel:
582 return "NVPTXISD::TexUnified1DArrayFloatFloatLevel";
583 case NVPTXISD::TexUnified1DArrayFloatFloatGrad:
584 return "NVPTXISD::TexUnified1DArrayFloatFloatGrad";
585 case NVPTXISD::TexUnified1DArrayS32S32:
586 return "NVPTXISD::TexUnified1DArrayS32S32";
587 case NVPTXISD::TexUnified1DArrayS32Float:
588 return "NVPTXISD::TexUnified1DArrayS32Float";
589 case NVPTXISD::TexUnified1DArrayS32FloatLevel:
590 return "NVPTXISD::TexUnified1DArrayS32FloatLevel";
591 case NVPTXISD::TexUnified1DArrayS32FloatGrad:
592 return "NVPTXISD::TexUnified1DArrayS32FloatGrad";
593 case NVPTXISD::TexUnified1DArrayU32S32:
594 return "NVPTXISD::TexUnified1DArrayU32S32";
595 case NVPTXISD::TexUnified1DArrayU32Float:
596 return "NVPTXISD::TexUnified1DArrayU32Float";
597 case NVPTXISD::TexUnified1DArrayU32FloatLevel:
598 return "NVPTXISD::TexUnified1DArrayU32FloatLevel";
599 case NVPTXISD::TexUnified1DArrayU32FloatGrad:
600 return "NVPTXISD::TexUnified1DArrayU32FloatGrad";
601 case NVPTXISD::TexUnified2DFloatS32:
602 return "NVPTXISD::TexUnified2DFloatS32";
603 case NVPTXISD::TexUnified2DFloatFloat:
604 return "NVPTXISD::TexUnified2DFloatFloat";
605 case NVPTXISD::TexUnified2DFloatFloatLevel:
606 return "NVPTXISD::TexUnified2DFloatFloatLevel";
607 case NVPTXISD::TexUnified2DFloatFloatGrad:
608 return "NVPTXISD::TexUnified2DFloatFloatGrad";
609 case NVPTXISD::TexUnified2DS32S32:
610 return "NVPTXISD::TexUnified2DS32S32";
611 case NVPTXISD::TexUnified2DS32Float:
612 return "NVPTXISD::TexUnified2DS32Float";
613 case NVPTXISD::TexUnified2DS32FloatLevel:
614 return "NVPTXISD::TexUnified2DS32FloatLevel";
615 case NVPTXISD::TexUnified2DS32FloatGrad:
616 return "NVPTXISD::TexUnified2DS32FloatGrad";
617 case NVPTXISD::TexUnified2DU32S32:
618 return "NVPTXISD::TexUnified2DU32S32";
619 case NVPTXISD::TexUnified2DU32Float:
620 return "NVPTXISD::TexUnified2DU32Float";
621 case NVPTXISD::TexUnified2DU32FloatLevel:
622 return "NVPTXISD::TexUnified2DU32FloatLevel";
623 case NVPTXISD::TexUnified2DU32FloatGrad:
624 return "NVPTXISD::TexUnified2DU32FloatGrad";
625 case NVPTXISD::TexUnified2DArrayFloatS32:
626 return "NVPTXISD::TexUnified2DArrayFloatS32";
627 case NVPTXISD::TexUnified2DArrayFloatFloat:
628 return "NVPTXISD::TexUnified2DArrayFloatFloat";
629 case NVPTXISD::TexUnified2DArrayFloatFloatLevel:
630 return "NVPTXISD::TexUnified2DArrayFloatFloatLevel";
631 case NVPTXISD::TexUnified2DArrayFloatFloatGrad:
632 return "NVPTXISD::TexUnified2DArrayFloatFloatGrad";
633 case NVPTXISD::TexUnified2DArrayS32S32:
634 return "NVPTXISD::TexUnified2DArrayS32S32";
635 case NVPTXISD::TexUnified2DArrayS32Float:
636 return "NVPTXISD::TexUnified2DArrayS32Float";
637 case NVPTXISD::TexUnified2DArrayS32FloatLevel:
638 return "NVPTXISD::TexUnified2DArrayS32FloatLevel";
639 case NVPTXISD::TexUnified2DArrayS32FloatGrad:
640 return "NVPTXISD::TexUnified2DArrayS32FloatGrad";
641 case NVPTXISD::TexUnified2DArrayU32S32:
642 return "NVPTXISD::TexUnified2DArrayU32S32";
643 case NVPTXISD::TexUnified2DArrayU32Float:
644 return "NVPTXISD::TexUnified2DArrayU32Float";
645 case NVPTXISD::TexUnified2DArrayU32FloatLevel:
646 return "NVPTXISD::TexUnified2DArrayU32FloatLevel";
647 case NVPTXISD::TexUnified2DArrayU32FloatGrad:
648 return "NVPTXISD::TexUnified2DArrayU32FloatGrad";
649 case NVPTXISD::TexUnified3DFloatS32:
650 return "NVPTXISD::TexUnified3DFloatS32";
651 case NVPTXISD::TexUnified3DFloatFloat:
652 return "NVPTXISD::TexUnified3DFloatFloat";
653 case NVPTXISD::TexUnified3DFloatFloatLevel:
654 return "NVPTXISD::TexUnified3DFloatFloatLevel";
655 case NVPTXISD::TexUnified3DFloatFloatGrad:
656 return "NVPTXISD::TexUnified3DFloatFloatGrad";
657 case NVPTXISD::TexUnified3DS32S32:
658 return "NVPTXISD::TexUnified3DS32S32";
659 case NVPTXISD::TexUnified3DS32Float:
660 return "NVPTXISD::TexUnified3DS32Float";
661 case NVPTXISD::TexUnified3DS32FloatLevel:
662 return "NVPTXISD::TexUnified3DS32FloatLevel";
663 case NVPTXISD::TexUnified3DS32FloatGrad:
664 return "NVPTXISD::TexUnified3DS32FloatGrad";
665 case NVPTXISD::TexUnified3DU32S32:
666 return "NVPTXISD::TexUnified3DU32S32";
667 case NVPTXISD::TexUnified3DU32Float:
668 return "NVPTXISD::TexUnified3DU32Float";
669 case NVPTXISD::TexUnified3DU32FloatLevel:
670 return "NVPTXISD::TexUnified3DU32FloatLevel";
671 case NVPTXISD::TexUnified3DU32FloatGrad:
672 return "NVPTXISD::TexUnified3DU32FloatGrad";
673 case NVPTXISD::TexUnifiedCubeFloatFloat:
674 return "NVPTXISD::TexUnifiedCubeFloatFloat";
675 case NVPTXISD::TexUnifiedCubeFloatFloatLevel:
676 return "NVPTXISD::TexUnifiedCubeFloatFloatLevel";
677 case NVPTXISD::TexUnifiedCubeS32Float:
678 return "NVPTXISD::TexUnifiedCubeS32Float";
679 case NVPTXISD::TexUnifiedCubeS32FloatLevel:
680 return "NVPTXISD::TexUnifiedCubeS32FloatLevel";
681 case NVPTXISD::TexUnifiedCubeU32Float:
682 return "NVPTXISD::TexUnifiedCubeU32Float";
683 case NVPTXISD::TexUnifiedCubeU32FloatLevel:
684 return "NVPTXISD::TexUnifiedCubeU32FloatLevel";
685 case NVPTXISD::TexUnifiedCubeArrayFloatFloat:
686 return "NVPTXISD::TexUnifiedCubeArrayFloatFloat";
687 case NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel:
688 return "NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel";
689 case NVPTXISD::TexUnifiedCubeArrayS32Float:
690 return "NVPTXISD::TexUnifiedCubeArrayS32Float";
691 case NVPTXISD::TexUnifiedCubeArrayS32FloatLevel:
692 return "NVPTXISD::TexUnifiedCubeArrayS32FloatLevel";
693 case NVPTXISD::TexUnifiedCubeArrayU32Float:
694 return "NVPTXISD::TexUnifiedCubeArrayU32Float";
695 case NVPTXISD::TexUnifiedCubeArrayU32FloatLevel:
696 return "NVPTXISD::TexUnifiedCubeArrayU32FloatLevel";
697 case NVPTXISD::Tld4UnifiedR2DFloatFloat:
698 return "NVPTXISD::Tld4UnifiedR2DFloatFloat";
699 case NVPTXISD::Tld4UnifiedG2DFloatFloat:
700 return "NVPTXISD::Tld4UnifiedG2DFloatFloat";
701 case NVPTXISD::Tld4UnifiedB2DFloatFloat:
702 return "NVPTXISD::Tld4UnifiedB2DFloatFloat";
703 case NVPTXISD::Tld4UnifiedA2DFloatFloat:
704 return "NVPTXISD::Tld4UnifiedA2DFloatFloat";
705 case NVPTXISD::Tld4UnifiedR2DS64Float:
706 return "NVPTXISD::Tld4UnifiedR2DS64Float";
707 case NVPTXISD::Tld4UnifiedG2DS64Float:
708 return "NVPTXISD::Tld4UnifiedG2DS64Float";
709 case NVPTXISD::Tld4UnifiedB2DS64Float:
710 return "NVPTXISD::Tld4UnifiedB2DS64Float";
711 case NVPTXISD::Tld4UnifiedA2DS64Float:
712 return "NVPTXISD::Tld4UnifiedA2DS64Float";
713 case NVPTXISD::Tld4UnifiedR2DU64Float:
714 return "NVPTXISD::Tld4UnifiedR2DU64Float";
715 case NVPTXISD::Tld4UnifiedG2DU64Float:
716 return "NVPTXISD::Tld4UnifiedG2DU64Float";
717 case NVPTXISD::Tld4UnifiedB2DU64Float:
718 return "NVPTXISD::Tld4UnifiedB2DU64Float";
719 case NVPTXISD::Tld4UnifiedA2DU64Float:
720 return "NVPTXISD::Tld4UnifiedA2DU64Float";
721
722 case NVPTXISD::Suld1DI8Clamp: return "NVPTXISD::Suld1DI8Clamp";
723 case NVPTXISD::Suld1DI16Clamp: return "NVPTXISD::Suld1DI16Clamp";
724 case NVPTXISD::Suld1DI32Clamp: return "NVPTXISD::Suld1DI32Clamp";
725 case NVPTXISD::Suld1DI64Clamp: return "NVPTXISD::Suld1DI64Clamp";
726 case NVPTXISD::Suld1DV2I8Clamp: return "NVPTXISD::Suld1DV2I8Clamp";
727 case NVPTXISD::Suld1DV2I16Clamp: return "NVPTXISD::Suld1DV2I16Clamp";
728 case NVPTXISD::Suld1DV2I32Clamp: return "NVPTXISD::Suld1DV2I32Clamp";
729 case NVPTXISD::Suld1DV2I64Clamp: return "NVPTXISD::Suld1DV2I64Clamp";
730 case NVPTXISD::Suld1DV4I8Clamp: return "NVPTXISD::Suld1DV4I8Clamp";
731 case NVPTXISD::Suld1DV4I16Clamp: return "NVPTXISD::Suld1DV4I16Clamp";
732 case NVPTXISD::Suld1DV4I32Clamp: return "NVPTXISD::Suld1DV4I32Clamp";
733
734 case NVPTXISD::Suld1DArrayI8Clamp: return "NVPTXISD::Suld1DArrayI8Clamp";
735 case NVPTXISD::Suld1DArrayI16Clamp: return "NVPTXISD::Suld1DArrayI16Clamp";
736 case NVPTXISD::Suld1DArrayI32Clamp: return "NVPTXISD::Suld1DArrayI32Clamp";
737 case NVPTXISD::Suld1DArrayI64Clamp: return "NVPTXISD::Suld1DArrayI64Clamp";
738 case NVPTXISD::Suld1DArrayV2I8Clamp: return "NVPTXISD::Suld1DArrayV2I8Clamp";
739 case NVPTXISD::Suld1DArrayV2I16Clamp:return "NVPTXISD::Suld1DArrayV2I16Clamp";
740 case NVPTXISD::Suld1DArrayV2I32Clamp:return "NVPTXISD::Suld1DArrayV2I32Clamp";
741 case NVPTXISD::Suld1DArrayV2I64Clamp:return "NVPTXISD::Suld1DArrayV2I64Clamp";
742 case NVPTXISD::Suld1DArrayV4I8Clamp: return "NVPTXISD::Suld1DArrayV4I8Clamp";
743 case NVPTXISD::Suld1DArrayV4I16Clamp:return "NVPTXISD::Suld1DArrayV4I16Clamp";
744 case NVPTXISD::Suld1DArrayV4I32Clamp:return "NVPTXISD::Suld1DArrayV4I32Clamp";
745
746 case NVPTXISD::Suld2DI8Clamp: return "NVPTXISD::Suld2DI8Clamp";
747 case NVPTXISD::Suld2DI16Clamp: return "NVPTXISD::Suld2DI16Clamp";
748 case NVPTXISD::Suld2DI32Clamp: return "NVPTXISD::Suld2DI32Clamp";
749 case NVPTXISD::Suld2DI64Clamp: return "NVPTXISD::Suld2DI64Clamp";
750 case NVPTXISD::Suld2DV2I8Clamp: return "NVPTXISD::Suld2DV2I8Clamp";
751 case NVPTXISD::Suld2DV2I16Clamp: return "NVPTXISD::Suld2DV2I16Clamp";
752 case NVPTXISD::Suld2DV2I32Clamp: return "NVPTXISD::Suld2DV2I32Clamp";
753 case NVPTXISD::Suld2DV2I64Clamp: return "NVPTXISD::Suld2DV2I64Clamp";
754 case NVPTXISD::Suld2DV4I8Clamp: return "NVPTXISD::Suld2DV4I8Clamp";
755 case NVPTXISD::Suld2DV4I16Clamp: return "NVPTXISD::Suld2DV4I16Clamp";
756 case NVPTXISD::Suld2DV4I32Clamp: return "NVPTXISD::Suld2DV4I32Clamp";
757
758 case NVPTXISD::Suld2DArrayI8Clamp: return "NVPTXISD::Suld2DArrayI8Clamp";
759 case NVPTXISD::Suld2DArrayI16Clamp: return "NVPTXISD::Suld2DArrayI16Clamp";
760 case NVPTXISD::Suld2DArrayI32Clamp: return "NVPTXISD::Suld2DArrayI32Clamp";
761 case NVPTXISD::Suld2DArrayI64Clamp: return "NVPTXISD::Suld2DArrayI64Clamp";
762 case NVPTXISD::Suld2DArrayV2I8Clamp: return "NVPTXISD::Suld2DArrayV2I8Clamp";
763 case NVPTXISD::Suld2DArrayV2I16Clamp:return "NVPTXISD::Suld2DArrayV2I16Clamp";
764 case NVPTXISD::Suld2DArrayV2I32Clamp:return "NVPTXISD::Suld2DArrayV2I32Clamp";
765 case NVPTXISD::Suld2DArrayV2I64Clamp:return "NVPTXISD::Suld2DArrayV2I64Clamp";
766 case NVPTXISD::Suld2DArrayV4I8Clamp: return "NVPTXISD::Suld2DArrayV4I8Clamp";
767 case NVPTXISD::Suld2DArrayV4I16Clamp:return "NVPTXISD::Suld2DArrayV4I16Clamp";
768 case NVPTXISD::Suld2DArrayV4I32Clamp:return "NVPTXISD::Suld2DArrayV4I32Clamp";
769
770 case NVPTXISD::Suld3DI8Clamp: return "NVPTXISD::Suld3DI8Clamp";
771 case NVPTXISD::Suld3DI16Clamp: return "NVPTXISD::Suld3DI16Clamp";
772 case NVPTXISD::Suld3DI32Clamp: return "NVPTXISD::Suld3DI32Clamp";
773 case NVPTXISD::Suld3DI64Clamp: return "NVPTXISD::Suld3DI64Clamp";
774 case NVPTXISD::Suld3DV2I8Clamp: return "NVPTXISD::Suld3DV2I8Clamp";
775 case NVPTXISD::Suld3DV2I16Clamp: return "NVPTXISD::Suld3DV2I16Clamp";
776 case NVPTXISD::Suld3DV2I32Clamp: return "NVPTXISD::Suld3DV2I32Clamp";
777 case NVPTXISD::Suld3DV2I64Clamp: return "NVPTXISD::Suld3DV2I64Clamp";
778 case NVPTXISD::Suld3DV4I8Clamp: return "NVPTXISD::Suld3DV4I8Clamp";
779 case NVPTXISD::Suld3DV4I16Clamp: return "NVPTXISD::Suld3DV4I16Clamp";
780 case NVPTXISD::Suld3DV4I32Clamp: return "NVPTXISD::Suld3DV4I32Clamp";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000781
782 case NVPTXISD::Suld1DI8Trap: return "NVPTXISD::Suld1DI8Trap";
783 case NVPTXISD::Suld1DI16Trap: return "NVPTXISD::Suld1DI16Trap";
784 case NVPTXISD::Suld1DI32Trap: return "NVPTXISD::Suld1DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000785 case NVPTXISD::Suld1DI64Trap: return "NVPTXISD::Suld1DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000786 case NVPTXISD::Suld1DV2I8Trap: return "NVPTXISD::Suld1DV2I8Trap";
787 case NVPTXISD::Suld1DV2I16Trap: return "NVPTXISD::Suld1DV2I16Trap";
788 case NVPTXISD::Suld1DV2I32Trap: return "NVPTXISD::Suld1DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000789 case NVPTXISD::Suld1DV2I64Trap: return "NVPTXISD::Suld1DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000790 case NVPTXISD::Suld1DV4I8Trap: return "NVPTXISD::Suld1DV4I8Trap";
791 case NVPTXISD::Suld1DV4I16Trap: return "NVPTXISD::Suld1DV4I16Trap";
792 case NVPTXISD::Suld1DV4I32Trap: return "NVPTXISD::Suld1DV4I32Trap";
793
794 case NVPTXISD::Suld1DArrayI8Trap: return "NVPTXISD::Suld1DArrayI8Trap";
795 case NVPTXISD::Suld1DArrayI16Trap: return "NVPTXISD::Suld1DArrayI16Trap";
796 case NVPTXISD::Suld1DArrayI32Trap: return "NVPTXISD::Suld1DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000797 case NVPTXISD::Suld1DArrayI64Trap: return "NVPTXISD::Suld1DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000798 case NVPTXISD::Suld1DArrayV2I8Trap: return "NVPTXISD::Suld1DArrayV2I8Trap";
799 case NVPTXISD::Suld1DArrayV2I16Trap: return "NVPTXISD::Suld1DArrayV2I16Trap";
800 case NVPTXISD::Suld1DArrayV2I32Trap: return "NVPTXISD::Suld1DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000801 case NVPTXISD::Suld1DArrayV2I64Trap: return "NVPTXISD::Suld1DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000802 case NVPTXISD::Suld1DArrayV4I8Trap: return "NVPTXISD::Suld1DArrayV4I8Trap";
803 case NVPTXISD::Suld1DArrayV4I16Trap: return "NVPTXISD::Suld1DArrayV4I16Trap";
804 case NVPTXISD::Suld1DArrayV4I32Trap: return "NVPTXISD::Suld1DArrayV4I32Trap";
805
806 case NVPTXISD::Suld2DI8Trap: return "NVPTXISD::Suld2DI8Trap";
807 case NVPTXISD::Suld2DI16Trap: return "NVPTXISD::Suld2DI16Trap";
808 case NVPTXISD::Suld2DI32Trap: return "NVPTXISD::Suld2DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000809 case NVPTXISD::Suld2DI64Trap: return "NVPTXISD::Suld2DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000810 case NVPTXISD::Suld2DV2I8Trap: return "NVPTXISD::Suld2DV2I8Trap";
811 case NVPTXISD::Suld2DV2I16Trap: return "NVPTXISD::Suld2DV2I16Trap";
812 case NVPTXISD::Suld2DV2I32Trap: return "NVPTXISD::Suld2DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000813 case NVPTXISD::Suld2DV2I64Trap: return "NVPTXISD::Suld2DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000814 case NVPTXISD::Suld2DV4I8Trap: return "NVPTXISD::Suld2DV4I8Trap";
815 case NVPTXISD::Suld2DV4I16Trap: return "NVPTXISD::Suld2DV4I16Trap";
816 case NVPTXISD::Suld2DV4I32Trap: return "NVPTXISD::Suld2DV4I32Trap";
817
818 case NVPTXISD::Suld2DArrayI8Trap: return "NVPTXISD::Suld2DArrayI8Trap";
819 case NVPTXISD::Suld2DArrayI16Trap: return "NVPTXISD::Suld2DArrayI16Trap";
820 case NVPTXISD::Suld2DArrayI32Trap: return "NVPTXISD::Suld2DArrayI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000821 case NVPTXISD::Suld2DArrayI64Trap: return "NVPTXISD::Suld2DArrayI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000822 case NVPTXISD::Suld2DArrayV2I8Trap: return "NVPTXISD::Suld2DArrayV2I8Trap";
823 case NVPTXISD::Suld2DArrayV2I16Trap: return "NVPTXISD::Suld2DArrayV2I16Trap";
824 case NVPTXISD::Suld2DArrayV2I32Trap: return "NVPTXISD::Suld2DArrayV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000825 case NVPTXISD::Suld2DArrayV2I64Trap: return "NVPTXISD::Suld2DArrayV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000826 case NVPTXISD::Suld2DArrayV4I8Trap: return "NVPTXISD::Suld2DArrayV4I8Trap";
827 case NVPTXISD::Suld2DArrayV4I16Trap: return "NVPTXISD::Suld2DArrayV4I16Trap";
828 case NVPTXISD::Suld2DArrayV4I32Trap: return "NVPTXISD::Suld2DArrayV4I32Trap";
829
830 case NVPTXISD::Suld3DI8Trap: return "NVPTXISD::Suld3DI8Trap";
831 case NVPTXISD::Suld3DI16Trap: return "NVPTXISD::Suld3DI16Trap";
832 case NVPTXISD::Suld3DI32Trap: return "NVPTXISD::Suld3DI32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000833 case NVPTXISD::Suld3DI64Trap: return "NVPTXISD::Suld3DI64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000834 case NVPTXISD::Suld3DV2I8Trap: return "NVPTXISD::Suld3DV2I8Trap";
835 case NVPTXISD::Suld3DV2I16Trap: return "NVPTXISD::Suld3DV2I16Trap";
836 case NVPTXISD::Suld3DV2I32Trap: return "NVPTXISD::Suld3DV2I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000837 case NVPTXISD::Suld3DV2I64Trap: return "NVPTXISD::Suld3DV2I64Trap";
Justin Holewinski30d56a72014-04-09 15:39:15 +0000838 case NVPTXISD::Suld3DV4I8Trap: return "NVPTXISD::Suld3DV4I8Trap";
839 case NVPTXISD::Suld3DV4I16Trap: return "NVPTXISD::Suld3DV4I16Trap";
840 case NVPTXISD::Suld3DV4I32Trap: return "NVPTXISD::Suld3DV4I32Trap";
Justin Holewinski9a2350e2014-07-17 11:59:04 +0000841
842 case NVPTXISD::Suld1DI8Zero: return "NVPTXISD::Suld1DI8Zero";
843 case NVPTXISD::Suld1DI16Zero: return "NVPTXISD::Suld1DI16Zero";
844 case NVPTXISD::Suld1DI32Zero: return "NVPTXISD::Suld1DI32Zero";
845 case NVPTXISD::Suld1DI64Zero: return "NVPTXISD::Suld1DI64Zero";
846 case NVPTXISD::Suld1DV2I8Zero: return "NVPTXISD::Suld1DV2I8Zero";
847 case NVPTXISD::Suld1DV2I16Zero: return "NVPTXISD::Suld1DV2I16Zero";
848 case NVPTXISD::Suld1DV2I32Zero: return "NVPTXISD::Suld1DV2I32Zero";
849 case NVPTXISD::Suld1DV2I64Zero: return "NVPTXISD::Suld1DV2I64Zero";
850 case NVPTXISD::Suld1DV4I8Zero: return "NVPTXISD::Suld1DV4I8Zero";
851 case NVPTXISD::Suld1DV4I16Zero: return "NVPTXISD::Suld1DV4I16Zero";
852 case NVPTXISD::Suld1DV4I32Zero: return "NVPTXISD::Suld1DV4I32Zero";
853
854 case NVPTXISD::Suld1DArrayI8Zero: return "NVPTXISD::Suld1DArrayI8Zero";
855 case NVPTXISD::Suld1DArrayI16Zero: return "NVPTXISD::Suld1DArrayI16Zero";
856 case NVPTXISD::Suld1DArrayI32Zero: return "NVPTXISD::Suld1DArrayI32Zero";
857 case NVPTXISD::Suld1DArrayI64Zero: return "NVPTXISD::Suld1DArrayI64Zero";
858 case NVPTXISD::Suld1DArrayV2I8Zero: return "NVPTXISD::Suld1DArrayV2I8Zero";
859 case NVPTXISD::Suld1DArrayV2I16Zero: return "NVPTXISD::Suld1DArrayV2I16Zero";
860 case NVPTXISD::Suld1DArrayV2I32Zero: return "NVPTXISD::Suld1DArrayV2I32Zero";
861 case NVPTXISD::Suld1DArrayV2I64Zero: return "NVPTXISD::Suld1DArrayV2I64Zero";
862 case NVPTXISD::Suld1DArrayV4I8Zero: return "NVPTXISD::Suld1DArrayV4I8Zero";
863 case NVPTXISD::Suld1DArrayV4I16Zero: return "NVPTXISD::Suld1DArrayV4I16Zero";
864 case NVPTXISD::Suld1DArrayV4I32Zero: return "NVPTXISD::Suld1DArrayV4I32Zero";
865
866 case NVPTXISD::Suld2DI8Zero: return "NVPTXISD::Suld2DI8Zero";
867 case NVPTXISD::Suld2DI16Zero: return "NVPTXISD::Suld2DI16Zero";
868 case NVPTXISD::Suld2DI32Zero: return "NVPTXISD::Suld2DI32Zero";
869 case NVPTXISD::Suld2DI64Zero: return "NVPTXISD::Suld2DI64Zero";
870 case NVPTXISD::Suld2DV2I8Zero: return "NVPTXISD::Suld2DV2I8Zero";
871 case NVPTXISD::Suld2DV2I16Zero: return "NVPTXISD::Suld2DV2I16Zero";
872 case NVPTXISD::Suld2DV2I32Zero: return "NVPTXISD::Suld2DV2I32Zero";
873 case NVPTXISD::Suld2DV2I64Zero: return "NVPTXISD::Suld2DV2I64Zero";
874 case NVPTXISD::Suld2DV4I8Zero: return "NVPTXISD::Suld2DV4I8Zero";
875 case NVPTXISD::Suld2DV4I16Zero: return "NVPTXISD::Suld2DV4I16Zero";
876 case NVPTXISD::Suld2DV4I32Zero: return "NVPTXISD::Suld2DV4I32Zero";
877
878 case NVPTXISD::Suld2DArrayI8Zero: return "NVPTXISD::Suld2DArrayI8Zero";
879 case NVPTXISD::Suld2DArrayI16Zero: return "NVPTXISD::Suld2DArrayI16Zero";
880 case NVPTXISD::Suld2DArrayI32Zero: return "NVPTXISD::Suld2DArrayI32Zero";
881 case NVPTXISD::Suld2DArrayI64Zero: return "NVPTXISD::Suld2DArrayI64Zero";
882 case NVPTXISD::Suld2DArrayV2I8Zero: return "NVPTXISD::Suld2DArrayV2I8Zero";
883 case NVPTXISD::Suld2DArrayV2I16Zero: return "NVPTXISD::Suld2DArrayV2I16Zero";
884 case NVPTXISD::Suld2DArrayV2I32Zero: return "NVPTXISD::Suld2DArrayV2I32Zero";
885 case NVPTXISD::Suld2DArrayV2I64Zero: return "NVPTXISD::Suld2DArrayV2I64Zero";
886 case NVPTXISD::Suld2DArrayV4I8Zero: return "NVPTXISD::Suld2DArrayV4I8Zero";
887 case NVPTXISD::Suld2DArrayV4I16Zero: return "NVPTXISD::Suld2DArrayV4I16Zero";
888 case NVPTXISD::Suld2DArrayV4I32Zero: return "NVPTXISD::Suld2DArrayV4I32Zero";
889
890 case NVPTXISD::Suld3DI8Zero: return "NVPTXISD::Suld3DI8Zero";
891 case NVPTXISD::Suld3DI16Zero: return "NVPTXISD::Suld3DI16Zero";
892 case NVPTXISD::Suld3DI32Zero: return "NVPTXISD::Suld3DI32Zero";
893 case NVPTXISD::Suld3DI64Zero: return "NVPTXISD::Suld3DI64Zero";
894 case NVPTXISD::Suld3DV2I8Zero: return "NVPTXISD::Suld3DV2I8Zero";
895 case NVPTXISD::Suld3DV2I16Zero: return "NVPTXISD::Suld3DV2I16Zero";
896 case NVPTXISD::Suld3DV2I32Zero: return "NVPTXISD::Suld3DV2I32Zero";
897 case NVPTXISD::Suld3DV2I64Zero: return "NVPTXISD::Suld3DV2I64Zero";
898 case NVPTXISD::Suld3DV4I8Zero: return "NVPTXISD::Suld3DV4I8Zero";
899 case NVPTXISD::Suld3DV4I16Zero: return "NVPTXISD::Suld3DV4I16Zero";
900 case NVPTXISD::Suld3DV4I32Zero: return "NVPTXISD::Suld3DV4I32Zero";
Justin Holewinskiae556d32012-05-04 20:18:50 +0000901 }
Matthias Braund04893f2015-05-07 21:33:59 +0000902 return nullptr;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000903}
904
Chandler Carruth9d010ff2014-07-03 00:23:43 +0000905TargetLoweringBase::LegalizeTypeAction
906NVPTXTargetLowering::getPreferredVectorAction(EVT VT) const {
907 if (VT.getVectorNumElements() != 1 && VT.getScalarType() == MVT::i1)
908 return TypeSplitVector;
909
910 return TargetLoweringBase::getPreferredVectorAction(VT);
Justin Holewinskibc451192012-11-29 14:26:24 +0000911}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000912
913SDValue
914NVPTXTargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000915 SDLoc dl(Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000916 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +0000917 auto PtrVT = getPointerTy(DAG.getDataLayout());
918 Op = DAG.getTargetGlobalAddress(GV, dl, PtrVT);
919 return DAG.getNode(NVPTXISD::Wrapper, dl, PtrVT, Op);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000920}
921
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000922std::string NVPTXTargetLowering::getPrototype(
923 const DataLayout &DL, Type *retTy, const ArgListTy &Args,
924 const SmallVectorImpl<ISD::OutputArg> &Outs, unsigned retAlignment,
925 const ImmutableCallSite *CS) const {
926 auto PtrVT = getPointerTy(DL);
927
Eric Christopherbef0a372015-01-30 01:50:07 +0000928 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000929 assert(isABI && "Non-ABI compilation is not supported");
930 if (!isABI)
931 return "";
932
933 std::stringstream O;
934 O << "prototype_" << uniqueCallSite << " : .callprototype ";
935
936 if (retTy->getTypeID() == Type::VoidTyID) {
937 O << "()";
938 } else {
939 O << "(";
Rafael Espindola08013342013-12-07 19:34:20 +0000940 if (retTy->isFloatingPointTy() || retTy->isIntegerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000941 unsigned size = 0;
Craig Toppere3dcce92015-08-01 22:20:21 +0000942 if (auto *ITy = dyn_cast<IntegerType>(retTy)) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000943 size = ITy->getBitWidth();
944 if (size < 32)
945 size = 32;
946 } else {
947 assert(retTy->isFloatingPointTy() &&
948 "Floating point type expected here");
949 size = retTy->getPrimitiveSizeInBits();
950 }
951
952 O << ".param .b" << size << " _";
953 } else if (isa<PointerType>(retTy)) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000954 O << ".param .b" << PtrVT.getSizeInBits() << " _";
Craig Topperd3c02f12015-01-05 10:15:49 +0000955 } else if ((retTy->getTypeID() == Type::StructTyID) ||
956 isa<VectorType>(retTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000957 auto &DL = CS->getCalledFunction()->getParent()->getDataLayout();
958 O << ".param .align " << retAlignment << " .b8 _["
959 << DL.getTypeAllocSize(retTy) << "]";
Justin Holewinskif8f70912013-06-28 17:57:59 +0000960 } else {
Craig Topperd3c02f12015-01-05 10:15:49 +0000961 llvm_unreachable("Unknown return type");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000962 }
963 O << ") ";
964 }
965 O << "_ (";
966
967 bool first = true;
Justin Holewinskif8f70912013-06-28 17:57:59 +0000968
969 unsigned OIdx = 0;
970 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
971 Type *Ty = Args[i].Ty;
972 if (!first) {
973 O << ", ";
974 }
975 first = false;
976
Eli Bendersky3e840192015-03-23 16:26:23 +0000977 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +0000978 if (Ty->isAggregateType() || Ty->isVectorTy()) {
979 unsigned align = 0;
980 const CallInst *CallI = cast<CallInst>(CS->getInstruction());
Justin Holewinskif8f70912013-06-28 17:57:59 +0000981 // +1 because index 0 is reserved for return type alignment
982 if (!llvm::getAlign(*CallI, i + 1, align))
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000983 align = DL.getABITypeAlignment(Ty);
984 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000985 O << ".param .align " << align << " .b8 ";
986 O << "_";
987 O << "[" << sz << "]";
988 // update the index for Outs
989 SmallVector<EVT, 16> vtparts;
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000990 ComputeValueVTs(*this, DL, Ty, vtparts);
Justin Holewinskif8f70912013-06-28 17:57:59 +0000991 if (unsigned len = vtparts.size())
992 OIdx += len - 1;
993 continue;
994 }
Justin Holewinskidff28d22013-07-01 12:59:01 +0000995 // i8 types in IR will be i16 types in SDAG
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000996 assert((getValueType(DL, Ty) == Outs[OIdx].VT ||
997 (getValueType(DL, Ty) == MVT::i8 && Outs[OIdx].VT == MVT::i16)) &&
998 "type mismatch between callee prototype and arguments");
Justin Holewinskif8f70912013-06-28 17:57:59 +0000999 // scalar type
1000 unsigned sz = 0;
1001 if (isa<IntegerType>(Ty)) {
1002 sz = cast<IntegerType>(Ty)->getBitWidth();
1003 if (sz < 32)
1004 sz = 32;
1005 } else if (isa<PointerType>(Ty))
Mehdi Amini44ede332015-07-09 02:09:04 +00001006 sz = PtrVT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001007 else
1008 sz = Ty->getPrimitiveSizeInBits();
1009 O << ".param .b" << sz << " ";
1010 O << "_";
1011 continue;
1012 }
Craig Toppere3dcce92015-08-01 22:20:21 +00001013 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001014 assert(PTy && "Param with byval attribute should be a pointer type");
1015 Type *ETy = PTy->getElementType();
1016
1017 unsigned align = Outs[OIdx].Flags.getByValAlign();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001018 unsigned sz = DL.getTypeAllocSize(ETy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001019 O << ".param .align " << align << " .b8 ";
1020 O << "_";
1021 O << "[" << sz << "]";
1022 }
1023 O << ");";
1024 return O.str();
1025}
1026
1027unsigned
1028NVPTXTargetLowering::getArgumentAlignment(SDValue Callee,
1029 const ImmutableCallSite *CS,
1030 Type *Ty,
1031 unsigned Idx) const {
Justin Holewinski124e93d2013-11-11 19:28:19 +00001032 unsigned Align = 0;
1033 const Value *DirectCallee = CS->getCalledFunction();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001034
Justin Holewinski124e93d2013-11-11 19:28:19 +00001035 if (!DirectCallee) {
1036 // We don't have a direct function symbol, but that may be because of
1037 // constant cast instructions in the call.
1038 const Instruction *CalleeI = CS->getInstruction();
1039 assert(CalleeI && "Call target is not a function or derived value?");
1040
1041 // With bitcast'd call targets, the instruction will be the call
1042 if (isa<CallInst>(CalleeI)) {
1043 // Check if we have call alignment metadata
1044 if (llvm::getAlign(*cast<CallInst>(CalleeI), Idx, Align))
1045 return Align;
1046
1047 const Value *CalleeV = cast<CallInst>(CalleeI)->getCalledValue();
1048 // Ignore any bitcast instructions
1049 while(isa<ConstantExpr>(CalleeV)) {
1050 const ConstantExpr *CE = cast<ConstantExpr>(CalleeV);
1051 if (!CE->isCast())
1052 break;
1053 // Look through the bitcast
1054 CalleeV = cast<ConstantExpr>(CalleeV)->getOperand(0);
1055 }
1056
1057 // We have now looked past all of the bitcasts. Do we finally have a
1058 // Function?
1059 if (isa<Function>(CalleeV))
1060 DirectCallee = CalleeV;
1061 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001062 }
1063
Justin Holewinski124e93d2013-11-11 19:28:19 +00001064 // Check for function alignment information if we found that the
1065 // ultimate target is a Function
1066 if (DirectCallee)
1067 if (llvm::getAlign(*cast<Function>(DirectCallee), Idx, Align))
1068 return Align;
1069
1070 // Call is indirect or alignment information is not available, fall back to
1071 // the ABI type alignment
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001072 auto &DL = CS->getCaller()->getParent()->getDataLayout();
1073 return DL.getABITypeAlignment(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001074}
1075
Justin Holewinski0497ab12013-03-30 14:29:21 +00001076SDValue NVPTXTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
1077 SmallVectorImpl<SDValue> &InVals) const {
1078 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001079 SDLoc dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00001080 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1081 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
1082 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001083 SDValue Chain = CLI.Chain;
1084 SDValue Callee = CLI.Callee;
1085 bool &isTailCall = CLI.IsTailCall;
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00001086 ArgListTy &Args = CLI.getArgs();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001087 Type *retTy = CLI.RetTy;
1088 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00001089
Eric Christopherbef0a372015-01-30 01:50:07 +00001090 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001091 assert(isABI && "Non-ABI compilation is not supported");
1092 if (!isABI)
1093 return Chain;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001094 MachineFunction &MF = DAG.getMachineFunction();
1095 const Function *F = MF.getFunction();
Mehdi Amini56228da2015-07-09 01:57:34 +00001096 auto &DL = MF.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00001097
1098 SDValue tempChain = Chain;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001099 Chain = DAG.getCALLSEQ_START(Chain,
1100 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1101 dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001102 SDValue InFlag = Chain.getValue(1);
1103
Justin Holewinskiae556d32012-05-04 20:18:50 +00001104 unsigned paramCount = 0;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001105 // Args.size() and Outs.size() need not match.
1106 // Outs.size() will be larger
1107 // * if there is an aggregate argument with multiple fields (each field
1108 // showing up separately in Outs)
1109 // * if there is a vector argument with more than typical vector-length
1110 // elements (generally if more than 4) where each vector element is
1111 // individually present in Outs.
1112 // So a different index should be used for indexing into Outs/OutVals.
1113 // See similar issue in LowerFormalArguments.
1114 unsigned OIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001115 // Declare the .params or .reg need to pass values
1116 // to the function
Justin Holewinskif8f70912013-06-28 17:57:59 +00001117 for (unsigned i = 0, e = Args.size(); i != e; ++i, ++OIdx) {
1118 EVT VT = Outs[OIdx].VT;
1119 Type *Ty = Args[i].Ty;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001120
Eli Bendersky3e840192015-03-23 16:26:23 +00001121 if (!Outs[OIdx].Flags.isByVal()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001122 if (Ty->isAggregateType()) {
1123 // aggregate
1124 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001125 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001126 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &Offsets,
1127 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001128
1129 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1130 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001131 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001132 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001133 SDValue DeclareParamOps[] = { Chain, DAG.getConstant(align, dl,
1134 MVT::i32),
1135 DAG.getConstant(paramCount, dl, MVT::i32),
1136 DAG.getConstant(sz, dl, MVT::i32),
1137 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001138 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001139 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001140 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001141 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001142 EVT elemtype = vtparts[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001143 unsigned ArgAlign = GreatestCommonDivisor64(align, Offsets[j]);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001144 if (elemtype.isInteger() && (sz < 8))
1145 sz = 8;
1146 SDValue StVal = OutVals[OIdx];
1147 if (elemtype.getSizeInBits() < 16) {
1148 StVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, StVal);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001149 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001150 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1151 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001152 DAG.getConstant(paramCount, dl, MVT::i32),
1153 DAG.getConstant(Offsets[j], dl, MVT::i32),
Justin Holewinski6e40f632014-06-27 18:35:44 +00001154 StVal, InFlag };
1155 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
1156 CopyParamVTs, CopyParamOps,
1157 elemtype, MachinePointerInfo(),
1158 ArgAlign);
1159 InFlag = Chain.getValue(1);
1160 ++OIdx;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001161 }
1162 if (vtparts.size() > 0)
1163 --OIdx;
1164 ++paramCount;
1165 continue;
1166 }
1167 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001168 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001169 unsigned align = getArgumentAlignment(Callee, CS, Ty, paramCount + 1);
1170 // declare .param .align <align> .b8 .param<n>[<size>];
Mehdi Amini56228da2015-07-09 01:57:34 +00001171 unsigned sz = DL.getTypeAllocSize(Ty);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001172 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001173 SDValue DeclareParamOps[] = { Chain,
1174 DAG.getConstant(align, dl, MVT::i32),
1175 DAG.getConstant(paramCount, dl, MVT::i32),
1176 DAG.getConstant(sz, dl, MVT::i32),
1177 InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001178 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001179 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001180 InFlag = Chain.getValue(1);
1181 unsigned NumElts = ObjectVT.getVectorNumElements();
1182 EVT EltVT = ObjectVT.getVectorElementType();
1183 EVT MemVT = EltVT;
1184 bool NeedExtend = false;
1185 if (EltVT.getSizeInBits() < 16) {
1186 NeedExtend = true;
1187 EltVT = MVT::i16;
1188 }
1189
1190 // V1 store
1191 if (NumElts == 1) {
1192 SDValue Elt = OutVals[OIdx++];
1193 if (NeedExtend)
1194 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt);
1195
1196 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1197 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001198 DAG.getConstant(paramCount, dl, MVT::i32),
1199 DAG.getConstant(0, dl, MVT::i32), Elt,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001200 InFlag };
1201 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001202 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001203 MemVT, MachinePointerInfo());
1204 InFlag = Chain.getValue(1);
1205 } else if (NumElts == 2) {
1206 SDValue Elt0 = OutVals[OIdx++];
1207 SDValue Elt1 = OutVals[OIdx++];
1208 if (NeedExtend) {
1209 Elt0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt0);
1210 Elt1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Elt1);
1211 }
1212
1213 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1214 SDValue CopyParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001215 DAG.getConstant(paramCount, dl, MVT::i32),
1216 DAG.getConstant(0, dl, MVT::i32), Elt0,
1217 Elt1, InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001218 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001219 CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001220 MemVT, MachinePointerInfo());
1221 InFlag = Chain.getValue(1);
1222 } else {
1223 unsigned curOffset = 0;
1224 // V4 stores
1225 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
1226 // the
1227 // vector will be expanded to a power of 2 elements, so we know we can
1228 // always round up to the next multiple of 4 when creating the vector
1229 // stores.
1230 // e.g. 4 elem => 1 st.v4
1231 // 6 elem => 2 st.v4
1232 // 8 elem => 2 st.v4
1233 // 11 elem => 3 st.v4
1234 unsigned VecSize = 4;
1235 if (EltVT.getSizeInBits() == 64)
1236 VecSize = 2;
1237
1238 // This is potentially only part of a vector, so assume all elements
1239 // are packed together.
1240 unsigned PerStoreOffset = MemVT.getStoreSizeInBits() / 8 * VecSize;
1241
1242 for (unsigned i = 0; i < NumElts; i += VecSize) {
1243 // Get values
1244 SDValue StoreVal;
1245 SmallVector<SDValue, 8> Ops;
1246 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001247 Ops.push_back(DAG.getConstant(paramCount, dl, MVT::i32));
1248 Ops.push_back(DAG.getConstant(curOffset, dl, MVT::i32));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001249
1250 unsigned Opc = NVPTXISD::StoreParamV2;
1251
1252 StoreVal = OutVals[OIdx++];
1253 if (NeedExtend)
1254 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1255 Ops.push_back(StoreVal);
1256
1257 if (i + 1 < NumElts) {
1258 StoreVal = OutVals[OIdx++];
1259 if (NeedExtend)
1260 StoreVal =
1261 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1262 } else {
1263 StoreVal = DAG.getUNDEF(EltVT);
1264 }
1265 Ops.push_back(StoreVal);
1266
1267 if (VecSize == 4) {
1268 Opc = NVPTXISD::StoreParamV4;
1269 if (i + 2 < NumElts) {
1270 StoreVal = OutVals[OIdx++];
1271 if (NeedExtend)
1272 StoreVal =
1273 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1274 } else {
1275 StoreVal = DAG.getUNDEF(EltVT);
1276 }
1277 Ops.push_back(StoreVal);
1278
1279 if (i + 3 < NumElts) {
1280 StoreVal = OutVals[OIdx++];
1281 if (NeedExtend)
1282 StoreVal =
1283 DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
1284 } else {
1285 StoreVal = DAG.getUNDEF(EltVT);
1286 }
1287 Ops.push_back(StoreVal);
1288 }
1289
Justin Holewinskidff28d22013-07-01 12:59:01 +00001290 Ops.push_back(InFlag);
1291
Justin Holewinskif8f70912013-06-28 17:57:59 +00001292 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Craig Topper206fcd42014-04-26 19:29:41 +00001293 Chain = DAG.getMemIntrinsicNode(Opc, dl, CopyParamVTs, Ops,
1294 MemVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001295 InFlag = Chain.getValue(1);
1296 curOffset += PerStoreOffset;
1297 }
1298 }
1299 ++paramCount;
1300 --OIdx;
1301 continue;
1302 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001303 // Plain scalar
1304 // for ABI, declare .param .b<size> .param<n>;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001305 unsigned sz = VT.getSizeInBits();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001306 bool needExtend = false;
1307 if (VT.isInteger()) {
1308 if (sz < 16)
1309 needExtend = true;
1310 if (sz < 32)
1311 sz = 32;
1312 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001313 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1314 SDValue DeclareParamOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001315 DAG.getConstant(paramCount, dl, MVT::i32),
1316 DAG.getConstant(sz, dl, MVT::i32),
1317 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001318 Chain = DAG.getNode(NVPTXISD::DeclareScalarParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001319 DeclareParamOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001320 InFlag = Chain.getValue(1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001321 SDValue OutV = OutVals[OIdx];
1322 if (needExtend) {
1323 // zext/sext i1 to i16
1324 unsigned opc = ISD::ZERO_EXTEND;
1325 if (Outs[OIdx].Flags.isSExt())
1326 opc = ISD::SIGN_EXTEND;
1327 OutV = DAG.getNode(opc, dl, MVT::i16, OutV);
1328 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001329 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001330 SDValue CopyParamOps[] = { Chain,
1331 DAG.getConstant(paramCount, dl, MVT::i32),
1332 DAG.getConstant(0, dl, MVT::i32), OutV,
1333 InFlag };
Justin Holewinskiae556d32012-05-04 20:18:50 +00001334
1335 unsigned opcode = NVPTXISD::StoreParam;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001336 if (Outs[OIdx].Flags.isZExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001337 opcode = NVPTXISD::StoreParamU32;
Justin Holewinskicb29fb42016-06-27 20:22:22 +00001338 else if (Outs[OIdx].Flags.isSExt() && VT.getSizeInBits() < 32)
Justin Holewinskif8f70912013-06-28 17:57:59 +00001339 opcode = NVPTXISD::StoreParamS32;
Craig Topper206fcd42014-04-26 19:29:41 +00001340 Chain = DAG.getMemIntrinsicNode(opcode, dl, CopyParamVTs, CopyParamOps,
Justin Holewinskif8f70912013-06-28 17:57:59 +00001341 VT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001342
1343 InFlag = Chain.getValue(1);
1344 ++paramCount;
1345 continue;
1346 }
1347 // struct or vector
1348 SmallVector<EVT, 16> vtparts;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001349 SmallVector<uint64_t, 16> Offsets;
Craig Toppere3dcce92015-08-01 22:20:21 +00001350 auto *PTy = dyn_cast<PointerType>(Args[i].Ty);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001351 assert(PTy && "Type of a byval parameter should be pointer");
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001352 ComputePTXValueVTs(*this, DAG.getDataLayout(), PTy->getElementType(),
1353 vtparts, &Offsets, 0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001354
Justin Holewinskif8f70912013-06-28 17:57:59 +00001355 // declare .param .align <align> .b8 .param<n>[<size>];
1356 unsigned sz = Outs[OIdx].Flags.getByValSize();
1357 SDVTList DeclareParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001358 unsigned ArgAlign = Outs[OIdx].Flags.getByValAlign();
Justin Holewinskif8f70912013-06-28 17:57:59 +00001359 // The ByValAlign in the Outs[OIdx].Flags is alway set at this point,
1360 // so we don't need to worry about natural alignment or not.
1361 // See TargetLowering::LowerCallTo().
Artem Belevich052b1ed2016-07-18 19:54:56 +00001362
1363 // Enforce minumum alignment of 4 to work around ptxas miscompile
1364 // for sm_50+. See corresponding alignment adjustment in
1365 // emitFunctionParamList() for details.
Artem Belevich9f97dcb2016-07-18 21:58:48 +00001366 if (ArgAlign < 4)
Artem Belevich052b1ed2016-07-18 19:54:56 +00001367 ArgAlign = 4;
1368 SDValue DeclareParamOps[] = {Chain, DAG.getConstant(ArgAlign, dl, MVT::i32),
1369 DAG.getConstant(paramCount, dl, MVT::i32),
1370 DAG.getConstant(sz, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001371 Chain = DAG.getNode(NVPTXISD::DeclareParam, dl, DeclareParamVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001372 DeclareParamOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001373 InFlag = Chain.getValue(1);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001374 for (unsigned j = 0, je = vtparts.size(); j != je; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001375 EVT elemtype = vtparts[j];
Justin Holewinski6e40f632014-06-27 18:35:44 +00001376 int curOffset = Offsets[j];
Justin Holewinski9982f062014-06-27 19:36:25 +00001377 unsigned PartAlign = GreatestCommonDivisor64(ArgAlign, curOffset);
Mehdi Amini44ede332015-07-09 02:09:04 +00001378 auto PtrVT = getPointerTy(DAG.getDataLayout());
1379 SDValue srcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, OutVals[OIdx],
1380 DAG.getConstant(curOffset, dl, PtrVT));
Justin Holewinski6e40f632014-06-27 18:35:44 +00001381 SDValue theVal = DAG.getLoad(elemtype, dl, tempChain, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00001382 MachinePointerInfo(), PartAlign);
Justin Holewinski6e40f632014-06-27 18:35:44 +00001383 if (elemtype.getSizeInBits() < 16) {
1384 theVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, theVal);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001385 }
Justin Holewinski6e40f632014-06-27 18:35:44 +00001386 SDVTList CopyParamVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001387 SDValue CopyParamOps[] = { Chain,
1388 DAG.getConstant(paramCount, dl, MVT::i32),
1389 DAG.getConstant(curOffset, dl, MVT::i32),
1390 theVal, InFlag };
Justin Holewinski6e40f632014-06-27 18:35:44 +00001391 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreParam, dl, CopyParamVTs,
1392 CopyParamOps, elemtype,
1393 MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001394
Justin Holewinski6e40f632014-06-27 18:35:44 +00001395 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001396 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001397 ++paramCount;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001398 }
1399
1400 GlobalAddressSDNode *Func = dyn_cast<GlobalAddressSDNode>(Callee.getNode());
1401 unsigned retAlignment = 0;
1402
1403 // Handle Result
Justin Holewinskiae556d32012-05-04 20:18:50 +00001404 if (Ins.size() > 0) {
1405 SmallVector<EVT, 16> resvtparts;
Mehdi Amini56228da2015-07-09 01:57:34 +00001406 ComputeValueVTs(*this, DL, retTy, resvtparts);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001407
Justin Holewinskif8f70912013-06-28 17:57:59 +00001408 // Declare
1409 // .param .align 16 .b8 retval0[<size-in-bytes>], or
1410 // .param .b<size-in-bits> retval0
Mehdi Amini56228da2015-07-09 01:57:34 +00001411 unsigned resultsz = DL.getTypeAllocSizeInBits(retTy);
Jingyue Wuea511612014-10-25 03:46:16 +00001412 // Emit ".param .b<size-in-bits> retval0" instead of byte arrays only for
1413 // these three types to match the logic in
1414 // NVPTXAsmPrinter::printReturnValStr and NVPTXTargetLowering::getPrototype.
1415 // Plus, this behavior is consistent with nvcc's.
1416 if (retTy->isFloatingPointTy() || retTy->isIntegerTy() ||
1417 retTy->isPointerTy()) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001418 // Scalar needs to be at least 32bit wide
1419 if (resultsz < 32)
1420 resultsz = 32;
1421 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001422 SDValue DeclareRetOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1423 DAG.getConstant(resultsz, dl, MVT::i32),
1424 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001425 Chain = DAG.getNode(NVPTXISD::DeclareRet, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001426 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001427 InFlag = Chain.getValue(1);
1428 } else {
1429 retAlignment = getArgumentAlignment(Callee, CS, retTy, 0);
1430 SDVTList DeclareRetVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1431 SDValue DeclareRetOps[] = { Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001432 DAG.getConstant(retAlignment, dl, MVT::i32),
1433 DAG.getConstant(resultsz / 8, dl, MVT::i32),
1434 DAG.getConstant(0, dl, MVT::i32), InFlag };
Justin Holewinskif8f70912013-06-28 17:57:59 +00001435 Chain = DAG.getNode(NVPTXISD::DeclareRetParam, dl, DeclareRetVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001436 DeclareRetOps);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001437 InFlag = Chain.getValue(1);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001438 }
1439 }
1440
1441 if (!Func) {
1442 // This is indirect function call case : PTX requires a prototype of the
1443 // form
1444 // proto_0 : .callprototype(.param .b32 _) _ (.param .b32 _);
1445 // to be emitted, and the label has to used as the last arg of call
1446 // instruction.
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001447 // The prototype is embedded in a string and put as the operand for a
1448 // CallPrototype SDNode which will print out to the value of the string.
1449 SDVTList ProtoVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001450 std::string Proto =
1451 getPrototype(DAG.getDataLayout(), retTy, Args, Outs, retAlignment, CS);
Justin Holewinski3d49e5c2013-11-15 12:30:04 +00001452 const char *ProtoStr =
1453 nvTM->getManagedStrPool()->getManagedString(Proto.c_str())->c_str();
1454 SDValue ProtoOps[] = {
1455 Chain, DAG.getTargetExternalSymbol(ProtoStr, MVT::i32), InFlag,
Justin Holewinski0497ab12013-03-30 14:29:21 +00001456 };
Craig Topper48d114b2014-04-26 18:35:24 +00001457 Chain = DAG.getNode(NVPTXISD::CallPrototype, dl, ProtoVTs, ProtoOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001458 InFlag = Chain.getValue(1);
1459 }
1460 // Op to just print "call"
1461 SDVTList PrintCallVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001462 SDValue PrintCallOps[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001463 Chain, DAG.getConstant((Ins.size() == 0) ? 0 : 1, dl, MVT::i32), InFlag
Justin Holewinski0497ab12013-03-30 14:29:21 +00001464 };
Justin Lebarb5ca00a2016-03-01 19:24:03 +00001465 // We model convergent calls as separate opcodes.
1466 unsigned Opcode = Func ? NVPTXISD::PrintCallUni : NVPTXISD::PrintCall;
1467 if (CLI.IsConvergent)
1468 Opcode = Opcode == NVPTXISD::PrintCallUni ? NVPTXISD::PrintConvergentCallUni
1469 : NVPTXISD::PrintConvergentCall;
1470 Chain = DAG.getNode(Opcode, dl, PrintCallVTs, PrintCallOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001471 InFlag = Chain.getValue(1);
1472
1473 // Ops to print out the function name
1474 SDVTList CallVoidVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1475 SDValue CallVoidOps[] = { Chain, Callee, InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001476 Chain = DAG.getNode(NVPTXISD::CallVoid, dl, CallVoidVTs, CallVoidOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001477 InFlag = Chain.getValue(1);
1478
1479 // Ops to print out the param list
1480 SDVTList CallArgBeginVTs = DAG.getVTList(MVT::Other, MVT::Glue);
1481 SDValue CallArgBeginOps[] = { Chain, InFlag };
1482 Chain = DAG.getNode(NVPTXISD::CallArgBegin, dl, CallArgBeginVTs,
Craig Topper48d114b2014-04-26 18:35:24 +00001483 CallArgBeginOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001484 InFlag = Chain.getValue(1);
1485
Justin Holewinski0497ab12013-03-30 14:29:21 +00001486 for (unsigned i = 0, e = paramCount; i != e; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001487 unsigned opcode;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001488 if (i == (e - 1))
Justin Holewinskiae556d32012-05-04 20:18:50 +00001489 opcode = NVPTXISD::LastCallArg;
1490 else
1491 opcode = NVPTXISD::CallArg;
1492 SDVTList CallArgVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001493 SDValue CallArgOps[] = { Chain, DAG.getConstant(1, dl, MVT::i32),
1494 DAG.getConstant(i, dl, MVT::i32), InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001495 Chain = DAG.getNode(opcode, dl, CallArgVTs, CallArgOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001496 InFlag = Chain.getValue(1);
1497 }
1498 SDVTList CallArgEndVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001499 SDValue CallArgEndOps[] = { Chain,
1500 DAG.getConstant(Func ? 1 : 0, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001501 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001502 Chain = DAG.getNode(NVPTXISD::CallArgEnd, dl, CallArgEndVTs, CallArgEndOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001503 InFlag = Chain.getValue(1);
1504
1505 if (!Func) {
1506 SDVTList PrototypeVTs = DAG.getVTList(MVT::Other, MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001507 SDValue PrototypeOps[] = { Chain,
1508 DAG.getConstant(uniqueCallSite, dl, MVT::i32),
Justin Holewinskiae556d32012-05-04 20:18:50 +00001509 InFlag };
Craig Topper48d114b2014-04-26 18:35:24 +00001510 Chain = DAG.getNode(NVPTXISD::Prototype, dl, PrototypeVTs, PrototypeOps);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001511 InFlag = Chain.getValue(1);
1512 }
1513
1514 // Generate loads from param memory/moves from registers for result
1515 if (Ins.size() > 0) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001516 if (retTy && retTy->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001517 EVT ObjectVT = getValueType(DL, retTy);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001518 unsigned NumElts = ObjectVT.getVectorNumElements();
1519 EVT EltVT = ObjectVT.getVectorElementType();
Eric Christopherbef0a372015-01-30 01:50:07 +00001520 assert(STI.getTargetLowering()->getNumRegisters(F->getContext(),
1521 ObjectVT) == NumElts &&
Justin Holewinskif8f70912013-06-28 17:57:59 +00001522 "Vector was not scalarized");
1523 unsigned sz = EltVT.getSizeInBits();
Eli Bendersky3e840192015-03-23 16:26:23 +00001524 bool needTruncate = sz < 8;
Justin Holewinskif8f70912013-06-28 17:57:59 +00001525
1526 if (NumElts == 1) {
1527 // Just a simple load
Craig Topper59f626d2014-04-26 19:29:47 +00001528 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001529 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1530 // If loading i1/i8 result, generate
1531 // load.b8 i16
1532 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001533 // trunc i16 to i1
1534 LoadRetVTs.push_back(MVT::i16);
1535 } else
1536 LoadRetVTs.push_back(EltVT);
1537 LoadRetVTs.push_back(MVT::Other);
1538 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001539 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1540 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001541 SDValue retval = DAG.getMemIntrinsicNode(
1542 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001543 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskiae556d32012-05-04 20:18:50 +00001544 Chain = retval.getValue(1);
1545 InFlag = retval.getValue(2);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001546 SDValue Ret0 = retval;
1547 if (needTruncate)
1548 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Ret0);
1549 InVals.push_back(Ret0);
1550 } else if (NumElts == 2) {
1551 // LoadV2
Craig Topper59f626d2014-04-26 19:29:47 +00001552 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001553 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1554 // If loading i1/i8 result, generate
1555 // load.b8 i16
1556 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001557 // trunc i16 to i1
1558 LoadRetVTs.push_back(MVT::i16);
1559 LoadRetVTs.push_back(MVT::i16);
1560 } else {
1561 LoadRetVTs.push_back(EltVT);
1562 LoadRetVTs.push_back(EltVT);
1563 }
1564 LoadRetVTs.push_back(MVT::Other);
1565 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001566 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1567 DAG.getConstant(0, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001568 SDValue retval = DAG.getMemIntrinsicNode(
1569 NVPTXISD::LoadParamV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001570 DAG.getVTList(LoadRetVTs), LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001571 Chain = retval.getValue(2);
1572 InFlag = retval.getValue(3);
1573 SDValue Ret0 = retval.getValue(0);
1574 SDValue Ret1 = retval.getValue(1);
1575 if (needTruncate) {
1576 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret0);
1577 InVals.push_back(Ret0);
1578 Ret1 = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ret1);
1579 InVals.push_back(Ret1);
1580 } else {
1581 InVals.push_back(Ret0);
1582 InVals.push_back(Ret1);
1583 }
1584 } else {
1585 // Split into N LoadV4
1586 unsigned Ofst = 0;
1587 unsigned VecSize = 4;
1588 unsigned Opc = NVPTXISD::LoadParamV4;
1589 if (EltVT.getSizeInBits() == 64) {
1590 VecSize = 2;
1591 Opc = NVPTXISD::LoadParamV2;
1592 }
1593 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
1594 for (unsigned i = 0; i < NumElts; i += VecSize) {
1595 SmallVector<EVT, 8> LoadRetVTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001596 if (EltVT == MVT::i1 || EltVT == MVT::i8) {
1597 // If loading i1/i8 result, generate
1598 // load.b8 i16
1599 // if i1
Justin Holewinskif8f70912013-06-28 17:57:59 +00001600 // trunc i16 to i1
1601 for (unsigned j = 0; j < VecSize; ++j)
1602 LoadRetVTs.push_back(MVT::i16);
1603 } else {
1604 for (unsigned j = 0; j < VecSize; ++j)
1605 LoadRetVTs.push_back(EltVT);
1606 }
1607 LoadRetVTs.push_back(MVT::Other);
1608 LoadRetVTs.push_back(MVT::Glue);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001609 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1610 DAG.getConstant(Ofst, dl, MVT::i32), InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001611 SDValue retval = DAG.getMemIntrinsicNode(
Craig Topperabb4ac72014-04-16 06:10:51 +00001612 Opc, dl, DAG.getVTList(LoadRetVTs),
Craig Topper206fcd42014-04-26 19:29:41 +00001613 LoadRetOps, EltVT, MachinePointerInfo());
Justin Holewinskif8f70912013-06-28 17:57:59 +00001614 if (VecSize == 2) {
1615 Chain = retval.getValue(2);
1616 InFlag = retval.getValue(3);
1617 } else {
1618 Chain = retval.getValue(4);
1619 InFlag = retval.getValue(5);
1620 }
1621
1622 for (unsigned j = 0; j < VecSize; ++j) {
1623 if (i + j >= NumElts)
1624 break;
1625 SDValue Elt = retval.getValue(j);
1626 if (needTruncate)
1627 Elt = DAG.getNode(ISD::TRUNCATE, dl, EltVT, Elt);
1628 InVals.push_back(Elt);
1629 }
Mehdi Amini56228da2015-07-09 01:57:34 +00001630 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinskif8f70912013-06-28 17:57:59 +00001631 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00001632 }
Justin Holewinski0497ab12013-03-30 14:29:21 +00001633 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001634 SmallVector<EVT, 16> VTs;
Justin Holewinski6e40f632014-06-27 18:35:44 +00001635 SmallVector<uint64_t, 16> Offsets;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001636 ComputePTXValueVTs(*this, DAG.getDataLayout(), retTy, VTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001637 assert(VTs.size() == Ins.size() && "Bad value decomposition");
Justin Holewinski6e40f632014-06-27 18:35:44 +00001638 unsigned RetAlign = getArgumentAlignment(Callee, CS, retTy, 0);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001639 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001640 unsigned sz = VTs[i].getSizeInBits();
Justin Holewinski9982f062014-06-27 19:36:25 +00001641 unsigned AlignI = GreatestCommonDivisor64(RetAlign, Offsets[i]);
Justin Lebar96418482016-04-01 01:09:10 +00001642 bool needTruncate = false;
1643 if (VTs[i].isInteger() && sz < 8) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001644 sz = 8;
Justin Lebar96418482016-04-01 01:09:10 +00001645 needTruncate = true;
1646 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001647
1648 SmallVector<EVT, 4> LoadRetVTs;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001649 EVT TheLoadType = VTs[i];
Mehdi Amini56228da2015-07-09 01:57:34 +00001650 if (retTy->isIntegerTy() && DL.getTypeAllocSizeInBits(retTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001651 // This is for integer types only, and specifically not for
1652 // aggregates.
1653 LoadRetVTs.push_back(MVT::i32);
1654 TheLoadType = MVT::i32;
Justin Lebar96418482016-04-01 01:09:10 +00001655 needTruncate = true;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00001656 } else if (sz < 16) {
Justin Holewinskif8f70912013-06-28 17:57:59 +00001657 // If loading i1/i8 result, generate
1658 // load i8 (-> i16)
1659 // trunc i16 to i1/i8
Justin Lebar96418482016-04-01 01:09:10 +00001660
1661 // FIXME: Do we need to set needTruncate to true here, too? We could
1662 // not figure out what this branch is for in D17872, so we left it
1663 // alone. The comment above about loading i1/i8 may be wrong, as the
1664 // branch above seems to cover integers of size < 32.
Justin Holewinskif8f70912013-06-28 17:57:59 +00001665 LoadRetVTs.push_back(MVT::i16);
1666 } else
1667 LoadRetVTs.push_back(Ins[i].VT);
1668 LoadRetVTs.push_back(MVT::Other);
1669 LoadRetVTs.push_back(MVT::Glue);
1670
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001671 SDValue LoadRetOps[] = {Chain, DAG.getConstant(1, dl, MVT::i32),
1672 DAG.getConstant(Offsets[i], dl, MVT::i32),
1673 InFlag};
Justin Holewinskif8f70912013-06-28 17:57:59 +00001674 SDValue retval = DAG.getMemIntrinsicNode(
1675 NVPTXISD::LoadParam, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00001676 DAG.getVTList(LoadRetVTs), LoadRetOps,
Justin Holewinski6e40f632014-06-27 18:35:44 +00001677 TheLoadType, MachinePointerInfo(), AlignI);
Justin Holewinskif8f70912013-06-28 17:57:59 +00001678 Chain = retval.getValue(1);
1679 InFlag = retval.getValue(2);
1680 SDValue Ret0 = retval.getValue(0);
1681 if (needTruncate)
1682 Ret0 = DAG.getNode(ISD::TRUNCATE, dl, Ins[i].VT, Ret0);
1683 InVals.push_back(Ret0);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001684 }
1685 }
1686 }
Justin Holewinskif8f70912013-06-28 17:57:59 +00001687
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001688 Chain = DAG.getCALLSEQ_END(Chain,
1689 DAG.getIntPtrConstant(uniqueCallSite, dl, true),
1690 DAG.getIntPtrConstant(uniqueCallSite + 1, dl,
1691 true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001692 InFlag, dl);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001693 uniqueCallSite++;
1694
1695 // set isTailCall to false for now, until we figure out how to express
1696 // tail call optimization in PTX
1697 isTailCall = false;
1698 return Chain;
1699}
Justin Holewinskiae556d32012-05-04 20:18:50 +00001700
1701// By default CONCAT_VECTORS is lowered by ExpandVectorBuildThroughStack()
1702// (see LegalizeDAG.cpp). This is slow and uses local memory.
1703// We use extract/insert/build vector just as what LegalizeOp() does in llvm 2.5
Justin Holewinski0497ab12013-03-30 14:29:21 +00001704SDValue
1705NVPTXTargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001706 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001707 SDLoc dl(Node);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001708 SmallVector<SDValue, 8> Ops;
1709 unsigned NumOperands = Node->getNumOperands();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001710 for (unsigned i = 0; i < NumOperands; ++i) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001711 SDValue SubOp = Node->getOperand(i);
1712 EVT VVT = SubOp.getNode()->getValueType(0);
1713 EVT EltVT = VVT.getVectorElementType();
1714 unsigned NumSubElem = VVT.getVectorNumElements();
Justin Holewinski0497ab12013-03-30 14:29:21 +00001715 for (unsigned j = 0; j < NumSubElem; ++j) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001716 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, SubOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001717 DAG.getIntPtrConstant(j, dl)));
Justin Holewinskiae556d32012-05-04 20:18:50 +00001718 }
1719 }
Ahmed Bougacha128f8732016-04-26 21:15:30 +00001720 return DAG.getBuildVector(Node->getValueType(0), dl, Ops);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001721}
1722
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001723/// LowerShiftRightParts - Lower SRL_PARTS, SRA_PARTS, which
1724/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1725/// amount, or
1726/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1727/// amount.
1728SDValue NVPTXTargetLowering::LowerShiftRightParts(SDValue Op,
1729 SelectionDAG &DAG) const {
1730 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1731 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
1732
1733 EVT VT = Op.getValueType();
1734 unsigned VTBits = VT.getSizeInBits();
1735 SDLoc dl(Op);
1736 SDValue ShOpLo = Op.getOperand(0);
1737 SDValue ShOpHi = Op.getOperand(1);
1738 SDValue ShAmt = Op.getOperand(2);
1739 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
1740
Eric Christopherbef0a372015-01-30 01:50:07 +00001741 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001742
1743 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1744 // {dHi, dLo} = {aHi, aLo} >> Amt
1745 // dHi = aHi >> Amt
1746 // dLo = shf.r.clamp aLo, aHi, Amt
1747
1748 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1749 SDValue Lo = DAG.getNode(NVPTXISD::FUN_SHFR_CLAMP, dl, VT, ShOpLo, ShOpHi,
1750 ShAmt);
1751
1752 SDValue Ops[2] = { Lo, Hi };
1753 return DAG.getMergeValues(Ops, dl);
1754 }
1755 else {
1756
1757 // {dHi, dLo} = {aHi, aLo} >> Amt
1758 // - if (Amt>=size) then
1759 // dLo = aHi >> (Amt-size)
1760 // dHi = aHi >> Amt (this is either all 0 or all 1)
1761 // else
1762 // dLo = (aLo >>logic Amt) | (aHi << (size-Amt))
1763 // dHi = aHi >> Amt
1764
1765 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001766 DAG.getConstant(VTBits, dl, MVT::i32),
1767 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001768 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
1769 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001770 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001771 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
1772 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1773 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
1774
1775 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001776 DAG.getConstant(VTBits, dl, MVT::i32),
1777 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001778 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
1779 SDValue Lo = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1780
1781 SDValue Ops[2] = { Lo, Hi };
1782 return DAG.getMergeValues(Ops, dl);
1783 }
1784}
1785
1786/// LowerShiftLeftParts - Lower SHL_PARTS, which
1787/// 1) returns two i32 values and take a 2 x i32 value to shift plus a shift
1788/// amount, or
1789/// 2) returns two i64 values and take a 2 x i64 value to shift plus a shift
1790/// amount.
1791SDValue NVPTXTargetLowering::LowerShiftLeftParts(SDValue Op,
1792 SelectionDAG &DAG) const {
1793 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
1794 assert(Op.getOpcode() == ISD::SHL_PARTS);
1795
1796 EVT VT = Op.getValueType();
1797 unsigned VTBits = VT.getSizeInBits();
1798 SDLoc dl(Op);
1799 SDValue ShOpLo = Op.getOperand(0);
1800 SDValue ShOpHi = Op.getOperand(1);
1801 SDValue ShAmt = Op.getOperand(2);
1802
Eric Christopherbef0a372015-01-30 01:50:07 +00001803 if (VTBits == 32 && STI.getSmVersion() >= 35) {
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001804
1805 // For 32bit and sm35, we can use the funnel shift 'shf' instruction.
1806 // {dHi, dLo} = {aHi, aLo} << Amt
1807 // dHi = shf.l.clamp aLo, aHi, Amt
1808 // dLo = aLo << Amt
1809
1810 SDValue Hi = DAG.getNode(NVPTXISD::FUN_SHFL_CLAMP, dl, VT, ShOpLo, ShOpHi,
1811 ShAmt);
1812 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1813
1814 SDValue Ops[2] = { Lo, Hi };
1815 return DAG.getMergeValues(Ops, dl);
1816 }
1817 else {
1818
1819 // {dHi, dLo} = {aHi, aLo} << Amt
1820 // - if (Amt>=size) then
1821 // dLo = aLo << Amt (all 0)
1822 // dLo = aLo << (Amt-size)
1823 // else
1824 // dLo = aLo << Amt
1825 // dHi = (aHi << Amt) | (aLo >> (size-Amt))
1826
1827 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001828 DAG.getConstant(VTBits, dl, MVT::i32),
1829 ShAmt);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001830 SDValue Tmp1 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
1831 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001832 DAG.getConstant(VTBits, dl, MVT::i32));
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001833 SDValue Tmp2 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
1834 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
1835 SDValue TrueVal = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
1836
1837 SDValue Cmp = DAG.getSetCC(dl, MVT::i1, ShAmt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001838 DAG.getConstant(VTBits, dl, MVT::i32),
1839 ISD::SETGE);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001840 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
1841 SDValue Hi = DAG.getNode(ISD::SELECT, dl, VT, Cmp, TrueVal, FalseVal);
1842
1843 SDValue Ops[2] = { Lo, Hi };
1844 return DAG.getMergeValues(Ops, dl);
1845 }
1846}
1847
Justin Holewinski0497ab12013-03-30 14:29:21 +00001848SDValue
1849NVPTXTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00001850 switch (Op.getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001851 case ISD::RETURNADDR:
1852 return SDValue();
1853 case ISD::FRAMEADDR:
1854 return SDValue();
1855 case ISD::GlobalAddress:
1856 return LowerGlobalAddress(Op, DAG);
1857 case ISD::INTRINSIC_W_CHAIN:
1858 return Op;
Justin Holewinskiae556d32012-05-04 20:18:50 +00001859 case ISD::BUILD_VECTOR:
1860 case ISD::EXTRACT_SUBVECTOR:
1861 return Op;
Justin Holewinski0497ab12013-03-30 14:29:21 +00001862 case ISD::CONCAT_VECTORS:
1863 return LowerCONCAT_VECTORS(Op, DAG);
1864 case ISD::STORE:
1865 return LowerSTORE(Op, DAG);
1866 case ISD::LOAD:
1867 return LowerLOAD(Op, DAG);
Justin Holewinski360a5cf2014-06-27 18:35:40 +00001868 case ISD::SHL_PARTS:
1869 return LowerShiftLeftParts(Op, DAG);
1870 case ISD::SRA_PARTS:
1871 case ISD::SRL_PARTS:
1872 return LowerShiftRightParts(Op, DAG);
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001873 case ISD::SELECT:
1874 return LowerSelect(Op, DAG);
Justin Holewinskiae556d32012-05-04 20:18:50 +00001875 default:
David Blaikie891d0a32012-05-04 22:34:16 +00001876 llvm_unreachable("Custom lowering not defined for operation");
Justin Holewinskiae556d32012-05-04 20:18:50 +00001877 }
1878}
1879
Justin Holewinskid4d2e9b2015-01-26 19:52:20 +00001880SDValue NVPTXTargetLowering::LowerSelect(SDValue Op, SelectionDAG &DAG) const {
1881 SDValue Op0 = Op->getOperand(0);
1882 SDValue Op1 = Op->getOperand(1);
1883 SDValue Op2 = Op->getOperand(2);
1884 SDLoc DL(Op.getNode());
1885
1886 assert(Op.getValueType() == MVT::i1 && "Custom lowering enabled only for i1");
1887
1888 Op1 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op1);
1889 Op2 = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, Op2);
1890 SDValue Select = DAG.getNode(ISD::SELECT, DL, MVT::i32, Op0, Op1, Op2);
1891 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, DL, MVT::i1, Select);
1892
1893 return Trunc;
1894}
1895
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001896SDValue NVPTXTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1897 if (Op.getValueType() == MVT::i1)
1898 return LowerLOADi1(Op, DAG);
1899 else
1900 return SDValue();
1901}
1902
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001903// v = ld i1* addr
1904// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00001905// v1 = ld i8* addr (-> i16)
1906// v = trunc i16 to i1
Justin Holewinski0497ab12013-03-30 14:29:21 +00001907SDValue NVPTXTargetLowering::LowerLOADi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001908 SDNode *Node = Op.getNode();
1909 LoadSDNode *LD = cast<LoadSDNode>(Node);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001910 SDLoc dl(Node);
Justin Holewinski0497ab12013-03-30 14:29:21 +00001911 assert(LD->getExtensionType() == ISD::NON_EXTLOAD);
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00001912 assert(Node->getValueType(0) == MVT::i1 &&
1913 "Custom lowering for i1 load only");
Justin Lebar9c375812016-07-15 18:27:10 +00001914 SDValue newLD = DAG.getLoad(MVT::i16, dl, LD->getChain(), LD->getBasePtr(),
1915 LD->getPointerInfo(), LD->getAlignment(),
1916 LD->getMemOperand()->getFlags());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001917 SDValue result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, newLD);
1918 // The legalizer (the caller) is expecting two values from the legalized
1919 // load, so we build a MergeValues node for it. See ExpandUnalignedLoad()
1920 // in LegalizeDAG.cpp which also uses MergeValues.
Justin Holewinski0497ab12013-03-30 14:29:21 +00001921 SDValue Ops[] = { result, LD->getChain() };
Craig Topper64941d92014-04-27 19:20:57 +00001922 return DAG.getMergeValues(Ops, dl);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00001923}
1924
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001925SDValue NVPTXTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
1926 EVT ValVT = Op.getOperand(1).getValueType();
1927 if (ValVT == MVT::i1)
1928 return LowerSTOREi1(Op, DAG);
1929 else if (ValVT.isVector())
1930 return LowerSTOREVector(Op, DAG);
1931 else
1932 return SDValue();
1933}
1934
1935SDValue
1936NVPTXTargetLowering::LowerSTOREVector(SDValue Op, SelectionDAG &DAG) const {
1937 SDNode *N = Op.getNode();
1938 SDValue Val = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001939 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001940 EVT ValVT = Val.getValueType();
1941
1942 if (ValVT.isVector()) {
1943 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
1944 // legal. We can (and should) split that into 2 stores of <2 x double> here
1945 // but I'm leaving that as a TODO for now.
1946 if (!ValVT.isSimple())
1947 return SDValue();
1948 switch (ValVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001949 default:
1950 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001951 case MVT::v2i8:
1952 case MVT::v2i16:
1953 case MVT::v2i32:
1954 case MVT::v2i64:
1955 case MVT::v2f32:
1956 case MVT::v2f64:
1957 case MVT::v4i8:
1958 case MVT::v4i16:
1959 case MVT::v4i32:
1960 case MVT::v4f32:
1961 // This is a "native" vector type
1962 break;
1963 }
1964
Justin Holewinskiac451062014-07-16 19:45:35 +00001965 MemSDNode *MemSD = cast<MemSDNode>(N);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001966 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00001967
1968 unsigned Align = MemSD->getAlignment();
1969 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001970 TD.getPrefTypeAlignment(ValVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00001971 if (Align < PrefAlign) {
1972 // This store is not sufficiently aligned, so bail out and let this vector
1973 // store be scalarized. Note that we may still be able to emit smaller
1974 // vector stores. For example, if we are storing a <4 x float> with an
1975 // alignment of 8, this check will fail but the legalizer will try again
1976 // with 2 x <2 x float>, which will succeed with an alignment of 8.
1977 return SDValue();
1978 }
1979
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001980 unsigned Opcode = 0;
1981 EVT EltVT = ValVT.getVectorElementType();
1982 unsigned NumElts = ValVT.getVectorNumElements();
1983
1984 // Since StoreV2 is a target node, we cannot rely on DAG type legalization.
1985 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00001986 // stored type to i16 and propagate the "real" type as the memory type.
Justin Holewinskia2911282013-07-01 12:58:58 +00001987 bool NeedExt = false;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001988 if (EltVT.getSizeInBits() < 16)
Justin Holewinskia2911282013-07-01 12:58:58 +00001989 NeedExt = true;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001990
1991 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00001992 default:
1993 return SDValue();
Justin Holewinskibe8dc642013-02-12 14:18:49 +00001994 case 2:
1995 Opcode = NVPTXISD::StoreV2;
1996 break;
1997 case 4: {
1998 Opcode = NVPTXISD::StoreV4;
1999 break;
2000 }
2001 }
2002
2003 SmallVector<SDValue, 8> Ops;
2004
2005 // First is the chain
2006 Ops.push_back(N->getOperand(0));
2007
2008 // Then the split values
2009 for (unsigned i = 0; i < NumElts; ++i) {
2010 SDValue ExtVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002011 DAG.getIntPtrConstant(i, DL));
Justin Holewinskia2911282013-07-01 12:58:58 +00002012 if (NeedExt)
2013 ExtVal = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i16, ExtVal);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002014 Ops.push_back(ExtVal);
2015 }
2016
2017 // Then any remaining arguments
Benjamin Kramer5fbfe2f2015-02-28 13:20:15 +00002018 Ops.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002019
Justin Holewinski0497ab12013-03-30 14:29:21 +00002020 SDValue NewSt = DAG.getMemIntrinsicNode(
Craig Topper206fcd42014-04-26 19:29:41 +00002021 Opcode, DL, DAG.getVTList(MVT::Other), Ops,
Justin Holewinski0497ab12013-03-30 14:29:21 +00002022 MemSD->getMemoryVT(), MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00002023
2024 //return DCI.CombineTo(N, NewSt, true);
2025 return NewSt;
2026 }
2027
2028 return SDValue();
2029}
2030
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002031// st i1 v, addr
2032// =>
Justin Holewinskif8f70912013-06-28 17:57:59 +00002033// v1 = zxt v to i16
2034// st.u8 i16, addr
Justin Holewinski0497ab12013-03-30 14:29:21 +00002035SDValue NVPTXTargetLowering::LowerSTOREi1(SDValue Op, SelectionDAG &DAG) const {
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002036 SDNode *Node = Op.getNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002037 SDLoc dl(Node);
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002038 StoreSDNode *ST = cast<StoreSDNode>(Node);
2039 SDValue Tmp1 = ST->getChain();
2040 SDValue Tmp2 = ST->getBasePtr();
2041 SDValue Tmp3 = ST->getValue();
NAKAMURA Takumi5bbe0e12012-11-14 23:46:15 +00002042 assert(Tmp3.getValueType() == MVT::i1 && "Custom lowering for i1 store only");
Justin Holewinskif8f70912013-06-28 17:57:59 +00002043 Tmp3 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Tmp3);
Justin Lebar9c375812016-07-15 18:27:10 +00002044 SDValue Result =
2045 DAG.getTruncStore(Tmp1, dl, Tmp3, Tmp2, ST->getPointerInfo(), MVT::i8,
2046 ST->getAlignment(), ST->getMemOperand()->getFlags());
Justin Holewinskic6462aa2012-11-14 19:19:16 +00002047 return Result;
2048}
2049
Justin Holewinskiae556d32012-05-04 20:18:50 +00002050SDValue
2051NVPTXTargetLowering::getParamSymbol(SelectionDAG &DAG, int idx, EVT v) const {
Justin Holewinskia2a63d22013-08-06 14:13:27 +00002052 std::string ParamSym;
2053 raw_string_ostream ParamStr(ParamSym);
2054
2055 ParamStr << DAG.getMachineFunction().getName() << "_param_" << idx;
2056 ParamStr.flush();
2057
2058 std::string *SavedStr =
2059 nvTM->getManagedStrPool()->getManagedString(ParamSym.c_str());
2060 return DAG.getTargetExternalSymbol(SavedStr->c_str(), v);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002061}
2062
Justin Holewinskiae556d32012-05-04 20:18:50 +00002063// Check to see if the kernel argument is image*_t or sampler_t
2064
Benjamin Kramer9415e062016-03-30 12:31:51 +00002065static bool isImageOrSamplerVal(const Value *arg, const Module *context) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00002066 static const char *const specialTypes[] = { "struct._image2d_t",
2067 "struct._image3d_t",
2068 "struct._sampler_t" };
Justin Holewinskiae556d32012-05-04 20:18:50 +00002069
Craig Toppere3dcce92015-08-01 22:20:21 +00002070 Type *Ty = arg->getType();
2071 auto *PTy = dyn_cast<PointerType>(Ty);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002072
2073 if (!PTy)
2074 return false;
2075
2076 if (!context)
2077 return false;
2078
Craig Toppere3dcce92015-08-01 22:20:21 +00002079 auto *STy = dyn_cast<StructType>(PTy->getElementType());
Benjamin Kramer9415e062016-03-30 12:31:51 +00002080 if (!STy || STy->isLiteral())
2081 return false;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002082
Craig Topperec15ea12015-10-17 21:32:28 +00002083 return std::find(std::begin(specialTypes), std::end(specialTypes),
Benjamin Kramer9415e062016-03-30 12:31:51 +00002084 STy->getName()) != std::end(specialTypes);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002085}
2086
Justin Holewinski0497ab12013-03-30 14:29:21 +00002087SDValue NVPTXTargetLowering::LowerFormalArguments(
2088 SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002089 const SmallVectorImpl<ISD::InputArg> &Ins, const SDLoc &dl,
2090 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002091 MachineFunction &MF = DAG.getMachineFunction();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002092 const DataLayout &DL = DAG.getDataLayout();
2093 auto PtrVT = getPointerTy(DAG.getDataLayout());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002094
2095 const Function *F = MF.getFunction();
Bill Wendlinge94d8432012-12-07 23:16:57 +00002096 const AttributeSet &PAL = F->getAttributes();
Eric Christopherbef0a372015-01-30 01:50:07 +00002097 const TargetLowering *TLI = STI.getTargetLowering();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002098
2099 SDValue Root = DAG.getRoot();
2100 std::vector<SDValue> OutChains;
2101
Eric Christopherbef0a372015-01-30 01:50:07 +00002102 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002103 assert(isABI && "Non-ABI compilation is not supported");
2104 if (!isABI)
2105 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002106
2107 std::vector<Type *> argTypes;
2108 std::vector<const Argument *> theArgs;
Duncan P. N. Exon Smith61149b82015-10-20 00:54:09 +00002109 for (const Argument &I : F->args()) {
2110 theArgs.push_back(&I);
2111 argTypes.push_back(I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00002112 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002113 // argTypes.size() (or theArgs.size()) and Ins.size() need not match.
2114 // Ins.size() will be larger
2115 // * if there is an aggregate argument with multiple fields (each field
2116 // showing up separately in Ins)
2117 // * if there is a vector argument with more than typical vector-length
2118 // elements (generally if more than 4) where each vector element is
2119 // individually present in Ins.
2120 // So a different index should be used for indexing into Ins.
2121 // See similar issue in LowerCall.
2122 unsigned InsIdx = 0;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002123
2124 int idx = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002125 for (unsigned i = 0, e = theArgs.size(); i != e; ++i, ++idx, ++InsIdx) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002126 Type *Ty = argTypes[i];
Justin Holewinskiae556d32012-05-04 20:18:50 +00002127
2128 // If the kernel argument is image*_t or sampler_t, convert it to
2129 // a i32 constant holding the parameter position. This can later
2130 // matched in the AsmPrinter to output the correct mangled name.
Justin Holewinski0497ab12013-03-30 14:29:21 +00002131 if (isImageOrSamplerVal(
2132 theArgs[i],
2133 (theArgs[i]->getParent() ? theArgs[i]->getParent()->getParent()
Craig Topper062a2ba2014-04-25 05:30:21 +00002134 : nullptr))) {
Artem Belevichb2e76a52016-07-20 18:39:47 +00002135 assert(llvm::isKernelFunction(*F) &&
2136 "Only kernels can have image/sampler params");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002137 InVals.push_back(DAG.getConstant(i + 1, dl, MVT::i32));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002138 continue;
2139 }
2140
2141 if (theArgs[i]->use_empty()) {
2142 // argument is dead
Justin Holewinski44f5c602013-06-28 17:57:53 +00002143 if (Ty->isAggregateType()) {
2144 SmallVector<EVT, 16> vtparts;
2145
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002146 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002147 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2148 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2149 ++parti) {
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002150 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002151 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002152 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002153 if (vtparts.size() > 0)
2154 --InsIdx;
2155 continue;
Justin Holewinskie9884092013-03-24 21:17:47 +00002156 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002157 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002158 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002159 unsigned NumRegs = TLI->getNumRegisters(F->getContext(), ObjectVT);
2160 for (unsigned parti = 0; parti < NumRegs; ++parti) {
2161 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
2162 ++InsIdx;
2163 }
2164 if (NumRegs > 0)
2165 --InsIdx;
2166 continue;
2167 }
2168 InVals.push_back(DAG.getNode(ISD::UNDEF, dl, Ins[InsIdx].VT));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002169 continue;
2170 }
2171
2172 // In the following cases, assign a node order of "idx+1"
Justin Holewinski44f5c602013-06-28 17:57:53 +00002173 // to newly created nodes. The SDNodes for params have to
Justin Holewinskiae556d32012-05-04 20:18:50 +00002174 // appear in the same order as their order of appearance
2175 // in the original function. "idx+1" holds that order.
Eli Bendersky3e840192015-03-23 16:26:23 +00002176 if (!PAL.hasAttribute(i + 1, Attribute::ByVal)) {
Justin Holewinski44f5c602013-06-28 17:57:53 +00002177 if (Ty->isAggregateType()) {
2178 SmallVector<EVT, 16> vtparts;
2179 SmallVector<uint64_t, 16> offsets;
2180
Justin Holewinskif8f70912013-06-28 17:57:59 +00002181 // NOTE: Here, we lose the ability to issue vector loads for vectors
2182 // that are a part of a struct. This should be investigated in the
2183 // future.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002184 ComputePTXValueVTs(*this, DAG.getDataLayout(), Ty, vtparts, &offsets,
2185 0);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002186 assert(vtparts.size() > 0 && "empty aggregate type not expected");
2187 bool aggregateIsPacked = false;
2188 if (StructType *STy = llvm::dyn_cast<StructType>(Ty))
2189 aggregateIsPacked = STy->isPacked();
2190
Mehdi Amini44ede332015-07-09 02:09:04 +00002191 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002192 for (unsigned parti = 0, parte = vtparts.size(); parti != parte;
2193 ++parti) {
2194 EVT partVT = vtparts[parti];
2195 Value *srcValue = Constant::getNullValue(
2196 PointerType::get(partVT.getTypeForEVT(F->getContext()),
2197 llvm::ADDRESS_SPACE_PARAM));
2198 SDValue srcAddr =
Mehdi Amini44ede332015-07-09 02:09:04 +00002199 DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2200 DAG.getConstant(offsets[parti], dl, PtrVT));
Mehdi Amini56228da2015-07-09 01:57:34 +00002201 unsigned partAlign = aggregateIsPacked
2202 ? 1
2203 : DL.getABITypeAlignment(
2204 partVT.getTypeForEVT(F->getContext()));
Justin Holewinskia2911282013-07-01 12:58:58 +00002205 SDValue p;
2206 if (Ins[InsIdx].VT.getSizeInBits() > partVT.getSizeInBits()) {
2207 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2208 ISD::SEXTLOAD : ISD::ZEXTLOAD;
2209 p = DAG.getExtLoad(ExtOp, dl, Ins[InsIdx].VT, Root, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00002210 MachinePointerInfo(srcValue), partVT, partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002211 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002212 p = DAG.getLoad(partVT, dl, Root, srcAddr,
Justin Lebar9c375812016-07-15 18:27:10 +00002213 MachinePointerInfo(srcValue), partAlign);
Justin Holewinskia2911282013-07-01 12:58:58 +00002214 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002215 if (p.getNode())
2216 p.getNode()->setIROrder(idx + 1);
2217 InVals.push_back(p);
2218 ++InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002219 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002220 if (vtparts.size() > 0)
2221 --InsIdx;
Justin Holewinskie9884092013-03-24 21:17:47 +00002222 continue;
2223 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002224 if (Ty->isVectorTy()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002225 EVT ObjectVT = getValueType(DL, Ty);
2226 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002227 unsigned NumElts = ObjectVT.getVectorNumElements();
2228 assert(TLI->getNumRegisters(F->getContext(), ObjectVT) == NumElts &&
2229 "Vector was not scalarized");
Justin Holewinski44f5c602013-06-28 17:57:53 +00002230 EVT EltVT = ObjectVT.getVectorElementType();
2231
2232 // V1 load
2233 // f32 = load ...
2234 if (NumElts == 1) {
2235 // We only have one element, so just directly load it
2236 Value *SrcValue = Constant::getNullValue(PointerType::get(
2237 EltVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002238 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002239 EltVT, dl, Root, Arg, MachinePointerInfo(SrcValue),
2240 DL.getABITypeAlignment(EltVT.getTypeForEVT(F->getContext())),
2241 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002242 if (P.getNode())
2243 P.getNode()->setIROrder(idx + 1);
2244
Justin Holewinskif8f70912013-06-28 17:57:59 +00002245 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002246 P = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002247 InVals.push_back(P);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002248 ++InsIdx;
2249 } else if (NumElts == 2) {
2250 // V2 load
2251 // f32,f32 = load ...
2252 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, 2);
2253 Value *SrcValue = Constant::getNullValue(PointerType::get(
2254 VecVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002255 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002256 VecVT, dl, Root, Arg, MachinePointerInfo(SrcValue),
2257 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())),
2258 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002259 if (P.getNode())
2260 P.getNode()->setIROrder(idx + 1);
2261
2262 SDValue Elt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002263 DAG.getIntPtrConstant(0, dl));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002264 SDValue Elt1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002265 DAG.getIntPtrConstant(1, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002266
2267 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits()) {
Justin Holewinskia2911282013-07-01 12:58:58 +00002268 Elt0 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt0);
2269 Elt1 = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt1);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002270 }
2271
Justin Holewinski44f5c602013-06-28 17:57:53 +00002272 InVals.push_back(Elt0);
2273 InVals.push_back(Elt1);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002274 InsIdx += 2;
2275 } else {
2276 // V4 loads
2277 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and
Justin Lebar9c375812016-07-15 18:27:10 +00002278 // the vector will be expanded to a power of 2 elements, so we know we
2279 // can always round up to the next multiple of 4 when creating the
2280 // vector loads.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002281 // e.g. 4 elem => 1 ld.v4
2282 // 6 elem => 2 ld.v4
2283 // 8 elem => 2 ld.v4
2284 // 11 elem => 3 ld.v4
2285 unsigned VecSize = 4;
2286 if (EltVT.getSizeInBits() == 64) {
2287 VecSize = 2;
2288 }
2289 EVT VecVT = EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Tilmann Scheller383b4ff2014-10-02 15:12:48 +00002290 unsigned Ofst = 0;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002291 for (unsigned i = 0; i < NumElts; i += VecSize) {
2292 Value *SrcValue = Constant::getNullValue(
2293 PointerType::get(VecVT.getTypeForEVT(F->getContext()),
2294 llvm::ADDRESS_SPACE_PARAM));
Mehdi Amini44ede332015-07-09 02:09:04 +00002295 SDValue SrcAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Arg,
2296 DAG.getConstant(Ofst, dl, PtrVT));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002297 SDValue P = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002298 VecVT, dl, Root, SrcAddr, MachinePointerInfo(SrcValue),
2299 DL.getABITypeAlignment(VecVT.getTypeForEVT(F->getContext())),
2300 MachineMemOperand::MOInvariant);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002301 if (P.getNode())
2302 P.getNode()->setIROrder(idx + 1);
2303
2304 for (unsigned j = 0; j < VecSize; ++j) {
2305 if (i + j >= NumElts)
2306 break;
2307 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, P,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002308 DAG.getIntPtrConstant(j, dl));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002309 if (Ins[InsIdx].VT.getSizeInBits() > EltVT.getSizeInBits())
Justin Holewinskia2911282013-07-01 12:58:58 +00002310 Elt = DAG.getNode(ISD::ANY_EXTEND, dl, Ins[InsIdx].VT, Elt);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002311 InVals.push_back(Elt);
2312 }
Mehdi Amini56228da2015-07-09 01:57:34 +00002313 Ofst += DL.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski44f5c602013-06-28 17:57:53 +00002314 }
Justin Holewinski4f5bc9b2013-11-11 19:28:16 +00002315 InsIdx += NumElts;
Justin Holewinski44f5c602013-06-28 17:57:53 +00002316 }
2317
2318 if (NumElts > 0)
2319 --InsIdx;
2320 continue;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002321 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002322 // A plain scalar.
Mehdi Amini44ede332015-07-09 02:09:04 +00002323 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002324 // If ABI, load from the param symbol
Mehdi Amini44ede332015-07-09 02:09:04 +00002325 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002326 Value *srcValue = Constant::getNullValue(PointerType::get(
2327 ObjectVT.getTypeForEVT(F->getContext()), llvm::ADDRESS_SPACE_PARAM));
Justin Holewinskif8f70912013-06-28 17:57:59 +00002328 SDValue p;
Justin Holewinskia2911282013-07-01 12:58:58 +00002329 if (ObjectVT.getSizeInBits() < Ins[InsIdx].VT.getSizeInBits()) {
2330 ISD::LoadExtType ExtOp = Ins[InsIdx].Flags.isSExt() ?
2331 ISD::SEXTLOAD : ISD::ZEXTLOAD;
Mehdi Amini56228da2015-07-09 01:57:34 +00002332 p = DAG.getExtLoad(
2333 ExtOp, dl, Ins[InsIdx].VT, Root, Arg, MachinePointerInfo(srcValue),
Justin Lebar9c375812016-07-15 18:27:10 +00002334 ObjectVT,
Mehdi Amini56228da2015-07-09 01:57:34 +00002335 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002336 } else {
Mehdi Amini56228da2015-07-09 01:57:34 +00002337 p = DAG.getLoad(
Justin Lebar9c375812016-07-15 18:27:10 +00002338 Ins[InsIdx].VT, dl, Root, Arg, MachinePointerInfo(srcValue),
Mehdi Amini56228da2015-07-09 01:57:34 +00002339 DL.getABITypeAlignment(ObjectVT.getTypeForEVT(F->getContext())));
Justin Holewinskia2911282013-07-01 12:58:58 +00002340 }
Justin Holewinski44f5c602013-06-28 17:57:53 +00002341 if (p.getNode())
2342 p.getNode()->setIROrder(idx + 1);
2343 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002344 continue;
2345 }
2346
2347 // Param has ByVal attribute
Justin Holewinski44f5c602013-06-28 17:57:53 +00002348 // Return MoveParam(param symbol).
2349 // Ideally, the param symbol can be returned directly,
2350 // but when SDNode builder decides to use it in a CopyToReg(),
2351 // machine instruction fails because TargetExternalSymbol
2352 // (not lowered) is target dependent, and CopyToReg assumes
2353 // the source is lowered.
Mehdi Amini44ede332015-07-09 02:09:04 +00002354 EVT ObjectVT = getValueType(DL, Ty);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002355 assert(ObjectVT == Ins[InsIdx].VT &&
2356 "Ins type did not match function type");
Mehdi Amini44ede332015-07-09 02:09:04 +00002357 SDValue Arg = getParamSymbol(DAG, idx, PtrVT);
Justin Holewinski44f5c602013-06-28 17:57:53 +00002358 SDValue p = DAG.getNode(NVPTXISD::MoveParam, dl, ObjectVT, Arg);
2359 if (p.getNode())
2360 p.getNode()->setIROrder(idx + 1);
Artem Belevichb2e76a52016-07-20 18:39:47 +00002361 InVals.push_back(p);
Justin Holewinskiae556d32012-05-04 20:18:50 +00002362 }
2363
2364 // Clang will check explicit VarArg and issue error if any. However, Clang
2365 // will let code with
Justin Holewinski44f5c602013-06-28 17:57:53 +00002366 // implicit var arg like f() pass. See bug 617733.
Justin Holewinskiae556d32012-05-04 20:18:50 +00002367 // We treat this case as if the arg list is empty.
Justin Holewinski44f5c602013-06-28 17:57:53 +00002368 // if (F.isVarArg()) {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002369 // assert(0 && "VarArg not supported yet!");
2370 //}
2371
2372 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002373 DAG.setRoot(DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains));
Justin Holewinskiae556d32012-05-04 20:18:50 +00002374
2375 return Chain;
2376}
2377
Justin Holewinski120baee2013-06-28 17:57:55 +00002378SDValue
2379NVPTXTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
2380 bool isVarArg,
2381 const SmallVectorImpl<ISD::OutputArg> &Outs,
2382 const SmallVectorImpl<SDValue> &OutVals,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00002383 const SDLoc &dl, SelectionDAG &DAG) const {
Justin Holewinski120baee2013-06-28 17:57:55 +00002384 MachineFunction &MF = DAG.getMachineFunction();
2385 const Function *F = MF.getFunction();
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002386 Type *RetTy = F->getReturnType();
Mehdi Amini44ede332015-07-09 02:09:04 +00002387 const DataLayout &TD = DAG.getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00002388
Eric Christopherbef0a372015-01-30 01:50:07 +00002389 bool isABI = (STI.getSmVersion() >= 20);
Justin Holewinski120baee2013-06-28 17:57:55 +00002390 assert(isABI && "Non-ABI compilation is not supported");
2391 if (!isABI)
2392 return Chain;
Justin Holewinskiae556d32012-05-04 20:18:50 +00002393
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002394 if (VectorType *VTy = dyn_cast<VectorType>(RetTy)) {
Justin Holewinski120baee2013-06-28 17:57:55 +00002395 // If we have a vector type, the OutVals array will be the scalarized
2396 // components and we have combine them into 1 or more vector stores.
2397 unsigned NumElts = VTy->getNumElements();
2398 assert(NumElts == Outs.size() && "Bad scalarization of return value");
2399
Justin Holewinskif8f70912013-06-28 17:57:59 +00002400 // const_cast can be removed in later LLVM versions
Mehdi Amini44ede332015-07-09 02:09:04 +00002401 EVT EltVT = getValueType(TD, RetTy).getVectorElementType();
Justin Holewinskif8f70912013-06-28 17:57:59 +00002402 bool NeedExtend = false;
2403 if (EltVT.getSizeInBits() < 16)
2404 NeedExtend = true;
2405
Justin Holewinski120baee2013-06-28 17:57:55 +00002406 // V1 store
2407 if (NumElts == 1) {
2408 SDValue StoreVal = OutVals[0];
2409 // We only have one element, so just directly store it
Justin Holewinskif8f70912013-06-28 17:57:59 +00002410 if (NeedExtend)
2411 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002412 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002413 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002414 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002415 EltVT, MachinePointerInfo());
2416
Justin Holewinski120baee2013-06-28 17:57:55 +00002417 } else if (NumElts == 2) {
2418 // V2 store
2419 SDValue StoreVal0 = OutVals[0];
2420 SDValue StoreVal1 = OutVals[1];
2421
Justin Holewinskif8f70912013-06-28 17:57:59 +00002422 if (NeedExtend) {
2423 StoreVal0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal0);
2424 StoreVal1 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, StoreVal1);
Justin Holewinski120baee2013-06-28 17:57:55 +00002425 }
2426
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002427 SDValue Ops[] = { Chain, DAG.getConstant(0, dl, MVT::i32), StoreVal0,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002428 StoreVal1 };
2429 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetvalV2, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002430 DAG.getVTList(MVT::Other), Ops,
Justin Holewinskif8f70912013-06-28 17:57:59 +00002431 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002432 } else {
2433 // V4 stores
2434 // We have at least 4 elements (<3 x Ty> expands to 4 elements) and the
2435 // vector will be expanded to a power of 2 elements, so we know we can
2436 // always round up to the next multiple of 4 when creating the vector
2437 // stores.
2438 // e.g. 4 elem => 1 st.v4
2439 // 6 elem => 2 st.v4
2440 // 8 elem => 2 st.v4
2441 // 11 elem => 3 st.v4
2442
2443 unsigned VecSize = 4;
2444 if (OutVals[0].getValueType().getSizeInBits() == 64)
2445 VecSize = 2;
2446
2447 unsigned Offset = 0;
2448
2449 EVT VecVT =
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002450 EVT::getVectorVT(F->getContext(), EltVT, VecSize);
Justin Holewinski120baee2013-06-28 17:57:55 +00002451 unsigned PerStoreOffset =
Mehdi Amini44ede332015-07-09 02:09:04 +00002452 TD.getTypeAllocSize(VecVT.getTypeForEVT(F->getContext()));
Justin Holewinski120baee2013-06-28 17:57:55 +00002453
Justin Holewinski120baee2013-06-28 17:57:55 +00002454 for (unsigned i = 0; i < NumElts; i += VecSize) {
2455 // Get values
2456 SDValue StoreVal;
2457 SmallVector<SDValue, 8> Ops;
2458 Ops.push_back(Chain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002459 Ops.push_back(DAG.getConstant(Offset, dl, MVT::i32));
Justin Holewinski120baee2013-06-28 17:57:55 +00002460 unsigned Opc = NVPTXISD::StoreRetvalV2;
Justin Holewinskif8f70912013-06-28 17:57:59 +00002461 EVT ExtendedVT = (NeedExtend) ? MVT::i16 : OutVals[0].getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002462
2463 StoreVal = OutVals[i];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002464 if (NeedExtend)
2465 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002466 Ops.push_back(StoreVal);
2467
2468 if (i + 1 < NumElts) {
2469 StoreVal = OutVals[i + 1];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002470 if (NeedExtend)
2471 StoreVal = DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002472 } else {
2473 StoreVal = DAG.getUNDEF(ExtendedVT);
2474 }
2475 Ops.push_back(StoreVal);
2476
2477 if (VecSize == 4) {
2478 Opc = NVPTXISD::StoreRetvalV4;
2479 if (i + 2 < NumElts) {
2480 StoreVal = OutVals[i + 2];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002481 if (NeedExtend)
2482 StoreVal =
2483 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002484 } else {
2485 StoreVal = DAG.getUNDEF(ExtendedVT);
2486 }
2487 Ops.push_back(StoreVal);
2488
2489 if (i + 3 < NumElts) {
2490 StoreVal = OutVals[i + 3];
Justin Holewinskif8f70912013-06-28 17:57:59 +00002491 if (NeedExtend)
2492 StoreVal =
2493 DAG.getNode(ISD::ZERO_EXTEND, dl, ExtendedVT, StoreVal);
Justin Holewinski120baee2013-06-28 17:57:55 +00002494 } else {
2495 StoreVal = DAG.getUNDEF(ExtendedVT);
2496 }
2497 Ops.push_back(StoreVal);
2498 }
2499
Justin Holewinskif8f70912013-06-28 17:57:59 +00002500 // Chain = DAG.getNode(Opc, dl, MVT::Other, &Ops[0], Ops.size());
2501 Chain =
Craig Topper206fcd42014-04-26 19:29:41 +00002502 DAG.getMemIntrinsicNode(Opc, dl, DAG.getVTList(MVT::Other), Ops,
2503 EltVT, MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002504 Offset += PerStoreOffset;
2505 }
2506 }
2507 } else {
Justin Holewinskif8f70912013-06-28 17:57:59 +00002508 SmallVector<EVT, 16> ValVTs;
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002509 SmallVector<uint64_t, 16> Offsets;
Mehdi Amini56228da2015-07-09 01:57:34 +00002510 ComputePTXValueVTs(*this, DAG.getDataLayout(), RetTy, ValVTs, &Offsets, 0);
Justin Holewinskif8f70912013-06-28 17:57:59 +00002511 assert(ValVTs.size() == OutVals.size() && "Bad return value decomposition");
2512
Justin Holewinski120baee2013-06-28 17:57:55 +00002513 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
2514 SDValue theVal = OutVals[i];
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002515 EVT TheValType = theVal.getValueType();
Justin Holewinski120baee2013-06-28 17:57:55 +00002516 unsigned numElems = 1;
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002517 if (TheValType.isVector())
2518 numElems = TheValType.getVectorNumElements();
Justin Holewinski120baee2013-06-28 17:57:55 +00002519 for (unsigned j = 0, je = numElems; j != je; ++j) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002520 SDValue TmpVal = theVal;
2521 if (TheValType.isVector())
2522 TmpVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2523 TheValType.getVectorElementType(), TmpVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002524 DAG.getIntPtrConstant(j, dl));
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002525 EVT TheStoreType = ValVTs[i];
Mehdi Amini44ede332015-07-09 02:09:04 +00002526 if (RetTy->isIntegerTy() && TD.getTypeAllocSizeInBits(RetTy) < 32) {
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002527 // The following zero-extension is for integer types only, and
2528 // specifically not for aggregates.
2529 TmpVal = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, TmpVal);
2530 TheStoreType = MVT::i32;
2531 }
2532 else if (TmpVal.getValueType().getSizeInBits() < 16)
2533 TmpVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i16, TmpVal);
2534
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002535 SDValue Ops[] = {
2536 Chain,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002537 DAG.getConstant(Offsets[i], dl, MVT::i32),
Justin Holewinskib5db95e2014-06-27 18:36:04 +00002538 TmpVal };
Justin Holewinskif8f70912013-06-28 17:57:59 +00002539 Chain = DAG.getMemIntrinsicNode(NVPTXISD::StoreRetval, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00002540 DAG.getVTList(MVT::Other), Ops,
2541 TheStoreType,
Justin Holewinskie04e4bd2013-06-28 17:58:10 +00002542 MachinePointerInfo());
Justin Holewinski120baee2013-06-28 17:57:55 +00002543 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00002544 }
2545 }
2546
2547 return DAG.getNode(NVPTXISD::RET_FLAG, dl, MVT::Other, Chain);
2548}
2549
Justin Holewinskif8f70912013-06-28 17:57:59 +00002550
Justin Holewinski0497ab12013-03-30 14:29:21 +00002551void NVPTXTargetLowering::LowerAsmOperandForConstraint(
2552 SDValue Op, std::string &Constraint, std::vector<SDValue> &Ops,
2553 SelectionDAG &DAG) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00002554 if (Constraint.length() > 1)
2555 return;
2556 else
2557 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
2558}
2559
Justin Holewinski30d56a72014-04-09 15:39:15 +00002560static unsigned getOpcForTextureInstr(unsigned Intrinsic) {
2561 switch (Intrinsic) {
2562 default:
2563 return 0;
2564
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002565 case Intrinsic::nvvm_tex_1d_v4f32_s32:
2566 return NVPTXISD::Tex1DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002567 case Intrinsic::nvvm_tex_1d_v4f32_f32:
2568 return NVPTXISD::Tex1DFloatFloat;
2569 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
2570 return NVPTXISD::Tex1DFloatFloatLevel;
2571 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
2572 return NVPTXISD::Tex1DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002573 case Intrinsic::nvvm_tex_1d_v4s32_s32:
2574 return NVPTXISD::Tex1DS32S32;
2575 case Intrinsic::nvvm_tex_1d_v4s32_f32:
2576 return NVPTXISD::Tex1DS32Float;
2577 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
2578 return NVPTXISD::Tex1DS32FloatLevel;
2579 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
2580 return NVPTXISD::Tex1DS32FloatGrad;
2581 case Intrinsic::nvvm_tex_1d_v4u32_s32:
2582 return NVPTXISD::Tex1DU32S32;
2583 case Intrinsic::nvvm_tex_1d_v4u32_f32:
2584 return NVPTXISD::Tex1DU32Float;
2585 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
2586 return NVPTXISD::Tex1DU32FloatLevel;
2587 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
2588 return NVPTXISD::Tex1DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002589
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002590 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
2591 return NVPTXISD::Tex1DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002592 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
2593 return NVPTXISD::Tex1DArrayFloatFloat;
2594 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
2595 return NVPTXISD::Tex1DArrayFloatFloatLevel;
2596 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
2597 return NVPTXISD::Tex1DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002598 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
2599 return NVPTXISD::Tex1DArrayS32S32;
2600 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
2601 return NVPTXISD::Tex1DArrayS32Float;
2602 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
2603 return NVPTXISD::Tex1DArrayS32FloatLevel;
2604 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
2605 return NVPTXISD::Tex1DArrayS32FloatGrad;
2606 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
2607 return NVPTXISD::Tex1DArrayU32S32;
2608 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
2609 return NVPTXISD::Tex1DArrayU32Float;
2610 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
2611 return NVPTXISD::Tex1DArrayU32FloatLevel;
2612 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
2613 return NVPTXISD::Tex1DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002614
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002615 case Intrinsic::nvvm_tex_2d_v4f32_s32:
2616 return NVPTXISD::Tex2DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002617 case Intrinsic::nvvm_tex_2d_v4f32_f32:
2618 return NVPTXISD::Tex2DFloatFloat;
2619 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
2620 return NVPTXISD::Tex2DFloatFloatLevel;
2621 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
2622 return NVPTXISD::Tex2DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002623 case Intrinsic::nvvm_tex_2d_v4s32_s32:
2624 return NVPTXISD::Tex2DS32S32;
2625 case Intrinsic::nvvm_tex_2d_v4s32_f32:
2626 return NVPTXISD::Tex2DS32Float;
2627 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
2628 return NVPTXISD::Tex2DS32FloatLevel;
2629 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
2630 return NVPTXISD::Tex2DS32FloatGrad;
2631 case Intrinsic::nvvm_tex_2d_v4u32_s32:
2632 return NVPTXISD::Tex2DU32S32;
2633 case Intrinsic::nvvm_tex_2d_v4u32_f32:
2634 return NVPTXISD::Tex2DU32Float;
2635 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
2636 return NVPTXISD::Tex2DU32FloatLevel;
2637 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
2638 return NVPTXISD::Tex2DU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002639
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002640 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
2641 return NVPTXISD::Tex2DArrayFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002642 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
2643 return NVPTXISD::Tex2DArrayFloatFloat;
2644 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
2645 return NVPTXISD::Tex2DArrayFloatFloatLevel;
2646 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
2647 return NVPTXISD::Tex2DArrayFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002648 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
2649 return NVPTXISD::Tex2DArrayS32S32;
2650 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
2651 return NVPTXISD::Tex2DArrayS32Float;
2652 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
2653 return NVPTXISD::Tex2DArrayS32FloatLevel;
2654 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
2655 return NVPTXISD::Tex2DArrayS32FloatGrad;
2656 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
2657 return NVPTXISD::Tex2DArrayU32S32;
2658 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
2659 return NVPTXISD::Tex2DArrayU32Float;
2660 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
2661 return NVPTXISD::Tex2DArrayU32FloatLevel;
2662 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
2663 return NVPTXISD::Tex2DArrayU32FloatGrad;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002664
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002665 case Intrinsic::nvvm_tex_3d_v4f32_s32:
2666 return NVPTXISD::Tex3DFloatS32;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002667 case Intrinsic::nvvm_tex_3d_v4f32_f32:
2668 return NVPTXISD::Tex3DFloatFloat;
2669 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
2670 return NVPTXISD::Tex3DFloatFloatLevel;
2671 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
2672 return NVPTXISD::Tex3DFloatFloatGrad;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002673 case Intrinsic::nvvm_tex_3d_v4s32_s32:
2674 return NVPTXISD::Tex3DS32S32;
2675 case Intrinsic::nvvm_tex_3d_v4s32_f32:
2676 return NVPTXISD::Tex3DS32Float;
2677 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
2678 return NVPTXISD::Tex3DS32FloatLevel;
2679 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
2680 return NVPTXISD::Tex3DS32FloatGrad;
2681 case Intrinsic::nvvm_tex_3d_v4u32_s32:
2682 return NVPTXISD::Tex3DU32S32;
2683 case Intrinsic::nvvm_tex_3d_v4u32_f32:
2684 return NVPTXISD::Tex3DU32Float;
2685 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
2686 return NVPTXISD::Tex3DU32FloatLevel;
2687 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
2688 return NVPTXISD::Tex3DU32FloatGrad;
2689
2690 case Intrinsic::nvvm_tex_cube_v4f32_f32:
2691 return NVPTXISD::TexCubeFloatFloat;
2692 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
2693 return NVPTXISD::TexCubeFloatFloatLevel;
2694 case Intrinsic::nvvm_tex_cube_v4s32_f32:
2695 return NVPTXISD::TexCubeS32Float;
2696 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
2697 return NVPTXISD::TexCubeS32FloatLevel;
2698 case Intrinsic::nvvm_tex_cube_v4u32_f32:
2699 return NVPTXISD::TexCubeU32Float;
2700 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
2701 return NVPTXISD::TexCubeU32FloatLevel;
2702
2703 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
2704 return NVPTXISD::TexCubeArrayFloatFloat;
2705 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
2706 return NVPTXISD::TexCubeArrayFloatFloatLevel;
2707 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
2708 return NVPTXISD::TexCubeArrayS32Float;
2709 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
2710 return NVPTXISD::TexCubeArrayS32FloatLevel;
2711 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
2712 return NVPTXISD::TexCubeArrayU32Float;
2713 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
2714 return NVPTXISD::TexCubeArrayU32FloatLevel;
2715
2716 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
2717 return NVPTXISD::Tld4R2DFloatFloat;
2718 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
2719 return NVPTXISD::Tld4G2DFloatFloat;
2720 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
2721 return NVPTXISD::Tld4B2DFloatFloat;
2722 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
2723 return NVPTXISD::Tld4A2DFloatFloat;
2724 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
2725 return NVPTXISD::Tld4R2DS64Float;
2726 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
2727 return NVPTXISD::Tld4G2DS64Float;
2728 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
2729 return NVPTXISD::Tld4B2DS64Float;
2730 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
2731 return NVPTXISD::Tld4A2DS64Float;
2732 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
2733 return NVPTXISD::Tld4R2DU64Float;
2734 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
2735 return NVPTXISD::Tld4G2DU64Float;
2736 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
2737 return NVPTXISD::Tld4B2DU64Float;
2738 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
2739 return NVPTXISD::Tld4A2DU64Float;
2740
2741 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
2742 return NVPTXISD::TexUnified1DFloatS32;
2743 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
2744 return NVPTXISD::TexUnified1DFloatFloat;
2745 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
2746 return NVPTXISD::TexUnified1DFloatFloatLevel;
2747 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
2748 return NVPTXISD::TexUnified1DFloatFloatGrad;
2749 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
2750 return NVPTXISD::TexUnified1DS32S32;
2751 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
2752 return NVPTXISD::TexUnified1DS32Float;
2753 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
2754 return NVPTXISD::TexUnified1DS32FloatLevel;
2755 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
2756 return NVPTXISD::TexUnified1DS32FloatGrad;
2757 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
2758 return NVPTXISD::TexUnified1DU32S32;
2759 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
2760 return NVPTXISD::TexUnified1DU32Float;
2761 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
2762 return NVPTXISD::TexUnified1DU32FloatLevel;
2763 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
2764 return NVPTXISD::TexUnified1DU32FloatGrad;
2765
2766 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
2767 return NVPTXISD::TexUnified1DArrayFloatS32;
2768 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
2769 return NVPTXISD::TexUnified1DArrayFloatFloat;
2770 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
2771 return NVPTXISD::TexUnified1DArrayFloatFloatLevel;
2772 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
2773 return NVPTXISD::TexUnified1DArrayFloatFloatGrad;
2774 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
2775 return NVPTXISD::TexUnified1DArrayS32S32;
2776 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
2777 return NVPTXISD::TexUnified1DArrayS32Float;
2778 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
2779 return NVPTXISD::TexUnified1DArrayS32FloatLevel;
2780 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
2781 return NVPTXISD::TexUnified1DArrayS32FloatGrad;
2782 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
2783 return NVPTXISD::TexUnified1DArrayU32S32;
2784 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
2785 return NVPTXISD::TexUnified1DArrayU32Float;
2786 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
2787 return NVPTXISD::TexUnified1DArrayU32FloatLevel;
2788 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
2789 return NVPTXISD::TexUnified1DArrayU32FloatGrad;
2790
2791 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
2792 return NVPTXISD::TexUnified2DFloatS32;
2793 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
2794 return NVPTXISD::TexUnified2DFloatFloat;
2795 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
2796 return NVPTXISD::TexUnified2DFloatFloatLevel;
2797 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
2798 return NVPTXISD::TexUnified2DFloatFloatGrad;
2799 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
2800 return NVPTXISD::TexUnified2DS32S32;
2801 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
2802 return NVPTXISD::TexUnified2DS32Float;
2803 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
2804 return NVPTXISD::TexUnified2DS32FloatLevel;
2805 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
2806 return NVPTXISD::TexUnified2DS32FloatGrad;
2807 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
2808 return NVPTXISD::TexUnified2DU32S32;
2809 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
2810 return NVPTXISD::TexUnified2DU32Float;
2811 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
2812 return NVPTXISD::TexUnified2DU32FloatLevel;
2813 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
2814 return NVPTXISD::TexUnified2DU32FloatGrad;
2815
2816 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
2817 return NVPTXISD::TexUnified2DArrayFloatS32;
2818 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
2819 return NVPTXISD::TexUnified2DArrayFloatFloat;
2820 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
2821 return NVPTXISD::TexUnified2DArrayFloatFloatLevel;
2822 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
2823 return NVPTXISD::TexUnified2DArrayFloatFloatGrad;
2824 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
2825 return NVPTXISD::TexUnified2DArrayS32S32;
2826 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
2827 return NVPTXISD::TexUnified2DArrayS32Float;
2828 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
2829 return NVPTXISD::TexUnified2DArrayS32FloatLevel;
2830 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
2831 return NVPTXISD::TexUnified2DArrayS32FloatGrad;
2832 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
2833 return NVPTXISD::TexUnified2DArrayU32S32;
2834 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
2835 return NVPTXISD::TexUnified2DArrayU32Float;
2836 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
2837 return NVPTXISD::TexUnified2DArrayU32FloatLevel;
2838 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
2839 return NVPTXISD::TexUnified2DArrayU32FloatGrad;
2840
2841 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
2842 return NVPTXISD::TexUnified3DFloatS32;
2843 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
2844 return NVPTXISD::TexUnified3DFloatFloat;
2845 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
2846 return NVPTXISD::TexUnified3DFloatFloatLevel;
2847 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
2848 return NVPTXISD::TexUnified3DFloatFloatGrad;
2849 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
2850 return NVPTXISD::TexUnified3DS32S32;
2851 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
2852 return NVPTXISD::TexUnified3DS32Float;
2853 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
2854 return NVPTXISD::TexUnified3DS32FloatLevel;
2855 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
2856 return NVPTXISD::TexUnified3DS32FloatGrad;
2857 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
2858 return NVPTXISD::TexUnified3DU32S32;
2859 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
2860 return NVPTXISD::TexUnified3DU32Float;
2861 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
2862 return NVPTXISD::TexUnified3DU32FloatLevel;
2863 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
2864 return NVPTXISD::TexUnified3DU32FloatGrad;
2865
2866 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
2867 return NVPTXISD::TexUnifiedCubeFloatFloat;
2868 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
2869 return NVPTXISD::TexUnifiedCubeFloatFloatLevel;
2870 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
2871 return NVPTXISD::TexUnifiedCubeS32Float;
2872 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
2873 return NVPTXISD::TexUnifiedCubeS32FloatLevel;
2874 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
2875 return NVPTXISD::TexUnifiedCubeU32Float;
2876 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
2877 return NVPTXISD::TexUnifiedCubeU32FloatLevel;
2878
2879 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
2880 return NVPTXISD::TexUnifiedCubeArrayFloatFloat;
2881 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
2882 return NVPTXISD::TexUnifiedCubeArrayFloatFloatLevel;
2883 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
2884 return NVPTXISD::TexUnifiedCubeArrayS32Float;
2885 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
2886 return NVPTXISD::TexUnifiedCubeArrayS32FloatLevel;
2887 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
2888 return NVPTXISD::TexUnifiedCubeArrayU32Float;
2889 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
2890 return NVPTXISD::TexUnifiedCubeArrayU32FloatLevel;
2891
2892 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
2893 return NVPTXISD::Tld4UnifiedR2DFloatFloat;
2894 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
2895 return NVPTXISD::Tld4UnifiedG2DFloatFloat;
2896 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
2897 return NVPTXISD::Tld4UnifiedB2DFloatFloat;
2898 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
2899 return NVPTXISD::Tld4UnifiedA2DFloatFloat;
2900 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
2901 return NVPTXISD::Tld4UnifiedR2DS64Float;
2902 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
2903 return NVPTXISD::Tld4UnifiedG2DS64Float;
2904 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
2905 return NVPTXISD::Tld4UnifiedB2DS64Float;
2906 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
2907 return NVPTXISD::Tld4UnifiedA2DS64Float;
2908 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
2909 return NVPTXISD::Tld4UnifiedR2DU64Float;
2910 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
2911 return NVPTXISD::Tld4UnifiedG2DU64Float;
2912 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
2913 return NVPTXISD::Tld4UnifiedB2DU64Float;
2914 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
2915 return NVPTXISD::Tld4UnifiedA2DU64Float;
Justin Holewinski30d56a72014-04-09 15:39:15 +00002916 }
2917}
2918
2919static unsigned getOpcForSurfaceInstr(unsigned Intrinsic) {
2920 switch (Intrinsic) {
2921 default:
2922 return 0;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00002923 case Intrinsic::nvvm_suld_1d_i8_clamp:
2924 return NVPTXISD::Suld1DI8Clamp;
2925 case Intrinsic::nvvm_suld_1d_i16_clamp:
2926 return NVPTXISD::Suld1DI16Clamp;
2927 case Intrinsic::nvvm_suld_1d_i32_clamp:
2928 return NVPTXISD::Suld1DI32Clamp;
2929 case Intrinsic::nvvm_suld_1d_i64_clamp:
2930 return NVPTXISD::Suld1DI64Clamp;
2931 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
2932 return NVPTXISD::Suld1DV2I8Clamp;
2933 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
2934 return NVPTXISD::Suld1DV2I16Clamp;
2935 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
2936 return NVPTXISD::Suld1DV2I32Clamp;
2937 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
2938 return NVPTXISD::Suld1DV2I64Clamp;
2939 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
2940 return NVPTXISD::Suld1DV4I8Clamp;
2941 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
2942 return NVPTXISD::Suld1DV4I16Clamp;
2943 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
2944 return NVPTXISD::Suld1DV4I32Clamp;
2945 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
2946 return NVPTXISD::Suld1DArrayI8Clamp;
2947 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
2948 return NVPTXISD::Suld1DArrayI16Clamp;
2949 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
2950 return NVPTXISD::Suld1DArrayI32Clamp;
2951 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
2952 return NVPTXISD::Suld1DArrayI64Clamp;
2953 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
2954 return NVPTXISD::Suld1DArrayV2I8Clamp;
2955 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
2956 return NVPTXISD::Suld1DArrayV2I16Clamp;
2957 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
2958 return NVPTXISD::Suld1DArrayV2I32Clamp;
2959 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
2960 return NVPTXISD::Suld1DArrayV2I64Clamp;
2961 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
2962 return NVPTXISD::Suld1DArrayV4I8Clamp;
2963 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
2964 return NVPTXISD::Suld1DArrayV4I16Clamp;
2965 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
2966 return NVPTXISD::Suld1DArrayV4I32Clamp;
2967 case Intrinsic::nvvm_suld_2d_i8_clamp:
2968 return NVPTXISD::Suld2DI8Clamp;
2969 case Intrinsic::nvvm_suld_2d_i16_clamp:
2970 return NVPTXISD::Suld2DI16Clamp;
2971 case Intrinsic::nvvm_suld_2d_i32_clamp:
2972 return NVPTXISD::Suld2DI32Clamp;
2973 case Intrinsic::nvvm_suld_2d_i64_clamp:
2974 return NVPTXISD::Suld2DI64Clamp;
2975 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
2976 return NVPTXISD::Suld2DV2I8Clamp;
2977 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
2978 return NVPTXISD::Suld2DV2I16Clamp;
2979 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
2980 return NVPTXISD::Suld2DV2I32Clamp;
2981 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
2982 return NVPTXISD::Suld2DV2I64Clamp;
2983 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
2984 return NVPTXISD::Suld2DV4I8Clamp;
2985 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
2986 return NVPTXISD::Suld2DV4I16Clamp;
2987 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
2988 return NVPTXISD::Suld2DV4I32Clamp;
2989 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
2990 return NVPTXISD::Suld2DArrayI8Clamp;
2991 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
2992 return NVPTXISD::Suld2DArrayI16Clamp;
2993 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
2994 return NVPTXISD::Suld2DArrayI32Clamp;
2995 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
2996 return NVPTXISD::Suld2DArrayI64Clamp;
2997 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
2998 return NVPTXISD::Suld2DArrayV2I8Clamp;
2999 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3000 return NVPTXISD::Suld2DArrayV2I16Clamp;
3001 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3002 return NVPTXISD::Suld2DArrayV2I32Clamp;
3003 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3004 return NVPTXISD::Suld2DArrayV2I64Clamp;
3005 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3006 return NVPTXISD::Suld2DArrayV4I8Clamp;
3007 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3008 return NVPTXISD::Suld2DArrayV4I16Clamp;
3009 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3010 return NVPTXISD::Suld2DArrayV4I32Clamp;
3011 case Intrinsic::nvvm_suld_3d_i8_clamp:
3012 return NVPTXISD::Suld3DI8Clamp;
3013 case Intrinsic::nvvm_suld_3d_i16_clamp:
3014 return NVPTXISD::Suld3DI16Clamp;
3015 case Intrinsic::nvvm_suld_3d_i32_clamp:
3016 return NVPTXISD::Suld3DI32Clamp;
3017 case Intrinsic::nvvm_suld_3d_i64_clamp:
3018 return NVPTXISD::Suld3DI64Clamp;
3019 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3020 return NVPTXISD::Suld3DV2I8Clamp;
3021 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3022 return NVPTXISD::Suld3DV2I16Clamp;
3023 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3024 return NVPTXISD::Suld3DV2I32Clamp;
3025 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3026 return NVPTXISD::Suld3DV2I64Clamp;
3027 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
3028 return NVPTXISD::Suld3DV4I8Clamp;
3029 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
3030 return NVPTXISD::Suld3DV4I16Clamp;
3031 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
3032 return NVPTXISD::Suld3DV4I32Clamp;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003033 case Intrinsic::nvvm_suld_1d_i8_trap:
3034 return NVPTXISD::Suld1DI8Trap;
3035 case Intrinsic::nvvm_suld_1d_i16_trap:
3036 return NVPTXISD::Suld1DI16Trap;
3037 case Intrinsic::nvvm_suld_1d_i32_trap:
3038 return NVPTXISD::Suld1DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003039 case Intrinsic::nvvm_suld_1d_i64_trap:
3040 return NVPTXISD::Suld1DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003041 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3042 return NVPTXISD::Suld1DV2I8Trap;
3043 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3044 return NVPTXISD::Suld1DV2I16Trap;
3045 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3046 return NVPTXISD::Suld1DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003047 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3048 return NVPTXISD::Suld1DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003049 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3050 return NVPTXISD::Suld1DV4I8Trap;
3051 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3052 return NVPTXISD::Suld1DV4I16Trap;
3053 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3054 return NVPTXISD::Suld1DV4I32Trap;
3055 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3056 return NVPTXISD::Suld1DArrayI8Trap;
3057 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3058 return NVPTXISD::Suld1DArrayI16Trap;
3059 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3060 return NVPTXISD::Suld1DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003061 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3062 return NVPTXISD::Suld1DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003063 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3064 return NVPTXISD::Suld1DArrayV2I8Trap;
3065 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3066 return NVPTXISD::Suld1DArrayV2I16Trap;
3067 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3068 return NVPTXISD::Suld1DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003069 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3070 return NVPTXISD::Suld1DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003071 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3072 return NVPTXISD::Suld1DArrayV4I8Trap;
3073 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3074 return NVPTXISD::Suld1DArrayV4I16Trap;
3075 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3076 return NVPTXISD::Suld1DArrayV4I32Trap;
3077 case Intrinsic::nvvm_suld_2d_i8_trap:
3078 return NVPTXISD::Suld2DI8Trap;
3079 case Intrinsic::nvvm_suld_2d_i16_trap:
3080 return NVPTXISD::Suld2DI16Trap;
3081 case Intrinsic::nvvm_suld_2d_i32_trap:
3082 return NVPTXISD::Suld2DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003083 case Intrinsic::nvvm_suld_2d_i64_trap:
3084 return NVPTXISD::Suld2DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003085 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3086 return NVPTXISD::Suld2DV2I8Trap;
3087 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3088 return NVPTXISD::Suld2DV2I16Trap;
3089 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3090 return NVPTXISD::Suld2DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003091 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3092 return NVPTXISD::Suld2DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003093 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3094 return NVPTXISD::Suld2DV4I8Trap;
3095 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3096 return NVPTXISD::Suld2DV4I16Trap;
3097 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3098 return NVPTXISD::Suld2DV4I32Trap;
3099 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3100 return NVPTXISD::Suld2DArrayI8Trap;
3101 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3102 return NVPTXISD::Suld2DArrayI16Trap;
3103 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3104 return NVPTXISD::Suld2DArrayI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003105 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3106 return NVPTXISD::Suld2DArrayI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003107 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3108 return NVPTXISD::Suld2DArrayV2I8Trap;
3109 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3110 return NVPTXISD::Suld2DArrayV2I16Trap;
3111 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3112 return NVPTXISD::Suld2DArrayV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003113 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3114 return NVPTXISD::Suld2DArrayV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003115 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3116 return NVPTXISD::Suld2DArrayV4I8Trap;
3117 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3118 return NVPTXISD::Suld2DArrayV4I16Trap;
3119 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3120 return NVPTXISD::Suld2DArrayV4I32Trap;
3121 case Intrinsic::nvvm_suld_3d_i8_trap:
3122 return NVPTXISD::Suld3DI8Trap;
3123 case Intrinsic::nvvm_suld_3d_i16_trap:
3124 return NVPTXISD::Suld3DI16Trap;
3125 case Intrinsic::nvvm_suld_3d_i32_trap:
3126 return NVPTXISD::Suld3DI32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003127 case Intrinsic::nvvm_suld_3d_i64_trap:
3128 return NVPTXISD::Suld3DI64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003129 case Intrinsic::nvvm_suld_3d_v2i8_trap:
3130 return NVPTXISD::Suld3DV2I8Trap;
3131 case Intrinsic::nvvm_suld_3d_v2i16_trap:
3132 return NVPTXISD::Suld3DV2I16Trap;
3133 case Intrinsic::nvvm_suld_3d_v2i32_trap:
3134 return NVPTXISD::Suld3DV2I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003135 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3136 return NVPTXISD::Suld3DV2I64Trap;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003137 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3138 return NVPTXISD::Suld3DV4I8Trap;
3139 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3140 return NVPTXISD::Suld3DV4I16Trap;
3141 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3142 return NVPTXISD::Suld3DV4I32Trap;
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003143 case Intrinsic::nvvm_suld_1d_i8_zero:
3144 return NVPTXISD::Suld1DI8Zero;
3145 case Intrinsic::nvvm_suld_1d_i16_zero:
3146 return NVPTXISD::Suld1DI16Zero;
3147 case Intrinsic::nvvm_suld_1d_i32_zero:
3148 return NVPTXISD::Suld1DI32Zero;
3149 case Intrinsic::nvvm_suld_1d_i64_zero:
3150 return NVPTXISD::Suld1DI64Zero;
3151 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3152 return NVPTXISD::Suld1DV2I8Zero;
3153 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3154 return NVPTXISD::Suld1DV2I16Zero;
3155 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3156 return NVPTXISD::Suld1DV2I32Zero;
3157 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3158 return NVPTXISD::Suld1DV2I64Zero;
3159 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3160 return NVPTXISD::Suld1DV4I8Zero;
3161 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3162 return NVPTXISD::Suld1DV4I16Zero;
3163 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3164 return NVPTXISD::Suld1DV4I32Zero;
3165 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3166 return NVPTXISD::Suld1DArrayI8Zero;
3167 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3168 return NVPTXISD::Suld1DArrayI16Zero;
3169 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3170 return NVPTXISD::Suld1DArrayI32Zero;
3171 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3172 return NVPTXISD::Suld1DArrayI64Zero;
3173 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3174 return NVPTXISD::Suld1DArrayV2I8Zero;
3175 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3176 return NVPTXISD::Suld1DArrayV2I16Zero;
3177 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3178 return NVPTXISD::Suld1DArrayV2I32Zero;
3179 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3180 return NVPTXISD::Suld1DArrayV2I64Zero;
3181 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3182 return NVPTXISD::Suld1DArrayV4I8Zero;
3183 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3184 return NVPTXISD::Suld1DArrayV4I16Zero;
3185 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3186 return NVPTXISD::Suld1DArrayV4I32Zero;
3187 case Intrinsic::nvvm_suld_2d_i8_zero:
3188 return NVPTXISD::Suld2DI8Zero;
3189 case Intrinsic::nvvm_suld_2d_i16_zero:
3190 return NVPTXISD::Suld2DI16Zero;
3191 case Intrinsic::nvvm_suld_2d_i32_zero:
3192 return NVPTXISD::Suld2DI32Zero;
3193 case Intrinsic::nvvm_suld_2d_i64_zero:
3194 return NVPTXISD::Suld2DI64Zero;
3195 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3196 return NVPTXISD::Suld2DV2I8Zero;
3197 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3198 return NVPTXISD::Suld2DV2I16Zero;
3199 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3200 return NVPTXISD::Suld2DV2I32Zero;
3201 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3202 return NVPTXISD::Suld2DV2I64Zero;
3203 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3204 return NVPTXISD::Suld2DV4I8Zero;
3205 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3206 return NVPTXISD::Suld2DV4I16Zero;
3207 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3208 return NVPTXISD::Suld2DV4I32Zero;
3209 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3210 return NVPTXISD::Suld2DArrayI8Zero;
3211 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3212 return NVPTXISD::Suld2DArrayI16Zero;
3213 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3214 return NVPTXISD::Suld2DArrayI32Zero;
3215 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3216 return NVPTXISD::Suld2DArrayI64Zero;
3217 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3218 return NVPTXISD::Suld2DArrayV2I8Zero;
3219 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3220 return NVPTXISD::Suld2DArrayV2I16Zero;
3221 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3222 return NVPTXISD::Suld2DArrayV2I32Zero;
3223 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3224 return NVPTXISD::Suld2DArrayV2I64Zero;
3225 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3226 return NVPTXISD::Suld2DArrayV4I8Zero;
3227 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3228 return NVPTXISD::Suld2DArrayV4I16Zero;
3229 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3230 return NVPTXISD::Suld2DArrayV4I32Zero;
3231 case Intrinsic::nvvm_suld_3d_i8_zero:
3232 return NVPTXISD::Suld3DI8Zero;
3233 case Intrinsic::nvvm_suld_3d_i16_zero:
3234 return NVPTXISD::Suld3DI16Zero;
3235 case Intrinsic::nvvm_suld_3d_i32_zero:
3236 return NVPTXISD::Suld3DI32Zero;
3237 case Intrinsic::nvvm_suld_3d_i64_zero:
3238 return NVPTXISD::Suld3DI64Zero;
3239 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3240 return NVPTXISD::Suld3DV2I8Zero;
3241 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3242 return NVPTXISD::Suld3DV2I16Zero;
3243 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3244 return NVPTXISD::Suld3DV2I32Zero;
3245 case Intrinsic::nvvm_suld_3d_v2i64_zero:
3246 return NVPTXISD::Suld3DV2I64Zero;
3247 case Intrinsic::nvvm_suld_3d_v4i8_zero:
3248 return NVPTXISD::Suld3DV4I8Zero;
3249 case Intrinsic::nvvm_suld_3d_v4i16_zero:
3250 return NVPTXISD::Suld3DV4I16Zero;
3251 case Intrinsic::nvvm_suld_3d_v4i32_zero:
3252 return NVPTXISD::Suld3DV4I32Zero;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003253 }
3254}
3255
Justin Holewinskiae556d32012-05-04 20:18:50 +00003256// llvm.ptx.memcpy.const and llvm.ptx.memmove.const need to be modeled as
3257// TgtMemIntrinsic
3258// because we need the information that is only available in the "Value" type
3259// of destination
3260// pointer. In particular, the address space information.
Justin Holewinski0497ab12013-03-30 14:29:21 +00003261bool NVPTXTargetLowering::getTgtMemIntrinsic(
3262 IntrinsicInfo &Info, const CallInst &I, unsigned Intrinsic) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003263 switch (Intrinsic) {
3264 default:
3265 return false;
3266
3267 case Intrinsic::nvvm_atomic_load_add_f32:
3268 Info.opc = ISD::INTRINSIC_W_CHAIN;
3269 Info.memVT = MVT::f32;
3270 Info.ptrVal = I.getArgOperand(0);
3271 Info.offset = 0;
3272 Info.vol = 0;
3273 Info.readMem = true;
3274 Info.writeMem = true;
3275 Info.align = 0;
3276 return true;
3277
3278 case Intrinsic::nvvm_atomic_load_inc_32:
3279 case Intrinsic::nvvm_atomic_load_dec_32:
3280 Info.opc = ISD::INTRINSIC_W_CHAIN;
3281 Info.memVT = MVT::i32;
3282 Info.ptrVal = I.getArgOperand(0);
3283 Info.offset = 0;
3284 Info.vol = 0;
3285 Info.readMem = true;
3286 Info.writeMem = true;
3287 Info.align = 0;
3288 return true;
3289
3290 case Intrinsic::nvvm_ldu_global_i:
3291 case Intrinsic::nvvm_ldu_global_f:
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003292 case Intrinsic::nvvm_ldu_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003293 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskiae556d32012-05-04 20:18:50 +00003294 Info.opc = ISD::INTRINSIC_W_CHAIN;
3295 if (Intrinsic == Intrinsic::nvvm_ldu_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003296 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003297 else if(Intrinsic == Intrinsic::nvvm_ldu_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003298 Info.memVT = getPointerTy(DL);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003299 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003300 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskiae556d32012-05-04 20:18:50 +00003301 Info.ptrVal = I.getArgOperand(0);
3302 Info.offset = 0;
3303 Info.vol = 0;
3304 Info.readMem = true;
3305 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003306 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003307
Justin Holewinskiae556d32012-05-04 20:18:50 +00003308 return true;
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003309 }
3310 case Intrinsic::nvvm_ldg_global_i:
3311 case Intrinsic::nvvm_ldg_global_f:
3312 case Intrinsic::nvvm_ldg_global_p: {
Mehdi Amini44ede332015-07-09 02:09:04 +00003313 auto &DL = I.getModule()->getDataLayout();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003314
3315 Info.opc = ISD::INTRINSIC_W_CHAIN;
3316 if (Intrinsic == Intrinsic::nvvm_ldg_global_i)
Mehdi Amini44ede332015-07-09 02:09:04 +00003317 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003318 else if(Intrinsic == Intrinsic::nvvm_ldg_global_p)
Mehdi Amini44ede332015-07-09 02:09:04 +00003319 Info.memVT = getPointerTy(DL);
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003320 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003321 Info.memVT = getValueType(DL, I.getType());
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003322 Info.ptrVal = I.getArgOperand(0);
3323 Info.offset = 0;
3324 Info.vol = 0;
3325 Info.readMem = true;
3326 Info.writeMem = false;
Jingyue Wucb83a152014-08-29 15:30:20 +00003327 Info.align = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Justin Holewinskib926d9d2014-06-27 18:35:51 +00003328
3329 return true;
3330 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003331
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003332 case Intrinsic::nvvm_tex_1d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003333 case Intrinsic::nvvm_tex_1d_v4f32_f32:
3334 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
3335 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003336 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003337 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
3338 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
3339 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003340 case Intrinsic::nvvm_tex_2d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003341 case Intrinsic::nvvm_tex_2d_v4f32_f32:
3342 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
3343 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003344 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003345 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
3346 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
3347 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003348 case Intrinsic::nvvm_tex_3d_v4f32_s32:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003349 case Intrinsic::nvvm_tex_3d_v4f32_f32:
3350 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003351 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
3352 case Intrinsic::nvvm_tex_cube_v4f32_f32:
3353 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
3354 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
3355 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
3356 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
3357 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
3358 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
3359 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
3360 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
3361 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
3362 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
3363 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
3364 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
3365 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
3366 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
3367 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
3368 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
3369 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
3370 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
3371 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
3372 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
3373 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
3374 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
3375 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
3376 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
3377 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
3378 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
3379 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
3380 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
3381 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
3382 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
3383 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
3384 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
3385 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
3386 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
3387 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003388 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003389 Info.memVT = MVT::v4f32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003390 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003391 Info.offset = 0;
3392 Info.vol = 0;
3393 Info.readMem = true;
3394 Info.writeMem = false;
3395 Info.align = 16;
3396 return true;
3397 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003398 case Intrinsic::nvvm_tex_1d_v4s32_s32:
3399 case Intrinsic::nvvm_tex_1d_v4s32_f32:
3400 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
3401 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
3402 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
3403 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
3404 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
3405 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
3406 case Intrinsic::nvvm_tex_2d_v4s32_s32:
3407 case Intrinsic::nvvm_tex_2d_v4s32_f32:
3408 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
3409 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
3410 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
3411 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
3412 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
3413 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
3414 case Intrinsic::nvvm_tex_3d_v4s32_s32:
3415 case Intrinsic::nvvm_tex_3d_v4s32_f32:
3416 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
3417 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
3418 case Intrinsic::nvvm_tex_cube_v4s32_f32:
3419 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
3420 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
3421 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
3422 case Intrinsic::nvvm_tex_cube_v4u32_f32:
3423 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
3424 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
3425 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
3426 case Intrinsic::nvvm_tex_1d_v4u32_s32:
3427 case Intrinsic::nvvm_tex_1d_v4u32_f32:
3428 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
3429 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
3430 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
3431 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
3432 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
3433 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
3434 case Intrinsic::nvvm_tex_2d_v4u32_s32:
3435 case Intrinsic::nvvm_tex_2d_v4u32_f32:
3436 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
3437 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
3438 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
3439 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
3440 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
3441 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
3442 case Intrinsic::nvvm_tex_3d_v4u32_s32:
3443 case Intrinsic::nvvm_tex_3d_v4u32_f32:
3444 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
3445 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
3446 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
3447 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
3448 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
3449 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
3450 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
3451 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
3452 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
3453 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
3454 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
3455 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
3456 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
3457 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
3458 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
3459 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
3460 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
3461 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
3462 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
3463 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
3464 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
3465 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
3466 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
3467 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
3468 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
3469 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
3470 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
3471 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
3472 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
3473 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
3474 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
3475 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
3476 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
3477 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
3478 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
3479 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
3480 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
3481 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
3482 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
3483 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
3484 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
3485 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
3486 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
3487 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
3488 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
3489 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
3490 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
3491 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
3492 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
3493 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
3494 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
3495 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
3496 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
3497 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
3498 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
3499 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
3500 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
3501 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
3502 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
3503 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
3504 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
3505 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
3506 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
3507 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
3508 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
3509 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003510 Info.opc = getOpcForTextureInstr(Intrinsic);
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003511 Info.memVT = MVT::v4i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003512 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003513 Info.offset = 0;
3514 Info.vol = 0;
3515 Info.readMem = true;
3516 Info.writeMem = false;
3517 Info.align = 16;
3518 return true;
3519 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003520 case Intrinsic::nvvm_suld_1d_i8_clamp:
3521 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
3522 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
3523 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
3524 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
3525 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
3526 case Intrinsic::nvvm_suld_2d_i8_clamp:
3527 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
3528 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
3529 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
3530 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
3531 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
3532 case Intrinsic::nvvm_suld_3d_i8_clamp:
3533 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
3534 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003535 case Intrinsic::nvvm_suld_1d_i8_trap:
3536 case Intrinsic::nvvm_suld_1d_v2i8_trap:
3537 case Intrinsic::nvvm_suld_1d_v4i8_trap:
3538 case Intrinsic::nvvm_suld_1d_array_i8_trap:
3539 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
3540 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
3541 case Intrinsic::nvvm_suld_2d_i8_trap:
3542 case Intrinsic::nvvm_suld_2d_v2i8_trap:
3543 case Intrinsic::nvvm_suld_2d_v4i8_trap:
3544 case Intrinsic::nvvm_suld_2d_array_i8_trap:
3545 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
3546 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
3547 case Intrinsic::nvvm_suld_3d_i8_trap:
3548 case Intrinsic::nvvm_suld_3d_v2i8_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003549 case Intrinsic::nvvm_suld_3d_v4i8_trap:
3550 case Intrinsic::nvvm_suld_1d_i8_zero:
3551 case Intrinsic::nvvm_suld_1d_v2i8_zero:
3552 case Intrinsic::nvvm_suld_1d_v4i8_zero:
3553 case Intrinsic::nvvm_suld_1d_array_i8_zero:
3554 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
3555 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
3556 case Intrinsic::nvvm_suld_2d_i8_zero:
3557 case Intrinsic::nvvm_suld_2d_v2i8_zero:
3558 case Intrinsic::nvvm_suld_2d_v4i8_zero:
3559 case Intrinsic::nvvm_suld_2d_array_i8_zero:
3560 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
3561 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
3562 case Intrinsic::nvvm_suld_3d_i8_zero:
3563 case Intrinsic::nvvm_suld_3d_v2i8_zero:
3564 case Intrinsic::nvvm_suld_3d_v4i8_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003565 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3566 Info.memVT = MVT::i8;
Craig Topper062a2ba2014-04-25 05:30:21 +00003567 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003568 Info.offset = 0;
3569 Info.vol = 0;
3570 Info.readMem = true;
3571 Info.writeMem = false;
3572 Info.align = 16;
3573 return true;
3574 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003575 case Intrinsic::nvvm_suld_1d_i16_clamp:
3576 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
3577 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
3578 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
3579 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
3580 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
3581 case Intrinsic::nvvm_suld_2d_i16_clamp:
3582 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
3583 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
3584 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
3585 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
3586 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
3587 case Intrinsic::nvvm_suld_3d_i16_clamp:
3588 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
3589 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003590 case Intrinsic::nvvm_suld_1d_i16_trap:
3591 case Intrinsic::nvvm_suld_1d_v2i16_trap:
3592 case Intrinsic::nvvm_suld_1d_v4i16_trap:
3593 case Intrinsic::nvvm_suld_1d_array_i16_trap:
3594 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
3595 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
3596 case Intrinsic::nvvm_suld_2d_i16_trap:
3597 case Intrinsic::nvvm_suld_2d_v2i16_trap:
3598 case Intrinsic::nvvm_suld_2d_v4i16_trap:
3599 case Intrinsic::nvvm_suld_2d_array_i16_trap:
3600 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
3601 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
3602 case Intrinsic::nvvm_suld_3d_i16_trap:
3603 case Intrinsic::nvvm_suld_3d_v2i16_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003604 case Intrinsic::nvvm_suld_3d_v4i16_trap:
3605 case Intrinsic::nvvm_suld_1d_i16_zero:
3606 case Intrinsic::nvvm_suld_1d_v2i16_zero:
3607 case Intrinsic::nvvm_suld_1d_v4i16_zero:
3608 case Intrinsic::nvvm_suld_1d_array_i16_zero:
3609 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
3610 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
3611 case Intrinsic::nvvm_suld_2d_i16_zero:
3612 case Intrinsic::nvvm_suld_2d_v2i16_zero:
3613 case Intrinsic::nvvm_suld_2d_v4i16_zero:
3614 case Intrinsic::nvvm_suld_2d_array_i16_zero:
3615 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
3616 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
3617 case Intrinsic::nvvm_suld_3d_i16_zero:
3618 case Intrinsic::nvvm_suld_3d_v2i16_zero:
3619 case Intrinsic::nvvm_suld_3d_v4i16_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003620 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3621 Info.memVT = MVT::i16;
Craig Topper062a2ba2014-04-25 05:30:21 +00003622 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003623 Info.offset = 0;
3624 Info.vol = 0;
3625 Info.readMem = true;
3626 Info.writeMem = false;
3627 Info.align = 16;
3628 return true;
3629 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003630 case Intrinsic::nvvm_suld_1d_i32_clamp:
3631 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
3632 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
3633 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
3634 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
3635 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
3636 case Intrinsic::nvvm_suld_2d_i32_clamp:
3637 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
3638 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
3639 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
3640 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
3641 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
3642 case Intrinsic::nvvm_suld_3d_i32_clamp:
3643 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
3644 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
Justin Holewinski30d56a72014-04-09 15:39:15 +00003645 case Intrinsic::nvvm_suld_1d_i32_trap:
3646 case Intrinsic::nvvm_suld_1d_v2i32_trap:
3647 case Intrinsic::nvvm_suld_1d_v4i32_trap:
3648 case Intrinsic::nvvm_suld_1d_array_i32_trap:
3649 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
3650 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
3651 case Intrinsic::nvvm_suld_2d_i32_trap:
3652 case Intrinsic::nvvm_suld_2d_v2i32_trap:
3653 case Intrinsic::nvvm_suld_2d_v4i32_trap:
3654 case Intrinsic::nvvm_suld_2d_array_i32_trap:
3655 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
3656 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
3657 case Intrinsic::nvvm_suld_3d_i32_trap:
3658 case Intrinsic::nvvm_suld_3d_v2i32_trap:
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003659 case Intrinsic::nvvm_suld_3d_v4i32_trap:
3660 case Intrinsic::nvvm_suld_1d_i32_zero:
3661 case Intrinsic::nvvm_suld_1d_v2i32_zero:
3662 case Intrinsic::nvvm_suld_1d_v4i32_zero:
3663 case Intrinsic::nvvm_suld_1d_array_i32_zero:
3664 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
3665 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
3666 case Intrinsic::nvvm_suld_2d_i32_zero:
3667 case Intrinsic::nvvm_suld_2d_v2i32_zero:
3668 case Intrinsic::nvvm_suld_2d_v4i32_zero:
3669 case Intrinsic::nvvm_suld_2d_array_i32_zero:
3670 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
3671 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
3672 case Intrinsic::nvvm_suld_3d_i32_zero:
3673 case Intrinsic::nvvm_suld_3d_v2i32_zero:
3674 case Intrinsic::nvvm_suld_3d_v4i32_zero: {
Justin Holewinski30d56a72014-04-09 15:39:15 +00003675 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3676 Info.memVT = MVT::i32;
Craig Topper062a2ba2014-04-25 05:30:21 +00003677 Info.ptrVal = nullptr;
Justin Holewinski30d56a72014-04-09 15:39:15 +00003678 Info.offset = 0;
3679 Info.vol = 0;
3680 Info.readMem = true;
3681 Info.writeMem = false;
3682 Info.align = 16;
3683 return true;
3684 }
Justin Holewinski9a2350e2014-07-17 11:59:04 +00003685 case Intrinsic::nvvm_suld_1d_i64_clamp:
3686 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
3687 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
3688 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
3689 case Intrinsic::nvvm_suld_2d_i64_clamp:
3690 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
3691 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
3692 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
3693 case Intrinsic::nvvm_suld_3d_i64_clamp:
3694 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
3695 case Intrinsic::nvvm_suld_1d_i64_trap:
3696 case Intrinsic::nvvm_suld_1d_v2i64_trap:
3697 case Intrinsic::nvvm_suld_1d_array_i64_trap:
3698 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
3699 case Intrinsic::nvvm_suld_2d_i64_trap:
3700 case Intrinsic::nvvm_suld_2d_v2i64_trap:
3701 case Intrinsic::nvvm_suld_2d_array_i64_trap:
3702 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
3703 case Intrinsic::nvvm_suld_3d_i64_trap:
3704 case Intrinsic::nvvm_suld_3d_v2i64_trap:
3705 case Intrinsic::nvvm_suld_1d_i64_zero:
3706 case Intrinsic::nvvm_suld_1d_v2i64_zero:
3707 case Intrinsic::nvvm_suld_1d_array_i64_zero:
3708 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
3709 case Intrinsic::nvvm_suld_2d_i64_zero:
3710 case Intrinsic::nvvm_suld_2d_v2i64_zero:
3711 case Intrinsic::nvvm_suld_2d_array_i64_zero:
3712 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
3713 case Intrinsic::nvvm_suld_3d_i64_zero:
3714 case Intrinsic::nvvm_suld_3d_v2i64_zero: {
3715 Info.opc = getOpcForSurfaceInstr(Intrinsic);
3716 Info.memVT = MVT::i64;
3717 Info.ptrVal = nullptr;
3718 Info.offset = 0;
3719 Info.vol = 0;
3720 Info.readMem = true;
3721 Info.writeMem = false;
3722 Info.align = 16;
3723 return true;
3724 }
Justin Holewinskiae556d32012-05-04 20:18:50 +00003725 }
3726 return false;
3727}
3728
3729/// isLegalAddressingMode - Return true if the addressing mode represented
3730/// by AM is legal for this target, for a load/store of the specified type.
3731/// Used to guide target specific optimizations, like loop strength reduction
3732/// (LoopStrengthReduce.cpp) and memory optimization for address mode
3733/// (CodeGenPrepare.cpp)
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003734bool NVPTXTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3735 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003736 unsigned AS) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003737
3738 // AddrMode - This represents an addressing mode of:
3739 // BaseGV + BaseOffs + BaseReg + Scale*ScaleReg
3740 //
3741 // The legal address modes are
3742 // - [avar]
3743 // - [areg]
3744 // - [areg+immoff]
3745 // - [immAddr]
3746
3747 if (AM.BaseGV) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00003748 return !AM.BaseOffs && !AM.HasBaseReg && !AM.Scale;
Justin Holewinskiae556d32012-05-04 20:18:50 +00003749 }
3750
3751 switch (AM.Scale) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00003752 case 0: // "r", "r+i" or "i" is allowed
Justin Holewinskiae556d32012-05-04 20:18:50 +00003753 break;
3754 case 1:
Justin Holewinski0497ab12013-03-30 14:29:21 +00003755 if (AM.HasBaseReg) // "r+r+i" or "r+r" is not allowed.
Justin Holewinskiae556d32012-05-04 20:18:50 +00003756 return false;
3757 // Otherwise we have r+i.
3758 break;
3759 default:
3760 // No scale > 1 is allowed
3761 return false;
3762 }
3763 return true;
3764}
3765
3766//===----------------------------------------------------------------------===//
3767// NVPTX Inline Assembly Support
3768//===----------------------------------------------------------------------===//
3769
3770/// getConstraintType - Given a constraint letter, return the type of
3771/// constraint it is for this target.
3772NVPTXTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003773NVPTXTargetLowering::getConstraintType(StringRef Constraint) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003774 if (Constraint.size() == 1) {
3775 switch (Constraint[0]) {
3776 default:
3777 break;
Justin Holewinski2739c012014-06-27 18:36:06 +00003778 case 'b':
Justin Holewinskiae556d32012-05-04 20:18:50 +00003779 case 'r':
3780 case 'h':
3781 case 'c':
3782 case 'l':
3783 case 'f':
3784 case 'd':
3785 case '0':
3786 case 'N':
3787 return C_RegisterClass;
3788 }
3789 }
3790 return TargetLowering::getConstraintType(Constraint);
3791}
3792
Justin Holewinski0497ab12013-03-30 14:29:21 +00003793std::pair<unsigned, const TargetRegisterClass *>
Eric Christopher11e4df72015-02-26 22:38:43 +00003794NVPTXTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003795 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00003796 MVT VT) const {
Justin Holewinskiae556d32012-05-04 20:18:50 +00003797 if (Constraint.size() == 1) {
3798 switch (Constraint[0]) {
Justin Holewinski2739c012014-06-27 18:36:06 +00003799 case 'b':
3800 return std::make_pair(0U, &NVPTX::Int1RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003801 case 'c':
Justin Holewinskif8f70912013-06-28 17:57:59 +00003802 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003803 case 'h':
3804 return std::make_pair(0U, &NVPTX::Int16RegsRegClass);
3805 case 'r':
3806 return std::make_pair(0U, &NVPTX::Int32RegsRegClass);
3807 case 'l':
3808 case 'N':
3809 return std::make_pair(0U, &NVPTX::Int64RegsRegClass);
3810 case 'f':
3811 return std::make_pair(0U, &NVPTX::Float32RegsRegClass);
3812 case 'd':
3813 return std::make_pair(0U, &NVPTX::Float64RegsRegClass);
3814 }
3815 }
Eric Christopher11e4df72015-02-26 22:38:43 +00003816 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Justin Holewinskiae556d32012-05-04 20:18:50 +00003817}
3818
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003819//===----------------------------------------------------------------------===//
3820// NVPTX DAG Combining
3821//===----------------------------------------------------------------------===//
3822
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003823bool NVPTXTargetLowering::allowFMA(MachineFunction &MF,
3824 CodeGenOpt::Level OptLevel) const {
3825 const Function *F = MF.getFunction();
3826 const TargetOptions &TO = MF.getTarget().Options;
3827
3828 // Always honor command-line argument
3829 if (FMAContractLevelOpt.getNumOccurrences() > 0) {
3830 return FMAContractLevelOpt > 0;
3831 } else if (OptLevel == 0) {
3832 // Do not contract if we're not optimizing the code
3833 return false;
3834 } else if (TO.AllowFPOpFusion == FPOpFusion::Fast || TO.UnsafeFPMath) {
3835 // Honor TargetOptions flags that explicitly say fusion is okay
3836 return true;
3837 } else if (F->hasFnAttribute("unsafe-fp-math")) {
3838 // Check for unsafe-fp-math=true coming from Clang
3839 Attribute Attr = F->getFnAttribute("unsafe-fp-math");
3840 StringRef Val = Attr.getValueAsString();
3841 if (Val == "true")
3842 return true;
3843 }
3844
3845 // We did not have a clear indication that fusion is allowed, so assume not
3846 return false;
3847}
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003848
3849/// PerformADDCombineWithOperands - Try DAG combinations for an ADD with
3850/// operands N0 and N1. This is a helper for PerformADDCombine that is
3851/// called with the default operands, and if that fails, with commuted
3852/// operands.
3853static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1,
3854 TargetLowering::DAGCombinerInfo &DCI,
3855 const NVPTXSubtarget &Subtarget,
3856 CodeGenOpt::Level OptLevel) {
3857 SelectionDAG &DAG = DCI.DAG;
3858 // Skip non-integer, non-scalar case
3859 EVT VT=N0.getValueType();
3860 if (VT.isVector())
3861 return SDValue();
3862
3863 // fold (add (mul a, b), c) -> (mad a, b, c)
3864 //
3865 if (N0.getOpcode() == ISD::MUL) {
3866 assert (VT.isInteger());
3867 // For integer:
3868 // Since integer multiply-add costs the same as integer multiply
3869 // but is more costly than integer add, do the fusion only when
3870 // the mul is only used in the add.
3871 if (OptLevel==CodeGenOpt::None || VT != MVT::i32 ||
3872 !N0.getNode()->hasOneUse())
3873 return SDValue();
3874
3875 // Do the folding
3876 return DAG.getNode(NVPTXISD::IMAD, SDLoc(N), VT,
3877 N0.getOperand(0), N0.getOperand(1), N1);
3878 }
3879 else if (N0.getOpcode() == ISD::FMUL) {
3880 if (VT == MVT::f32 || VT == MVT::f64) {
Aaron Ballman53201af2014-07-31 12:55:49 +00003881 const auto *TLI = static_cast<const NVPTXTargetLowering *>(
3882 &DAG.getTargetLoweringInfo());
Justin Holewinski428cf0e2014-07-17 18:10:09 +00003883 if (!TLI->allowFMA(DAG.getMachineFunction(), OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003884 return SDValue();
3885
3886 // For floating point:
3887 // Do the fusion only when the mul has less than 5 uses and all
3888 // are add.
3889 // The heuristic is that if a use is not an add, then that use
3890 // cannot be fused into fma, therefore mul is still needed anyway.
3891 // If there are more than 4 uses, even if they are all add, fusing
3892 // them will increase register pressue.
3893 //
3894 int numUses = 0;
3895 int nonAddCount = 0;
3896 for (SDNode::use_iterator UI = N0.getNode()->use_begin(),
3897 UE = N0.getNode()->use_end();
3898 UI != UE; ++UI) {
3899 numUses++;
3900 SDNode *User = *UI;
3901 if (User->getOpcode() != ISD::FADD)
3902 ++nonAddCount;
3903 }
3904 if (numUses >= 5)
3905 return SDValue();
3906 if (nonAddCount) {
3907 int orderNo = N->getIROrder();
3908 int orderNo2 = N0.getNode()->getIROrder();
3909 // simple heuristics here for considering potential register
3910 // pressure, the logics here is that the differnce are used
3911 // to measure the distance between def and use, the longer distance
3912 // more likely cause register pressure.
3913 if (orderNo - orderNo2 < 500)
3914 return SDValue();
3915
3916 // Now, check if at least one of the FMUL's operands is live beyond the node N,
3917 // which guarantees that the FMA will not increase register pressure at node N.
3918 bool opIsLive = false;
3919 const SDNode *left = N0.getOperand(0).getNode();
3920 const SDNode *right = N0.getOperand(1).getNode();
3921
Benjamin Kramer619c4e52015-04-10 11:24:51 +00003922 if (isa<ConstantSDNode>(left) || isa<ConstantSDNode>(right))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003923 opIsLive = true;
3924
3925 if (!opIsLive)
3926 for (SDNode::use_iterator UI = left->use_begin(), UE = left->use_end(); UI != UE; ++UI) {
3927 SDNode *User = *UI;
3928 int orderNo3 = User->getIROrder();
3929 if (orderNo3 > orderNo) {
3930 opIsLive = true;
3931 break;
3932 }
3933 }
3934
3935 if (!opIsLive)
3936 for (SDNode::use_iterator UI = right->use_begin(), UE = right->use_end(); UI != UE; ++UI) {
3937 SDNode *User = *UI;
3938 int orderNo3 = User->getIROrder();
3939 if (orderNo3 > orderNo) {
3940 opIsLive = true;
3941 break;
3942 }
3943 }
3944
3945 if (!opIsLive)
3946 return SDValue();
3947 }
3948
3949 return DAG.getNode(ISD::FMA, SDLoc(N), VT,
3950 N0.getOperand(0), N0.getOperand(1), N1);
3951 }
3952 }
3953
3954 return SDValue();
3955}
3956
3957/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3958///
3959static SDValue PerformADDCombine(SDNode *N,
3960 TargetLowering::DAGCombinerInfo &DCI,
3961 const NVPTXSubtarget &Subtarget,
3962 CodeGenOpt::Level OptLevel) {
3963 SDValue N0 = N->getOperand(0);
3964 SDValue N1 = N->getOperand(1);
3965
3966 // First try with the default operand order.
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00003967 if (SDValue Result =
3968 PerformADDCombineWithOperands(N, N0, N1, DCI, Subtarget, OptLevel))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00003969 return Result;
3970
3971 // If that didn't work, try again with the operands commuted.
3972 return PerformADDCombineWithOperands(N, N1, N0, DCI, Subtarget, OptLevel);
3973}
3974
3975static SDValue PerformANDCombine(SDNode *N,
3976 TargetLowering::DAGCombinerInfo &DCI) {
3977 // The type legalizer turns a vector load of i8 values into a zextload to i16
3978 // registers, optionally ANY_EXTENDs it (if target type is integer),
3979 // and ANDs off the high 8 bits. Since we turn this load into a
3980 // target-specific DAG node, the DAG combiner fails to eliminate these AND
3981 // nodes. Do that here.
3982 SDValue Val = N->getOperand(0);
3983 SDValue Mask = N->getOperand(1);
3984
3985 if (isa<ConstantSDNode>(Val)) {
3986 std::swap(Val, Mask);
3987 }
3988
3989 SDValue AExt;
3990 // Generally, we will see zextload -> IMOV16rr -> ANY_EXTEND -> and
3991 if (Val.getOpcode() == ISD::ANY_EXTEND) {
3992 AExt = Val;
3993 Val = Val->getOperand(0);
3994 }
3995
3996 if (Val->isMachineOpcode() && Val->getMachineOpcode() == NVPTX::IMOV16rr) {
3997 Val = Val->getOperand(0);
3998 }
3999
4000 if (Val->getOpcode() == NVPTXISD::LoadV2 ||
4001 Val->getOpcode() == NVPTXISD::LoadV4) {
4002 ConstantSDNode *MaskCnst = dyn_cast<ConstantSDNode>(Mask);
4003 if (!MaskCnst) {
4004 // Not an AND with a constant
4005 return SDValue();
4006 }
4007
4008 uint64_t MaskVal = MaskCnst->getZExtValue();
4009 if (MaskVal != 0xff) {
4010 // Not an AND that chops off top 8 bits
4011 return SDValue();
4012 }
4013
4014 MemSDNode *Mem = dyn_cast<MemSDNode>(Val);
4015 if (!Mem) {
4016 // Not a MemSDNode?!?
4017 return SDValue();
4018 }
4019
4020 EVT MemVT = Mem->getMemoryVT();
4021 if (MemVT != MVT::v2i8 && MemVT != MVT::v4i8) {
4022 // We only handle the i8 case
4023 return SDValue();
4024 }
4025
4026 unsigned ExtType =
4027 cast<ConstantSDNode>(Val->getOperand(Val->getNumOperands()-1))->
4028 getZExtValue();
4029 if (ExtType == ISD::SEXTLOAD) {
4030 // If for some reason the load is a sextload, the and is needed to zero
4031 // out the high 8 bits
4032 return SDValue();
4033 }
4034
4035 bool AddTo = false;
4036 if (AExt.getNode() != 0) {
4037 // Re-insert the ext as a zext.
4038 Val = DCI.DAG.getNode(ISD::ZERO_EXTEND, SDLoc(N),
4039 AExt.getValueType(), Val);
4040 AddTo = true;
4041 }
4042
4043 // If we get here, the AND is unnecessary. Just replace it with the load
4044 DCI.CombineTo(N, Val, AddTo);
4045 }
4046
4047 return SDValue();
4048}
4049
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004050static SDValue PerformSELECTCombine(SDNode *N,
4051 TargetLowering::DAGCombinerInfo &DCI) {
4052 // Currently this detects patterns for integer min and max and
4053 // lowers them to PTX-specific intrinsics that enable hardware
4054 // support.
4055
4056 const SDValue Cond = N->getOperand(0);
4057 if (Cond.getOpcode() != ISD::SETCC) return SDValue();
4058
4059 const SDValue LHS = Cond.getOperand(0);
4060 const SDValue RHS = Cond.getOperand(1);
4061 const SDValue True = N->getOperand(1);
4062 const SDValue False = N->getOperand(2);
4063 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
4064 return SDValue();
4065
4066 const EVT VT = N->getValueType(0);
4067 if (VT != MVT::i32 && VT != MVT::i64) return SDValue();
4068
4069 const ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
4070 SDValue Larger; // The larger of LHS and RHS when condition is true.
4071 switch (CC) {
4072 case ISD::SETULT:
4073 case ISD::SETULE:
4074 case ISD::SETLT:
4075 case ISD::SETLE:
4076 Larger = RHS;
4077 break;
4078
4079 case ISD::SETGT:
4080 case ISD::SETGE:
4081 case ISD::SETUGT:
4082 case ISD::SETUGE:
4083 Larger = LHS;
4084 break;
4085
4086 default:
4087 return SDValue();
4088 }
4089 const bool IsMax = (Larger == True);
4090 const bool IsSigned = ISD::isSignedIntSetCC(CC);
4091
4092 unsigned IntrinsicId;
4093 if (VT == MVT::i32) {
4094 if (IsSigned)
4095 IntrinsicId = IsMax ? Intrinsic::nvvm_max_i : Intrinsic::nvvm_min_i;
4096 else
4097 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ui : Intrinsic::nvvm_min_ui;
4098 } else {
4099 assert(VT == MVT::i64);
4100 if (IsSigned)
4101 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ll : Intrinsic::nvvm_min_ll;
4102 else
4103 IntrinsicId = IsMax ? Intrinsic::nvvm_max_ull : Intrinsic::nvvm_min_ull;
4104 }
4105
4106 SDLoc DL(N);
4107 return DCI.DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
4108 DCI.DAG.getConstant(IntrinsicId, DL, VT), LHS, RHS);
4109}
4110
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004111enum OperandSignedness {
4112 Signed = 0,
4113 Unsigned,
4114 Unknown
4115};
4116
4117/// IsMulWideOperandDemotable - Checks if the provided DAG node is an operand
4118/// that can be demoted to \p OptSize bits without loss of information. The
4119/// signedness of the operand, if determinable, is placed in \p S.
4120static bool IsMulWideOperandDemotable(SDValue Op,
4121 unsigned OptSize,
4122 OperandSignedness &S) {
4123 S = Unknown;
4124
4125 if (Op.getOpcode() == ISD::SIGN_EXTEND ||
4126 Op.getOpcode() == ISD::SIGN_EXTEND_INREG) {
4127 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004128 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004129 S = Signed;
4130 return true;
4131 }
4132 } else if (Op.getOpcode() == ISD::ZERO_EXTEND) {
4133 EVT OrigVT = Op.getOperand(0).getValueType();
Justin Holewinskiecca7152014-07-23 18:46:03 +00004134 if (OrigVT.getSizeInBits() <= OptSize) {
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004135 S = Unsigned;
4136 return true;
4137 }
4138 }
4139
4140 return false;
4141}
4142
4143/// AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can
4144/// be demoted to \p OptSize bits without loss of information. If the operands
4145/// contain a constant, it should appear as the RHS operand. The signedness of
4146/// the operands is placed in \p IsSigned.
4147static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS,
4148 unsigned OptSize,
4149 bool &IsSigned) {
4150
4151 OperandSignedness LHSSign;
4152
4153 // The LHS operand must be a demotable op
4154 if (!IsMulWideOperandDemotable(LHS, OptSize, LHSSign))
4155 return false;
4156
4157 // We should have been able to determine the signedness from the LHS
4158 if (LHSSign == Unknown)
4159 return false;
4160
4161 IsSigned = (LHSSign == Signed);
4162
4163 // The RHS can be a demotable op or a constant
4164 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(RHS)) {
Benjamin Kramer46e38f32016-06-08 10:01:20 +00004165 const APInt &Val = CI->getAPIntValue();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004166 if (LHSSign == Unsigned) {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004167 return Val.isIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004168 } else {
Jingyue Wu4be014a2015-07-31 05:09:47 +00004169 return Val.isSignedIntN(OptSize);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004170 }
4171 } else {
4172 OperandSignedness RHSSign;
4173 if (!IsMulWideOperandDemotable(RHS, OptSize, RHSSign))
4174 return false;
4175
Jingyue Wu4be014a2015-07-31 05:09:47 +00004176 return LHSSign == RHSSign;
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004177 }
4178}
4179
4180/// TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply
4181/// of M/2 bits that produces an M-bit result (i.e. mul.wide). This transform
4182/// works on both multiply DAG nodes and SHL DAG nodes with a constant shift
4183/// amount.
4184static SDValue TryMULWIDECombine(SDNode *N,
4185 TargetLowering::DAGCombinerInfo &DCI) {
4186 EVT MulType = N->getValueType(0);
4187 if (MulType != MVT::i32 && MulType != MVT::i64) {
4188 return SDValue();
4189 }
4190
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004191 SDLoc DL(N);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004192 unsigned OptSize = MulType.getSizeInBits() >> 1;
4193 SDValue LHS = N->getOperand(0);
4194 SDValue RHS = N->getOperand(1);
4195
4196 // Canonicalize the multiply so the constant (if any) is on the right
4197 if (N->getOpcode() == ISD::MUL) {
4198 if (isa<ConstantSDNode>(LHS)) {
4199 std::swap(LHS, RHS);
4200 }
4201 }
4202
4203 // If we have a SHL, determine the actual multiply amount
4204 if (N->getOpcode() == ISD::SHL) {
4205 ConstantSDNode *ShlRHS = dyn_cast<ConstantSDNode>(RHS);
4206 if (!ShlRHS) {
4207 return SDValue();
4208 }
4209
4210 APInt ShiftAmt = ShlRHS->getAPIntValue();
4211 unsigned BitWidth = MulType.getSizeInBits();
4212 if (ShiftAmt.sge(0) && ShiftAmt.slt(BitWidth)) {
4213 APInt MulVal = APInt(BitWidth, 1) << ShiftAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004214 RHS = DCI.DAG.getConstant(MulVal, DL, MulType);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004215 } else {
4216 return SDValue();
4217 }
4218 }
4219
4220 bool Signed;
4221 // Verify that our operands are demotable
4222 if (!AreMulWideOperandsDemotable(LHS, RHS, OptSize, Signed)) {
4223 return SDValue();
4224 }
4225
4226 EVT DemotedVT;
4227 if (MulType == MVT::i32) {
4228 DemotedVT = MVT::i16;
4229 } else {
4230 DemotedVT = MVT::i32;
4231 }
4232
4233 // Truncate the operands to the correct size. Note that these are just for
4234 // type consistency and will (likely) be eliminated in later phases.
4235 SDValue TruncLHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004236 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, LHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004237 SDValue TruncRHS =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004238 DCI.DAG.getNode(ISD::TRUNCATE, DL, DemotedVT, RHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004239
4240 unsigned Opc;
4241 if (Signed) {
4242 Opc = NVPTXISD::MUL_WIDE_SIGNED;
4243 } else {
4244 Opc = NVPTXISD::MUL_WIDE_UNSIGNED;
4245 }
4246
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004247 return DCI.DAG.getNode(Opc, DL, MulType, TruncLHS, TruncRHS);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004248}
4249
4250/// PerformMULCombine - Runs PTX-specific DAG combine patterns on MUL nodes.
4251static SDValue PerformMULCombine(SDNode *N,
4252 TargetLowering::DAGCombinerInfo &DCI,
4253 CodeGenOpt::Level OptLevel) {
4254 if (OptLevel > 0) {
4255 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004256 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004257 return Ret;
4258 }
4259
4260 return SDValue();
4261}
4262
4263/// PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
4264static SDValue PerformSHLCombine(SDNode *N,
4265 TargetLowering::DAGCombinerInfo &DCI,
4266 CodeGenOpt::Level OptLevel) {
4267 if (OptLevel > 0) {
4268 // Try mul.wide combining at OptLevel > 0
Ahmed Bougachaf8dfb472016-02-09 22:54:12 +00004269 if (SDValue Ret = TryMULWIDECombine(N, DCI))
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004270 return Ret;
4271 }
4272
4273 return SDValue();
4274}
4275
4276SDValue NVPTXTargetLowering::PerformDAGCombine(SDNode *N,
4277 DAGCombinerInfo &DCI) const {
Justin Holewinski511664d2014-07-23 17:40:45 +00004278 CodeGenOpt::Level OptLevel = getTargetMachine().getOptLevel();
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004279 switch (N->getOpcode()) {
4280 default: break;
4281 case ISD::ADD:
4282 case ISD::FADD:
Eric Christopherbef0a372015-01-30 01:50:07 +00004283 return PerformADDCombine(N, DCI, STI, OptLevel);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004284 case ISD::MUL:
4285 return PerformMULCombine(N, DCI, OptLevel);
4286 case ISD::SHL:
4287 return PerformSHLCombine(N, DCI, OptLevel);
4288 case ISD::AND:
4289 return PerformANDCombine(N, DCI);
Bjarke Hammersholt Roune6c647382015-08-26 23:22:02 +00004290 case ISD::SELECT:
4291 return PerformSELECTCombine(N, DCI);
Justin Holewinskieafe26d2014-06-27 18:35:37 +00004292 }
4293 return SDValue();
4294}
4295
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004296/// ReplaceVectorLoad - Convert vector loads into multi-output scalar loads.
4297static void ReplaceLoadVector(SDNode *N, SelectionDAG &DAG,
Justin Holewinski0497ab12013-03-30 14:29:21 +00004298 SmallVectorImpl<SDValue> &Results) {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004299 EVT ResVT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004300 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004301
4302 assert(ResVT.isVector() && "Vector load must have vector type");
4303
4304 // We only handle "native" vector sizes for now, e.g. <4 x double> is not
4305 // legal. We can (and should) split that into 2 loads of <2 x double> here
4306 // but I'm leaving that as a TODO for now.
4307 assert(ResVT.isSimple() && "Can only handle simple types");
4308 switch (ResVT.getSimpleVT().SimpleTy) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004309 default:
4310 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004311 case MVT::v2i8:
4312 case MVT::v2i16:
4313 case MVT::v2i32:
4314 case MVT::v2i64:
4315 case MVT::v2f32:
4316 case MVT::v2f64:
4317 case MVT::v4i8:
4318 case MVT::v4i16:
4319 case MVT::v4i32:
4320 case MVT::v4f32:
4321 // This is a "native" vector type
4322 break;
4323 }
4324
Justin Holewinskiac451062014-07-16 19:45:35 +00004325 LoadSDNode *LD = cast<LoadSDNode>(N);
4326
4327 unsigned Align = LD->getAlignment();
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004328 auto &TD = DAG.getDataLayout();
Justin Holewinskiac451062014-07-16 19:45:35 +00004329 unsigned PrefAlign =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004330 TD.getPrefTypeAlignment(ResVT.getTypeForEVT(*DAG.getContext()));
Justin Holewinskiac451062014-07-16 19:45:35 +00004331 if (Align < PrefAlign) {
4332 // This load is not sufficiently aligned, so bail out and let this vector
4333 // load be scalarized. Note that we may still be able to emit smaller
4334 // vector loads. For example, if we are loading a <4 x float> with an
4335 // alignment of 8, this check will fail but the legalizer will try again
4336 // with 2 x <2 x float>, which will succeed with an alignment of 8.
4337 return;
4338 }
4339
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004340 EVT EltVT = ResVT.getVectorElementType();
4341 unsigned NumElts = ResVT.getVectorNumElements();
4342
4343 // Since LoadV2 is a target node, we cannot rely on DAG type legalization.
4344 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004345 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004346 bool NeedTrunc = false;
4347 if (EltVT.getSizeInBits() < 16) {
4348 EltVT = MVT::i16;
4349 NeedTrunc = true;
4350 }
4351
4352 unsigned Opcode = 0;
4353 SDVTList LdResVTs;
4354
4355 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004356 default:
4357 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004358 case 2:
4359 Opcode = NVPTXISD::LoadV2;
4360 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4361 break;
4362 case 4: {
4363 Opcode = NVPTXISD::LoadV4;
4364 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004365 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004366 break;
4367 }
4368 }
4369
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004370 // Copy regular operands
Benjamin Kramerea68a942015-02-19 15:26:17 +00004371 SmallVector<SDValue, 8> OtherOps(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004372
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004373 // The select routine does not have access to the LoadSDNode instance, so
4374 // pass along the extension information
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004375 OtherOps.push_back(DAG.getIntPtrConstant(LD->getExtensionType(), DL));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004376
Craig Topper206fcd42014-04-26 19:29:41 +00004377 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4378 LD->getMemoryVT(),
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004379 LD->getMemOperand());
4380
4381 SmallVector<SDValue, 4> ScalarRes;
4382
4383 for (unsigned i = 0; i < NumElts; ++i) {
4384 SDValue Res = NewLD.getValue(i);
4385 if (NeedTrunc)
4386 Res = DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
4387 ScalarRes.push_back(Res);
4388 }
4389
4390 SDValue LoadChain = NewLD.getValue(NumElts);
4391
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004392 SDValue BuildVec = DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004393
4394 Results.push_back(BuildVec);
4395 Results.push_back(LoadChain);
4396}
4397
Justin Holewinski0497ab12013-03-30 14:29:21 +00004398static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG,
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004399 SmallVectorImpl<SDValue> &Results) {
4400 SDValue Chain = N->getOperand(0);
4401 SDValue Intrin = N->getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004402 SDLoc DL(N);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004403
4404 // Get the intrinsic ID
4405 unsigned IntrinNo = cast<ConstantSDNode>(Intrin.getNode())->getZExtValue();
Justin Holewinski0497ab12013-03-30 14:29:21 +00004406 switch (IntrinNo) {
4407 default:
4408 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004409 case Intrinsic::nvvm_ldg_global_i:
4410 case Intrinsic::nvvm_ldg_global_f:
4411 case Intrinsic::nvvm_ldg_global_p:
4412 case Intrinsic::nvvm_ldu_global_i:
4413 case Intrinsic::nvvm_ldu_global_f:
4414 case Intrinsic::nvvm_ldu_global_p: {
4415 EVT ResVT = N->getValueType(0);
4416
4417 if (ResVT.isVector()) {
4418 // Vector LDG/LDU
4419
4420 unsigned NumElts = ResVT.getVectorNumElements();
4421 EVT EltVT = ResVT.getVectorElementType();
4422
Justin Holewinskif8f70912013-06-28 17:57:59 +00004423 // Since LDU/LDG are target nodes, we cannot rely on DAG type
4424 // legalization.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004425 // Therefore, we must ensure the type is legal. For i1 and i8, we set the
Alp Tokercb402912014-01-24 17:20:08 +00004426 // loaded type to i16 and propagate the "real" type as the memory type.
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004427 bool NeedTrunc = false;
4428 if (EltVT.getSizeInBits() < 16) {
4429 EltVT = MVT::i16;
4430 NeedTrunc = true;
4431 }
4432
4433 unsigned Opcode = 0;
4434 SDVTList LdResVTs;
4435
4436 switch (NumElts) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004437 default:
4438 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004439 case 2:
Justin Holewinski0497ab12013-03-30 14:29:21 +00004440 switch (IntrinNo) {
4441 default:
4442 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004443 case Intrinsic::nvvm_ldg_global_i:
4444 case Intrinsic::nvvm_ldg_global_f:
4445 case Intrinsic::nvvm_ldg_global_p:
4446 Opcode = NVPTXISD::LDGV2;
4447 break;
4448 case Intrinsic::nvvm_ldu_global_i:
4449 case Intrinsic::nvvm_ldu_global_f:
4450 case Intrinsic::nvvm_ldu_global_p:
4451 Opcode = NVPTXISD::LDUV2;
4452 break;
4453 }
4454 LdResVTs = DAG.getVTList(EltVT, EltVT, MVT::Other);
4455 break;
4456 case 4: {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004457 switch (IntrinNo) {
4458 default:
4459 return;
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004460 case Intrinsic::nvvm_ldg_global_i:
4461 case Intrinsic::nvvm_ldg_global_f:
4462 case Intrinsic::nvvm_ldg_global_p:
4463 Opcode = NVPTXISD::LDGV4;
4464 break;
4465 case Intrinsic::nvvm_ldu_global_i:
4466 case Intrinsic::nvvm_ldu_global_f:
4467 case Intrinsic::nvvm_ldu_global_p:
4468 Opcode = NVPTXISD::LDUV4;
4469 break;
4470 }
4471 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
Craig Topperabb4ac72014-04-16 06:10:51 +00004472 LdResVTs = DAG.getVTList(ListVTs);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004473 break;
4474 }
4475 }
4476
4477 SmallVector<SDValue, 8> OtherOps;
4478
4479 // Copy regular operands
4480
4481 OtherOps.push_back(Chain); // Chain
Justin Holewinski0497ab12013-03-30 14:29:21 +00004482 // Skip operand 1 (intrinsic ID)
Justin Holewinskif8f70912013-06-28 17:57:59 +00004483 // Others
Benjamin Kramerea68a942015-02-19 15:26:17 +00004484 OtherOps.append(N->op_begin() + 2, N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004485
4486 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4487
Craig Topper206fcd42014-04-26 19:29:41 +00004488 SDValue NewLD = DAG.getMemIntrinsicNode(Opcode, DL, LdResVTs, OtherOps,
4489 MemSD->getMemoryVT(),
4490 MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004491
4492 SmallVector<SDValue, 4> ScalarRes;
4493
4494 for (unsigned i = 0; i < NumElts; ++i) {
4495 SDValue Res = NewLD.getValue(i);
4496 if (NeedTrunc)
Justin Holewinski0497ab12013-03-30 14:29:21 +00004497 Res =
4498 DAG.getNode(ISD::TRUNCATE, DL, ResVT.getVectorElementType(), Res);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004499 ScalarRes.push_back(Res);
4500 }
4501
4502 SDValue LoadChain = NewLD.getValue(NumElts);
4503
Justin Holewinski0497ab12013-03-30 14:29:21 +00004504 SDValue BuildVec =
Ahmed Bougacha128f8732016-04-26 21:15:30 +00004505 DAG.getBuildVector(ResVT, DL, ScalarRes);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004506
4507 Results.push_back(BuildVec);
4508 Results.push_back(LoadChain);
4509 } else {
4510 // i8 LDG/LDU
4511 assert(ResVT.isSimple() && ResVT.getSimpleVT().SimpleTy == MVT::i8 &&
4512 "Custom handling of non-i8 ldu/ldg?");
4513
4514 // Just copy all operands as-is
Benjamin Kramerea68a942015-02-19 15:26:17 +00004515 SmallVector<SDValue, 4> Ops(N->op_begin(), N->op_end());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004516
4517 // Force output to i16
4518 SDVTList LdResVTs = DAG.getVTList(MVT::i16, MVT::Other);
4519
4520 MemIntrinsicSDNode *MemSD = cast<MemIntrinsicSDNode>(N);
4521
4522 // We make sure the memory type is i8, which will be used during isel
4523 // to select the proper instruction.
Justin Holewinski0497ab12013-03-30 14:29:21 +00004524 SDValue NewLD =
Craig Topper206fcd42014-04-26 19:29:41 +00004525 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, DL, LdResVTs, Ops,
4526 MVT::i8, MemSD->getMemOperand());
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004527
Justin Holewinskie8c93e32013-07-01 12:58:48 +00004528 Results.push_back(DAG.getNode(ISD::TRUNCATE, DL, MVT::i8,
4529 NewLD.getValue(0)));
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004530 Results.push_back(NewLD.getValue(1));
4531 }
4532 }
4533 }
4534}
4535
Justin Holewinski0497ab12013-03-30 14:29:21 +00004536void NVPTXTargetLowering::ReplaceNodeResults(
4537 SDNode *N, SmallVectorImpl<SDValue> &Results, SelectionDAG &DAG) const {
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004538 switch (N->getOpcode()) {
Justin Holewinski0497ab12013-03-30 14:29:21 +00004539 default:
4540 report_fatal_error("Unhandled custom legalization");
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004541 case ISD::LOAD:
Mehdi Aminia749f2a2015-07-09 02:09:52 +00004542 ReplaceLoadVector(N, DAG, Results);
Justin Holewinskibe8dc642013-02-12 14:18:49 +00004543 return;
4544 case ISD::INTRINSIC_W_CHAIN:
4545 ReplaceINTRINSIC_W_CHAIN(N, DAG, Results);
4546 return;
4547 }
4548}
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004549
4550// Pin NVPTXSection's and NVPTXTargetObjectFile's vtables to this file.
4551void NVPTXSection::anchor() {}
4552
4553NVPTXTargetObjectFile::~NVPTXTargetObjectFile() {
Rafael Espindola28409302015-10-07 20:32:24 +00004554 delete static_cast<NVPTXSection *>(TextSection);
4555 delete static_cast<NVPTXSection *>(DataSection);
4556 delete static_cast<NVPTXSection *>(BSSSection);
4557 delete static_cast<NVPTXSection *>(ReadOnlySection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004558
Rafael Espindola28409302015-10-07 20:32:24 +00004559 delete static_cast<NVPTXSection *>(StaticCtorSection);
4560 delete static_cast<NVPTXSection *>(StaticDtorSection);
4561 delete static_cast<NVPTXSection *>(LSDASection);
4562 delete static_cast<NVPTXSection *>(EHFrameSection);
4563 delete static_cast<NVPTXSection *>(DwarfAbbrevSection);
4564 delete static_cast<NVPTXSection *>(DwarfInfoSection);
4565 delete static_cast<NVPTXSection *>(DwarfLineSection);
4566 delete static_cast<NVPTXSection *>(DwarfFrameSection);
4567 delete static_cast<NVPTXSection *>(DwarfPubTypesSection);
4568 delete static_cast<const NVPTXSection *>(DwarfDebugInlineSection);
4569 delete static_cast<NVPTXSection *>(DwarfStrSection);
4570 delete static_cast<NVPTXSection *>(DwarfLocSection);
4571 delete static_cast<NVPTXSection *>(DwarfARangesSection);
4572 delete static_cast<NVPTXSection *>(DwarfRangesSection);
Amjad Aboudd7cfb482016-01-07 14:28:20 +00004573 delete static_cast<NVPTXSection *>(DwarfMacinfoSection);
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +00004574}
Rafael Espindola35a12a82014-11-12 01:27:22 +00004575
Rafael Espindola0709a7b2015-05-21 19:20:38 +00004576MCSection *
Rafael Espindola35a12a82014-11-12 01:27:22 +00004577NVPTXTargetObjectFile::SelectSectionForGlobal(const GlobalValue *GV,
4578 SectionKind Kind, Mangler &Mang,
4579 const TargetMachine &TM) const {
4580 return getDataSection();
4581}