blob: f144ce2eb339e80153ebc7094e7535d4576b6f1d [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPUTargetTransformInfo.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000021#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "R600ISelLowering.h"
23#include "R600InstrInfo.h"
24#include "R600MachineScheduler.h"
25#include "SIISelLowering.h"
26#include "SIInstrInfo.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000027#include "SIMachineScheduler.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000028#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000030#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000032#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000033#include "llvm/Transforms/IPO/AlwaysInliner.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000035#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000036#include "llvm/Transforms/Vectorize.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037
38using namespace llvm;
39
Matt Arsenaultc5816112016-06-24 06:30:22 +000040static cl::opt<bool> EnableR600StructurizeCFG(
41 "r600-ir-structurize",
42 cl::desc("Use StructurizeCFG IR pass"),
43 cl::init(true));
44
Matt Arsenault03d85842016-06-27 20:32:13 +000045static cl::opt<bool> EnableSROA(
46 "amdgpu-sroa",
47 cl::desc("Run SROA after promote alloca pass"),
48 cl::ReallyHidden,
49 cl::init(true));
50
51static cl::opt<bool> EnableR600IfConvert(
52 "r600-if-convert",
53 cl::desc("Use if conversion pass"),
54 cl::ReallyHidden,
55 cl::init(true));
56
Matt Arsenault908b9e22016-07-01 03:33:52 +000057// Option to disable vectorizer for tests.
58static cl::opt<bool> EnableLoadStoreVectorizer(
59 "amdgpu-load-store-vectorizer",
60 cl::desc("Enable load store vectorizer"),
61 cl::init(false),
62 cl::Hidden);
63
Tom Stellard45bb48e2015-06-13 03:28:10 +000064extern "C" void LLVMInitializeAMDGPUTarget() {
65 // Register the target
66 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
67 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000068
69 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000070 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000071 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000072 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000073 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000074 initializeSIFixControlFlowLiveIntervalsPass(*PR);
75 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000076 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000077 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000078 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000079 initializeAMDGPUCodeGenPreparePass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000080 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000081 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000082 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000083 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000084 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000085 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000086}
87
Tom Stellarde135ffd2015-09-25 21:41:28 +000088static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000089 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000090}
91
Tom Stellard45bb48e2015-06-13 03:28:10 +000092static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
93 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
94}
95
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000096static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
97 return new SIScheduleDAGMI(C);
98}
99
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000100static ScheduleDAGInstrs *
101createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
102 ScheduleDAGMILive *DAG =
103 new ScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
104 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
105 return DAG;
106}
107
Tom Stellard45bb48e2015-06-13 03:28:10 +0000108static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000109R600SchedRegistry("r600", "Run R600's custom scheduler",
110 createR600MachineScheduler);
111
112static MachineSchedRegistry
113SISchedRegistry("si", "Run SI's custom scheduler",
114 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000115
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000116static MachineSchedRegistry
117GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
118 "Run GCN scheduler to maximize occupancy",
119 createGCNMaxOccupancyMachineScheduler);
120
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000121static StringRef computeDataLayout(const Triple &TT) {
122 if (TT.getArch() == Triple::r600) {
123 // 32-bit pointers.
124 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
125 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000126 }
127
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000128 // 32-bit private, local, and region pointers. 64-bit global, constant and
129 // flat.
130 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
131 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
132 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000133}
134
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000135LLVM_READNONE
136static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
137 if (!GPU.empty())
138 return GPU;
139
140 // HSA only supports CI+, so change the default GPU to a CI for HSA.
141 if (TT.getArch() == Triple::amdgcn)
142 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
143
Matt Arsenault8e001942016-06-02 18:37:16 +0000144 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000145}
146
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000147static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000148 // The AMDGPU toolchain only supports generating shared objects, so we
149 // must always use PIC.
150 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000151}
152
Tom Stellard45bb48e2015-06-13 03:28:10 +0000153AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
154 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000155 TargetOptions Options,
156 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000157 CodeModel::Model CM,
158 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000159 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
160 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
161 TLOF(createTLOF(getTargetTriple())),
162 IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000163 setRequiresStructuredCFG(true);
164 initAsmInfo();
165}
166
Tom Stellarde135ffd2015-09-25 21:41:28 +0000167AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000168
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000169StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
170 Attribute GPUAttr = F.getFnAttribute("target-cpu");
171 return GPUAttr.hasAttribute(Attribute::None) ?
172 getTargetCPU() : GPUAttr.getValueAsString();
173}
174
175StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
176 Attribute FSAttr = F.getFnAttribute("target-features");
177
178 return FSAttr.hasAttribute(Attribute::None) ?
179 getTargetFeatureString() :
180 FSAttr.getValueAsString();
181}
182
Tom Stellard45bb48e2015-06-13 03:28:10 +0000183//===----------------------------------------------------------------------===//
184// R600 Target Machine (R600 -> Cayman)
185//===----------------------------------------------------------------------===//
186
187R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000188 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000189 TargetOptions Options,
190 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000191 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000192 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
193
194const R600Subtarget *R600TargetMachine::getSubtargetImpl(
195 const Function &F) const {
196 StringRef GPU = getGPUName(F);
197 StringRef FS = getFeatureString(F);
198
199 SmallString<128> SubtargetKey(GPU);
200 SubtargetKey.append(FS);
201
202 auto &I = SubtargetMap[SubtargetKey];
203 if (!I) {
204 // This needs to be done before we create a new subtarget since any
205 // creation will depend on the TM and the code generation flags on the
206 // function that reside in TargetOptions.
207 resetTargetOptions(F);
208 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
209 }
210
211 return I.get();
212}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000213
214//===----------------------------------------------------------------------===//
215// GCN Target Machine (SI+)
216//===----------------------------------------------------------------------===//
217
Matt Arsenault55dff272016-06-28 00:11:26 +0000218#ifdef LLVM_BUILD_GLOBAL_ISEL
219namespace {
220struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000221 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
222 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000223 return CallLoweringInfo.get();
224 }
225};
226} // End anonymous namespace.
227#endif
228
Tom Stellard45bb48e2015-06-13 03:28:10 +0000229GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000230 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000231 TargetOptions Options,
232 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000233 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000234 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
235
236const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
237 StringRef GPU = getGPUName(F);
238 StringRef FS = getFeatureString(F);
239
240 SmallString<128> SubtargetKey(GPU);
241 SubtargetKey.append(FS);
242
243 auto &I = SubtargetMap[SubtargetKey];
244 if (!I) {
245 // This needs to be done before we create a new subtarget since any
246 // creation will depend on the TM and the code generation flags on the
247 // function that reside in TargetOptions.
248 resetTargetOptions(F);
249 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
250
251#ifndef LLVM_BUILD_GLOBAL_ISEL
252 GISelAccessor *GISel = new GISelAccessor();
253#else
254 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000255 GISel->CallLoweringInfo.reset(
256 new AMDGPUCallLowering(*I->getTargetLowering()));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000257#endif
258
259 I->setGISelAccessor(*GISel);
260 }
261
262 return I.get();
263}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000264
265//===----------------------------------------------------------------------===//
266// AMDGPU Pass Setup
267//===----------------------------------------------------------------------===//
268
269namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000270
Tom Stellard45bb48e2015-06-13 03:28:10 +0000271class AMDGPUPassConfig : public TargetPassConfig {
272public:
273 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000274 : TargetPassConfig(TM, PM) {
275
276 // Exceptions and StackMaps are not supported, so these passes will never do
277 // anything.
278 disablePass(&StackMapLivenessID);
279 disablePass(&FuncletLayoutID);
280 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000281
282 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
283 return getTM<AMDGPUTargetMachine>();
284 }
285
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000286 void addEarlyCSEOrGVNPass();
287 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000288 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000289 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000290 bool addPreISel() override;
291 bool addInstSelector() override;
292 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000293};
294
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000295class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000296public:
297 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
298 : AMDGPUPassConfig(TM, PM) { }
299
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000300 ScheduleDAGInstrs *createMachineScheduler(
301 MachineSchedContext *C) const override {
302 return createR600MachineScheduler(C);
303 }
304
Tom Stellard45bb48e2015-06-13 03:28:10 +0000305 bool addPreISel() override;
306 void addPreRegAlloc() override;
307 void addPreSched2() override;
308 void addPreEmitPass() override;
309};
310
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000311class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000312public:
313 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
314 : AMDGPUPassConfig(TM, PM) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000315
316 GCNTargetMachine &getGCNTargetMachine() const {
317 return getTM<GCNTargetMachine>();
318 }
319
320 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000321 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000322
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000323 void addIRPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000324 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000325 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000326 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000327#ifdef LLVM_BUILD_GLOBAL_ISEL
328 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000329 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000330 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000331 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000332#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000333 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
334 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000335 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000336 void addPreSched2() override;
337 void addPreEmitPass() override;
338};
339
340} // End of anonymous namespace
341
342TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000343 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000344 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000345 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000346}
347
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000348void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
349 if (getOptLevel() == CodeGenOpt::Aggressive)
350 addPass(createGVNPass());
351 else
352 addPass(createEarlyCSEPass());
353}
354
355void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
356 addPass(createSeparateConstOffsetFromGEPPass());
357 addPass(createSpeculativeExecutionPass());
358 // ReassociateGEPs exposes more opportunites for SLSR. See
359 // the example in reassociate-geps-and-slsr.ll.
360 addPass(createStraightLineStrengthReducePass());
361 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
362 // EarlyCSE can reuse.
363 addEarlyCSEOrGVNPass();
364 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
365 addPass(createNaryReassociatePass());
366 // NaryReassociate on GEPs creates redundant common expressions, so run
367 // EarlyCSE after it.
368 addPass(createEarlyCSEPass());
369}
370
Tom Stellard45bb48e2015-06-13 03:28:10 +0000371void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000372 // There is no reason to run these.
373 disablePass(&StackMapLivenessID);
374 disablePass(&FuncletLayoutID);
375 disablePass(&PatchableFunctionID);
376
Tom Stellard45bb48e2015-06-13 03:28:10 +0000377 // Function calls are not supported, so make sure we inline everything.
378 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000379 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000380 // We need to add the barrier noop pass, otherwise adding the function
381 // inlining pass will cause all of the PassConfigs passes to be run
382 // one function at a time, which means if we have a nodule with two
383 // functions, then we will generate code for the first function
384 // without ever running any passes on the second.
385 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000386
Tom Stellardfd253952015-08-07 23:19:30 +0000387 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
388 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000389
Matt Arsenaulte0132462016-01-30 05:19:45 +0000390 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000391 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000392 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000393
394 if (EnableSROA)
395 addPass(createSROAPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000396 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000397
398 addStraightLineScalarOptimizationPasses();
399
400 TargetPassConfig::addIRPasses();
401
402 // EarlyCSE is not always strong enough to clean up what LSR produces. For
403 // example, GVN can combine
404 //
405 // %0 = add %a, %b
406 // %1 = add %b, %a
407 //
408 // and
409 //
410 // %0 = shl nsw %a, 2
411 // %1 = shl %a, 2
412 //
413 // but EarlyCSE can do neither of them.
414 if (getOptLevel() != CodeGenOpt::None)
415 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000416}
417
Matt Arsenault908b9e22016-07-01 03:33:52 +0000418void AMDGPUPassConfig::addCodeGenPrepare() {
419 TargetPassConfig::addCodeGenPrepare();
420
421 if (EnableLoadStoreVectorizer)
422 addPass(createLoadStoreVectorizerPass());
423}
424
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000425bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000426 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000427 return false;
428}
429
430bool AMDGPUPassConfig::addInstSelector() {
431 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
432 return false;
433}
434
Matt Arsenault0a109002015-09-25 17:41:20 +0000435bool AMDGPUPassConfig::addGCPasses() {
436 // Do nothing. GC is not supported.
437 return false;
438}
439
Tom Stellard45bb48e2015-06-13 03:28:10 +0000440//===----------------------------------------------------------------------===//
441// R600 Pass Setup
442//===----------------------------------------------------------------------===//
443
444bool R600PassConfig::addPreISel() {
445 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000446
447 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000448 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000449 return false;
450}
451
452void R600PassConfig::addPreRegAlloc() {
453 addPass(createR600VectorRegMerger(*TM));
454}
455
456void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000457 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000458 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000459 addPass(&IfConverterID, false);
460 addPass(createR600ClauseMergePass(*TM), false);
461}
462
463void R600PassConfig::addPreEmitPass() {
464 addPass(createAMDGPUCFGStructurizerPass(), false);
465 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
466 addPass(&FinalizeMachineBundlesID, false);
467 addPass(createR600Packetizer(*TM), false);
468 addPass(createR600ControlFlowFinalizer(*TM), false);
469}
470
471TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
472 return new R600PassConfig(this, PM);
473}
474
475//===----------------------------------------------------------------------===//
476// GCN Pass Setup
477//===----------------------------------------------------------------------===//
478
Matt Arsenault03d85842016-06-27 20:32:13 +0000479ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
480 MachineSchedContext *C) const {
481 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
482 if (ST.enableSIScheduler())
483 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000484 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000485}
486
Tom Stellard45bb48e2015-06-13 03:28:10 +0000487bool GCNPassConfig::addPreISel() {
488 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000489
490 // FIXME: We need to run a pass to propagate the attributes when calls are
491 // supported.
492 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000493 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000494 addPass(createSinkingPass());
495 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000496 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000497 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000498
Tom Stellard45bb48e2015-06-13 03:28:10 +0000499 return false;
500}
501
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000502void GCNPassConfig::addMachineSSAOptimization() {
503 TargetPassConfig::addMachineSSAOptimization();
504
505 // We want to fold operands after PeepholeOptimizer has run (or as part of
506 // it), because it will eliminate extra copies making it easier to fold the
507 // real source operand. We want to eliminate dead instructions after, so that
508 // we see fewer uses of the copies. We then need to clean up the dead
509 // instructions leftover after the operands are folded as well.
510 //
511 // XXX - Can we get away without running DeadMachineInstructionElim again?
512 addPass(&SIFoldOperandsID);
513 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000514 addPass(&SILoadStoreOptimizerID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000515}
516
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000517void GCNPassConfig::addIRPasses() {
518 // TODO: May want to move later or split into an early and late one.
519 addPass(createAMDGPUCodeGenPreparePass(&getGCNTargetMachine()));
520
521 AMDGPUPassConfig::addIRPasses();
522}
523
Tom Stellard45bb48e2015-06-13 03:28:10 +0000524bool GCNPassConfig::addInstSelector() {
525 AMDGPUPassConfig::addInstSelector();
526 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000527 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528 return false;
529}
530
Tom Stellard000c5af2016-04-14 19:09:28 +0000531#ifdef LLVM_BUILD_GLOBAL_ISEL
532bool GCNPassConfig::addIRTranslator() {
533 addPass(new IRTranslator());
534 return false;
535}
536
Tim Northover33b07d62016-07-22 20:03:43 +0000537bool GCNPassConfig::addLegalizeMachineIR() {
538 return false;
539}
540
Tom Stellard000c5af2016-04-14 19:09:28 +0000541bool GCNPassConfig::addRegBankSelect() {
542 return false;
543}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000544
545bool GCNPassConfig::addGlobalInstructionSelect() {
546 return false;
547}
Tom Stellard000c5af2016-04-14 19:09:28 +0000548#endif
549
Tom Stellard45bb48e2015-06-13 03:28:10 +0000550void GCNPassConfig::addPreRegAlloc() {
Matt Arsenault03d85842016-06-27 20:32:13 +0000551
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000552 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000553 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000554}
555
556void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000557 // FIXME: We have to disable the verifier here because of PHIElimination +
558 // TwoAddressInstructions disabling it.
559 insertPass(&TwoAddressInstructionPassID, &SILowerControlFlowID, false);
560
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000561 TargetPassConfig::addFastRegAlloc(RegAllocPass);
562}
563
564void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000565 // This needs to be run directly before register allocation because earlier
566 // passes might recompute live intervals.
567 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
568
569 // TODO: It might be better to run this right after phi elimination, but for
570 // now that would require not running the verifier.
571 insertPass(&RenameIndependentSubregsID, &SILowerControlFlowID);
572
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000573 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000574}
575
Tom Stellard45bb48e2015-06-13 03:28:10 +0000576void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000577}
578
579void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000580 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000581 // guarantee to be able handle all hazards correctly. This is because if there
582 // are multiple scheduling regions in a basic block, the regions are scheduled
583 // bottom up, so when we begin to schedule a region we don't know what
584 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000585 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000586 // Here we add a stand-alone hazard recognizer pass which can handle all
587 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000588 addPass(&PostRAHazardRecognizerID);
589
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000590 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000591 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000592 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000593 addPass(createSIDebuggerInsertNopsPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000594}
595
596TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
597 return new GCNPassConfig(this, PM);
598}