blob: 73ebe0940f32761ad3808f70bfdf020b12e6e725 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMExpandPseudoInsts.cpp - Expand pseudo instructions -------------===//
Evan Cheng207b2462009-11-06 23:52:48 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Evan Cheng207b2462009-11-06 23:52:48 +00006//
7//===----------------------------------------------------------------------===//
8//
Bob Wilson359f8ba2010-09-08 23:39:54 +00009// This file contains a pass that expands pseudo instructions into target
Evan Cheng207b2462009-11-06 23:52:48 +000010// instructions to allow proper scheduling, if-conversion, and other late
11// optimizations. This pass should be run after register allocation but before
Bob Wilson359f8ba2010-09-08 23:39:54 +000012// the post-regalloc scheduling pass.
Evan Cheng207b2462009-11-06 23:52:48 +000013//
14//===----------------------------------------------------------------------===//
15
Evan Cheng207b2462009-11-06 23:52:48 +000016#include "ARM.h"
17#include "ARMBaseInstrInfo.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000018#include "ARMBaseRegisterInfo.h"
Tim Northover72360d22013-12-02 10:35:41 +000019#include "ARMConstantPoolValue.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000020#include "ARMMachineFunctionInfo.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000021#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000022#include "MCTargetDesc/ARMAddressingModes.h"
Tim Northoverb629c772016-04-18 21:48:55 +000023#include "llvm/CodeGen/LivePhysRegs.h"
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng207b2462009-11-06 23:52:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
Sjoerd Meijer937af542019-05-24 08:25:02 +000026#include "llvm/Support/Debug.h"
Eugene Zelenkoe6cf4372017-01-26 23:40:06 +000027
Evan Cheng207b2462009-11-06 23:52:48 +000028using namespace llvm;
29
Chandler Carruth84e68b22014-04-22 02:41:26 +000030#define DEBUG_TYPE "arm-pseudo"
31
Benjamin Kramer4938edb2011-08-19 01:42:18 +000032static cl::opt<bool>
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +000033VerifyARMPseudo("verify-arm-pseudo-expand", cl::Hidden,
34 cl::desc("Verify machine code after expanding ARM pseudos"));
35
Eli Friedman06d0ee72017-09-05 22:45:23 +000036#define ARM_EXPAND_PSEUDO_NAME "ARM pseudo instruction expansion pass"
37
Evan Cheng207b2462009-11-06 23:52:48 +000038namespace {
39 class ARMExpandPseudo : public MachineFunctionPass {
40 public:
41 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000042 ARMExpandPseudo() : MachineFunctionPass(ID) {}
Evan Cheng207b2462009-11-06 23:52:48 +000043
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000044 const ARMBaseInstrInfo *TII;
Evan Cheng2f736c92010-05-13 00:17:02 +000045 const TargetRegisterInfo *TRI;
Evan Chengf478cf92010-11-12 23:03:38 +000046 const ARMSubtarget *STI;
Evan Chengb8b0ad82011-01-20 08:34:58 +000047 ARMFunctionInfo *AFI;
Evan Cheng207b2462009-11-06 23:52:48 +000048
Craig Topper6bc27bf2014-03-10 02:09:33 +000049 bool runOnMachineFunction(MachineFunction &Fn) override;
Evan Cheng207b2462009-11-06 23:52:48 +000050
Derek Schuff1dbf7a52016-04-04 17:09:25 +000051 MachineFunctionProperties getRequiredProperties() const override {
52 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +000053 MachineFunctionProperties::Property::NoVRegs);
Derek Schuff1dbf7a52016-04-04 17:09:25 +000054 }
55
Mehdi Amini117296c2016-10-01 02:56:57 +000056 StringRef getPassName() const override {
Eli Friedman06d0ee72017-09-05 22:45:23 +000057 return ARM_EXPAND_PSEUDO_NAME;
Evan Cheng207b2462009-11-06 23:52:48 +000058 }
59
60 private:
Evan Cheng7c1f56f2010-05-12 23:13:12 +000061 void TransferImpOps(MachineInstr &OldMI,
62 MachineInstrBuilder &UseMI, MachineInstrBuilder &DefMI);
Evan Chengb8b0ad82011-01-20 08:34:58 +000063 bool ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +000064 MachineBasicBlock::iterator MBBI,
65 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000066 bool ExpandMBB(MachineBasicBlock &MBB);
Bob Wilsond5c57a52010-09-13 23:01:35 +000067 void ExpandVLD(MachineBasicBlock::iterator &MBBI);
68 void ExpandVST(MachineBasicBlock::iterator &MBBI);
69 void ExpandLaneOp(MachineBasicBlock::iterator &MBBI);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +000070 void ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +000071 unsigned Opc, bool IsExt);
Evan Chengb8b0ad82011-01-20 08:34:58 +000072 void ExpandMOV32BitImm(MachineBasicBlock &MBB,
73 MachineBasicBlock::iterator &MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +000074 bool ExpandCMP_SWAP(MachineBasicBlock &MBB,
75 MachineBasicBlock::iterator MBBI, unsigned LdrexOp,
76 unsigned StrexOp, unsigned UxtOp,
77 MachineBasicBlock::iterator &NextMBBI);
78
79 bool ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
80 MachineBasicBlock::iterator MBBI,
81 MachineBasicBlock::iterator &NextMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +000082 };
83 char ARMExpandPseudo::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +000084}
Evan Cheng207b2462009-11-06 23:52:48 +000085
Eli Friedman06d0ee72017-09-05 22:45:23 +000086INITIALIZE_PASS(ARMExpandPseudo, DEBUG_TYPE, ARM_EXPAND_PSEUDO_NAME, false,
87 false)
88
Evan Cheng7c1f56f2010-05-12 23:13:12 +000089/// TransferImpOps - Transfer implicit operands on the pseudo instruction to
90/// the instructions created from the expansion.
91void ARMExpandPseudo::TransferImpOps(MachineInstr &OldMI,
92 MachineInstrBuilder &UseMI,
93 MachineInstrBuilder &DefMI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +000094 const MCInstrDesc &Desc = OldMI.getDesc();
Evan Cheng7c1f56f2010-05-12 23:13:12 +000095 for (unsigned i = Desc.getNumOperands(), e = OldMI.getNumOperands();
96 i != e; ++i) {
97 const MachineOperand &MO = OldMI.getOperand(i);
98 assert(MO.isReg() && MO.getReg());
99 if (MO.isUse())
Diana Picus116bbab2017-01-13 09:58:52 +0000100 UseMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000101 else
Diana Picus116bbab2017-01-13 09:58:52 +0000102 DefMI.add(MO);
Evan Cheng7c1f56f2010-05-12 23:13:12 +0000103 }
104}
105
Bob Wilsond5c57a52010-09-13 23:01:35 +0000106namespace {
107 // Constants for register spacing in NEON load/store instructions.
108 // For quad-register load-lane and store-lane pseudo instructors, the
109 // spacing is initially assumed to be EvenDblSpc, and that is changed to
110 // OddDblSpc depending on the lane number operand.
111 enum NEONRegSpacing {
112 SingleSpc,
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000113 SingleLowSpc , // Single spacing, low registers, three and four vectors.
114 SingleHighQSpc, // Single spacing, high registers, four vectors.
115 SingleHighTSpc, // Single spacing, high registers, three vectors.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000116 EvenDblSpc,
117 OddDblSpc
118 };
119
120 // Entries for NEON load/store information table. The table is sorted by
121 // PseudoOpc for fast binary-search lookups.
122 struct NEONLdStTableEntry {
Craig Topperca658c22012-03-11 07:16:55 +0000123 uint16_t PseudoOpc;
124 uint16_t RealOpc;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000125 bool IsLoad;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000126 bool isUpdating;
127 bool hasWritebackOperand;
Craig Topper980739a2012-09-20 06:14:08 +0000128 uint8_t RegSpacing; // One of type NEONRegSpacing
129 uint8_t NumRegs; // D registers loaded or stored
130 uint8_t RegElts; // elements per D register; used for lane ops
Jim Grosbach2f2e3c42011-10-21 18:54:25 +0000131 // FIXME: Temporary flag to denote whether the real instruction takes
132 // a single register (like the encoding) or all of the registers in
133 // the list (like the asm syntax and the isel DAG). When all definitions
134 // are converted to take only the single encoded register, this will
135 // go away.
136 bool copyAllListRegs;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000137
138 // Comparison methods for binary search of the table.
139 bool operator<(const NEONLdStTableEntry &TE) const {
140 return PseudoOpc < TE.PseudoOpc;
141 }
142 friend bool operator<(const NEONLdStTableEntry &TE, unsigned PseudoOpc) {
143 return TE.PseudoOpc < PseudoOpc;
144 }
Chandler Carruth88c54b82010-10-23 08:10:43 +0000145 friend bool LLVM_ATTRIBUTE_UNUSED operator<(unsigned PseudoOpc,
146 const NEONLdStTableEntry &TE) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000147 return PseudoOpc < TE.PseudoOpc;
148 }
149 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000150}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000151
152static const NEONLdStTableEntry NEONLdStTable[] = {
Jim Grosbache4c8e692011-10-31 19:11:23 +0000153{ ARM::VLD1LNq16Pseudo, ARM::VLD1LNd16, true, false, false, EvenDblSpc, 1, 4 ,true},
154{ ARM::VLD1LNq16Pseudo_UPD, ARM::VLD1LNd16_UPD, true, true, true, EvenDblSpc, 1, 4 ,true},
155{ ARM::VLD1LNq32Pseudo, ARM::VLD1LNd32, true, false, false, EvenDblSpc, 1, 2 ,true},
156{ ARM::VLD1LNq32Pseudo_UPD, ARM::VLD1LNd32_UPD, true, true, true, EvenDblSpc, 1, 2 ,true},
157{ ARM::VLD1LNq8Pseudo, ARM::VLD1LNd8, true, false, false, EvenDblSpc, 1, 8 ,true},
158{ ARM::VLD1LNq8Pseudo_UPD, ARM::VLD1LNd8_UPD, true, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsondc449902010-11-01 22:04:05 +0000159
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000160{ ARM::VLD1d16QPseudo, ARM::VLD1d16Q, true, false, false, SingleSpc, 4, 4 ,false},
161{ ARM::VLD1d16TPseudo, ARM::VLD1d16T, true, false, false, SingleSpc, 3, 4 ,false},
162{ ARM::VLD1d32QPseudo, ARM::VLD1d32Q, true, false, false, SingleSpc, 4, 2 ,false},
163{ ARM::VLD1d32TPseudo, ARM::VLD1d32T, true, false, false, SingleSpc, 3, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000164{ ARM::VLD1d64QPseudo, ARM::VLD1d64Q, true, false, false, SingleSpc, 4, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000165{ ARM::VLD1d64QPseudoWB_fixed, ARM::VLD1d64Qwb_fixed, true, true, false, SingleSpc, 4, 1 ,false},
Florian Hahn9deef202018-03-02 13:02:55 +0000166{ ARM::VLD1d64QPseudoWB_register, ARM::VLD1d64Qwb_register, true, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000167{ ARM::VLD1d64TPseudo, ARM::VLD1d64T, true, false, false, SingleSpc, 3, 1 ,false},
Jiangning Liu4df23632014-01-16 09:16:13 +0000168{ ARM::VLD1d64TPseudoWB_fixed, ARM::VLD1d64Twb_fixed, true, true, false, SingleSpc, 3, 1 ,false},
Florian Hahn9deef202018-03-02 13:02:55 +0000169{ ARM::VLD1d64TPseudoWB_register, ARM::VLD1d64Twb_register, true, true, true, SingleSpc, 3, 1 ,false},
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000170{ ARM::VLD1d8QPseudo, ARM::VLD1d8Q, true, false, false, SingleSpc, 4, 8 ,false},
171{ ARM::VLD1d8TPseudo, ARM::VLD1d8T, true, false, false, SingleSpc, 3, 8 ,false},
172{ ARM::VLD1q16HighQPseudo, ARM::VLD1d16Q, true, false, false, SingleHighQSpc, 4, 4 ,false},
173{ ARM::VLD1q16HighTPseudo, ARM::VLD1d16T, true, false, false, SingleHighTSpc, 3, 4 ,false},
174{ ARM::VLD1q16LowQPseudo_UPD, ARM::VLD1d16Qwb_fixed, true, true, true, SingleLowSpc, 4, 4 ,false},
175{ ARM::VLD1q16LowTPseudo_UPD, ARM::VLD1d16Twb_fixed, true, true, true, SingleLowSpc, 3, 4 ,false},
176{ ARM::VLD1q32HighQPseudo, ARM::VLD1d32Q, true, false, false, SingleHighQSpc, 4, 2 ,false},
177{ ARM::VLD1q32HighTPseudo, ARM::VLD1d32T, true, false, false, SingleHighTSpc, 3, 2 ,false},
178{ ARM::VLD1q32LowQPseudo_UPD, ARM::VLD1d32Qwb_fixed, true, true, true, SingleLowSpc, 4, 2 ,false},
179{ ARM::VLD1q32LowTPseudo_UPD, ARM::VLD1d32Twb_fixed, true, true, true, SingleLowSpc, 3, 2 ,false},
180{ ARM::VLD1q64HighQPseudo, ARM::VLD1d64Q, true, false, false, SingleHighQSpc, 4, 1 ,false},
181{ ARM::VLD1q64HighTPseudo, ARM::VLD1d64T, true, false, false, SingleHighTSpc, 3, 1 ,false},
182{ ARM::VLD1q64LowQPseudo_UPD, ARM::VLD1d64Qwb_fixed, true, true, true, SingleLowSpc, 4, 1 ,false},
183{ ARM::VLD1q64LowTPseudo_UPD, ARM::VLD1d64Twb_fixed, true, true, true, SingleLowSpc, 3, 1 ,false},
184{ ARM::VLD1q8HighQPseudo, ARM::VLD1d8Q, true, false, false, SingleHighQSpc, 4, 8 ,false},
185{ ARM::VLD1q8HighTPseudo, ARM::VLD1d8T, true, false, false, SingleHighTSpc, 3, 8 ,false},
186{ ARM::VLD1q8LowQPseudo_UPD, ARM::VLD1d8Qwb_fixed, true, true, true, SingleLowSpc, 4, 8 ,false},
187{ ARM::VLD1q8LowTPseudo_UPD, ARM::VLD1d8Twb_fixed, true, true, true, SingleLowSpc, 3, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000188
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000189{ ARM::VLD2DUPq16EvenPseudo, ARM::VLD2DUPd16x2, true, false, false, EvenDblSpc, 2, 4 ,false},
190{ ARM::VLD2DUPq16OddPseudo, ARM::VLD2DUPd16x2, true, false, false, OddDblSpc, 2, 4 ,false},
191{ ARM::VLD2DUPq32EvenPseudo, ARM::VLD2DUPd32x2, true, false, false, EvenDblSpc, 2, 2 ,false},
192{ ARM::VLD2DUPq32OddPseudo, ARM::VLD2DUPd32x2, true, false, false, OddDblSpc, 2, 2 ,false},
193{ ARM::VLD2DUPq8EvenPseudo, ARM::VLD2DUPd8x2, true, false, false, EvenDblSpc, 2, 8 ,false},
194{ ARM::VLD2DUPq8OddPseudo, ARM::VLD2DUPd8x2, true, false, false, OddDblSpc, 2, 8 ,false},
195
Jim Grosbache4c8e692011-10-31 19:11:23 +0000196{ ARM::VLD2LNd16Pseudo, ARM::VLD2LNd16, true, false, false, SingleSpc, 2, 4 ,true},
197{ ARM::VLD2LNd16Pseudo_UPD, ARM::VLD2LNd16_UPD, true, true, true, SingleSpc, 2, 4 ,true},
198{ ARM::VLD2LNd32Pseudo, ARM::VLD2LNd32, true, false, false, SingleSpc, 2, 2 ,true},
199{ ARM::VLD2LNd32Pseudo_UPD, ARM::VLD2LNd32_UPD, true, true, true, SingleSpc, 2, 2 ,true},
200{ ARM::VLD2LNd8Pseudo, ARM::VLD2LNd8, true, false, false, SingleSpc, 2, 8 ,true},
201{ ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd8_UPD, true, true, true, SingleSpc, 2, 8 ,true},
202{ ARM::VLD2LNq16Pseudo, ARM::VLD2LNq16, true, false, false, EvenDblSpc, 2, 4 ,true},
203{ ARM::VLD2LNq16Pseudo_UPD, ARM::VLD2LNq16_UPD, true, true, true, EvenDblSpc, 2, 4 ,true},
204{ ARM::VLD2LNq32Pseudo, ARM::VLD2LNq32, true, false, false, EvenDblSpc, 2, 2 ,true},
205{ ARM::VLD2LNq32Pseudo_UPD, ARM::VLD2LNq32_UPD, true, true, true, EvenDblSpc, 2, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000206
Jim Grosbache4c8e692011-10-31 19:11:23 +0000207{ ARM::VLD2q16Pseudo, ARM::VLD2q16, true, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000208{ ARM::VLD2q16PseudoWB_fixed, ARM::VLD2q16wb_fixed, true, true, false, SingleSpc, 4, 4 ,false},
209{ ARM::VLD2q16PseudoWB_register, ARM::VLD2q16wb_register, true, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000210{ ARM::VLD2q32Pseudo, ARM::VLD2q32, true, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000211{ ARM::VLD2q32PseudoWB_fixed, ARM::VLD2q32wb_fixed, true, true, false, SingleSpc, 4, 2 ,false},
212{ ARM::VLD2q32PseudoWB_register, ARM::VLD2q32wb_register, true, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbache4c8e692011-10-31 19:11:23 +0000213{ ARM::VLD2q8Pseudo, ARM::VLD2q8, true, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbachd146a022011-12-09 21:28:25 +0000214{ ARM::VLD2q8PseudoWB_fixed, ARM::VLD2q8wb_fixed, true, true, false, SingleSpc, 4, 8 ,false},
215{ ARM::VLD2q8PseudoWB_register, ARM::VLD2q8wb_register, true, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000216
Jim Grosbache4c8e692011-10-31 19:11:23 +0000217{ ARM::VLD3DUPd16Pseudo, ARM::VLD3DUPd16, true, false, false, SingleSpc, 3, 4,true},
218{ ARM::VLD3DUPd16Pseudo_UPD, ARM::VLD3DUPd16_UPD, true, true, true, SingleSpc, 3, 4,true},
219{ ARM::VLD3DUPd32Pseudo, ARM::VLD3DUPd32, true, false, false, SingleSpc, 3, 2,true},
220{ ARM::VLD3DUPd32Pseudo_UPD, ARM::VLD3DUPd32_UPD, true, true, true, SingleSpc, 3, 2,true},
221{ ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd8, true, false, false, SingleSpc, 3, 8,true},
222{ ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd8_UPD, true, true, true, SingleSpc, 3, 8,true},
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000223{ ARM::VLD3DUPq16EvenPseudo, ARM::VLD3DUPq16, true, false, false, EvenDblSpc, 3, 4 ,true},
224{ ARM::VLD3DUPq16OddPseudo, ARM::VLD3DUPq16, true, false, false, OddDblSpc, 3, 4 ,true},
225{ ARM::VLD3DUPq32EvenPseudo, ARM::VLD3DUPq32, true, false, false, EvenDblSpc, 3, 2 ,true},
226{ ARM::VLD3DUPq32OddPseudo, ARM::VLD3DUPq32, true, false, false, OddDblSpc, 3, 2 ,true},
227{ ARM::VLD3DUPq8EvenPseudo, ARM::VLD3DUPq8, true, false, false, EvenDblSpc, 3, 8 ,true},
228{ ARM::VLD3DUPq8OddPseudo, ARM::VLD3DUPq8, true, false, false, OddDblSpc, 3, 8 ,true},
Bob Wilson77ab1652010-11-29 19:35:29 +0000229
Jim Grosbache4c8e692011-10-31 19:11:23 +0000230{ ARM::VLD3LNd16Pseudo, ARM::VLD3LNd16, true, false, false, SingleSpc, 3, 4 ,true},
231{ ARM::VLD3LNd16Pseudo_UPD, ARM::VLD3LNd16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
232{ ARM::VLD3LNd32Pseudo, ARM::VLD3LNd32, true, false, false, SingleSpc, 3, 2 ,true},
233{ ARM::VLD3LNd32Pseudo_UPD, ARM::VLD3LNd32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
234{ ARM::VLD3LNd8Pseudo, ARM::VLD3LNd8, true, false, false, SingleSpc, 3, 8 ,true},
235{ ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
236{ ARM::VLD3LNq16Pseudo, ARM::VLD3LNq16, true, false, false, EvenDblSpc, 3, 4 ,true},
237{ ARM::VLD3LNq16Pseudo_UPD, ARM::VLD3LNq16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
238{ ARM::VLD3LNq32Pseudo, ARM::VLD3LNq32, true, false, false, EvenDblSpc, 3, 2 ,true},
239{ ARM::VLD3LNq32Pseudo_UPD, ARM::VLD3LNq32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000240
Jim Grosbache4c8e692011-10-31 19:11:23 +0000241{ ARM::VLD3d16Pseudo, ARM::VLD3d16, true, false, false, SingleSpc, 3, 4 ,true},
242{ ARM::VLD3d16Pseudo_UPD, ARM::VLD3d16_UPD, true, true, true, SingleSpc, 3, 4 ,true},
243{ ARM::VLD3d32Pseudo, ARM::VLD3d32, true, false, false, SingleSpc, 3, 2 ,true},
244{ ARM::VLD3d32Pseudo_UPD, ARM::VLD3d32_UPD, true, true, true, SingleSpc, 3, 2 ,true},
245{ ARM::VLD3d8Pseudo, ARM::VLD3d8, true, false, false, SingleSpc, 3, 8 ,true},
246{ ARM::VLD3d8Pseudo_UPD, ARM::VLD3d8_UPD, true, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000247
Jim Grosbache4c8e692011-10-31 19:11:23 +0000248{ ARM::VLD3q16Pseudo_UPD, ARM::VLD3q16_UPD, true, true, true, EvenDblSpc, 3, 4 ,true},
249{ ARM::VLD3q16oddPseudo, ARM::VLD3q16, true, false, false, OddDblSpc, 3, 4 ,true},
250{ ARM::VLD3q16oddPseudo_UPD, ARM::VLD3q16_UPD, true, true, true, OddDblSpc, 3, 4 ,true},
251{ ARM::VLD3q32Pseudo_UPD, ARM::VLD3q32_UPD, true, true, true, EvenDblSpc, 3, 2 ,true},
252{ ARM::VLD3q32oddPseudo, ARM::VLD3q32, true, false, false, OddDblSpc, 3, 2 ,true},
253{ ARM::VLD3q32oddPseudo_UPD, ARM::VLD3q32_UPD, true, true, true, OddDblSpc, 3, 2 ,true},
254{ ARM::VLD3q8Pseudo_UPD, ARM::VLD3q8_UPD, true, true, true, EvenDblSpc, 3, 8 ,true},
255{ ARM::VLD3q8oddPseudo, ARM::VLD3q8, true, false, false, OddDblSpc, 3, 8 ,true},
256{ ARM::VLD3q8oddPseudo_UPD, ARM::VLD3q8_UPD, true, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000257
Jim Grosbache4c8e692011-10-31 19:11:23 +0000258{ ARM::VLD4DUPd16Pseudo, ARM::VLD4DUPd16, true, false, false, SingleSpc, 4, 4,true},
259{ ARM::VLD4DUPd16Pseudo_UPD, ARM::VLD4DUPd16_UPD, true, true, true, SingleSpc, 4, 4,true},
260{ ARM::VLD4DUPd32Pseudo, ARM::VLD4DUPd32, true, false, false, SingleSpc, 4, 2,true},
261{ ARM::VLD4DUPd32Pseudo_UPD, ARM::VLD4DUPd32_UPD, true, true, true, SingleSpc, 4, 2,true},
262{ ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd8, true, false, false, SingleSpc, 4, 8,true},
263{ ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd8_UPD, true, true, true, SingleSpc, 4, 8,true},
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000264{ ARM::VLD4DUPq16EvenPseudo, ARM::VLD4DUPq16, true, false, false, EvenDblSpc, 4, 4 ,true},
265{ ARM::VLD4DUPq16OddPseudo, ARM::VLD4DUPq16, true, false, false, OddDblSpc, 4, 4 ,true},
266{ ARM::VLD4DUPq32EvenPseudo, ARM::VLD4DUPq32, true, false, false, EvenDblSpc, 4, 2 ,true},
267{ ARM::VLD4DUPq32OddPseudo, ARM::VLD4DUPq32, true, false, false, OddDblSpc, 4, 2 ,true},
268{ ARM::VLD4DUPq8EvenPseudo, ARM::VLD4DUPq8, true, false, false, EvenDblSpc, 4, 8 ,true},
269{ ARM::VLD4DUPq8OddPseudo, ARM::VLD4DUPq8, true, false, false, OddDblSpc, 4, 8 ,true},
Bob Wilson431ac4ef2010-11-30 00:00:35 +0000270
Jim Grosbache4c8e692011-10-31 19:11:23 +0000271{ ARM::VLD4LNd16Pseudo, ARM::VLD4LNd16, true, false, false, SingleSpc, 4, 4 ,true},
272{ ARM::VLD4LNd16Pseudo_UPD, ARM::VLD4LNd16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
273{ ARM::VLD4LNd32Pseudo, ARM::VLD4LNd32, true, false, false, SingleSpc, 4, 2 ,true},
274{ ARM::VLD4LNd32Pseudo_UPD, ARM::VLD4LNd32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
275{ ARM::VLD4LNd8Pseudo, ARM::VLD4LNd8, true, false, false, SingleSpc, 4, 8 ,true},
276{ ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
277{ ARM::VLD4LNq16Pseudo, ARM::VLD4LNq16, true, false, false, EvenDblSpc, 4, 4 ,true},
278{ ARM::VLD4LNq16Pseudo_UPD, ARM::VLD4LNq16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
279{ ARM::VLD4LNq32Pseudo, ARM::VLD4LNq32, true, false, false, EvenDblSpc, 4, 2 ,true},
280{ ARM::VLD4LNq32Pseudo_UPD, ARM::VLD4LNq32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000281
Jim Grosbache4c8e692011-10-31 19:11:23 +0000282{ ARM::VLD4d16Pseudo, ARM::VLD4d16, true, false, false, SingleSpc, 4, 4 ,true},
283{ ARM::VLD4d16Pseudo_UPD, ARM::VLD4d16_UPD, true, true, true, SingleSpc, 4, 4 ,true},
284{ ARM::VLD4d32Pseudo, ARM::VLD4d32, true, false, false, SingleSpc, 4, 2 ,true},
285{ ARM::VLD4d32Pseudo_UPD, ARM::VLD4d32_UPD, true, true, true, SingleSpc, 4, 2 ,true},
286{ ARM::VLD4d8Pseudo, ARM::VLD4d8, true, false, false, SingleSpc, 4, 8 ,true},
287{ ARM::VLD4d8Pseudo_UPD, ARM::VLD4d8_UPD, true, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000288
Jim Grosbache4c8e692011-10-31 19:11:23 +0000289{ ARM::VLD4q16Pseudo_UPD, ARM::VLD4q16_UPD, true, true, true, EvenDblSpc, 4, 4 ,true},
290{ ARM::VLD4q16oddPseudo, ARM::VLD4q16, true, false, false, OddDblSpc, 4, 4 ,true},
291{ ARM::VLD4q16oddPseudo_UPD, ARM::VLD4q16_UPD, true, true, true, OddDblSpc, 4, 4 ,true},
292{ ARM::VLD4q32Pseudo_UPD, ARM::VLD4q32_UPD, true, true, true, EvenDblSpc, 4, 2 ,true},
293{ ARM::VLD4q32oddPseudo, ARM::VLD4q32, true, false, false, OddDblSpc, 4, 2 ,true},
294{ ARM::VLD4q32oddPseudo_UPD, ARM::VLD4q32_UPD, true, true, true, OddDblSpc, 4, 2 ,true},
295{ ARM::VLD4q8Pseudo_UPD, ARM::VLD4q8_UPD, true, true, true, EvenDblSpc, 4, 8 ,true},
296{ ARM::VLD4q8oddPseudo, ARM::VLD4q8, true, false, false, OddDblSpc, 4, 8 ,true},
297{ ARM::VLD4q8oddPseudo_UPD, ARM::VLD4q8_UPD, true, true, true, OddDblSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000298
Jim Grosbache4c8e692011-10-31 19:11:23 +0000299{ ARM::VST1LNq16Pseudo, ARM::VST1LNd16, false, false, false, EvenDblSpc, 1, 4 ,true},
300{ ARM::VST1LNq16Pseudo_UPD, ARM::VST1LNd16_UPD, false, true, true, EvenDblSpc, 1, 4 ,true},
301{ ARM::VST1LNq32Pseudo, ARM::VST1LNd32, false, false, false, EvenDblSpc, 1, 2 ,true},
302{ ARM::VST1LNq32Pseudo_UPD, ARM::VST1LNd32_UPD, false, true, true, EvenDblSpc, 1, 2 ,true},
303{ ARM::VST1LNq8Pseudo, ARM::VST1LNd8, false, false, false, EvenDblSpc, 1, 8 ,true},
304{ ARM::VST1LNq8Pseudo_UPD, ARM::VST1LNd8_UPD, false, true, true, EvenDblSpc, 1, 8 ,true},
Bob Wilsond80b29d2010-11-02 21:18:25 +0000305
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000306{ ARM::VST1d16QPseudo, ARM::VST1d16Q, false, false, false, SingleSpc, 4, 4 ,false},
307{ ARM::VST1d16TPseudo, ARM::VST1d16T, false, false, false, SingleSpc, 3, 4 ,false},
308{ ARM::VST1d32QPseudo, ARM::VST1d32Q, false, false, false, SingleSpc, 4, 2 ,false},
309{ ARM::VST1d32TPseudo, ARM::VST1d32T, false, false, false, SingleSpc, 3, 2 ,false},
Jim Grosbach5ee209c2011-11-29 22:58:48 +0000310{ ARM::VST1d64QPseudo, ARM::VST1d64Q, false, false, false, SingleSpc, 4, 1 ,false},
311{ ARM::VST1d64QPseudoWB_fixed, ARM::VST1d64Qwb_fixed, false, true, false, SingleSpc, 4, 1 ,false},
312{ ARM::VST1d64QPseudoWB_register, ARM::VST1d64Qwb_register, false, true, true, SingleSpc, 4, 1 ,false},
Jim Grosbach98d032f2011-11-29 22:38:04 +0000313{ ARM::VST1d64TPseudo, ARM::VST1d64T, false, false, false, SingleSpc, 3, 1 ,false},
314{ ARM::VST1d64TPseudoWB_fixed, ARM::VST1d64Twb_fixed, false, true, false, SingleSpc, 3, 1 ,false},
315{ ARM::VST1d64TPseudoWB_register, ARM::VST1d64Twb_register, false, true, true, SingleSpc, 3, 1 ,false},
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000316{ ARM::VST1d8QPseudo, ARM::VST1d8Q, false, false, false, SingleSpc, 4, 8 ,false},
317{ ARM::VST1d8TPseudo, ARM::VST1d8T, false, false, false, SingleSpc, 3, 8 ,false},
318{ ARM::VST1q16HighQPseudo, ARM::VST1d16Q, false, false, false, SingleHighQSpc, 4, 4 ,false},
319{ ARM::VST1q16HighTPseudo, ARM::VST1d16T, false, false, false, SingleHighTSpc, 3, 4 ,false},
320{ ARM::VST1q16LowQPseudo_UPD, ARM::VST1d16Qwb_fixed, false, true, true, SingleLowSpc, 4, 4 ,false},
321{ ARM::VST1q16LowTPseudo_UPD, ARM::VST1d16Twb_fixed, false, true, true, SingleLowSpc, 3, 4 ,false},
322{ ARM::VST1q32HighQPseudo, ARM::VST1d32Q, false, false, false, SingleHighQSpc, 4, 2 ,false},
323{ ARM::VST1q32HighTPseudo, ARM::VST1d32T, false, false, false, SingleHighTSpc, 3, 2 ,false},
324{ ARM::VST1q32LowQPseudo_UPD, ARM::VST1d32Qwb_fixed, false, true, true, SingleLowSpc, 4, 2 ,false},
325{ ARM::VST1q32LowTPseudo_UPD, ARM::VST1d32Twb_fixed, false, true, true, SingleLowSpc, 3, 2 ,false},
326{ ARM::VST1q64HighQPseudo, ARM::VST1d64Q, false, false, false, SingleHighQSpc, 4, 1 ,false},
327{ ARM::VST1q64HighTPseudo, ARM::VST1d64T, false, false, false, SingleHighTSpc, 3, 1 ,false},
328{ ARM::VST1q64LowQPseudo_UPD, ARM::VST1d64Qwb_fixed, false, true, true, SingleLowSpc, 4, 1 ,false},
329{ ARM::VST1q64LowTPseudo_UPD, ARM::VST1d64Twb_fixed, false, true, true, SingleLowSpc, 3, 1 ,false},
330{ ARM::VST1q8HighQPseudo, ARM::VST1d8Q, false, false, false, SingleHighQSpc, 4, 8 ,false},
331{ ARM::VST1q8HighTPseudo, ARM::VST1d8T, false, false, false, SingleHighTSpc, 3, 8 ,false},
332{ ARM::VST1q8LowQPseudo_UPD, ARM::VST1d8Qwb_fixed, false, true, true, SingleLowSpc, 4, 8 ,false},
333{ ARM::VST1q8LowTPseudo_UPD, ARM::VST1d8Twb_fixed, false, true, true, SingleLowSpc, 3, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000334
Jim Grosbache4c8e692011-10-31 19:11:23 +0000335{ ARM::VST2LNd16Pseudo, ARM::VST2LNd16, false, false, false, SingleSpc, 2, 4 ,true},
336{ ARM::VST2LNd16Pseudo_UPD, ARM::VST2LNd16_UPD, false, true, true, SingleSpc, 2, 4 ,true},
337{ ARM::VST2LNd32Pseudo, ARM::VST2LNd32, false, false, false, SingleSpc, 2, 2 ,true},
338{ ARM::VST2LNd32Pseudo_UPD, ARM::VST2LNd32_UPD, false, true, true, SingleSpc, 2, 2 ,true},
339{ ARM::VST2LNd8Pseudo, ARM::VST2LNd8, false, false, false, SingleSpc, 2, 8 ,true},
340{ ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd8_UPD, false, true, true, SingleSpc, 2, 8 ,true},
341{ ARM::VST2LNq16Pseudo, ARM::VST2LNq16, false, false, false, EvenDblSpc, 2, 4,true},
342{ ARM::VST2LNq16Pseudo_UPD, ARM::VST2LNq16_UPD, false, true, true, EvenDblSpc, 2, 4,true},
343{ ARM::VST2LNq32Pseudo, ARM::VST2LNq32, false, false, false, EvenDblSpc, 2, 2,true},
344{ ARM::VST2LNq32Pseudo_UPD, ARM::VST2LNq32_UPD, false, true, true, EvenDblSpc, 2, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000345
Jim Grosbach8d246182011-12-14 19:35:22 +0000346{ ARM::VST2q16Pseudo, ARM::VST2q16, false, false, false, SingleSpc, 4, 4 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000347{ ARM::VST2q16PseudoWB_fixed, ARM::VST2q16wb_fixed, false, true, false, SingleSpc, 4, 4 ,false},
348{ ARM::VST2q16PseudoWB_register, ARM::VST2q16wb_register, false, true, true, SingleSpc, 4, 4 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000349{ ARM::VST2q32Pseudo, ARM::VST2q32, false, false, false, SingleSpc, 4, 2 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000350{ ARM::VST2q32PseudoWB_fixed, ARM::VST2q32wb_fixed, false, true, false, SingleSpc, 4, 2 ,false},
351{ ARM::VST2q32PseudoWB_register, ARM::VST2q32wb_register, false, true, true, SingleSpc, 4, 2 ,false},
Jim Grosbach8d246182011-12-14 19:35:22 +0000352{ ARM::VST2q8Pseudo, ARM::VST2q8, false, false, false, SingleSpc, 4, 8 ,false},
Jim Grosbach88ac7612011-12-14 21:32:11 +0000353{ ARM::VST2q8PseudoWB_fixed, ARM::VST2q8wb_fixed, false, true, false, SingleSpc, 4, 8 ,false},
354{ ARM::VST2q8PseudoWB_register, ARM::VST2q8wb_register, false, true, true, SingleSpc, 4, 8 ,false},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000355
Jim Grosbache4c8e692011-10-31 19:11:23 +0000356{ ARM::VST3LNd16Pseudo, ARM::VST3LNd16, false, false, false, SingleSpc, 3, 4 ,true},
357{ ARM::VST3LNd16Pseudo_UPD, ARM::VST3LNd16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
358{ ARM::VST3LNd32Pseudo, ARM::VST3LNd32, false, false, false, SingleSpc, 3, 2 ,true},
359{ ARM::VST3LNd32Pseudo_UPD, ARM::VST3LNd32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
360{ ARM::VST3LNd8Pseudo, ARM::VST3LNd8, false, false, false, SingleSpc, 3, 8 ,true},
361{ ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
362{ ARM::VST3LNq16Pseudo, ARM::VST3LNq16, false, false, false, EvenDblSpc, 3, 4,true},
363{ ARM::VST3LNq16Pseudo_UPD, ARM::VST3LNq16_UPD, false, true, true, EvenDblSpc, 3, 4,true},
364{ ARM::VST3LNq32Pseudo, ARM::VST3LNq32, false, false, false, EvenDblSpc, 3, 2,true},
365{ ARM::VST3LNq32Pseudo_UPD, ARM::VST3LNq32_UPD, false, true, true, EvenDblSpc, 3, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000366
Jim Grosbache4c8e692011-10-31 19:11:23 +0000367{ ARM::VST3d16Pseudo, ARM::VST3d16, false, false, false, SingleSpc, 3, 4 ,true},
368{ ARM::VST3d16Pseudo_UPD, ARM::VST3d16_UPD, false, true, true, SingleSpc, 3, 4 ,true},
369{ ARM::VST3d32Pseudo, ARM::VST3d32, false, false, false, SingleSpc, 3, 2 ,true},
370{ ARM::VST3d32Pseudo_UPD, ARM::VST3d32_UPD, false, true, true, SingleSpc, 3, 2 ,true},
371{ ARM::VST3d8Pseudo, ARM::VST3d8, false, false, false, SingleSpc, 3, 8 ,true},
372{ ARM::VST3d8Pseudo_UPD, ARM::VST3d8_UPD, false, true, true, SingleSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000373
Jim Grosbache4c8e692011-10-31 19:11:23 +0000374{ ARM::VST3q16Pseudo_UPD, ARM::VST3q16_UPD, false, true, true, EvenDblSpc, 3, 4 ,true},
375{ ARM::VST3q16oddPseudo, ARM::VST3q16, false, false, false, OddDblSpc, 3, 4 ,true},
376{ ARM::VST3q16oddPseudo_UPD, ARM::VST3q16_UPD, false, true, true, OddDblSpc, 3, 4 ,true},
377{ ARM::VST3q32Pseudo_UPD, ARM::VST3q32_UPD, false, true, true, EvenDblSpc, 3, 2 ,true},
378{ ARM::VST3q32oddPseudo, ARM::VST3q32, false, false, false, OddDblSpc, 3, 2 ,true},
379{ ARM::VST3q32oddPseudo_UPD, ARM::VST3q32_UPD, false, true, true, OddDblSpc, 3, 2 ,true},
380{ ARM::VST3q8Pseudo_UPD, ARM::VST3q8_UPD, false, true, true, EvenDblSpc, 3, 8 ,true},
381{ ARM::VST3q8oddPseudo, ARM::VST3q8, false, false, false, OddDblSpc, 3, 8 ,true},
382{ ARM::VST3q8oddPseudo_UPD, ARM::VST3q8_UPD, false, true, true, OddDblSpc, 3, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000383
Jim Grosbache4c8e692011-10-31 19:11:23 +0000384{ ARM::VST4LNd16Pseudo, ARM::VST4LNd16, false, false, false, SingleSpc, 4, 4 ,true},
385{ ARM::VST4LNd16Pseudo_UPD, ARM::VST4LNd16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
386{ ARM::VST4LNd32Pseudo, ARM::VST4LNd32, false, false, false, SingleSpc, 4, 2 ,true},
387{ ARM::VST4LNd32Pseudo_UPD, ARM::VST4LNd32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
388{ ARM::VST4LNd8Pseudo, ARM::VST4LNd8, false, false, false, SingleSpc, 4, 8 ,true},
389{ ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
390{ ARM::VST4LNq16Pseudo, ARM::VST4LNq16, false, false, false, EvenDblSpc, 4, 4,true},
391{ ARM::VST4LNq16Pseudo_UPD, ARM::VST4LNq16_UPD, false, true, true, EvenDblSpc, 4, 4,true},
392{ ARM::VST4LNq32Pseudo, ARM::VST4LNq32, false, false, false, EvenDblSpc, 4, 2,true},
393{ ARM::VST4LNq32Pseudo_UPD, ARM::VST4LNq32_UPD, false, true, true, EvenDblSpc, 4, 2,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000394
Jim Grosbache4c8e692011-10-31 19:11:23 +0000395{ ARM::VST4d16Pseudo, ARM::VST4d16, false, false, false, SingleSpc, 4, 4 ,true},
396{ ARM::VST4d16Pseudo_UPD, ARM::VST4d16_UPD, false, true, true, SingleSpc, 4, 4 ,true},
397{ ARM::VST4d32Pseudo, ARM::VST4d32, false, false, false, SingleSpc, 4, 2 ,true},
398{ ARM::VST4d32Pseudo_UPD, ARM::VST4d32_UPD, false, true, true, SingleSpc, 4, 2 ,true},
399{ ARM::VST4d8Pseudo, ARM::VST4d8, false, false, false, SingleSpc, 4, 8 ,true},
400{ ARM::VST4d8Pseudo_UPD, ARM::VST4d8_UPD, false, true, true, SingleSpc, 4, 8 ,true},
Bob Wilsond5c57a52010-09-13 23:01:35 +0000401
Jim Grosbache4c8e692011-10-31 19:11:23 +0000402{ ARM::VST4q16Pseudo_UPD, ARM::VST4q16_UPD, false, true, true, EvenDblSpc, 4, 4 ,true},
403{ ARM::VST4q16oddPseudo, ARM::VST4q16, false, false, false, OddDblSpc, 4, 4 ,true},
404{ ARM::VST4q16oddPseudo_UPD, ARM::VST4q16_UPD, false, true, true, OddDblSpc, 4, 4 ,true},
405{ ARM::VST4q32Pseudo_UPD, ARM::VST4q32_UPD, false, true, true, EvenDblSpc, 4, 2 ,true},
406{ ARM::VST4q32oddPseudo, ARM::VST4q32, false, false, false, OddDblSpc, 4, 2 ,true},
407{ ARM::VST4q32oddPseudo_UPD, ARM::VST4q32_UPD, false, true, true, OddDblSpc, 4, 2 ,true},
408{ ARM::VST4q8Pseudo_UPD, ARM::VST4q8_UPD, false, true, true, EvenDblSpc, 4, 8 ,true},
409{ ARM::VST4q8oddPseudo, ARM::VST4q8, false, false, false, OddDblSpc, 4, 8 ,true},
410{ ARM::VST4q8oddPseudo_UPD, ARM::VST4q8_UPD, false, true, true, OddDblSpc, 4, 8 ,true}
Bob Wilsond5c57a52010-09-13 23:01:35 +0000411};
412
413/// LookupNEONLdSt - Search the NEONLdStTable for information about a NEON
414/// load or store pseudo instruction.
415static const NEONLdStTableEntry *LookupNEONLdSt(unsigned Opcode) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000416#ifndef NDEBUG
417 // Make sure the table is sorted.
Benjamin Kramerf9613b22018-06-28 10:03:45 +0000418 static std::atomic<bool> TableChecked(false);
419 if (!TableChecked.load(std::memory_order_relaxed)) {
Craig Topperc177d9e2015-10-17 16:37:11 +0000420 assert(std::is_sorted(std::begin(NEONLdStTable), std::end(NEONLdStTable)) &&
421 "NEONLdStTable is not sorted!");
Hans Wennborga2573762018-06-28 10:24:38 +0000422 TableChecked.store(true, std::memory_order_relaxed);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000423 }
424#endif
425
Fangrui Songdc8de602019-06-21 05:40:31 +0000426 auto I = llvm::lower_bound(NEONLdStTable, Opcode);
Craig Topperc177d9e2015-10-17 16:37:11 +0000427 if (I != std::end(NEONLdStTable) && I->PseudoOpc == Opcode)
Bob Wilsond5c57a52010-09-13 23:01:35 +0000428 return I;
Craig Topper062a2ba2014-04-25 05:30:21 +0000429 return nullptr;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000430}
431
432/// GetDSubRegs - Get 4 D subregisters of a Q, QQ, or QQQQ register,
433/// corresponding to the specified register spacing. Not all of the results
434/// are necessarily valid, e.g., a Q register only has 2 D subregisters.
435static void GetDSubRegs(unsigned Reg, NEONRegSpacing RegSpc,
436 const TargetRegisterInfo *TRI, unsigned &D0,
437 unsigned &D1, unsigned &D2, unsigned &D3) {
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000438 if (RegSpc == SingleSpc || RegSpc == SingleLowSpc) {
Bob Wilsond5c57a52010-09-13 23:01:35 +0000439 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
440 D1 = TRI->getSubReg(Reg, ARM::dsub_1);
441 D2 = TRI->getSubReg(Reg, ARM::dsub_2);
442 D3 = TRI->getSubReg(Reg, ARM::dsub_3);
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000443 } else if (RegSpc == SingleHighQSpc) {
444 D0 = TRI->getSubReg(Reg, ARM::dsub_4);
445 D1 = TRI->getSubReg(Reg, ARM::dsub_5);
446 D2 = TRI->getSubReg(Reg, ARM::dsub_6);
447 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
448 } else if (RegSpc == SingleHighTSpc) {
449 D0 = TRI->getSubReg(Reg, ARM::dsub_3);
450 D1 = TRI->getSubReg(Reg, ARM::dsub_4);
451 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
452 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000453 } else if (RegSpc == EvenDblSpc) {
454 D0 = TRI->getSubReg(Reg, ARM::dsub_0);
455 D1 = TRI->getSubReg(Reg, ARM::dsub_2);
456 D2 = TRI->getSubReg(Reg, ARM::dsub_4);
457 D3 = TRI->getSubReg(Reg, ARM::dsub_6);
458 } else {
459 assert(RegSpc == OddDblSpc && "unknown register spacing");
460 D0 = TRI->getSubReg(Reg, ARM::dsub_1);
461 D1 = TRI->getSubReg(Reg, ARM::dsub_3);
462 D2 = TRI->getSubReg(Reg, ARM::dsub_5);
463 D3 = TRI->getSubReg(Reg, ARM::dsub_7);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000464 }
Bob Wilsond5c57a52010-09-13 23:01:35 +0000465}
466
Bob Wilson5a1df802010-09-02 16:17:29 +0000467/// ExpandVLD - Translate VLD pseudo instructions with Q, QQ or QQQQ register
468/// operands to real VLD instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000469void ARMExpandPseudo::ExpandVLD(MachineBasicBlock::iterator &MBBI) {
Bob Wilson75a64082010-09-02 16:00:54 +0000470 MachineInstr &MI = *MBBI;
471 MachineBasicBlock &MBB = *MI.getParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000472 LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
Bob Wilson75a64082010-09-02 16:00:54 +0000473
Bob Wilsond5c57a52010-09-13 23:01:35 +0000474 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
475 assert(TableEntry && TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000476 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000477 unsigned NumRegs = TableEntry->NumRegs;
478
479 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
480 TII->get(TableEntry->RealOpc));
Bob Wilson75a64082010-09-02 16:00:54 +0000481 unsigned OpIdx = 0;
482
483 bool DstIsDead = MI.getOperand(OpIdx).isDead();
Daniel Sanders0c476112019-08-15 19:22:08 +0000484 Register DstReg = MI.getOperand(OpIdx++).getReg();
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000485 if(TableEntry->RealOpc == ARM::VLD2DUPd8x2 ||
486 TableEntry->RealOpc == ARM::VLD2DUPd16x2 ||
487 TableEntry->RealOpc == ARM::VLD2DUPd32x2) {
488 unsigned SubRegIndex;
489 if (RegSpc == EvenDblSpc) {
490 SubRegIndex = ARM::dsub_0;
491 } else {
492 assert(RegSpc == OddDblSpc && "Unexpected spacing!");
493 SubRegIndex = ARM::dsub_1;
494 }
Daniel Sanders0c476112019-08-15 19:22:08 +0000495 Register SubReg = TRI->getSubReg(DstReg, SubRegIndex);
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000496 unsigned DstRegPair = TRI->getMatchingSuperReg(SubReg, ARM::dsub_0,
497 &ARM::DPairSpcRegClass);
498 MIB.addReg(DstRegPair, RegState::Define | getDeadRegState(DstIsDead));
499 } else {
500 unsigned D0, D1, D2, D3;
501 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
502 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
503 if (NumRegs > 1 && TableEntry->copyAllListRegs)
504 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
505 if (NumRegs > 2 && TableEntry->copyAllListRegs)
506 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
507 if (NumRegs > 3 && TableEntry->copyAllListRegs)
508 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
509 }
Bob Wilson75a64082010-09-02 16:00:54 +0000510
Jim Grosbache4c8e692011-10-31 19:11:23 +0000511 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000512 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000513
Bob Wilson75a64082010-09-02 16:00:54 +0000514 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000515 MIB.add(MI.getOperand(OpIdx++));
516 MIB.add(MI.getOperand(OpIdx++));
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000517
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000518 // Copy the am6offset operand.
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000519 if (TableEntry->hasWritebackOperand) {
520 // TODO: The writing-back pseudo instructions we translate here are all
521 // defined to take am6offset nodes that are capable to represent both fixed
522 // and register forms. Some real instructions, however, do not rely on
523 // am6offset and have separate definitions for such forms. When this is the
524 // case, fixed forms do not take any offset nodes, so here we skip them for
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000525 // such instructions. Once all real and pseudo writing-back instructions are
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000526 // rewritten without use of am6offset nodes, this code will go away.
527 const MachineOperand &AM6Offset = MI.getOperand(OpIdx++);
528 if (TableEntry->RealOpc == ARM::VLD1d8Qwb_fixed ||
529 TableEntry->RealOpc == ARM::VLD1d16Qwb_fixed ||
530 TableEntry->RealOpc == ARM::VLD1d32Qwb_fixed ||
531 TableEntry->RealOpc == ARM::VLD1d64Qwb_fixed ||
532 TableEntry->RealOpc == ARM::VLD1d8Twb_fixed ||
533 TableEntry->RealOpc == ARM::VLD1d16Twb_fixed ||
534 TableEntry->RealOpc == ARM::VLD1d32Twb_fixed ||
535 TableEntry->RealOpc == ARM::VLD1d64Twb_fixed) {
536 assert(AM6Offset.getReg() == 0 &&
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000537 "A fixed writing-back pseudo instruction provides an offset "
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +0000538 "register!");
539 } else {
540 MIB.add(AM6Offset);
541 }
542 }
Bob Wilson75a64082010-09-02 16:00:54 +0000543
Bob Wilson84971c82010-09-09 00:38:32 +0000544 // For an instruction writing double-spaced subregs, the pseudo instruction
Bob Wilson450c6cf2010-09-16 04:25:37 +0000545 // has an extra operand that is a use of the super-register. Record the
546 // operand index and skip over it.
547 unsigned SrcOpIdx = 0;
Ivan A. Kosarev72315982018-06-27 13:57:52 +0000548 if(TableEntry->RealOpc != ARM::VLD2DUPd8x2 &&
549 TableEntry->RealOpc != ARM::VLD2DUPd16x2 &&
550 TableEntry->RealOpc != ARM::VLD2DUPd32x2) {
551 if (RegSpc == EvenDblSpc || RegSpc == OddDblSpc ||
552 RegSpc == SingleLowSpc || RegSpc == SingleHighQSpc ||
553 RegSpc == SingleHighTSpc)
554 SrcOpIdx = OpIdx++;
555 }
Bob Wilson450c6cf2010-09-16 04:25:37 +0000556
557 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000558 MIB.add(MI.getOperand(OpIdx++));
559 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000560
561 // Copy the super-register source operand used for double-spaced subregs over
Bob Wilson84971c82010-09-09 00:38:32 +0000562 // to the new instruction as an implicit operand.
Bob Wilson450c6cf2010-09-16 04:25:37 +0000563 if (SrcOpIdx != 0) {
564 MachineOperand MO = MI.getOperand(SrcOpIdx);
Bob Wilson84971c82010-09-09 00:38:32 +0000565 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000566 MIB.add(MO);
Bob Wilson84971c82010-09-09 00:38:32 +0000567 }
Bob Wilson35fafca2010-09-03 18:16:02 +0000568 // Add an implicit def for the super-register.
569 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
Bob Wilson84971c82010-09-09 00:38:32 +0000570 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000571
572 // Transfer memoperands.
Chandler Carruthc73c0302018-08-16 21:30:05 +0000573 MIB.cloneMemRefs(MI);
Bob Wilson75a64082010-09-02 16:00:54 +0000574 MI.eraseFromParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000575 LLVM_DEBUG(dbgs() << "To: "; MIB.getInstr()->dump(););
Bob Wilson75a64082010-09-02 16:00:54 +0000576}
577
Bob Wilson97919e92010-08-26 18:51:29 +0000578/// ExpandVST - Translate VST pseudo instructions with Q, QQ or QQQQ register
579/// operands to real VST instructions with D register operands.
Bob Wilsond5c57a52010-09-13 23:01:35 +0000580void ARMExpandPseudo::ExpandVST(MachineBasicBlock::iterator &MBBI) {
Bob Wilson9392b0e2010-08-25 23:27:42 +0000581 MachineInstr &MI = *MBBI;
582 MachineBasicBlock &MBB = *MI.getParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000583 LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
Bob Wilson9392b0e2010-08-25 23:27:42 +0000584
Bob Wilsond5c57a52010-09-13 23:01:35 +0000585 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
586 assert(TableEntry && !TableEntry->IsLoad && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000587 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000588 unsigned NumRegs = TableEntry->NumRegs;
589
590 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
591 TII->get(TableEntry->RealOpc));
Bob Wilson9392b0e2010-08-25 23:27:42 +0000592 unsigned OpIdx = 0;
Jim Grosbache4c8e692011-10-31 19:11:23 +0000593 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000594 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson4ccd5ce2010-09-09 00:15:32 +0000595
Bob Wilson9392b0e2010-08-25 23:27:42 +0000596 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000597 MIB.add(MI.getOperand(OpIdx++));
598 MIB.add(MI.getOperand(OpIdx++));
Ivan A. Kosarev847daa12018-06-10 09:27:27 +0000599
600 if (TableEntry->hasWritebackOperand) {
601 // TODO: The writing-back pseudo instructions we translate here are all
602 // defined to take am6offset nodes that are capable to represent both fixed
603 // and register forms. Some real instructions, however, do not rely on
604 // am6offset and have separate definitions for such forms. When this is the
605 // case, fixed forms do not take any offset nodes, so here we skip them for
606 // such instructions. Once all real and pseudo writing-back instructions are
607 // rewritten without use of am6offset nodes, this code will go away.
608 const MachineOperand &AM6Offset = MI.getOperand(OpIdx++);
609 if (TableEntry->RealOpc == ARM::VST1d8Qwb_fixed ||
610 TableEntry->RealOpc == ARM::VST1d16Qwb_fixed ||
611 TableEntry->RealOpc == ARM::VST1d32Qwb_fixed ||
612 TableEntry->RealOpc == ARM::VST1d64Qwb_fixed ||
613 TableEntry->RealOpc == ARM::VST1d8Twb_fixed ||
614 TableEntry->RealOpc == ARM::VST1d16Twb_fixed ||
615 TableEntry->RealOpc == ARM::VST1d32Twb_fixed ||
616 TableEntry->RealOpc == ARM::VST1d64Twb_fixed) {
617 assert(AM6Offset.getReg() == 0 &&
618 "A fixed writing-back pseudo instruction provides an offset "
619 "register!");
620 } else {
621 MIB.add(AM6Offset);
622 }
623 }
Bob Wilson9392b0e2010-08-25 23:27:42 +0000624
625 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000626 bool SrcIsUndef = MI.getOperand(OpIdx).isUndef();
Daniel Sanders0c476112019-08-15 19:22:08 +0000627 Register SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilson9392b0e2010-08-25 23:27:42 +0000628 unsigned D0, D1, D2, D3;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000629 GetDSubRegs(SrcReg, RegSpc, TRI, D0, D1, D2, D3);
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000630 MIB.addReg(D0, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000631 if (NumRegs > 1 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000632 MIB.addReg(D1, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000633 if (NumRegs > 2 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000634 MIB.addReg(D2, getUndefRegState(SrcIsUndef));
Jim Grosbach05df4602011-10-31 21:50:31 +0000635 if (NumRegs > 3 && TableEntry->copyAllListRegs)
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000636 MIB.addReg(D3, getUndefRegState(SrcIsUndef));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000637
638 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000639 MIB.add(MI.getOperand(OpIdx++));
640 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000641
Jakob Stoklund Olesena15a2242012-06-15 17:46:54 +0000642 if (SrcIsKill && !SrcIsUndef) // Add an implicit kill for the super-reg.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000643 MIB->addRegisterKilled(SrcReg, TRI, true);
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000644 else if (!SrcIsUndef)
645 MIB.addReg(SrcReg, RegState::Implicit); // Add implicit uses for src reg.
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000646 TransferImpOps(MI, MIB, MIB);
Evan Cheng40791332011-04-19 00:04:03 +0000647
648 // Transfer memoperands.
Chandler Carruthc73c0302018-08-16 21:30:05 +0000649 MIB.cloneMemRefs(MI);
Bob Wilson9392b0e2010-08-25 23:27:42 +0000650 MI.eraseFromParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000651 LLVM_DEBUG(dbgs() << "To: "; MIB.getInstr()->dump(););
Bob Wilson9392b0e2010-08-25 23:27:42 +0000652}
653
Bob Wilsond5c57a52010-09-13 23:01:35 +0000654/// ExpandLaneOp - Translate VLD*LN and VST*LN instructions with Q, QQ or QQQQ
655/// register operands to real instructions with D register operands.
656void ARMExpandPseudo::ExpandLaneOp(MachineBasicBlock::iterator &MBBI) {
657 MachineInstr &MI = *MBBI;
658 MachineBasicBlock &MBB = *MI.getParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000659 LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
Bob Wilsond5c57a52010-09-13 23:01:35 +0000660
661 const NEONLdStTableEntry *TableEntry = LookupNEONLdSt(MI.getOpcode());
662 assert(TableEntry && "NEONLdStTable lookup failed");
Craig Topper980739a2012-09-20 06:14:08 +0000663 NEONRegSpacing RegSpc = (NEONRegSpacing)TableEntry->RegSpacing;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000664 unsigned NumRegs = TableEntry->NumRegs;
665 unsigned RegElts = TableEntry->RegElts;
666
667 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
668 TII->get(TableEntry->RealOpc));
669 unsigned OpIdx = 0;
670 // The lane operand is always the 3rd from last operand, before the 2
671 // predicate operands.
672 unsigned Lane = MI.getOperand(MI.getDesc().getNumOperands() - 3).getImm();
673
674 // Adjust the lane and spacing as needed for Q registers.
675 assert(RegSpc != OddDblSpc && "unexpected register spacing for VLD/VST-lane");
676 if (RegSpc == EvenDblSpc && Lane >= RegElts) {
677 RegSpc = OddDblSpc;
678 Lane -= RegElts;
679 }
680 assert(Lane < RegElts && "out of range lane for VLD/VST-lane");
681
Ted Kremenek3c4408c2011-01-23 17:05:06 +0000682 unsigned D0 = 0, D1 = 0, D2 = 0, D3 = 0;
Bob Wilson62e9a052010-09-14 21:12:05 +0000683 unsigned DstReg = 0;
684 bool DstIsDead = false;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000685 if (TableEntry->IsLoad) {
686 DstIsDead = MI.getOperand(OpIdx).isDead();
687 DstReg = MI.getOperand(OpIdx++).getReg();
688 GetDSubRegs(DstReg, RegSpc, TRI, D0, D1, D2, D3);
Bob Wilsondc449902010-11-01 22:04:05 +0000689 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead));
690 if (NumRegs > 1)
691 MIB.addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000692 if (NumRegs > 2)
693 MIB.addReg(D2, RegState::Define | getDeadRegState(DstIsDead));
694 if (NumRegs > 3)
695 MIB.addReg(D3, RegState::Define | getDeadRegState(DstIsDead));
696 }
697
Jim Grosbache4c8e692011-10-31 19:11:23 +0000698 if (TableEntry->isUpdating)
Diana Picus116bbab2017-01-13 09:58:52 +0000699 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000700
701 // Copy the addrmode6 operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000702 MIB.add(MI.getOperand(OpIdx++));
703 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000704 // Copy the am6offset operand.
Jim Grosbache4c8e692011-10-31 19:11:23 +0000705 if (TableEntry->hasWritebackOperand)
Diana Picus116bbab2017-01-13 09:58:52 +0000706 MIB.add(MI.getOperand(OpIdx++));
Bob Wilsond5c57a52010-09-13 23:01:35 +0000707
708 // Grab the super-register source.
709 MachineOperand MO = MI.getOperand(OpIdx++);
710 if (!TableEntry->IsLoad)
711 GetDSubRegs(MO.getReg(), RegSpc, TRI, D0, D1, D2, D3);
712
713 // Add the subregs as sources of the new instruction.
714 unsigned SrcFlags = (getUndefRegState(MO.isUndef()) |
715 getKillRegState(MO.isKill()));
Bob Wilsondc449902010-11-01 22:04:05 +0000716 MIB.addReg(D0, SrcFlags);
717 if (NumRegs > 1)
718 MIB.addReg(D1, SrcFlags);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000719 if (NumRegs > 2)
720 MIB.addReg(D2, SrcFlags);
721 if (NumRegs > 3)
722 MIB.addReg(D3, SrcFlags);
723
724 // Add the lane number operand.
725 MIB.addImm(Lane);
Bob Wilson450c6cf2010-09-16 04:25:37 +0000726 OpIdx += 1;
Bob Wilsond5c57a52010-09-13 23:01:35 +0000727
Bob Wilson450c6cf2010-09-16 04:25:37 +0000728 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000729 MIB.add(MI.getOperand(OpIdx++));
730 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000731
Bob Wilsond5c57a52010-09-13 23:01:35 +0000732 // Copy the super-register source to be an implicit source.
733 MO.setImplicit(true);
Diana Picus116bbab2017-01-13 09:58:52 +0000734 MIB.add(MO);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000735 if (TableEntry->IsLoad)
736 // Add an implicit def for the super-register.
737 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
738 TransferImpOps(MI, MIB, MIB);
Jakob Stoklund Olesen465cdf32011-12-17 00:07:02 +0000739 // Transfer memoperands.
Chandler Carruthc73c0302018-08-16 21:30:05 +0000740 MIB.cloneMemRefs(MI);
Bob Wilsond5c57a52010-09-13 23:01:35 +0000741 MI.eraseFromParent();
742}
743
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000744/// ExpandVTBL - Translate VTBL and VTBX pseudo instructions with Q or QQ
745/// register operands to real instructions with D register operands.
746void ARMExpandPseudo::ExpandVTBL(MachineBasicBlock::iterator &MBBI,
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000747 unsigned Opc, bool IsExt) {
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000748 MachineInstr &MI = *MBBI;
749 MachineBasicBlock &MBB = *MI.getParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000750 LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000751
752 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc));
753 unsigned OpIdx = 0;
754
755 // Transfer the destination register operand.
Diana Picus116bbab2017-01-13 09:58:52 +0000756 MIB.add(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000757 if (IsExt) {
758 MachineOperand VdSrc(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000759 MIB.add(VdSrc);
760 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000761
762 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Daniel Sanders0c476112019-08-15 19:22:08 +0000763 Register SrcReg = MI.getOperand(OpIdx++).getReg();
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000764 unsigned D0, D1, D2, D3;
765 GetDSubRegs(SrcReg, SingleSpc, TRI, D0, D1, D2, D3);
Jim Grosbach4a5c8872011-12-15 22:27:11 +0000766 MIB.addReg(D0);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000767
768 // Copy the other source register operand.
Geoff Berry60c43102017-12-12 17:53:59 +0000769 MachineOperand VmSrc(MI.getOperand(OpIdx++));
Geoff Berry60c43102017-12-12 17:53:59 +0000770 MIB.add(VmSrc);
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000771
Bob Wilson450c6cf2010-09-16 04:25:37 +0000772 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +0000773 MIB.add(MI.getOperand(OpIdx++));
774 MIB.add(MI.getOperand(OpIdx++));
Bob Wilson450c6cf2010-09-16 04:25:37 +0000775
Weiming Zhaofe26fd22014-01-15 01:32:12 +0000776 // Add an implicit kill and use for the super-reg.
777 MIB.addReg(SrcReg, RegState::Implicit | getKillRegState(SrcIsKill));
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000778 TransferImpOps(MI, MIB, MIB);
779 MI.eraseFromParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000780 LLVM_DEBUG(dbgs() << "To: "; MIB.getInstr()->dump(););
Bob Wilsonc597fd3b2010-09-13 23:55:10 +0000781}
782
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000783static bool IsAnAddressOperand(const MachineOperand &MO) {
784 // This check is overly conservative. Unless we are certain that the machine
785 // operand is not a symbol reference, we return that it is a symbol reference.
786 // This is important as the load pair may not be split up Windows.
787 switch (MO.getType()) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000788 case MachineOperand::MO_Register:
789 case MachineOperand::MO_Immediate:
790 case MachineOperand::MO_CImmediate:
791 case MachineOperand::MO_FPImmediate:
Matt Arsenault5af9cf02019-08-13 15:34:38 +0000792 case MachineOperand::MO_ShuffleMask:
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000793 return false;
794 case MachineOperand::MO_MachineBasicBlock:
795 return true;
796 case MachineOperand::MO_FrameIndex:
797 return false;
798 case MachineOperand::MO_ConstantPoolIndex:
799 case MachineOperand::MO_TargetIndex:
800 case MachineOperand::MO_JumpTableIndex:
801 case MachineOperand::MO_ExternalSymbol:
802 case MachineOperand::MO_GlobalAddress:
803 case MachineOperand::MO_BlockAddress:
804 return true;
805 case MachineOperand::MO_RegisterMask:
806 case MachineOperand::MO_RegisterLiveOut:
807 return false;
808 case MachineOperand::MO_Metadata:
809 case MachineOperand::MO_MCSymbol:
810 return true;
811 case MachineOperand::MO_CFIIndex:
812 return false;
Tim Northover6b3bd612016-07-29 20:32:59 +0000813 case MachineOperand::MO_IntrinsicID:
Tim Northoverde3aea0412016-08-17 20:25:25 +0000814 case MachineOperand::MO_Predicate:
Tim Northover6b3bd612016-07-29 20:32:59 +0000815 llvm_unreachable("should not exist post-isel");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000816 }
Saleem Abdulrasoolef550a62014-04-30 05:12:41 +0000817 llvm_unreachable("unhandled machine operand type");
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000818}
819
Eli Friedmanc22c6992017-09-05 22:54:06 +0000820static MachineOperand makeImplicit(const MachineOperand &MO) {
821 MachineOperand NewMO = MO;
822 NewMO.setImplicit();
823 return NewMO;
824}
825
Evan Chengb8b0ad82011-01-20 08:34:58 +0000826void ARMExpandPseudo::ExpandMOV32BitImm(MachineBasicBlock &MBB,
827 MachineBasicBlock::iterator &MBBI) {
828 MachineInstr &MI = *MBBI;
829 unsigned Opcode = MI.getOpcode();
830 unsigned PredReg = 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000831 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
Daniel Sanders0c476112019-08-15 19:22:08 +0000832 Register DstReg = MI.getOperand(0).getReg();
Evan Chengb8b0ad82011-01-20 08:34:58 +0000833 bool DstIsDead = MI.getOperand(0).isDead();
834 bool isCC = Opcode == ARM::MOVCCi32imm || Opcode == ARM::t2MOVCCi32imm;
835 const MachineOperand &MO = MI.getOperand(isCC ? 2 : 1);
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000836 bool RequiresBundling = STI->isTargetWindows() && IsAnAddressOperand(MO);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000837 MachineInstrBuilder LO16, HI16;
Sjoerd Meijer937af542019-05-24 08:25:02 +0000838 LLVM_DEBUG(dbgs() << "Expanding: "; MI.dump());
Evan Cheng207b2462009-11-06 23:52:48 +0000839
Evan Chengb8b0ad82011-01-20 08:34:58 +0000840 if (!STI->hasV6T2Ops() &&
841 (Opcode == ARM::MOVi32imm || Opcode == ARM::MOVCCi32imm)) {
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000842 // FIXME Windows CE supports older ARM CPUs
843 assert(!STI->isTargetWindows() && "Windows on ARM requires ARMv7+");
844
Evan Chengb8b0ad82011-01-20 08:34:58 +0000845 // Expand into a movi + orr.
846 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVi), DstReg);
847 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::ORRri))
848 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
849 .addReg(DstReg);
Evan Cheng207b2462009-11-06 23:52:48 +0000850
Evan Chengb8b0ad82011-01-20 08:34:58 +0000851 assert (MO.isImm() && "MOVi32imm w/ non-immediate source operand!");
852 unsigned ImmVal = (unsigned)MO.getImm();
853 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
854 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
855 LO16 = LO16.addImm(SOImmValV1);
856 HI16 = HI16.addImm(SOImmValV2);
Chandler Carruthc73c0302018-08-16 21:30:05 +0000857 LO16.cloneMemRefs(MI);
858 HI16.cloneMemRefs(MI);
Diana Picusbd66b7d2017-01-20 08:15:24 +0000859 LO16.addImm(Pred).addReg(PredReg).add(condCodeOp());
860 HI16.addImm(Pred).addReg(PredReg).add(condCodeOp());
Eli Friedmanc22c6992017-09-05 22:54:06 +0000861 if (isCC)
862 LO16.add(makeImplicit(MI.getOperand(1)));
Evan Chengb8b0ad82011-01-20 08:34:58 +0000863 TransferImpOps(MI, LO16, HI16);
864 MI.eraseFromParent();
865 return;
866 }
867
868 unsigned LO16Opc = 0;
869 unsigned HI16Opc = 0;
870 if (Opcode == ARM::t2MOVi32imm || Opcode == ARM::t2MOVCCi32imm) {
871 LO16Opc = ARM::t2MOVi16;
872 HI16Opc = ARM::t2MOVTi16;
873 } else {
874 LO16Opc = ARM::MOVi16;
875 HI16Opc = ARM::MOVTi16;
876 }
877
878 LO16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LO16Opc), DstReg);
879 HI16 = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc))
880 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
881 .addReg(DstReg);
882
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000883 switch (MO.getType()) {
884 case MachineOperand::MO_Immediate: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000885 unsigned Imm = MO.getImm();
886 unsigned Lo16 = Imm & 0xffff;
887 unsigned Hi16 = (Imm >> 16) & 0xffff;
888 LO16 = LO16.addImm(Lo16);
889 HI16 = HI16.addImm(Hi16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000890 break;
891 }
892 case MachineOperand::MO_ExternalSymbol: {
893 const char *ES = MO.getSymbolName();
894 unsigned TF = MO.getTargetFlags();
895 LO16 = LO16.addExternalSymbol(ES, TF | ARMII::MO_LO16);
896 HI16 = HI16.addExternalSymbol(ES, TF | ARMII::MO_HI16);
897 break;
898 }
899 default: {
Evan Chengb8b0ad82011-01-20 08:34:58 +0000900 const GlobalValue *GV = MO.getGlobal();
901 unsigned TF = MO.getTargetFlags();
902 LO16 = LO16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_LO16);
903 HI16 = HI16.addGlobalAddress(GV, MO.getOffset(), TF | ARMII::MO_HI16);
Saleem Abdulrasoold6c0ba32014-05-01 04:19:56 +0000904 break;
905 }
Evan Chengb8b0ad82011-01-20 08:34:58 +0000906 }
907
Chandler Carruthc73c0302018-08-16 21:30:05 +0000908 LO16.cloneMemRefs(MI);
909 HI16.cloneMemRefs(MI);
Evan Chengb8b0ad82011-01-20 08:34:58 +0000910 LO16.addImm(Pred).addReg(PredReg);
911 HI16.addImm(Pred).addReg(PredReg);
912
Saleem Abdulrasool8d60fdc2014-05-21 01:25:24 +0000913 if (RequiresBundling)
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000914 finalizeBundle(MBB, LO16->getIterator(), MBBI->getIterator());
Saleem Abdulrasoolf8222632014-04-30 04:54:58 +0000915
Eli Friedmanc22c6992017-09-05 22:54:06 +0000916 if (isCC)
917 LO16.add(makeImplicit(MI.getOperand(1)));
Evan Chengb8b0ad82011-01-20 08:34:58 +0000918 TransferImpOps(MI, LO16, HI16);
919 MI.eraseFromParent();
Sjoerd Meijer937af542019-05-24 08:25:02 +0000920 LLVM_DEBUG(dbgs() << "To: "; LO16.getInstr()->dump(););
921 LLVM_DEBUG(dbgs() << "And: "; HI16.getInstr()->dump(););
Evan Chengb8b0ad82011-01-20 08:34:58 +0000922}
923
Tim Northoverb629c772016-04-18 21:48:55 +0000924/// Expand a CMP_SWAP pseudo-inst to an ldrex/strex loop as simply as
Matthias Braun05eeadb2017-05-31 01:21:35 +0000925/// possible. This only gets used at -O0 so we don't care about efficiency of
926/// the generated code.
Tim Northoverb629c772016-04-18 21:48:55 +0000927bool ARMExpandPseudo::ExpandCMP_SWAP(MachineBasicBlock &MBB,
928 MachineBasicBlock::iterator MBBI,
929 unsigned LdrexOp, unsigned StrexOp,
930 unsigned UxtOp,
931 MachineBasicBlock::iterator &NextMBBI) {
932 bool IsThumb = STI->isThumb();
933 MachineInstr &MI = *MBBI;
934 DebugLoc DL = MI.getDebugLoc();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000935 const MachineOperand &Dest = MI.getOperand(0);
Daniel Sanders0c476112019-08-15 19:22:08 +0000936 Register TempReg = MI.getOperand(1).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +0000937 // Duplicating undef operands into 2 instructions does not guarantee the same
938 // value on both; However undef should be replaced by xzr anyway.
939 assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
Daniel Sanders0c476112019-08-15 19:22:08 +0000940 Register AddrReg = MI.getOperand(2).getReg();
941 Register DesiredReg = MI.getOperand(3).getReg();
942 Register NewReg = MI.getOperand(4).getReg();
Tim Northoverb629c772016-04-18 21:48:55 +0000943
944 MachineFunction *MF = MBB.getParent();
945 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
946 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
947 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
948
949 MF->insert(++MBB.getIterator(), LoadCmpBB);
950 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
951 MF->insert(++StoreBB->getIterator(), DoneBB);
952
953 if (UxtOp) {
954 MachineInstrBuilder MIB =
Matthias Braun05eeadb2017-05-31 01:21:35 +0000955 BuildMI(MBB, MBBI, DL, TII->get(UxtOp), DesiredReg)
956 .addReg(DesiredReg, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +0000957 if (!IsThumb)
958 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +0000959 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000960 }
961
962 // .Lloadcmp:
963 // ldrex rDest, [rAddr]
964 // cmp rDest, rDesired
965 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +0000966
967 MachineInstrBuilder MIB;
968 MIB = BuildMI(LoadCmpBB, DL, TII->get(LdrexOp), Dest.getReg());
Matthias Braun05eeadb2017-05-31 01:21:35 +0000969 MIB.addReg(AddrReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000970 if (LdrexOp == ARM::t2LDREX)
971 MIB.addImm(0); // a 32-bit Thumb ldrex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000972 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000973
974 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000975 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
976 .addReg(Dest.getReg(), getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +0000977 .addReg(DesiredReg)
Diana Picus4f8c3e12017-01-13 09:37:56 +0000978 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000979 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
980 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
981 .addMBB(DoneBB)
982 .addImm(ARMCC::NE)
983 .addReg(ARM::CPSR, RegState::Kill);
984 LoadCmpBB->addSuccessor(DoneBB);
985 LoadCmpBB->addSuccessor(StoreBB);
986
987 // .Lstore:
Matthias Brauna88587c2017-08-09 22:22:05 +0000988 // strex rTempReg, rNew, [rAddr]
989 // cmp rTempReg, #0
Tim Northoverb629c772016-04-18 21:48:55 +0000990 // bne .Lloadcmp
Matthias Brauna88587c2017-08-09 22:22:05 +0000991 MIB = BuildMI(StoreBB, DL, TII->get(StrexOp), TempReg)
Matthias Braun05eeadb2017-05-31 01:21:35 +0000992 .addReg(NewReg)
993 .addReg(AddrReg);
Tim Northoverb629c772016-04-18 21:48:55 +0000994 if (StrexOp == ARM::t2STREX)
995 MIB.addImm(0); // a 32-bit Thumb strex (only) allows an offset.
Diana Picus4f8c3e12017-01-13 09:37:56 +0000996 MIB.add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +0000997
998 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +0000999 BuildMI(StoreBB, DL, TII->get(CMPri))
Matthias Brauna88587c2017-08-09 22:22:05 +00001000 .addReg(TempReg, RegState::Kill)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001001 .addImm(0)
1002 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001003 BuildMI(StoreBB, DL, TII->get(Bcc))
1004 .addMBB(LoadCmpBB)
1005 .addImm(ARMCC::NE)
1006 .addReg(ARM::CPSR, RegState::Kill);
1007 StoreBB->addSuccessor(LoadCmpBB);
1008 StoreBB->addSuccessor(DoneBB);
1009
1010 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
1011 DoneBB->transferSuccessors(&MBB);
Tim Northoverb629c772016-04-18 21:48:55 +00001012
Ahmed Bougachab4af1072016-04-27 20:32:54 +00001013 MBB.addSuccessor(LoadCmpBB);
1014
Tim Northoverb629c772016-04-18 21:48:55 +00001015 NextMBBI = MBB.end();
1016 MI.eraseFromParent();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001017
1018 // Recompute livein lists.
Matthias Braun05eeadb2017-05-31 01:21:35 +00001019 LivePhysRegs LiveRegs;
Matthias Braunc9056b82017-09-06 20:45:24 +00001020 computeAndAddLiveIns(LiveRegs, *DoneBB);
1021 computeAndAddLiveIns(LiveRegs, *StoreBB);
1022 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001023 // Do an extra pass around the loop to get loop carried registers right.
1024 StoreBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001025 computeAndAddLiveIns(LiveRegs, *StoreBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001026 LoadCmpBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001027 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001028
Tim Northoverb629c772016-04-18 21:48:55 +00001029 return true;
1030}
1031
1032/// ARM's ldrexd/strexd take a consecutive register pair (represented as a
1033/// single GPRPair register), Thumb's take two separate registers so we need to
1034/// extract the subregs from the pair.
1035static void addExclusiveRegPair(MachineInstrBuilder &MIB, MachineOperand &Reg,
1036 unsigned Flags, bool IsThumb,
1037 const TargetRegisterInfo *TRI) {
1038 if (IsThumb) {
Daniel Sanders0c476112019-08-15 19:22:08 +00001039 Register RegLo = TRI->getSubReg(Reg.getReg(), ARM::gsub_0);
1040 Register RegHi = TRI->getSubReg(Reg.getReg(), ARM::gsub_1);
Matthias Braun5f7cb792018-11-02 18:22:15 +00001041 MIB.addReg(RegLo, Flags);
1042 MIB.addReg(RegHi, Flags);
Tim Northoverb629c772016-04-18 21:48:55 +00001043 } else
Matthias Braun5f7cb792018-11-02 18:22:15 +00001044 MIB.addReg(Reg.getReg(), Flags);
Tim Northoverb629c772016-04-18 21:48:55 +00001045}
1046
1047/// Expand a 64-bit CMP_SWAP to an ldrexd/strexd loop.
1048bool ARMExpandPseudo::ExpandCMP_SWAP_64(MachineBasicBlock &MBB,
1049 MachineBasicBlock::iterator MBBI,
1050 MachineBasicBlock::iterator &NextMBBI) {
1051 bool IsThumb = STI->isThumb();
1052 MachineInstr &MI = *MBBI;
1053 DebugLoc DL = MI.getDebugLoc();
1054 MachineOperand &Dest = MI.getOperand(0);
Daniel Sanders0c476112019-08-15 19:22:08 +00001055 Register TempReg = MI.getOperand(1).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001056 // Duplicating undef operands into 2 instructions does not guarantee the same
1057 // value on both; However undef should be replaced by xzr anyway.
1058 assert(!MI.getOperand(2).isUndef() && "cannot handle undef");
Daniel Sanders0c476112019-08-15 19:22:08 +00001059 Register AddrReg = MI.getOperand(2).getReg();
1060 Register DesiredReg = MI.getOperand(3).getReg();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001061 MachineOperand New = MI.getOperand(4);
1062 New.setIsKill(false);
Tim Northoverb629c772016-04-18 21:48:55 +00001063
Daniel Sanders0c476112019-08-15 19:22:08 +00001064 Register DestLo = TRI->getSubReg(Dest.getReg(), ARM::gsub_0);
1065 Register DestHi = TRI->getSubReg(Dest.getReg(), ARM::gsub_1);
1066 Register DesiredLo = TRI->getSubReg(DesiredReg, ARM::gsub_0);
1067 Register DesiredHi = TRI->getSubReg(DesiredReg, ARM::gsub_1);
Tim Northoverb629c772016-04-18 21:48:55 +00001068
1069 MachineFunction *MF = MBB.getParent();
1070 auto LoadCmpBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
1071 auto StoreBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
1072 auto DoneBB = MF->CreateMachineBasicBlock(MBB.getBasicBlock());
1073
1074 MF->insert(++MBB.getIterator(), LoadCmpBB);
1075 MF->insert(++LoadCmpBB->getIterator(), StoreBB);
1076 MF->insert(++StoreBB->getIterator(), DoneBB);
1077
1078 // .Lloadcmp:
1079 // ldrexd rDestLo, rDestHi, [rAddr]
1080 // cmp rDestLo, rDesiredLo
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +00001081 // sbcs dead rTempReg, rDestHi, rDesiredHi
Tim Northoverb629c772016-04-18 21:48:55 +00001082 // bne .Ldone
Tim Northoverb629c772016-04-18 21:48:55 +00001083 unsigned LDREXD = IsThumb ? ARM::t2LDREXD : ARM::LDREXD;
1084 MachineInstrBuilder MIB;
1085 MIB = BuildMI(LoadCmpBB, DL, TII->get(LDREXD));
1086 addExclusiveRegPair(MIB, Dest, RegState::Define, IsThumb, TRI);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001087 MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001088
1089 unsigned CMPrr = IsThumb ? ARM::tCMPhir : ARM::CMPrr;
Diana Picus4f8c3e12017-01-13 09:37:56 +00001090 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
1091 .addReg(DestLo, getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +00001092 .addReg(DesiredLo)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001093 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001094
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +00001095 BuildMI(LoadCmpBB, DL, TII->get(CMPrr))
1096 .addReg(DestHi, getKillRegState(Dest.isDead()))
Matthias Braun05eeadb2017-05-31 01:21:35 +00001097 .addReg(DesiredHi)
Oleg Ranevskyye2ae4152016-12-01 22:58:35 +00001098 .addImm(ARMCC::EQ).addReg(ARM::CPSR, RegState::Kill);
Tim Northoverb629c772016-04-18 21:48:55 +00001099
1100 unsigned Bcc = IsThumb ? ARM::tBcc : ARM::Bcc;
1101 BuildMI(LoadCmpBB, DL, TII->get(Bcc))
1102 .addMBB(DoneBB)
1103 .addImm(ARMCC::NE)
1104 .addReg(ARM::CPSR, RegState::Kill);
1105 LoadCmpBB->addSuccessor(DoneBB);
1106 LoadCmpBB->addSuccessor(StoreBB);
1107
1108 // .Lstore:
Matthias Brauna88587c2017-08-09 22:22:05 +00001109 // strexd rTempReg, rNewLo, rNewHi, [rAddr]
1110 // cmp rTempReg, #0
Tim Northoverb629c772016-04-18 21:48:55 +00001111 // bne .Lloadcmp
Tim Northoverb629c772016-04-18 21:48:55 +00001112 unsigned STREXD = IsThumb ? ARM::t2STREXD : ARM::STREXD;
Matthias Brauna88587c2017-08-09 22:22:05 +00001113 MIB = BuildMI(StoreBB, DL, TII->get(STREXD), TempReg);
Matthias Braun5f7cb792018-11-02 18:22:15 +00001114 unsigned Flags = getKillRegState(New.isDead());
1115 addExclusiveRegPair(MIB, New, Flags, IsThumb, TRI);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001116 MIB.addReg(AddrReg).add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001117
1118 unsigned CMPri = IsThumb ? ARM::t2CMPri : ARM::CMPri;
Diana Picus4f8c3e12017-01-13 09:37:56 +00001119 BuildMI(StoreBB, DL, TII->get(CMPri))
Matthias Brauna88587c2017-08-09 22:22:05 +00001120 .addReg(TempReg, RegState::Kill)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001121 .addImm(0)
1122 .add(predOps(ARMCC::AL));
Tim Northoverb629c772016-04-18 21:48:55 +00001123 BuildMI(StoreBB, DL, TII->get(Bcc))
1124 .addMBB(LoadCmpBB)
1125 .addImm(ARMCC::NE)
1126 .addReg(ARM::CPSR, RegState::Kill);
1127 StoreBB->addSuccessor(LoadCmpBB);
1128 StoreBB->addSuccessor(DoneBB);
1129
1130 DoneBB->splice(DoneBB->end(), &MBB, MI, MBB.end());
1131 DoneBB->transferSuccessors(&MBB);
Tim Northoverb629c772016-04-18 21:48:55 +00001132
Ahmed Bougachab4af1072016-04-27 20:32:54 +00001133 MBB.addSuccessor(LoadCmpBB);
1134
Tim Northoverb629c772016-04-18 21:48:55 +00001135 NextMBBI = MBB.end();
1136 MI.eraseFromParent();
Matthias Braun05eeadb2017-05-31 01:21:35 +00001137
1138 // Recompute livein lists.
Matthias Braun05eeadb2017-05-31 01:21:35 +00001139 LivePhysRegs LiveRegs;
Matthias Braunc9056b82017-09-06 20:45:24 +00001140 computeAndAddLiveIns(LiveRegs, *DoneBB);
1141 computeAndAddLiveIns(LiveRegs, *StoreBB);
1142 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001143 // Do an extra pass around the loop to get loop carried registers right.
1144 StoreBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001145 computeAndAddLiveIns(LiveRegs, *StoreBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001146 LoadCmpBB->clearLiveIns();
Matthias Braunc9056b82017-09-06 20:45:24 +00001147 computeAndAddLiveIns(LiveRegs, *LoadCmpBB);
Matthias Braun05eeadb2017-05-31 01:21:35 +00001148
Tim Northoverb629c772016-04-18 21:48:55 +00001149 return true;
1150}
1151
1152
Evan Chengb8b0ad82011-01-20 08:34:58 +00001153bool ARMExpandPseudo::ExpandMI(MachineBasicBlock &MBB,
Tim Northoverb629c772016-04-18 21:48:55 +00001154 MachineBasicBlock::iterator MBBI,
1155 MachineBasicBlock::iterator &NextMBBI) {
Evan Chengb8b0ad82011-01-20 08:34:58 +00001156 MachineInstr &MI = *MBBI;
1157 unsigned Opcode = MI.getOpcode();
1158 switch (Opcode) {
Bob Wilson9392b0e2010-08-25 23:27:42 +00001159 default:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001160 return false;
Quentin Colombet71a71482015-07-20 21:42:14 +00001161
1162 case ARM::TCRETURNdi:
1163 case ARM::TCRETURNri: {
1164 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
1165 assert(MBBI->isReturn() &&
1166 "Can only insert epilog into returning blocks");
1167 unsigned RetOpcode = MBBI->getOpcode();
1168 DebugLoc dl = MBBI->getDebugLoc();
1169 const ARMBaseInstrInfo &TII = *static_cast<const ARMBaseInstrInfo *>(
1170 MBB.getParent()->getSubtarget().getInstrInfo());
1171
1172 // Tail call return: adjust the stack pointer and jump to callee.
1173 MBBI = MBB.getLastNonDebugInstr();
1174 MachineOperand &JumpTarget = MBBI->getOperand(0);
1175
1176 // Jump to label or value in register.
1177 if (RetOpcode == ARM::TCRETURNdi) {
1178 unsigned TCOpcode =
1179 STI->isThumb()
1180 ? (STI->isTargetMachO() ? ARM::tTAILJMPd : ARM::tTAILJMPdND)
1181 : ARM::TAILJMPd;
1182 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
1183 if (JumpTarget.isGlobal())
1184 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
1185 JumpTarget.getTargetFlags());
1186 else {
1187 assert(JumpTarget.isSymbol());
1188 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
1189 JumpTarget.getTargetFlags());
1190 }
1191
1192 // Add the default predicate in Thumb mode.
1193 if (STI->isThumb())
Diana Picusbd66b7d2017-01-20 08:15:24 +00001194 MIB.add(predOps(ARMCC::AL));
Quentin Colombet71a71482015-07-20 21:42:14 +00001195 } else if (RetOpcode == ARM::TCRETURNri) {
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001196 unsigned Opcode =
1197 STI->isThumb() ? ARM::tTAILJMPr
1198 : (STI->hasV4TOps() ? ARM::TAILJMPr : ARM::TAILJMPr4);
Quentin Colombet71a71482015-07-20 21:42:14 +00001199 BuildMI(MBB, MBBI, dl,
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +00001200 TII.get(Opcode))
Quentin Colombet71a71482015-07-20 21:42:14 +00001201 .addReg(JumpTarget.getReg(), RegState::Kill);
1202 }
1203
Duncan P. N. Exon Smith29c52492016-07-08 20:21:17 +00001204 auto NewMI = std::prev(MBBI);
Quentin Colombet71a71482015-07-20 21:42:14 +00001205 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
1206 NewMI->addOperand(MBBI->getOperand(i));
1207
1208 // Delete the pseudo instruction TCRETURN.
1209 MBB.erase(MBBI);
1210 MBBI = NewMI;
1211 return true;
1212 }
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001213 case ARM::VMOVScc:
1214 case ARM::VMOVDcc: {
1215 unsigned newOpc = Opcode == ARM::VMOVScc ? ARM::VMOVS : ARM::VMOVD;
1216 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(newOpc),
1217 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001218 .add(MI.getOperand(2))
1219 .addImm(MI.getOperand(3).getImm()) // 'pred'
Eli Friedmanc22c6992017-09-05 22:54:06 +00001220 .add(MI.getOperand(4))
1221 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachbb0547d2011-03-11 23:09:50 +00001222
1223 MI.eraseFromParent();
1224 return true;
1225 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001226 case ARM::t2MOVCCr:
Jim Grosbach62a7b472011-03-10 23:56:09 +00001227 case ARM::MOVCCr: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001228 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVr : ARM::MOVr;
1229 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001230 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001231 .add(MI.getOperand(2))
1232 .addImm(MI.getOperand(3).getImm()) // 'pred'
1233 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001234 .add(condCodeOp()) // 's' bit
1235 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbach62a7b472011-03-10 23:56:09 +00001236
1237 MI.eraseFromParent();
1238 return true;
1239 }
Owen Anderson04912702011-07-21 23:38:37 +00001240 case ARM::MOVCCsi: {
1241 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1242 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001243 .add(MI.getOperand(2))
1244 .addImm(MI.getOperand(3).getImm())
1245 .addImm(MI.getOperand(4).getImm()) // 'pred'
1246 .add(MI.getOperand(5))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001247 .add(condCodeOp()) // 's' bit
1248 .add(makeImplicit(MI.getOperand(1)));
Owen Anderson04912702011-07-21 23:38:37 +00001249
1250 MI.eraseFromParent();
1251 return true;
1252 }
Owen Andersonb595ed02011-07-21 18:54:16 +00001253 case ARM::MOVCCsr: {
Owen Anderson04912702011-07-21 23:38:37 +00001254 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsr),
Jim Grosbach62a7b472011-03-10 23:56:09 +00001255 (MI.getOperand(1).getReg()))
Diana Picus116bbab2017-01-13 09:58:52 +00001256 .add(MI.getOperand(2))
1257 .add(MI.getOperand(3))
1258 .addImm(MI.getOperand(4).getImm())
1259 .addImm(MI.getOperand(5).getImm()) // 'pred'
1260 .add(MI.getOperand(6))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001261 .add(condCodeOp()) // 's' bit
1262 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbach62a7b472011-03-10 23:56:09 +00001263
1264 MI.eraseFromParent();
1265 return true;
1266 }
Tim Northover42180442013-08-22 09:57:11 +00001267 case ARM::t2MOVCCi16:
Jim Grosbachd0254982011-03-11 01:09:28 +00001268 case ARM::MOVCCi16: {
Tim Northover42180442013-08-22 09:57:11 +00001269 unsigned NewOpc = AFI->isThumbFunction() ? ARM::t2MOVi16 : ARM::MOVi16;
1270 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001271 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001272 .addImm(MI.getOperand(2).getImm())
1273 .addImm(MI.getOperand(3).getImm()) // 'pred'
Eli Friedmanc22c6992017-09-05 22:54:06 +00001274 .add(MI.getOperand(4))
1275 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachd0254982011-03-11 01:09:28 +00001276 MI.eraseFromParent();
1277 return true;
1278 }
Jim Grosbach4def7042011-07-01 17:14:11 +00001279 case ARM::t2MOVCCi:
Jim Grosbachd0254982011-03-11 01:09:28 +00001280 case ARM::MOVCCi: {
Jim Grosbach4def7042011-07-01 17:14:11 +00001281 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MOVi : ARM::MOVi;
1282 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachd0254982011-03-11 01:09:28 +00001283 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001284 .addImm(MI.getOperand(2).getImm())
1285 .addImm(MI.getOperand(3).getImm()) // 'pred'
1286 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001287 .add(condCodeOp()) // 's' bit
1288 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachd0254982011-03-11 01:09:28 +00001289
1290 MI.eraseFromParent();
1291 return true;
1292 }
Tim Northover42180442013-08-22 09:57:11 +00001293 case ARM::t2MVNCCi:
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001294 case ARM::MVNCCi: {
Tim Northover42180442013-08-22 09:57:11 +00001295 unsigned Opc = AFI->isThumbFunction() ? ARM::t2MVNi : ARM::MVNi;
1296 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(Opc),
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001297 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001298 .addImm(MI.getOperand(2).getImm())
1299 .addImm(MI.getOperand(3).getImm()) // 'pred'
1300 .add(MI.getOperand(4))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001301 .add(condCodeOp()) // 's' bit
1302 .add(makeImplicit(MI.getOperand(1)));
Jim Grosbachfa56bca2011-03-11 19:55:55 +00001303
1304 MI.eraseFromParent();
1305 return true;
1306 }
Tim Northover42180442013-08-22 09:57:11 +00001307 case ARM::t2MOVCClsl:
1308 case ARM::t2MOVCClsr:
1309 case ARM::t2MOVCCasr:
1310 case ARM::t2MOVCCror: {
1311 unsigned NewOpc;
1312 switch (Opcode) {
1313 case ARM::t2MOVCClsl: NewOpc = ARM::t2LSLri; break;
1314 case ARM::t2MOVCClsr: NewOpc = ARM::t2LSRri; break;
1315 case ARM::t2MOVCCasr: NewOpc = ARM::t2ASRri; break;
1316 case ARM::t2MOVCCror: NewOpc = ARM::t2RORri; break;
1317 default: llvm_unreachable("unexpeced conditional move");
1318 }
1319 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc),
1320 MI.getOperand(1).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001321 .add(MI.getOperand(2))
1322 .addImm(MI.getOperand(3).getImm())
1323 .addImm(MI.getOperand(4).getImm()) // 'pred'
1324 .add(MI.getOperand(5))
Eli Friedmanc22c6992017-09-05 22:54:06 +00001325 .add(condCodeOp()) // 's' bit
1326 .add(makeImplicit(MI.getOperand(1)));
Tim Northover42180442013-08-22 09:57:11 +00001327 MI.eraseFromParent();
1328 return true;
1329 }
Chad Rosier1ec8e402012-11-06 23:05:24 +00001330 case ARM::Int_eh_sjlj_dispatchsetup: {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001331 MachineFunction &MF = *MI.getParent()->getParent();
1332 const ARMBaseInstrInfo *AII =
1333 static_cast<const ARMBaseInstrInfo*>(TII);
1334 const ARMBaseRegisterInfo &RI = AII->getRegisterInfo();
1335 // For functions using a base pointer, we rematerialize it (via the frame
1336 // pointer) here since eh.sjlj.setjmp and eh.sjlj.longjmp don't do it
1337 // for us. Otherwise, expand to nothing.
1338 if (RI.hasBasePointer(MF)) {
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001339 int32_t NumBytes = AFI->getFramePtrSpillOffset();
Daniel Sanders0c476112019-08-15 19:22:08 +00001340 Register FramePtr = RI.getFrameRegister(MF);
Eric Christopherfc6de422014-08-05 02:39:49 +00001341 assert(MF.getSubtarget().getFrameLowering()->hasFP(MF) &&
1342 "base pointer without frame pointer?");
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001343
1344 if (AFI->isThumb2Function()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001345 emitT2RegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1346 FramePtr, -NumBytes, ARMCC::AL, 0, *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001347 } else if (AFI->isThumbFunction()) {
Craig Topperf6e7e122012-03-27 07:21:54 +00001348 emitThumbRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1349 FramePtr, -NumBytes, *TII, RI);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001350 } else {
Craig Topperf6e7e122012-03-27 07:21:54 +00001351 emitARMRegPlusImmediate(MBB, MBBI, MI.getDebugLoc(), ARM::R6,
1352 FramePtr, -NumBytes, ARMCC::AL, 0,
1353 *TII);
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001354 }
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001355 // If there's dynamic realignment, adjust for it.
Jim Grosbach723159e2010-10-20 01:10:01 +00001356 if (RI.needsStackRealignment(MF)) {
Matthias Braun941a7052016-07-28 18:40:00 +00001357 MachineFrameInfo &MFI = MF.getFrameInfo();
1358 unsigned MaxAlign = MFI.getMaxAlignment();
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001359 assert (!AFI->isThumb1OnlyFunction());
1360 // Emit bic r6, r6, MaxAlign
Kristof Beyls933de7a2015-01-08 15:09:14 +00001361 assert(MaxAlign <= 256 && "The BIC instruction cannot encode "
1362 "immediates larger than 256 with all lower "
1363 "bits set.");
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001364 unsigned bicOpc = AFI->isThumbFunction() ?
1365 ARM::t2BICri : ARM::BICri;
Diana Picus8a73f552017-01-13 10:18:01 +00001366 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(bicOpc), ARM::R6)
1367 .addReg(ARM::R6, RegState::Kill)
1368 .addImm(MaxAlign - 1)
1369 .add(predOps(ARMCC::AL))
1370 .add(condCodeOp());
Jim Grosbachcb6fc2b2010-10-20 00:02:50 +00001371 }
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001372
1373 }
1374 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001375 return true;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00001376 }
1377
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001378 case ARM::MOVsrl_flag:
1379 case ARM::MOVsra_flag: {
Robert Wilhelm2788d3e2013-09-28 13:42:22 +00001380 // These are just fancy MOVs instructions.
Diana Picus4f8c3e12017-01-13 09:37:56 +00001381 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1382 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001383 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001384 .addImm(ARM_AM::getSORegOpc(
1385 (Opcode == ARM::MOVsrl_flag ? ARM_AM::lsr : ARM_AM::asr), 1))
1386 .add(predOps(ARMCC::AL))
1387 .addReg(ARM::CPSR, RegState::Define);
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001388 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001389 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001390 }
1391 case ARM::RRX: {
1392 // This encodes as "MOVs Rd, Rm, rrx
1393 MachineInstrBuilder MIB =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001394 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::MOVsi),
1395 MI.getOperand(0).getReg())
Diana Picus116bbab2017-01-13 09:58:52 +00001396 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001397 .addImm(ARM_AM::getSORegOpc(ARM_AM::rrx, 0))
1398 .add(predOps(ARMCC::AL))
Diana Picusbd66b7d2017-01-20 08:15:24 +00001399 .add(condCodeOp());
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001400 TransferImpOps(MI, MIB, MIB);
1401 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001402 return true;
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00001403 }
Jim Grosbache4750ef2011-06-30 19:38:01 +00001404 case ARM::tTPsoft:
Jason W Kimc79c5f62010-12-08 23:14:44 +00001405 case ARM::TPsoft: {
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001406 const bool Thumb = Opcode == ARM::tTPsoft;
1407
Christian Pirkerc6308f52014-06-24 15:45:59 +00001408 MachineInstrBuilder MIB;
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001409 if (STI->genLongCalls()) {
1410 MachineFunction *MF = MBB.getParent();
1411 MachineConstantPool *MCP = MF->getConstantPool();
1412 unsigned PCLabelID = AFI->createPICLabelUId();
1413 MachineConstantPoolValue *CPV =
Matthias Braunf1caa282017-12-15 22:22:58 +00001414 ARMConstantPoolSymbol::Create(MF->getFunction().getContext(),
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001415 "__aeabi_read_tp", PCLabelID, 0);
Daniel Sanders0c476112019-08-15 19:22:08 +00001416 Register Reg = MI.getOperand(0).getReg();
Christian Pirkerc6308f52014-06-24 15:45:59 +00001417 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Saleem Abdulrasool5282eed2017-01-29 16:46:22 +00001418 TII->get(Thumb ? ARM::tLDRpci : ARM::LDRi12), Reg)
1419 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1420 if (!Thumb)
1421 MIB.addImm(0);
1422 MIB.add(predOps(ARMCC::AL));
1423
1424 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1425 TII->get(Thumb ? ARM::tBLXr : ARM::BLX));
1426 if (Thumb)
1427 MIB.add(predOps(ARMCC::AL));
1428 MIB.addReg(Reg, RegState::Kill);
1429 } else {
1430 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1431 TII->get(Thumb ? ARM::tBL : ARM::BL));
1432 if (Thumb)
1433 MIB.add(predOps(ARMCC::AL));
1434 MIB.addExternalSymbol("__aeabi_read_tp", 0);
1435 }
Jason W Kimc79c5f62010-12-08 23:14:44 +00001436
Chandler Carruthc73c0302018-08-16 21:30:05 +00001437 MIB.cloneMemRefs(MI);
Jason W Kimc79c5f62010-12-08 23:14:44 +00001438 TransferImpOps(MI, MIB, MIB);
1439 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001440 return true;
Bill Wendlingf75412d2010-12-09 00:51:54 +00001441 }
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001442 case ARM::tLDRpci_pic:
Evan Cheng207b2462009-11-06 23:52:48 +00001443 case ARM::t2LDRpci_pic: {
1444 unsigned NewLdOpc = (Opcode == ARM::tLDRpci_pic)
Owen Anderson4ebf4712011-02-08 22:39:40 +00001445 ? ARM::tLDRpci : ARM::t2LDRpci;
Daniel Sanders0c476112019-08-15 19:22:08 +00001446 Register DstReg = MI.getOperand(0).getReg();
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001447 bool DstIsDead = MI.getOperand(0).isDead();
1448 MachineInstrBuilder MIB1 =
Diana Picus4f8c3e12017-01-13 09:37:56 +00001449 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewLdOpc), DstReg)
Diana Picus116bbab2017-01-13 09:58:52 +00001450 .add(MI.getOperand(1))
Diana Picus4f8c3e12017-01-13 09:37:56 +00001451 .add(predOps(ARMCC::AL));
Chandler Carruthc73c0302018-08-16 21:30:05 +00001452 MIB1.cloneMemRefs(MI);
Diana Picus116bbab2017-01-13 09:58:52 +00001453 MachineInstrBuilder MIB2 =
1454 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPICADD))
1455 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1456 .addReg(DstReg)
1457 .add(MI.getOperand(2));
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001458 TransferImpOps(MI, MIB1, MIB2);
Evan Cheng207b2462009-11-06 23:52:48 +00001459 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001460 return true;
1461 }
1462
Tim Northover72360d22013-12-02 10:35:41 +00001463 case ARM::LDRLIT_ga_abs:
1464 case ARM::LDRLIT_ga_pcrel:
1465 case ARM::LDRLIT_ga_pcrel_ldr:
1466 case ARM::tLDRLIT_ga_abs:
1467 case ARM::tLDRLIT_ga_pcrel: {
Daniel Sanders0c476112019-08-15 19:22:08 +00001468 Register DstReg = MI.getOperand(0).getReg();
Tim Northover72360d22013-12-02 10:35:41 +00001469 bool DstIsDead = MI.getOperand(0).isDead();
1470 const MachineOperand &MO1 = MI.getOperand(1);
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001471 auto Flags = MO1.getTargetFlags();
Tim Northover72360d22013-12-02 10:35:41 +00001472 const GlobalValue *GV = MO1.getGlobal();
1473 bool IsARM =
1474 Opcode != ARM::tLDRLIT_ga_pcrel && Opcode != ARM::tLDRLIT_ga_abs;
1475 bool IsPIC =
1476 Opcode != ARM::LDRLIT_ga_abs && Opcode != ARM::tLDRLIT_ga_abs;
1477 unsigned LDRLITOpc = IsARM ? ARM::LDRi12 : ARM::tLDRpci;
1478 unsigned PICAddOpc =
1479 IsARM
Tim Northover2ac7e4b2014-12-10 23:40:50 +00001480 ? (Opcode == ARM::LDRLIT_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Tim Northover72360d22013-12-02 10:35:41 +00001481 : ARM::tPICADD;
1482
1483 // We need a new const-pool entry to load from.
1484 MachineConstantPool *MCP = MBB.getParent()->getConstantPool();
1485 unsigned ARMPCLabelIndex = 0;
1486 MachineConstantPoolValue *CPV;
1487
1488 if (IsPIC) {
1489 unsigned PCAdj = IsARM ? 8 : 4;
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +00001490 auto Modifier = (Flags & ARMII::MO_GOT)
1491 ? ARMCP::GOT_PREL
1492 : ARMCP::no_modifier;
Tim Northover72360d22013-12-02 10:35:41 +00001493 ARMPCLabelIndex = AFI->createPICLabelUId();
Diana Picusc9f29c62017-08-29 09:47:55 +00001494 CPV = ARMConstantPoolConstant::Create(
1495 GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj, Modifier,
1496 /*AddCurrentAddr*/ Modifier == ARMCP::GOT_PREL);
Tim Northover72360d22013-12-02 10:35:41 +00001497 } else
1498 CPV = ARMConstantPoolConstant::Create(GV, ARMCP::no_modifier);
1499
1500 MachineInstrBuilder MIB =
1501 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(LDRLITOpc), DstReg)
1502 .addConstantPoolIndex(MCP->getConstantPoolIndex(CPV, 4));
1503 if (IsARM)
1504 MIB.addImm(0);
Diana Picus4f8c3e12017-01-13 09:37:56 +00001505 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001506
1507 if (IsPIC) {
1508 MachineInstrBuilder MIB =
1509 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(PICAddOpc))
1510 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1511 .addReg(DstReg)
1512 .addImm(ARMPCLabelIndex);
1513
1514 if (IsARM)
Diana Picus4f8c3e12017-01-13 09:37:56 +00001515 MIB.add(predOps(ARMCC::AL));
Tim Northover72360d22013-12-02 10:35:41 +00001516 }
1517
1518 MI.eraseFromParent();
1519 return true;
1520 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001521 case ARM::MOV_ga_pcrel:
1522 case ARM::MOV_ga_pcrel_ldr:
Evan Cheng2f2435d2011-01-21 18:55:51 +00001523 case ARM::t2MOV_ga_pcrel: {
1524 // Expand into movw + movw. Also "add pc" / ldr [pc] in PIC mode.
Evan Chengb8b0ad82011-01-20 08:34:58 +00001525 unsigned LabelId = AFI->createPICLabelUId();
Daniel Sanders0c476112019-08-15 19:22:08 +00001526 Register DstReg = MI.getOperand(0).getReg();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001527 bool DstIsDead = MI.getOperand(0).isDead();
1528 const MachineOperand &MO1 = MI.getOperand(1);
1529 const GlobalValue *GV = MO1.getGlobal();
1530 unsigned TF = MO1.getTargetFlags();
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001531 bool isARM = Opcode != ARM::t2MOV_ga_pcrel;
Evan Cheng2f2435d2011-01-21 18:55:51 +00001532 unsigned LO16Opc = isARM ? ARM::MOVi16_ga_pcrel : ARM::t2MOVi16_ga_pcrel;
Jim Grosbach06210a22011-07-13 17:25:55 +00001533 unsigned HI16Opc = isARM ? ARM::MOVTi16_ga_pcrel :ARM::t2MOVTi16_ga_pcrel;
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001534 unsigned LO16TF = TF | ARMII::MO_LO16;
1535 unsigned HI16TF = TF | ARMII::MO_HI16;
Evan Chengb8b0ad82011-01-20 08:34:58 +00001536 unsigned PICAddOpc = isARM
Evan Cheng2f2435d2011-01-21 18:55:51 +00001537 ? (Opcode == ARM::MOV_ga_pcrel_ldr ? ARM::PICLDR : ARM::PICADD)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001538 : ARM::tPICADD;
1539 MachineInstrBuilder MIB1 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
1540 TII->get(LO16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001541 .addGlobalAddress(GV, MO1.getOffset(), TF | LO16TF)
Evan Chengb8b0ad82011-01-20 08:34:58 +00001542 .addImm(LabelId);
Tim Northoverdb962e2c2013-11-25 16:24:52 +00001543
1544 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(HI16Opc), DstReg)
Evan Cheng2f2435d2011-01-21 18:55:51 +00001545 .addReg(DstReg)
1546 .addGlobalAddress(GV, MO1.getOffset(), TF | HI16TF)
1547 .addImm(LabelId);
Evan Cheng2f2435d2011-01-21 18:55:51 +00001548
1549 MachineInstrBuilder MIB3 = BuildMI(MBB, MBBI, MI.getDebugLoc(),
Evan Chengb8b0ad82011-01-20 08:34:58 +00001550 TII->get(PICAddOpc))
1551 .addReg(DstReg, RegState::Define | getDeadRegState(DstIsDead))
1552 .addReg(DstReg).addImm(LabelId);
1553 if (isARM) {
Diana Picus4f8c3e12017-01-13 09:37:56 +00001554 MIB3.add(predOps(ARMCC::AL));
Evan Cheng2f2435d2011-01-21 18:55:51 +00001555 if (Opcode == ARM::MOV_ga_pcrel_ldr)
Chandler Carruthc73c0302018-08-16 21:30:05 +00001556 MIB3.cloneMemRefs(MI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001557 }
Evan Cheng2f2435d2011-01-21 18:55:51 +00001558 TransferImpOps(MI, MIB1, MIB3);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001559 MI.eraseFromParent();
1560 return true;
Evan Cheng207b2462009-11-06 23:52:48 +00001561 }
Evan Cheng7c1f56f2010-05-12 23:13:12 +00001562
Anton Korobeynikov48043d02010-08-30 22:50:36 +00001563 case ARM::MOVi32imm:
Evan Cheng2bcb8da2010-11-13 02:25:14 +00001564 case ARM::MOVCCi32imm:
1565 case ARM::t2MOVi32imm:
Evan Chengdfce83c2011-01-17 08:03:18 +00001566 case ARM::t2MOVCCi32imm:
Evan Chengb8b0ad82011-01-20 08:34:58 +00001567 ExpandMOV32BitImm(MBB, MBBI);
1568 return true;
Evan Cheng2f736c92010-05-13 00:17:02 +00001569
Tim Northoverd8407452013-10-01 14:33:28 +00001570 case ARM::SUBS_PC_LR: {
1571 MachineInstrBuilder MIB =
1572 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::SUBri), ARM::PC)
1573 .addReg(ARM::LR)
Diana Picus116bbab2017-01-13 09:58:52 +00001574 .add(MI.getOperand(0))
1575 .add(MI.getOperand(1))
1576 .add(MI.getOperand(2))
Tim Northoverd8407452013-10-01 14:33:28 +00001577 .addReg(ARM::CPSR, RegState::Undef);
1578 TransferImpOps(MI, MIB, MIB);
1579 MI.eraseFromParent();
1580 return true;
1581 }
Owen Andersond6c5a742011-03-29 16:45:53 +00001582 case ARM::VLDMQIA: {
1583 unsigned NewOpc = ARM::VLDMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001584 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001585 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001586 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001587
Bob Wilson6b853c32010-09-16 00:31:02 +00001588 // Grab the Q register destination.
1589 bool DstIsDead = MI.getOperand(OpIdx).isDead();
Daniel Sanders0c476112019-08-15 19:22:08 +00001590 Register DstReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001591
1592 // Copy the source register.
Diana Picus116bbab2017-01-13 09:58:52 +00001593 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001594
Bob Wilson6b853c32010-09-16 00:31:02 +00001595 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001596 MIB.add(MI.getOperand(OpIdx++));
1597 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001598
Bob Wilson6b853c32010-09-16 00:31:02 +00001599 // Add the destination operands (D subregs).
Daniel Sanders0c476112019-08-15 19:22:08 +00001600 Register D0 = TRI->getSubReg(DstReg, ARM::dsub_0);
1601 Register D1 = TRI->getSubReg(DstReg, ARM::dsub_1);
Bob Wilson6b853c32010-09-16 00:31:02 +00001602 MIB.addReg(D0, RegState::Define | getDeadRegState(DstIsDead))
1603 .addReg(D1, RegState::Define | getDeadRegState(DstIsDead));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001604
Bob Wilson6b853c32010-09-16 00:31:02 +00001605 // Add an implicit def for the super-register.
1606 MIB.addReg(DstReg, RegState::ImplicitDefine | getDeadRegState(DstIsDead));
1607 TransferImpOps(MI, MIB, MIB);
Chandler Carruthc73c0302018-08-16 21:30:05 +00001608 MIB.cloneMemRefs(MI);
Bob Wilson6b853c32010-09-16 00:31:02 +00001609 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001610 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001611 }
1612
Owen Andersond6c5a742011-03-29 16:45:53 +00001613 case ARM::VSTMQIA: {
1614 unsigned NewOpc = ARM::VSTMDIA;
Bob Wilson6b853c32010-09-16 00:31:02 +00001615 MachineInstrBuilder MIB =
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001616 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(NewOpc));
Bob Wilson6b853c32010-09-16 00:31:02 +00001617 unsigned OpIdx = 0;
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001618
Bob Wilson6b853c32010-09-16 00:31:02 +00001619 // Grab the Q register source.
1620 bool SrcIsKill = MI.getOperand(OpIdx).isKill();
Daniel Sanders0c476112019-08-15 19:22:08 +00001621 Register SrcReg = MI.getOperand(OpIdx++).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001622
1623 // Copy the destination register.
Geoff Berrydcc646e2017-12-14 18:06:25 +00001624 MachineOperand Dst(MI.getOperand(OpIdx++));
Geoff Berrydcc646e2017-12-14 18:06:25 +00001625 MIB.add(Dst);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001626
Bob Wilson6b853c32010-09-16 00:31:02 +00001627 // Copy the predicate operands.
Diana Picus116bbab2017-01-13 09:58:52 +00001628 MIB.add(MI.getOperand(OpIdx++));
1629 MIB.add(MI.getOperand(OpIdx++));
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001630
Bob Wilson6b853c32010-09-16 00:31:02 +00001631 // Add the source operands (D subregs).
Daniel Sanders0c476112019-08-15 19:22:08 +00001632 Register D0 = TRI->getSubReg(SrcReg, ARM::dsub_0);
1633 Register D1 = TRI->getSubReg(SrcReg, ARM::dsub_1);
Matthias Braund6b108e2015-02-16 19:34:30 +00001634 MIB.addReg(D0, SrcIsKill ? RegState::Kill : 0)
1635 .addReg(D1, SrcIsKill ? RegState::Kill : 0);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001636
Chris Lattner1d0c2572011-04-29 05:24:29 +00001637 if (SrcIsKill) // Add an implicit kill for the Q register.
1638 MIB->addRegisterKilled(SrcReg, TRI, true);
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001639
Bob Wilson6b853c32010-09-16 00:31:02 +00001640 TransferImpOps(MI, MIB, MIB);
Chandler Carruthc73c0302018-08-16 21:30:05 +00001641 MIB.cloneMemRefs(MI);
Bob Wilson6b853c32010-09-16 00:31:02 +00001642 MI.eraseFromParent();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001643 return true;
Bob Wilson6b853c32010-09-16 00:31:02 +00001644 }
1645
Bob Wilson75a64082010-09-02 16:00:54 +00001646 case ARM::VLD2q8Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001647 case ARM::VLD2q16Pseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001648 case ARM::VLD2q32Pseudo:
Jim Grosbachd146a022011-12-09 21:28:25 +00001649 case ARM::VLD2q8PseudoWB_fixed:
1650 case ARM::VLD2q16PseudoWB_fixed:
1651 case ARM::VLD2q32PseudoWB_fixed:
Jim Grosbachd146a022011-12-09 21:28:25 +00001652 case ARM::VLD2q8PseudoWB_register:
1653 case ARM::VLD2q16PseudoWB_register:
1654 case ARM::VLD2q32PseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001655 case ARM::VLD3d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001656 case ARM::VLD3d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001657 case ARM::VLD3d32Pseudo:
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +00001658 case ARM::VLD1d8TPseudo:
1659 case ARM::VLD1d16TPseudo:
1660 case ARM::VLD1d32TPseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001661 case ARM::VLD1d64TPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001662 case ARM::VLD1d64TPseudoWB_fixed:
Florian Hahn9deef202018-03-02 13:02:55 +00001663 case ARM::VLD1d64TPseudoWB_register:
Bob Wilson35fafca2010-09-03 18:16:02 +00001664 case ARM::VLD3d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001665 case ARM::VLD3d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001666 case ARM::VLD3d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001667 case ARM::VLD3q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001668 case ARM::VLD3q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001669 case ARM::VLD3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001670 case ARM::VLD3q8oddPseudo:
1671 case ARM::VLD3q16oddPseudo:
1672 case ARM::VLD3q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001673 case ARM::VLD3q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001674 case ARM::VLD3q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001675 case ARM::VLD3q32oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001676 case ARM::VLD4d8Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001677 case ARM::VLD4d16Pseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001678 case ARM::VLD4d32Pseudo:
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +00001679 case ARM::VLD1d8QPseudo:
1680 case ARM::VLD1d16QPseudo:
1681 case ARM::VLD1d32QPseudo:
Bob Wilson75a64082010-09-02 16:00:54 +00001682 case ARM::VLD1d64QPseudo:
Jiangning Liu4df23632014-01-16 09:16:13 +00001683 case ARM::VLD1d64QPseudoWB_fixed:
Florian Hahn9deef202018-03-02 13:02:55 +00001684 case ARM::VLD1d64QPseudoWB_register:
Ivan A. Kosarev60a991e2018-06-02 16:40:03 +00001685 case ARM::VLD1q8HighQPseudo:
1686 case ARM::VLD1q8LowQPseudo_UPD:
1687 case ARM::VLD1q8HighTPseudo:
1688 case ARM::VLD1q8LowTPseudo_UPD:
1689 case ARM::VLD1q16HighQPseudo:
1690 case ARM::VLD1q16LowQPseudo_UPD:
1691 case ARM::VLD1q16HighTPseudo:
1692 case ARM::VLD1q16LowTPseudo_UPD:
1693 case ARM::VLD1q32HighQPseudo:
1694 case ARM::VLD1q32LowQPseudo_UPD:
1695 case ARM::VLD1q32HighTPseudo:
1696 case ARM::VLD1q32LowTPseudo_UPD:
1697 case ARM::VLD1q64HighQPseudo:
1698 case ARM::VLD1q64LowQPseudo_UPD:
1699 case ARM::VLD1q64HighTPseudo:
1700 case ARM::VLD1q64LowTPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001701 case ARM::VLD4d8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001702 case ARM::VLD4d16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001703 case ARM::VLD4d32Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001704 case ARM::VLD4q8Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001705 case ARM::VLD4q16Pseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001706 case ARM::VLD4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001707 case ARM::VLD4q8oddPseudo:
1708 case ARM::VLD4q16oddPseudo:
1709 case ARM::VLD4q32oddPseudo:
Bob Wilson35fafca2010-09-03 18:16:02 +00001710 case ARM::VLD4q8oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001711 case ARM::VLD4q16oddPseudo_UPD:
Bob Wilson35fafca2010-09-03 18:16:02 +00001712 case ARM::VLD4q32oddPseudo_UPD:
Bob Wilson77ab1652010-11-29 19:35:29 +00001713 case ARM::VLD3DUPd8Pseudo:
1714 case ARM::VLD3DUPd16Pseudo:
1715 case ARM::VLD3DUPd32Pseudo:
1716 case ARM::VLD3DUPd8Pseudo_UPD:
1717 case ARM::VLD3DUPd16Pseudo_UPD:
1718 case ARM::VLD3DUPd32Pseudo_UPD:
Bob Wilson431ac4ef2010-11-30 00:00:35 +00001719 case ARM::VLD4DUPd8Pseudo:
1720 case ARM::VLD4DUPd16Pseudo:
1721 case ARM::VLD4DUPd32Pseudo:
1722 case ARM::VLD4DUPd8Pseudo_UPD:
1723 case ARM::VLD4DUPd16Pseudo_UPD:
1724 case ARM::VLD4DUPd32Pseudo_UPD:
Ivan A. Kosarev72315982018-06-27 13:57:52 +00001725 case ARM::VLD2DUPq8EvenPseudo:
1726 case ARM::VLD2DUPq8OddPseudo:
1727 case ARM::VLD2DUPq16EvenPseudo:
1728 case ARM::VLD2DUPq16OddPseudo:
1729 case ARM::VLD2DUPq32EvenPseudo:
1730 case ARM::VLD2DUPq32OddPseudo:
1731 case ARM::VLD3DUPq8EvenPseudo:
1732 case ARM::VLD3DUPq8OddPseudo:
1733 case ARM::VLD3DUPq16EvenPseudo:
1734 case ARM::VLD3DUPq16OddPseudo:
1735 case ARM::VLD3DUPq32EvenPseudo:
1736 case ARM::VLD3DUPq32OddPseudo:
1737 case ARM::VLD4DUPq8EvenPseudo:
1738 case ARM::VLD4DUPq8OddPseudo:
1739 case ARM::VLD4DUPq16EvenPseudo:
1740 case ARM::VLD4DUPq16OddPseudo:
1741 case ARM::VLD4DUPq32EvenPseudo:
1742 case ARM::VLD4DUPq32OddPseudo:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001743 ExpandVLD(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001744 return true;
Bob Wilson75a64082010-09-02 16:00:54 +00001745
Bob Wilson950882b2010-08-28 05:12:57 +00001746 case ARM::VST2q8Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001747 case ARM::VST2q16Pseudo:
Bob Wilson950882b2010-08-28 05:12:57 +00001748 case ARM::VST2q32Pseudo:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001749 case ARM::VST2q8PseudoWB_fixed:
1750 case ARM::VST2q16PseudoWB_fixed:
1751 case ARM::VST2q32PseudoWB_fixed:
Jim Grosbach88ac7612011-12-14 21:32:11 +00001752 case ARM::VST2q8PseudoWB_register:
1753 case ARM::VST2q16PseudoWB_register:
1754 case ARM::VST2q32PseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001755 case ARM::VST3d8Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001756 case ARM::VST3d16Pseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001757 case ARM::VST3d32Pseudo:
Ivan A. Kosarev847daa12018-06-10 09:27:27 +00001758 case ARM::VST1d8TPseudo:
1759 case ARM::VST1d16TPseudo:
1760 case ARM::VST1d32TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001761 case ARM::VST1d64TPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001762 case ARM::VST3d8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001763 case ARM::VST3d16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001764 case ARM::VST3d32Pseudo_UPD:
Jim Grosbach98d032f2011-11-29 22:38:04 +00001765 case ARM::VST1d64TPseudoWB_fixed:
1766 case ARM::VST1d64TPseudoWB_register:
Bob Wilson97919e92010-08-26 18:51:29 +00001767 case ARM::VST3q8Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001768 case ARM::VST3q16Pseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001769 case ARM::VST3q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001770 case ARM::VST3q8oddPseudo:
1771 case ARM::VST3q16oddPseudo:
1772 case ARM::VST3q32oddPseudo:
Bob Wilson97919e92010-08-26 18:51:29 +00001773 case ARM::VST3q8oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001774 case ARM::VST3q16oddPseudo_UPD:
Bob Wilson97919e92010-08-26 18:51:29 +00001775 case ARM::VST3q32oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001776 case ARM::VST4d8Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001777 case ARM::VST4d16Pseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001778 case ARM::VST4d32Pseudo:
Ivan A. Kosarev847daa12018-06-10 09:27:27 +00001779 case ARM::VST1d8QPseudo:
1780 case ARM::VST1d16QPseudo:
1781 case ARM::VST1d32QPseudo:
Bob Wilson4cec4492010-08-26 05:33:30 +00001782 case ARM::VST1d64QPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001783 case ARM::VST4d8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001784 case ARM::VST4d16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001785 case ARM::VST4d32Pseudo_UPD:
Jim Grosbach5ee209c2011-11-29 22:58:48 +00001786 case ARM::VST1d64QPseudoWB_fixed:
1787 case ARM::VST1d64QPseudoWB_register:
Ivan A. Kosarev847daa12018-06-10 09:27:27 +00001788 case ARM::VST1q8HighQPseudo:
1789 case ARM::VST1q8LowQPseudo_UPD:
1790 case ARM::VST1q8HighTPseudo:
1791 case ARM::VST1q8LowTPseudo_UPD:
1792 case ARM::VST1q16HighQPseudo:
1793 case ARM::VST1q16LowQPseudo_UPD:
1794 case ARM::VST1q16HighTPseudo:
1795 case ARM::VST1q16LowTPseudo_UPD:
1796 case ARM::VST1q32HighQPseudo:
1797 case ARM::VST1q32LowQPseudo_UPD:
1798 case ARM::VST1q32HighTPseudo:
1799 case ARM::VST1q32LowTPseudo_UPD:
1800 case ARM::VST1q64HighQPseudo:
1801 case ARM::VST1q64LowQPseudo_UPD:
1802 case ARM::VST1q64HighTPseudo:
1803 case ARM::VST1q64LowTPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001804 case ARM::VST4q8Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001805 case ARM::VST4q16Pseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001806 case ARM::VST4q32Pseudo_UPD:
Bob Wilsona609b892011-02-07 17:43:15 +00001807 case ARM::VST4q8oddPseudo:
1808 case ARM::VST4q16oddPseudo:
1809 case ARM::VST4q32oddPseudo:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001810 case ARM::VST4q8oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001811 case ARM::VST4q16oddPseudo_UPD:
Bob Wilson9392b0e2010-08-25 23:27:42 +00001812 case ARM::VST4q32oddPseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001813 ExpandVST(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001814 return true;
Bob Wilsond5c57a52010-09-13 23:01:35 +00001815
Bob Wilsondc449902010-11-01 22:04:05 +00001816 case ARM::VLD1LNq8Pseudo:
1817 case ARM::VLD1LNq16Pseudo:
1818 case ARM::VLD1LNq32Pseudo:
1819 case ARM::VLD1LNq8Pseudo_UPD:
1820 case ARM::VLD1LNq16Pseudo_UPD:
1821 case ARM::VLD1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001822 case ARM::VLD2LNd8Pseudo:
1823 case ARM::VLD2LNd16Pseudo:
1824 case ARM::VLD2LNd32Pseudo:
1825 case ARM::VLD2LNq16Pseudo:
1826 case ARM::VLD2LNq32Pseudo:
1827 case ARM::VLD2LNd8Pseudo_UPD:
1828 case ARM::VLD2LNd16Pseudo_UPD:
1829 case ARM::VLD2LNd32Pseudo_UPD:
1830 case ARM::VLD2LNq16Pseudo_UPD:
1831 case ARM::VLD2LNq32Pseudo_UPD:
1832 case ARM::VLD3LNd8Pseudo:
1833 case ARM::VLD3LNd16Pseudo:
1834 case ARM::VLD3LNd32Pseudo:
1835 case ARM::VLD3LNq16Pseudo:
1836 case ARM::VLD3LNq32Pseudo:
1837 case ARM::VLD3LNd8Pseudo_UPD:
1838 case ARM::VLD3LNd16Pseudo_UPD:
1839 case ARM::VLD3LNd32Pseudo_UPD:
1840 case ARM::VLD3LNq16Pseudo_UPD:
1841 case ARM::VLD3LNq32Pseudo_UPD:
1842 case ARM::VLD4LNd8Pseudo:
1843 case ARM::VLD4LNd16Pseudo:
1844 case ARM::VLD4LNd32Pseudo:
1845 case ARM::VLD4LNq16Pseudo:
1846 case ARM::VLD4LNq32Pseudo:
1847 case ARM::VLD4LNd8Pseudo_UPD:
1848 case ARM::VLD4LNd16Pseudo_UPD:
1849 case ARM::VLD4LNd32Pseudo_UPD:
1850 case ARM::VLD4LNq16Pseudo_UPD:
1851 case ARM::VLD4LNq32Pseudo_UPD:
Bob Wilsond80b29d2010-11-02 21:18:25 +00001852 case ARM::VST1LNq8Pseudo:
1853 case ARM::VST1LNq16Pseudo:
1854 case ARM::VST1LNq32Pseudo:
1855 case ARM::VST1LNq8Pseudo_UPD:
1856 case ARM::VST1LNq16Pseudo_UPD:
1857 case ARM::VST1LNq32Pseudo_UPD:
Bob Wilsond5c57a52010-09-13 23:01:35 +00001858 case ARM::VST2LNd8Pseudo:
1859 case ARM::VST2LNd16Pseudo:
1860 case ARM::VST2LNd32Pseudo:
1861 case ARM::VST2LNq16Pseudo:
1862 case ARM::VST2LNq32Pseudo:
1863 case ARM::VST2LNd8Pseudo_UPD:
1864 case ARM::VST2LNd16Pseudo_UPD:
1865 case ARM::VST2LNd32Pseudo_UPD:
1866 case ARM::VST2LNq16Pseudo_UPD:
1867 case ARM::VST2LNq32Pseudo_UPD:
1868 case ARM::VST3LNd8Pseudo:
1869 case ARM::VST3LNd16Pseudo:
1870 case ARM::VST3LNd32Pseudo:
1871 case ARM::VST3LNq16Pseudo:
1872 case ARM::VST3LNq32Pseudo:
1873 case ARM::VST3LNd8Pseudo_UPD:
1874 case ARM::VST3LNd16Pseudo_UPD:
1875 case ARM::VST3LNd32Pseudo_UPD:
1876 case ARM::VST3LNq16Pseudo_UPD:
1877 case ARM::VST3LNq32Pseudo_UPD:
1878 case ARM::VST4LNd8Pseudo:
1879 case ARM::VST4LNd16Pseudo:
1880 case ARM::VST4LNd32Pseudo:
1881 case ARM::VST4LNq16Pseudo:
1882 case ARM::VST4LNq32Pseudo:
1883 case ARM::VST4LNd8Pseudo_UPD:
1884 case ARM::VST4LNd16Pseudo_UPD:
1885 case ARM::VST4LNd32Pseudo_UPD:
1886 case ARM::VST4LNq16Pseudo_UPD:
1887 case ARM::VST4LNq32Pseudo_UPD:
1888 ExpandLaneOp(MBBI);
Evan Chengb8b0ad82011-01-20 08:34:58 +00001889 return true;
Bob Wilsonc597fd3b2010-09-13 23:55:10 +00001890
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001891 case ARM::VTBL3Pseudo: ExpandVTBL(MBBI, ARM::VTBL3, false); return true;
1892 case ARM::VTBL4Pseudo: ExpandVTBL(MBBI, ARM::VTBL4, false); return true;
Jim Grosbach4a5c8872011-12-15 22:27:11 +00001893 case ARM::VTBX3Pseudo: ExpandVTBL(MBBI, ARM::VTBX3, true); return true;
1894 case ARM::VTBX4Pseudo: ExpandVTBL(MBBI, ARM::VTBX4, true); return true;
Tim Northoverb629c772016-04-18 21:48:55 +00001895
1896 case ARM::CMP_SWAP_8:
1897 if (STI->isThumb())
1898 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXB, ARM::t2STREXB,
1899 ARM::tUXTB, NextMBBI);
1900 else
1901 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXB, ARM::STREXB,
1902 ARM::UXTB, NextMBBI);
1903 case ARM::CMP_SWAP_16:
1904 if (STI->isThumb())
1905 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREXH, ARM::t2STREXH,
1906 ARM::tUXTH, NextMBBI);
1907 else
1908 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREXH, ARM::STREXH,
1909 ARM::UXTH, NextMBBI);
1910 case ARM::CMP_SWAP_32:
1911 if (STI->isThumb())
1912 return ExpandCMP_SWAP(MBB, MBBI, ARM::t2LDREX, ARM::t2STREX, 0,
1913 NextMBBI);
1914 else
1915 return ExpandCMP_SWAP(MBB, MBBI, ARM::LDREX, ARM::STREX, 0, NextMBBI);
1916
1917 case ARM::CMP_SWAP_64:
1918 return ExpandCMP_SWAP_64(MBB, MBBI, NextMBBI);
Jian Cai16fa8b02019-08-16 23:30:16 +00001919
1920 case ARM::tBL_PUSHLR:
1921 case ARM::BL_PUSHLR: {
1922 const bool Thumb = Opcode == ARM::tBL_PUSHLR;
1923 Register Reg = MI.getOperand(0).getReg();
1924 assert(Reg == ARM::LR && "expect LR register!");
1925 MachineInstrBuilder MIB;
1926 if (Thumb) {
1927 // push {lr}
1928 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tPUSH))
1929 .add(predOps(ARMCC::AL))
1930 .addReg(Reg);
1931
1932 // bl __gnu_mcount_nc
1933 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::tBL));
1934 } else {
1935 // stmdb sp!, {lr}
1936 BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::STMDB_UPD))
1937 .addReg(ARM::SP, RegState::Define)
1938 .addReg(ARM::SP)
1939 .add(predOps(ARMCC::AL))
1940 .addReg(Reg);
1941
1942 // bl __gnu_mcount_nc
1943 MIB = BuildMI(MBB, MBBI, MI.getDebugLoc(), TII->get(ARM::BL));
1944 }
1945 MIB.cloneMemRefs(MI);
1946 for (unsigned i = 1; i < MI.getNumOperands(); ++i) MIB.add(MI.getOperand(i));
1947 MI.eraseFromParent();
1948 return true;
1949 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001950 }
Evan Chengb8b0ad82011-01-20 08:34:58 +00001951}
1952
1953bool ARMExpandPseudo::ExpandMBB(MachineBasicBlock &MBB) {
1954 bool Modified = false;
1955
1956 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
1957 while (MBBI != E) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001958 MachineBasicBlock::iterator NMBBI = std::next(MBBI);
Tim Northoverb629c772016-04-18 21:48:55 +00001959 Modified |= ExpandMI(MBB, MBBI, NMBBI);
Evan Cheng207b2462009-11-06 23:52:48 +00001960 MBBI = NMBBI;
1961 }
1962
1963 return Modified;
1964}
1965
1966bool ARMExpandPseudo::runOnMachineFunction(MachineFunction &MF) {
Eric Christopher1b21f002015-01-29 00:19:33 +00001967 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
1968 TII = STI->getInstrInfo();
1969 TRI = STI->getRegisterInfo();
Evan Chengb8b0ad82011-01-20 08:34:58 +00001970 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng207b2462009-11-06 23:52:48 +00001971
Sjoerd Meijer937af542019-05-24 08:25:02 +00001972 LLVM_DEBUG(dbgs() << "********** ARM EXPAND PSEUDO INSTRUCTIONS **********\n"
1973 << "********** Function: " << MF.getName() << '\n');
1974
Evan Cheng207b2462009-11-06 23:52:48 +00001975 bool Modified = false;
Javed Absare9599e32017-07-20 12:35:37 +00001976 for (MachineBasicBlock &MBB : MF)
1977 Modified |= ExpandMBB(MBB);
Jakob Stoklund Olesen9c3badc2011-07-29 00:27:32 +00001978 if (VerifyARMPseudo)
1979 MF.verify(this, "After expanding ARM pseudo instructions.");
Sjoerd Meijer937af542019-05-24 08:25:02 +00001980
1981 LLVM_DEBUG(dbgs() << "***************************************************\n");
Evan Cheng207b2462009-11-06 23:52:48 +00001982 return Modified;
1983}
1984
1985/// createARMExpandPseudoPass - returns an instance of the pseudo instruction
1986/// expansion pass.
1987FunctionPass *llvm::createARMExpandPseudoPass() {
1988 return new ARMExpandPseudo();
1989}