blob: 846e7f577a280879d1742b8d11b652fc3a636712 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains instruction defs that are common to all hw codegen
10// targets.
11//
12//===----------------------------------------------------------------------===//
13
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +000014class AddressSpacesImpl {
15 int Flat = 0;
16 int Global = 1;
17 int Region = 2;
18 int Local = 3;
19 int Constant = 4;
20 int Private = 5;
21}
22
23def AddrSpaces : AddressSpacesImpl;
24
25
Matt Arsenault648e4222016-07-14 05:23:23 +000026class AMDGPUInst <dag outs, dag ins, string asm = "",
27 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000028 field bit isRegisterLoad = 0;
29 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000030
31 let Namespace = "AMDGPU";
32 let OutOperandList = outs;
33 let InOperandList = ins;
34 let AsmString = asm;
35 let Pattern = pattern;
36 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000037
Tom Stellarde1818af2016-02-18 03:42:32 +000038 // SoftFail is a field the disassembler can use to provide a way for
39 // instructions to not match without killing the whole decode process. It is
40 // mainly used for ARM, but Tablegen expects this field to exist or it fails
41 // to build the decode table.
42 field bits<64> SoftFail = 0;
43
44 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000045
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000046 let TSFlags{63} = isRegisterLoad;
47 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000048}
49
Matt Arsenault648e4222016-07-14 05:23:23 +000050class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
51 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000052
53 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000054}
55
Tom Stellardc5a154d2018-06-28 23:47:12 +000056//===---------------------------------------------------------------------===//
57// Return instruction
58//===---------------------------------------------------------------------===//
59
60class ILFormat<dag outs, dag ins, string asmstr, list<dag> pattern>
61: Instruction {
62
63 let Namespace = "AMDGPU";
64 dag OutOperandList = outs;
65 dag InOperandList = ins;
66 let Pattern = pattern;
67 let AsmString = !strconcat(asmstr, "\n");
68 let isPseudo = 1;
69 let Itinerary = NullALU;
70 bit hasIEEEFlag = 0;
71 bit hasZeroOpFlag = 0;
72 let mayLoad = 0;
73 let mayStore = 0;
74 let hasSideEffects = 0;
75 let isCodeGenOnly = 1;
76}
77
Matt Arsenault57ef94f2019-07-30 15:56:43 +000078def TruePredicate : Predicate<"">;
Tom Stellardc5a154d2018-06-28 23:47:12 +000079
Tom Stellardc5a154d2018-06-28 23:47:12 +000080class PredicateControl {
Matt Arsenaultd7047272019-02-08 19:18:01 +000081 Predicate SubtargetPredicate = TruePredicate;
Tom Stellardc5a154d2018-06-28 23:47:12 +000082 list<Predicate> AssemblerPredicates = [];
83 Predicate AssemblerPredicate = TruePredicate;
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +000084 Predicate WaveSizePredicate = TruePredicate;
Tom Stellardc5a154d2018-06-28 23:47:12 +000085 list<Predicate> OtherPredicates = [];
86 list<Predicate> Predicates = !listconcat([SubtargetPredicate,
Stanislav Mekhanoshin8bcc9bb2019-06-13 19:18:29 +000087 AssemblerPredicate,
88 WaveSizePredicate],
Tom Stellardc5a154d2018-06-28 23:47:12 +000089 AssemblerPredicates,
90 OtherPredicates);
91}
92class AMDGPUPat<dag pattern, dag result> : Pat<pattern, result>,
93 PredicateControl;
94
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000095def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
96def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
97def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
98def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
99def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
100def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +0000101def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Jan Vesely39aeab42017-12-04 23:07:28 +0000102def FMA : Predicate<"Subtarget->hasFMA()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +0000103
Tom Stellard75aadc22012-12-11 21:25:42 +0000104def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
105
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000106def u16ImmTarget : AsmOperandClass {
107 let Name = "U16Imm";
108 let RenderMethod = "addImmOperands";
109}
110
111def s16ImmTarget : AsmOperandClass {
112 let Name = "S16Imm";
113 let RenderMethod = "addImmOperands";
114}
115
Tom Stellardb02094e2014-07-21 15:45:01 +0000116let OperandType = "OPERAND_IMMEDIATE" in {
117
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000118def u32imm : Operand<i32> {
119 let PrintMethod = "printU32ImmOperand";
120}
121
122def u16imm : Operand<i16> {
123 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +0000124 let ParserMatchClass = u16ImmTarget;
125}
126
127def s16imm : Operand<i16> {
128 let PrintMethod = "printU16ImmOperand";
129 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000130}
131
132def u8imm : Operand<i8> {
133 let PrintMethod = "printU8ImmOperand";
134}
135
Tom Stellardb02094e2014-07-21 15:45:01 +0000136} // End OperandType = "OPERAND_IMMEDIATE"
137
Tom Stellardbc5b5372014-06-13 16:38:59 +0000138//===--------------------------------------------------------------------===//
139// Custom Operands
140//===--------------------------------------------------------------------===//
141def brtarget : Operand<OtherVT>;
142
Tom Stellardc0845332013-11-22 23:07:58 +0000143//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000144// Misc. PatFrags
145//===----------------------------------------------------------------------===//
146
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000147class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
148 (ops node:$src0),
149 (op $src0),
150 [{ return N->hasOneUse(); }]
151>;
152
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000153class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
154 (ops node:$src0, node:$src1),
155 (op $src0, $src1),
156 [{ return N->hasOneUse(); }]
157>;
158
159class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
160 (ops node:$src0, node:$src1, node:$src2),
161 (op $src0, $src1, $src2),
162 [{ return N->hasOneUse(); }]
163>;
164
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000165let Properties = [SDNPCommutative, SDNPAssociative] in {
166def smax_oneuse : HasOneUseBinOp<smax>;
167def smin_oneuse : HasOneUseBinOp<smin>;
168def umax_oneuse : HasOneUseBinOp<umax>;
169def umin_oneuse : HasOneUseBinOp<umin>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000170
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000171def fminnum_oneuse : HasOneUseBinOp<fminnum>;
172def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000173
174def fminnum_ieee_oneuse : HasOneUseBinOp<fminnum_ieee>;
175def fmaxnum_ieee_oneuse : HasOneUseBinOp<fmaxnum_ieee>;
176
177
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000178def and_oneuse : HasOneUseBinOp<and>;
179def or_oneuse : HasOneUseBinOp<or>;
180def xor_oneuse : HasOneUseBinOp<xor>;
181} // Properties = [SDNPCommutative, SDNPAssociative]
182
Graham Sellers04f7a4d2018-11-29 16:05:38 +0000183def not_oneuse : HasOneUseUnaryOp<not>;
184
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000185def add_oneuse : HasOneUseBinOp<add>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000186def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000187
188def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000189def shl_oneuse : HasOneUseBinOp<shl>;
190
191def select_oneuse : HasOneUseTernaryOp<select>;
192
Farhana Aleen3528c802018-08-21 16:21:15 +0000193def AMDGPUmul_u24_oneuse : HasOneUseBinOp<AMDGPUmul_u24>;
194def AMDGPUmul_i24_oneuse : HasOneUseBinOp<AMDGPUmul_i24>;
195
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000196def srl_16 : PatFrag<
197 (ops node:$src0), (srl_oneuse node:$src0, (i32 16))
198>;
199
200
201def hi_i16_elt : PatFrag<
202 (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0))))
203>;
204
205
206def hi_f16_elt : PatLeaf<
207 (vt), [{
208 if (N->getOpcode() != ISD::BITCAST)
209 return false;
210 SDValue Tmp = N->getOperand(0);
211
212 if (Tmp.getOpcode() != ISD::SRL)
213 return false;
214 if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1))
215 return RHS->getZExtValue() == 16;
216 return false;
217}]>;
218
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000219//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000220// PatLeafs for floating-point comparisons
221//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000222
Matt Arsenaulte3401a92019-07-19 20:24:40 +0000223def COND_OEQ : PatFrags<(ops), [(OtherVT SETOEQ), (OtherVT SETEQ)]>;
224def COND_ONE : PatFrags<(ops), [(OtherVT SETONE), (OtherVT SETNE)]>;
225def COND_OGT : PatFrags<(ops), [(OtherVT SETOGT), (OtherVT SETGT)]>;
226def COND_OGE : PatFrags<(ops), [(OtherVT SETOGE), (OtherVT SETGE)]>;
227def COND_OLT : PatFrags<(ops), [(OtherVT SETOLT), (OtherVT SETLT)]>;
228def COND_OLE : PatFrags<(ops), [(OtherVT SETOLE), (OtherVT SETLE)]>;
229def COND_O : PatFrags<(ops), [(OtherVT SETO)]>;
230def COND_UO : PatFrags<(ops), [(OtherVT SETUO)]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000231
232//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000233// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000234//===----------------------------------------------------------------------===//
235
Matt Arsenaulte3401a92019-07-19 20:24:40 +0000236def COND_UEQ : PatFrag<(ops), (OtherVT SETUEQ)>;
237def COND_UNE : PatFrag<(ops), (OtherVT SETUNE)>;
238def COND_UGT : PatFrag<(ops), (OtherVT SETUGT)>;
239def COND_UGE : PatFrag<(ops), (OtherVT SETUGE)>;
240def COND_ULT : PatFrag<(ops), (OtherVT SETULT)>;
241def COND_ULE : PatFrag<(ops), (OtherVT SETULE)>;
Tom Stellardc0845332013-11-22 23:07:58 +0000242
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000243// XXX - For some reason R600 version is preferring to use unordered
244// for setne?
Matt Arsenaulte3401a92019-07-19 20:24:40 +0000245def COND_UNE_NE : PatFrags<(ops), [(OtherVT SETUNE), (OtherVT SETNE)]>;
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000246
Tom Stellardc0845332013-11-22 23:07:58 +0000247//===----------------------------------------------------------------------===//
248// PatLeafs for signed comparisons
249//===----------------------------------------------------------------------===//
250
Matt Arsenaulte3401a92019-07-19 20:24:40 +0000251def COND_SGT : PatFrag<(ops), (OtherVT SETGT)>;
252def COND_SGE : PatFrag<(ops), (OtherVT SETGE)>;
253def COND_SLT : PatFrag<(ops), (OtherVT SETLT)>;
254def COND_SLE : PatFrag<(ops), (OtherVT SETLE)>;
Tom Stellardc0845332013-11-22 23:07:58 +0000255
256//===----------------------------------------------------------------------===//
257// PatLeafs for integer equality
258//===----------------------------------------------------------------------===//
259
Matt Arsenaulte3401a92019-07-19 20:24:40 +0000260def COND_EQ : PatFrags<(ops), [(OtherVT SETEQ), (OtherVT SETUEQ)]>;
261def COND_NE : PatFrags<(ops), [(OtherVT SETNE), (OtherVT SETUNE)]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000262
Matt Arsenaulte3401a92019-07-19 20:24:40 +0000263// FIXME: Should not need code predicate
264//def COND_NULL : PatLeaf<(OtherVT null_frag)>;
Christian Konigb19849a2013-02-21 15:17:04 +0000265def COND_NULL : PatLeaf <
266 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000267 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000268>;
269
Tom Stellardc5a154d2018-06-28 23:47:12 +0000270//===----------------------------------------------------------------------===//
271// PatLeafs for Texture Constants
272//===----------------------------------------------------------------------===//
273
274def TEX_ARRAY : PatLeaf<
275 (imm),
276 [{uint32_t TType = (uint32_t)N->getZExtValue();
277 return TType == 9 || TType == 10 || TType == 16;
278 }]
279>;
280
281def TEX_RECT : PatLeaf<
282 (imm),
283 [{uint32_t TType = (uint32_t)N->getZExtValue();
284 return TType == 5;
285 }]
286>;
287
288def TEX_SHADOW : PatLeaf<
289 (imm),
290 [{uint32_t TType = (uint32_t)N->getZExtValue();
291 return (TType >= 6 && TType <= 8) || TType == 13;
292 }]
293>;
294
295def TEX_SHADOW_ARRAY : PatLeaf<
296 (imm),
297 [{uint32_t TType = (uint32_t)N->getZExtValue();
298 return TType == 11 || TType == 12 || TType == 17;
299 }]
300>;
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000301
302//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000303// Load/Store Pattern Fragments
304//===----------------------------------------------------------------------===//
305
Matt Arsenaultae87b9f2019-08-01 03:41:41 +0000306def atomic_cmp_swap_glue : SDNode <"ISD::ATOMIC_CMP_SWAP", SDTAtomic3,
307 [SDNPHasChain, SDNPMayStore, SDNPMayLoad, SDNPMemOperand, SDNPInGlue]
308>;
309
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000310class AddressSpaceList<list<int> AS> {
311 list<int> AddrSpaces = AS;
312}
313
Matt Arsenault52c26242019-07-31 00:14:43 +0000314class Aligned<int Bytes> {
315 int MinAlignment = Bytes;
316}
Farhana Aleena7cb3112018-03-09 17:41:39 +0000317
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000318class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000319
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000320class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000321 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
322>;
323
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000324class StoreHi16<SDPatternOperator op> : PatFrag <
325 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
326>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000327
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000328def LoadAddress_constant : AddressSpaceList<[ AddrSpaces.Constant ]>;
329def LoadAddress_global : AddressSpaceList<[ AddrSpaces.Global, AddrSpaces.Constant ]>;
330def StoreAddress_global : AddressSpaceList<[ AddrSpaces.Global ]>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000331
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000332def LoadAddress_flat : AddressSpaceList<[ AddrSpaces.Flat,
333 AddrSpaces.Global,
334 AddrSpaces.Constant ]>;
335def StoreAddress_flat : AddressSpaceList<[ AddrSpaces.Flat, AddrSpaces.Global ]>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000336
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000337def LoadAddress_private : AddressSpaceList<[ AddrSpaces.Private ]>;
338def StoreAddress_private : AddressSpaceList<[ AddrSpaces.Private ]>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000339
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000340def LoadAddress_local : AddressSpaceList<[ AddrSpaces.Local ]>;
341def StoreAddress_local : AddressSpaceList<[ AddrSpaces.Local ]>;
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000342
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000343def LoadAddress_region : AddressSpaceList<[ AddrSpaces.Region ]>;
344def StoreAddress_region : AddressSpaceList<[ AddrSpaces.Region ]>;
345
346
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000347
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000348class GlobalLoadAddress : CodePatPred<[{
349 auto AS = cast<MemSDNode>(N)->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +0000350 return AS == AMDGPUAS::GLOBAL_ADDRESS || AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000351}]>;
352
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000353class FlatLoadAddress : CodePatPred<[{
354 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +0000355 return AS == AMDGPUAS::FLAT_ADDRESS ||
356 AS == AMDGPUAS::GLOBAL_ADDRESS ||
357 AS == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000358}]>;
359
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000360class GlobalAddress : CodePatPred<[{
361 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
362}]>;
363
364class PrivateAddress : CodePatPred<[{
365 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
366}]>;
367
368class LocalAddress : CodePatPred<[{
369 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
370}]>;
371
372class RegionAddress : CodePatPred<[{
373 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
374}]>;
375
Matt Arsenaultbc683832017-09-20 03:43:35 +0000376class FlatStoreAddress : CodePatPred<[{
377 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
Matt Arsenault0da63502018-08-31 05:49:54 +0000378 return AS == AMDGPUAS::FLAT_ADDRESS ||
379 AS == AMDGPUAS::GLOBAL_ADDRESS;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000380}]>;
381
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000382// TODO: Remove these when stores to new PatFrag format.
Matt Arsenaultbc683832017-09-20 03:43:35 +0000383class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000384class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000385class RegionStore <SDPatternOperator op> : StoreFrag <op>, RegionAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000386class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000387class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
388
Matt Arsenaultbc683832017-09-20 03:43:35 +0000389
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000390foreach as = [ "global", "flat", "constant", "local", "private", "region" ] in {
391let AddressSpaces = !cast<AddressSpaceList>("LoadAddress_"#as).AddrSpaces in {
Matt Arsenaultbc683832017-09-20 03:43:35 +0000392
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000393def load_#as : PatFrag<(ops node:$ptr), (unindexedload node:$ptr)> {
394 let IsLoad = 1;
395 let IsNonExtLoad = 1;
396}
397
398def extloadi8_#as : PatFrag<(ops node:$ptr), (extload node:$ptr)> {
399 let IsLoad = 1;
400 let MemoryVT = i8;
401}
402
403def extloadi16_#as : PatFrag<(ops node:$ptr), (extload node:$ptr)> {
404 let IsLoad = 1;
405 let MemoryVT = i16;
406}
407
408def sextloadi8_#as : PatFrag<(ops node:$ptr), (sextload node:$ptr)> {
409 let IsLoad = 1;
410 let MemoryVT = i8;
411}
412
413def sextloadi16_#as : PatFrag<(ops node:$ptr), (sextload node:$ptr)> {
414 let IsLoad = 1;
415 let MemoryVT = i16;
416}
417
418def zextloadi8_#as : PatFrag<(ops node:$ptr), (zextload node:$ptr)> {
419 let IsLoad = 1;
420 let MemoryVT = i8;
421}
422
423def zextloadi16_#as : PatFrag<(ops node:$ptr), (zextload node:$ptr)> {
424 let IsLoad = 1;
425 let MemoryVT = i16;
426}
427
428def atomic_load_32_#as : PatFrag<(ops node:$ptr), (atomic_load_32 node:$ptr)> {
429 let IsAtomic = 1;
430 let MemoryVT = i32;
431}
432
433def atomic_load_64_#as : PatFrag<(ops node:$ptr), (atomic_load_64 node:$ptr)> {
434 let IsAtomic = 1;
435 let MemoryVT = i64;
436}
437
Matt Arsenault8f8d07e2019-07-16 18:21:25 +0000438def store_#as : PatFrag<(ops node:$val, node:$ptr),
439 (unindexedstore node:$val, node:$ptr)> {
440 let IsStore = 1;
441 let IsTruncStore = 0;
442}
443
444// truncstore fragments.
445def truncstore_#as : PatFrag<(ops node:$val, node:$ptr),
446 (unindexedstore node:$val, node:$ptr)> {
447 let IsStore = 1;
448 let IsTruncStore = 1;
449}
450
451// TODO: We don't really need the truncstore here. We can use
452// unindexedstore with MemoryVT directly, which will save an
453// unnecessary check that the memory size is less than the value type
454// in the generated matcher table.
455def truncstorei8_#as : PatFrag<(ops node:$val, node:$ptr),
456 (truncstore node:$val, node:$ptr)> {
457 let IsStore = 1;
458 let MemoryVT = i8;
459}
460
461def truncstorei16_#as : PatFrag<(ops node:$val, node:$ptr),
462 (truncstore node:$val, node:$ptr)> {
463 let IsStore = 1;
464 let MemoryVT = i16;
465}
466
467defm atomic_store_#as : binary_atomic_op<atomic_store>;
468
Matt Arsenaultc6fd5ab2019-07-16 17:38:50 +0000469} // End let AddressSpaces = ...
470} // End foreach AddrSpace
Matt Arsenaultbc683832017-09-20 03:43:35 +0000471
Matt Arsenault8f8d07e2019-07-16 18:21:25 +0000472
Matt Arsenaulte6ce4842019-08-01 03:25:52 +0000473multiclass ret_noret_binary_atomic_op<SDNode atomic_op, bit IsInt = 1> {
474 foreach as = [ "global", "flat", "constant", "local", "private", "region" ] in {
475 let AddressSpaces = !cast<AddressSpaceList>("LoadAddress_"#as).AddrSpaces in {
476 defm "_"#as : binary_atomic_op<atomic_op, IsInt>;
477
478 let PredicateCode = [{return (SDValue(N, 0).use_empty());}] in {
479 defm "_"#as#"_noret" : binary_atomic_op<atomic_op, IsInt>;
480 }
481
482 let PredicateCode = [{return !(SDValue(N, 0).use_empty());}] in {
483 defm "_"#as#"_ret" : binary_atomic_op<atomic_op, IsInt>;
484 }
485 }
486 }
487}
488
489defm atomic_swap : ret_noret_binary_atomic_op<atomic_swap>;
490defm atomic_load_add : ret_noret_binary_atomic_op<atomic_load_add>;
491defm atomic_load_and : ret_noret_binary_atomic_op<atomic_load_and>;
492defm atomic_load_max : ret_noret_binary_atomic_op<atomic_load_max>;
493defm atomic_load_min : ret_noret_binary_atomic_op<atomic_load_min>;
494defm atomic_load_or : ret_noret_binary_atomic_op<atomic_load_or>;
495defm atomic_load_sub : ret_noret_binary_atomic_op<atomic_load_sub>;
496defm atomic_load_umax : ret_noret_binary_atomic_op<atomic_load_umax>;
497defm atomic_load_umin : ret_noret_binary_atomic_op<atomic_load_umin>;
498defm atomic_load_xor : ret_noret_binary_atomic_op<atomic_load_xor>;
499defm atomic_load_fadd : ret_noret_binary_atomic_op<atomic_load_fadd, 0>;
500
501
Matt Arsenaultbc683832017-09-20 03:43:35 +0000502def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
503def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
504
Matt Arsenaultbc683832017-09-20 03:43:35 +0000505def store_atomic_global : GlobalStore<atomic_store>;
506def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
507def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000508
Matt Arsenaultbc683832017-09-20 03:43:35 +0000509def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
510def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000511def atomic_store_local : LocalStore <atomic_store>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000512
Tom Stellardf3fc5552014-08-22 18:49:35 +0000513
Matt Arsenault52c26242019-07-31 00:14:43 +0000514def load_align8_local : PatFrag <(ops node:$ptr), (load_local node:$ptr)> {
515 let IsLoad = 1;
Matt Arsenault35940112019-08-01 00:53:38 +0000516 let IsNonExtLoad = 1;
Matt Arsenault52c26242019-07-31 00:14:43 +0000517 let MinAlignment = 8;
518}
Farhana Aleena7cb3112018-03-09 17:41:39 +0000519
Matt Arsenault52c26242019-07-31 00:14:43 +0000520def load_align16_local : PatFrag <(ops node:$ptr), (load_local node:$ptr)> {
521 let IsLoad = 1;
Matt Arsenault35940112019-08-01 00:53:38 +0000522 let IsNonExtLoad = 1;
Matt Arsenault52c26242019-07-31 00:14:43 +0000523 let MinAlignment = 16;
524}
Matt Arsenault72574102014-06-11 18:08:34 +0000525
Matt Arsenault52c26242019-07-31 00:14:43 +0000526def store_align8_local: PatFrag<(ops node:$val, node:$ptr),
527 (store_local node:$val, node:$ptr)>, Aligned<8> {
528 let IsStore = 1;
Matt Arsenault3baf4d32019-08-01 03:09:15 +0000529 let IsTruncStore = 0;
Matt Arsenault52c26242019-07-31 00:14:43 +0000530}
Matt Arsenault3baf4d32019-08-01 03:09:15 +0000531
Matt Arsenault52c26242019-07-31 00:14:43 +0000532def store_align16_local: PatFrag<(ops node:$val, node:$ptr),
533 (store_local node:$val, node:$ptr)>, Aligned<16> {
534 let IsStore = 1;
Matt Arsenault3baf4d32019-08-01 03:09:15 +0000535 let IsTruncStore = 0;
Matt Arsenault52c26242019-07-31 00:14:43 +0000536}
537
Matt Arsenaultbc683832017-09-20 03:43:35 +0000538
Matt Arsenaultbc683832017-09-20 03:43:35 +0000539def atomic_store_flat : FlatStore <atomic_store>;
540def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
541def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
542
543
Matt Arsenault72574102014-06-11 18:08:34 +0000544class local_binary_atomic_op<SDNode atomic_op> :
545 PatFrag<(ops node:$ptr, node:$value),
546 (atomic_op node:$ptr, node:$value), [{
Matt Arsenault0da63502018-08-31 05:49:54 +0000547 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000548}]>;
549
Nicolai Haehnle4dc3b2b2019-07-01 17:17:45 +0000550class region_binary_atomic_op<SDNode atomic_op> :
551 PatFrag<(ops node:$ptr, node:$value),
552 (atomic_op node:$ptr, node:$value), [{
553 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::REGION_ADDRESS;
554}]>;
555
556
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000557def mskor_global : PatFrag<(ops node:$val, node:$ptr),
558 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Matt Arsenault0da63502018-08-31 05:49:54 +0000559 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000560}]>;
561
Matt Arsenaultae87b9f2019-08-01 03:41:41 +0000562let AddressSpaces = StoreAddress_local.AddrSpaces in {
563defm atomic_cmp_swap_local : ternary_atomic_op<atomic_cmp_swap>;
564defm atomic_cmp_swap_local_m0 : ternary_atomic_op<atomic_cmp_swap_glue>;
565}
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000566
Matt Arsenaultae87b9f2019-08-01 03:41:41 +0000567let AddressSpaces = StoreAddress_region.AddrSpaces in {
568defm atomic_cmp_swap_region : ternary_atomic_op<atomic_cmp_swap>;
569defm atomic_cmp_swap_region_m0 : ternary_atomic_op<atomic_cmp_swap_glue>;
570}
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000571
Stanislav Mekhanoshine93279f2019-07-11 00:10:17 +0000572class global_binary_atomic_op_frag<SDNode atomic_op> : PatFrag<
573 (ops node:$ptr, node:$value),
574 (atomic_op node:$ptr, node:$value),
575 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;}]>;
576
Matt Arsenaultbc683832017-09-20 03:43:35 +0000577// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000578def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000579 (ops node:$ptr, node:$value),
580 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000581
582def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000583 (ops node:$ptr, node:$cmp, node:$value),
584 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
585
Jan Vesely206a5102016-12-23 15:34:51 +0000586
587def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000588 (ops node:$ptr, node:$cmp, node:$value),
589 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000590 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000591
592def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000593 (ops node:$ptr, node:$cmp, node:$value),
594 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
Matt Arsenault0da63502018-08-31 05:49:54 +0000595 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000596
Tom Stellardb4a313a2014-08-01 00:32:39 +0000597//===----------------------------------------------------------------------===//
598// Misc Pattern Fragments
599//===----------------------------------------------------------------------===//
600
Tom Stellard75aadc22012-12-11 21:25:42 +0000601class Constants {
602int TWO_PI = 0x40c90fdb;
603int PI = 0x40490fdb;
604int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000605int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000606int FP16_ONE = 0x3C00;
Matt Arsenaultde496c322018-07-30 12:16:58 +0000607int FP16_NEG_ONE = 0xBC00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000608int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000609int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000610int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000611int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000612}
613def CONST : Constants;
614
615def FP_ZERO : PatLeaf <
616 (fpimm),
617 [{return N->getValueAPF().isZero();}]
618>;
619
620def FP_ONE : PatLeaf <
621 (fpimm),
622 [{return N->isExactlyValue(1.0);}]
623>;
624
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000625def FP_HALF : PatLeaf <
626 (fpimm),
627 [{return N->isExactlyValue(0.5);}]
628>;
629
Tom Stellard75aadc22012-12-11 21:25:42 +0000630/* Generic helper patterns for intrinsics */
631/* -------------------------------------- */
632
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000633class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000634 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000635 (fpow f32:$src0, f32:$src1),
636 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000637>;
638
639/* Other helper patterns */
640/* --------------------- */
641
642/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000643class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000644 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000645 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000646 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000647 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenaultd7047272019-02-08 19:18:01 +0000648>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000649
650/* Insert element pattern */
651class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000652 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000653 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000654 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000655 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenaultd7047272019-02-08 19:18:01 +0000656>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000658// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
659// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000660// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000661class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000662 (dt (bitconvert (st rc:$src0))),
663 (dt rc:$src0)
664>;
665
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000666// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
667// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000668class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000669 (vt (AMDGPUdwordaddr (vt rc:$addr))),
670 (vt rc:$addr)
671>;
672
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000673// BFI_INT patterns
674
Matt Arsenault7d858d82014-11-02 23:46:54 +0000675multiclass BFIPatterns <Instruction BFI_INT,
676 Instruction LoadImm32,
677 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000678 // Definition from ISA doc:
679 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000680 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000681 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
682 (BFI_INT $x, $y, $z)
683 >;
684
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000685 // 64-bit version
686 def : AMDGPUPat <
687 (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))),
688 (REG_SEQUENCE RC64,
689 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
690 (i32 (EXTRACT_SUBREG $y, sub0)),
691 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
692 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
693 (i32 (EXTRACT_SUBREG $y, sub1)),
694 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
695 >;
696
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000697 // SHA-256 Ch function
698 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000699 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000700 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
701 (BFI_INT $x, $y, $z)
702 >;
703
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000704 // 64-bit version
705 def : AMDGPUPat <
706 (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))),
707 (REG_SEQUENCE RC64,
708 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
709 (i32 (EXTRACT_SUBREG $y, sub0)),
710 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
711 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
712 (i32 (EXTRACT_SUBREG $y, sub1)),
713 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
714 >;
715
Matt Arsenault90c75932017-10-03 00:06:41 +0000716 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000717 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000718 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000719 >;
720
Matt Arsenault90c75932017-10-03 00:06:41 +0000721 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000722 (f32 (fcopysign f32:$src0, f64:$src1)),
723 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
724 (i32 (EXTRACT_SUBREG $src1, sub1)))
725 >;
726
Matt Arsenault90c75932017-10-03 00:06:41 +0000727 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000728 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000729 (REG_SEQUENCE RC64,
730 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000731 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000732 (i32 (EXTRACT_SUBREG $src0, sub1)),
733 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
734 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000735
Matt Arsenault90c75932017-10-03 00:06:41 +0000736 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000737 (f64 (fcopysign f64:$src0, f32:$src1)),
738 (REG_SEQUENCE RC64,
739 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000740 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000741 (i32 (EXTRACT_SUBREG $src0, sub1)),
742 $src1), sub1)
743 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000744}
745
Tom Stellardeac65dd2013-05-03 17:21:20 +0000746// SHA-256 Ma patterns
747
748// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000749multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> {
750 def : AMDGPUPat <
751 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
752 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
753 >;
754
755 def : AMDGPUPat <
756 (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))),
757 (REG_SEQUENCE RC64,
758 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)),
759 (i32 (EXTRACT_SUBREG $y, sub0))),
760 (i32 (EXTRACT_SUBREG $z, sub0)),
761 (i32 (EXTRACT_SUBREG $y, sub0))), sub0,
762 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)),
763 (i32 (EXTRACT_SUBREG $y, sub1))),
764 (i32 (EXTRACT_SUBREG $z, sub1)),
765 (i32 (EXTRACT_SUBREG $y, sub1))), sub1)
766 >;
767}
Tom Stellardeac65dd2013-05-03 17:21:20 +0000768
Tom Stellard2b971eb2013-05-10 02:09:45 +0000769// Bitfield extract patterns
770
Marek Olsak949f5da2015-03-24 13:40:34 +0000771def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
772 return isMask_32(N->getZExtValue());
773}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000774
Marek Olsak949f5da2015-03-24 13:40:34 +0000775def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000776 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000777 MVT::i32);
778}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000779
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000780multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000781 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000782 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
783 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
784 >;
785
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000786 // x & ((1 << y) - 1)
787 def : AMDGPUPat <
788 (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000789 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000790 >;
791
Roman Lebedevdec562c2018-06-15 09:56:45 +0000792 // x & ~(-1 << y)
793 def : AMDGPUPat <
794 (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000795 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedevdec562c2018-06-15 09:56:45 +0000796 >;
797
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000798 // x & (-1 >> (bitwidth - y))
799 def : AMDGPUPat <
800 (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000801 (UBFE $src, (MOV (i32 0)), $width)
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000802 >;
803
804 // x << (bitwidth - y) >> (bitwidth - y)
Matt Arsenault90c75932017-10-03 00:06:41 +0000805 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000806 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000807 (UBFE $src, (MOV (i32 0)), $width)
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000808 >;
809
Matt Arsenault90c75932017-10-03 00:06:41 +0000810 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000811 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
Jan Vesely6ff58ed2018-07-27 15:00:13 +0000812 (SBFE $src, (MOV (i32 0)), $width)
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000813 >;
814}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000815
Tom Stellard5643c4a2013-05-20 15:02:19 +0000816// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000817class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000818 (rotr i32:$src0, i32:$src1),
819 (BIT_ALIGN $src0, $src0, $src1)
820>;
821
Aakanksha Patila992c692018-11-12 21:04:06 +0000822multiclass IntMed3Pat<Instruction med3Inst,
823 SDPatternOperator min,
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000824 SDPatternOperator max,
Matt Arsenault10268f92017-02-27 22:40:39 +0000825 SDPatternOperator min_oneuse,
Aakanksha Patila992c692018-11-12 21:04:06 +0000826 SDPatternOperator max_oneuse,
827 ValueType vt = i32> {
828
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000829 // This matches 16 permutations of
Aakanksha Patila992c692018-11-12 21:04:06 +0000830 // min(max(a, b), max(min(a, b), c))
831 def : AMDGPUPat <
832 (min (max_oneuse vt:$src0, vt:$src1),
833 (max_oneuse (min_oneuse vt:$src0, vt:$src1), vt:$src2)),
834 (med3Inst vt:$src0, vt:$src1, vt:$src2)
835>;
836
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000837 // This matches 16 permutations of
Aakanksha Patila992c692018-11-12 21:04:06 +0000838 // max(min(x, y), min(max(x, y), z))
839 def : AMDGPUPat <
Matt Arsenault10268f92017-02-27 22:40:39 +0000840 (max (min_oneuse vt:$src0, vt:$src1),
841 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000842 (med3Inst $src0, $src1, $src2)
843>;
Aakanksha Patila992c692018-11-12 21:04:06 +0000844}
Matt Arsenaulte8c03a22019-03-08 20:58:11 +0000845
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000846// Special conversion patterns
847
848def cvt_rpi_i32_f32 : PatFrag <
849 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000850 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
851 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000852>;
853
854def cvt_flr_i32_f32 : PatFrag <
855 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000856 (fp_to_sint (ffloor $src)),
857 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000858>;
859
Changpeng Fang20fe3d22019-01-15 23:12:36 +0000860let AddedComplexity = 2 in {
Matt Arsenault90c75932017-10-03 00:06:41 +0000861class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000862 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000863 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
864 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000865>;
866
Matt Arsenault90c75932017-10-03 00:06:41 +0000867class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000868 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000869 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
870 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000871>;
Changpeng Fang20fe3d22019-01-15 23:12:36 +0000872} // AddedComplexity.
Matt Arsenaulteb260202014-05-22 18:00:15 +0000873
Matt Arsenault90c75932017-10-03 00:06:41 +0000874class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000875 (fdiv FP_ONE, vt:$src),
876 (RcpInst $src)
877>;
878
Matt Arsenault90c75932017-10-03 00:06:41 +0000879class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000880 (AMDGPUrcp (fsqrt vt:$src)),
881 (RsqInst $src)
882>;
Matt Arsenault687ec752018-10-22 16:27:27 +0000883
884// Instructions which select to the same v_min_f*
885def fminnum_like : PatFrags<(ops node:$src0, node:$src1),
886 [(fminnum_ieee node:$src0, node:$src1),
887 (fminnum node:$src0, node:$src1)]
888>;
889
890// Instructions which select to the same v_max_f*
891def fmaxnum_like : PatFrags<(ops node:$src0, node:$src1),
892 [(fmaxnum_ieee node:$src0, node:$src1),
893 (fmaxnum node:$src0, node:$src1)]
894>;
895
896def fminnum_like_oneuse : PatFrags<(ops node:$src0, node:$src1),
897 [(fminnum_ieee_oneuse node:$src0, node:$src1),
898 (fminnum_oneuse node:$src0, node:$src1)]
899>;
900
901def fmaxnum_like_oneuse : PatFrags<(ops node:$src0, node:$src1),
902 [(fmaxnum_ieee_oneuse node:$src0, node:$src1),
903 (fmaxnum_oneuse node:$src0, node:$src1)]
904>;