Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1 | //===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file is part of the X86 Disassembler Emitter. |
| 11 | // It contains the implementation of a single recognizable instruction. |
| 12 | // Documentation for the disassembler emitter in general can be found in |
| 13 | // X86DisasemblerEmitter.h. |
| 14 | // |
| 15 | //===----------------------------------------------------------------------===// |
| 16 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 17 | #include "X86RecognizableInstr.h" |
Chandler Carruth | 91d19d8 | 2012-12-04 10:37:14 +0000 | [diff] [blame] | 18 | #include "X86DisassemblerShared.h" |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 19 | #include "X86ModRMFilters.h" |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 20 | #include "llvm/Support/ErrorHandling.h" |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 21 | #include <string> |
| 22 | |
| 23 | using namespace llvm; |
| 24 | |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 25 | #define MRM_MAPPING \ |
Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 26 | MAP(C0, 32) \ |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 27 | MAP(C1, 33) \ |
Chris Lattner | 140caa7 | 2010-02-13 00:41:14 +0000 | [diff] [blame] | 28 | MAP(C2, 34) \ |
| 29 | MAP(C3, 35) \ |
| 30 | MAP(C4, 36) \ |
| 31 | MAP(C8, 37) \ |
| 32 | MAP(C9, 38) \ |
Michael Liao | 95d94403 | 2013-04-11 04:52:28 +0000 | [diff] [blame] | 33 | MAP(CA, 39) \ |
| 34 | MAP(CB, 40) \ |
Kevin Enderby | 0d928a1 | 2014-07-31 23:57:38 +0000 | [diff] [blame] | 35 | MAP(CF, 41) \ |
| 36 | MAP(D0, 42) \ |
| 37 | MAP(D1, 43) \ |
| 38 | MAP(D4, 44) \ |
| 39 | MAP(D5, 45) \ |
| 40 | MAP(D6, 46) \ |
| 41 | MAP(D7, 47) \ |
| 42 | MAP(D8, 48) \ |
| 43 | MAP(D9, 49) \ |
| 44 | MAP(DA, 50) \ |
| 45 | MAP(DB, 51) \ |
| 46 | MAP(DC, 52) \ |
| 47 | MAP(DD, 53) \ |
| 48 | MAP(DE, 54) \ |
| 49 | MAP(DF, 55) \ |
| 50 | MAP(E0, 56) \ |
| 51 | MAP(E1, 57) \ |
| 52 | MAP(E2, 58) \ |
| 53 | MAP(E3, 59) \ |
| 54 | MAP(E4, 60) \ |
| 55 | MAP(E5, 61) \ |
| 56 | MAP(E8, 62) \ |
| 57 | MAP(E9, 63) \ |
| 58 | MAP(EA, 64) \ |
| 59 | MAP(EB, 65) \ |
| 60 | MAP(EC, 66) \ |
| 61 | MAP(ED, 67) \ |
| 62 | MAP(EE, 68) \ |
| 63 | MAP(F0, 69) \ |
| 64 | MAP(F1, 70) \ |
| 65 | MAP(F2, 71) \ |
| 66 | MAP(F3, 72) \ |
| 67 | MAP(F4, 73) \ |
| 68 | MAP(F5, 74) \ |
| 69 | MAP(F6, 75) \ |
| 70 | MAP(F7, 76) \ |
| 71 | MAP(F8, 77) \ |
| 72 | MAP(F9, 78) \ |
| 73 | MAP(FA, 79) \ |
| 74 | MAP(FB, 80) \ |
| 75 | MAP(FC, 81) \ |
| 76 | MAP(FD, 82) \ |
| 77 | MAP(FE, 83) \ |
| 78 | MAP(FF, 84) |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 79 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 80 | // A clone of X86 since we can't depend on something that is generated. |
| 81 | namespace X86Local { |
| 82 | enum { |
| 83 | Pseudo = 0, |
| 84 | RawFrm = 1, |
| 85 | AddRegFrm = 2, |
| 86 | MRMDestReg = 3, |
| 87 | MRMDestMem = 4, |
| 88 | MRMSrcReg = 5, |
| 89 | MRMSrcMem = 6, |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 90 | RawFrmMemOffs = 7, |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 91 | RawFrmSrc = 8, |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 92 | RawFrmDst = 9, |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 93 | RawFrmDstSrc = 10, |
Craig Topper | 2fb696b | 2014-02-19 06:59:13 +0000 | [diff] [blame] | 94 | RawFrmImm8 = 11, |
| 95 | RawFrmImm16 = 12, |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 96 | MRMXr = 14, MRMXm = 15, |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 97 | MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 98 | MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23, |
| 99 | MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27, |
| 100 | MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31, |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 101 | #define MAP(from, to) MRM_##from = to, |
| 102 | MRM_MAPPING |
| 103 | #undef MAP |
| 104 | lastMRM |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 105 | }; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 106 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 107 | enum { |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 108 | OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6 |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 109 | }; |
| 110 | |
| 111 | enum { |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 112 | PS = 1, PD = 2, XS = 3, XD = 4 |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 113 | }; |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 114 | |
| 115 | enum { |
| 116 | VEX = 1, XOP = 2, EVEX = 3 |
| 117 | }; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 118 | |
| 119 | enum { |
| 120 | OpSize16 = 1, OpSize32 = 2 |
| 121 | }; |
Craig Topper | b86338f | 2014-12-24 06:05:22 +0000 | [diff] [blame] | 122 | |
| 123 | enum { |
| 124 | AdSize16 = 1, AdSize32 = 2, AdSize64 = 3 |
| 125 | }; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 126 | } |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 127 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 128 | using namespace X86Disassembler; |
| 129 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 130 | /// isRegFormat - Indicates whether a particular form requires the Mod field of |
| 131 | /// the ModR/M byte to be 0b11. |
| 132 | /// |
| 133 | /// @param form - The form of the instruction. |
| 134 | /// @return - true if the form implies that Mod must be 0b11, false |
| 135 | /// otherwise. |
| 136 | static bool isRegFormat(uint8_t form) { |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 137 | return (form == X86Local::MRMDestReg || |
| 138 | form == X86Local::MRMSrcReg || |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 139 | form == X86Local::MRMXr || |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 140 | (form >= X86Local::MRM0r && form <= X86Local::MRM7r)); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 141 | } |
| 142 | |
| 143 | /// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit. |
| 144 | /// Useful for switch statements and the like. |
| 145 | /// |
| 146 | /// @param init - A reference to the BitsInit to be decoded. |
| 147 | /// @return - The field, with the first bit in the BitsInit as the lowest |
| 148 | /// order bit. |
David Greene | af8ee2c | 2011-07-29 22:43:06 +0000 | [diff] [blame] | 149 | static uint8_t byteFromBitsInit(BitsInit &init) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 150 | int width = init.getNumBits(); |
| 151 | |
| 152 | assert(width <= 8 && "Field is too large for uint8_t!"); |
| 153 | |
| 154 | int index; |
| 155 | uint8_t mask = 0x01; |
| 156 | |
| 157 | uint8_t ret = 0; |
| 158 | |
| 159 | for (index = 0; index < width; index++) { |
David Greene | af8ee2c | 2011-07-29 22:43:06 +0000 | [diff] [blame] | 160 | if (static_cast<BitInit*>(init.getBit(index))->getValue()) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 161 | ret |= mask; |
| 162 | |
| 163 | mask <<= 1; |
| 164 | } |
| 165 | |
| 166 | return ret; |
| 167 | } |
| 168 | |
| 169 | /// byteFromRec - Extract a value at most 8 bits in with from a Record given the |
| 170 | /// name of the field. |
| 171 | /// |
| 172 | /// @param rec - The record from which to extract the value. |
| 173 | /// @param name - The name of the field in the record. |
| 174 | /// @return - The field, as translated by byteFromBitsInit(). |
| 175 | static uint8_t byteFromRec(const Record* rec, const std::string &name) { |
David Greene | af8ee2c | 2011-07-29 22:43:06 +0000 | [diff] [blame] | 176 | BitsInit* bits = rec->getValueAsBitsInit(name); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 177 | return byteFromBitsInit(*bits); |
| 178 | } |
| 179 | |
| 180 | RecognizableInstr::RecognizableInstr(DisassemblerTables &tables, |
| 181 | const CodeGenInstruction &insn, |
| 182 | InstrUID uid) { |
| 183 | UID = uid; |
| 184 | |
| 185 | Rec = insn.TheDef; |
| 186 | Name = Rec->getName(); |
| 187 | Spec = &tables.specForUID(UID); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 188 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 189 | if (!Rec->isSubClassOf("X86Inst")) { |
| 190 | ShouldBeEmitted = false; |
| 191 | return; |
| 192 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 193 | |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 194 | OpPrefix = byteFromRec(Rec, "OpPrefixBits"); |
| 195 | OpMap = byteFromRec(Rec, "OpMapBits"); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 196 | Opcode = byteFromRec(Rec, "Opcode"); |
| 197 | Form = byteFromRec(Rec, "FormBits"); |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 198 | Encoding = byteFromRec(Rec, "OpEncBits"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 199 | |
Craig Topper | e413b62 | 2014-02-26 06:01:21 +0000 | [diff] [blame] | 200 | OpSize = byteFromRec(Rec, "OpSizeBits"); |
Craig Topper | b86338f | 2014-12-24 06:05:22 +0000 | [diff] [blame] | 201 | AdSize = byteFromRec(Rec, "AdSizeBits"); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 202 | HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix"); |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 203 | HasVEX_4V = Rec->getValueAsBit("hasVEX_4V"); |
| 204 | HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3"); |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 205 | HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix"); |
Craig Topper | 03a0bed | 2011-12-30 05:20:36 +0000 | [diff] [blame] | 206 | HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix"); |
Craig Topper | f18c896 | 2011-10-04 06:30:42 +0000 | [diff] [blame] | 207 | IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L"); |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 208 | HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2"); |
| 209 | HasEVEX_K = Rec->getValueAsBit("hasEVEX_K"); |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 210 | HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z"); |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 211 | HasEVEX_B = Rec->getValueAsBit("hasEVEX_B"); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 212 | IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly"); |
Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 213 | ForceDisassemble = Rec->getValueAsBit("ForceDisassemble"); |
Adam Nemet | 5933c2f | 2014-07-17 17:04:56 +0000 | [diff] [blame] | 214 | CD8_Scale = byteFromRec(Rec, "CD8_Scale"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 215 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 216 | Name = Rec->getName(); |
| 217 | AsmString = Rec->getValueAsString("AsmString"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 218 | |
Chris Lattner | d8adec7 | 2010-11-01 04:03:32 +0000 | [diff] [blame] | 219 | Operands = &insn.Operands.OperandList; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 220 | |
Craig Topper | 3f23c1a | 2012-09-19 06:37:45 +0000 | [diff] [blame] | 221 | HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L"); |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 222 | |
Eli Friedman | 0318036 | 2011-07-16 02:41:28 +0000 | [diff] [blame] | 223 | // Check for 64-bit inst which does not require REX |
Craig Topper | 526adab | 2011-09-23 06:57:25 +0000 | [diff] [blame] | 224 | Is32Bit = false; |
Eli Friedman | 0318036 | 2011-07-16 02:41:28 +0000 | [diff] [blame] | 225 | Is64Bit = false; |
| 226 | // FIXME: Is there some better way to check for In64BitMode? |
| 227 | std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates"); |
| 228 | for (unsigned i = 0, e = Predicates.size(); i != e; ++i) { |
Eric Christopher | c0a5aae | 2013-12-20 02:04:49 +0000 | [diff] [blame] | 229 | if (Predicates[i]->getName().find("Not64Bit") != Name.npos || |
| 230 | Predicates[i]->getName().find("In32Bit") != Name.npos) { |
Craig Topper | 526adab | 2011-09-23 06:57:25 +0000 | [diff] [blame] | 231 | Is32Bit = true; |
| 232 | break; |
| 233 | } |
Eric Christopher | c0a5aae | 2013-12-20 02:04:49 +0000 | [diff] [blame] | 234 | if (Predicates[i]->getName().find("In64Bit") != Name.npos) { |
Eli Friedman | 0318036 | 2011-07-16 02:41:28 +0000 | [diff] [blame] | 235 | Is64Bit = true; |
| 236 | break; |
| 237 | } |
| 238 | } |
Eli Friedman | 0318036 | 2011-07-16 02:41:28 +0000 | [diff] [blame] | 239 | |
Craig Topper | 69e245c | 2014-02-13 07:07:16 +0000 | [diff] [blame] | 240 | if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) { |
| 241 | ShouldBeEmitted = false; |
| 242 | return; |
| 243 | } |
| 244 | |
| 245 | // Special case since there is no attribute class for 64-bit and VEX |
| 246 | if (Name == "VMASKMOVDQU64") { |
| 247 | ShouldBeEmitted = false; |
| 248 | return; |
| 249 | } |
| 250 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 251 | ShouldBeEmitted = true; |
| 252 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 253 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 254 | void RecognizableInstr::processInstr(DisassemblerTables &tables, |
Craig Topper | f7755df | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 255 | const CodeGenInstruction &insn, |
| 256 | InstrUID uid) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 257 | { |
Daniel Dunbar | 5661c0c | 2010-05-20 20:20:32 +0000 | [diff] [blame] | 258 | // Ignore "asm parser only" instructions. |
| 259 | if (insn.TheDef->getValueAsBit("isAsmParserOnly")) |
| 260 | return; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 261 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 262 | RecognizableInstr recogInstr(tables, insn, uid); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 263 | |
Craig Topper | 69e245c | 2014-02-13 07:07:16 +0000 | [diff] [blame] | 264 | if (recogInstr.shouldBeEmitted()) { |
| 265 | recogInstr.emitInstructionSpecifier(); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 266 | recogInstr.emitDecodePath(tables); |
Craig Topper | 69e245c | 2014-02-13 07:07:16 +0000 | [diff] [blame] | 267 | } |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 268 | } |
| 269 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 270 | #define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \ |
| 271 | (HasEVEX_K && HasEVEX_B ? n##_K_B : \ |
| 272 | (HasEVEX_KZ ? n##_KZ : \ |
| 273 | (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n))))) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 274 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 275 | InstructionContext RecognizableInstr::insnContext() const { |
| 276 | InstructionContext insnContext; |
| 277 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 278 | if (Encoding == X86Local::EVEX) { |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 279 | if (HasVEX_LPrefix && HasEVEX_L2Prefix) { |
Craig Topper | 9469e90 | 2013-07-28 21:28:02 +0000 | [diff] [blame] | 280 | errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n"; |
| 281 | llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled"); |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 282 | } |
| 283 | // VEX_L & VEX_W |
| 284 | if (HasVEX_LPrefix && HasVEX_WPrefix) { |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 285 | if (OpPrefix == X86Local::PD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 286 | insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 287 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 288 | insnContext = EVEX_KB(IC_EVEX_L_W_XS); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 289 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 290 | insnContext = EVEX_KB(IC_EVEX_L_W_XD); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 291 | else if (OpPrefix == X86Local::PS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 292 | insnContext = EVEX_KB(IC_EVEX_L_W); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 293 | else { |
| 294 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 295 | llvm_unreachable("Invalid prefix"); |
| 296 | } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 297 | } else if (HasVEX_LPrefix) { |
| 298 | // VEX_L |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 299 | if (OpPrefix == X86Local::PD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 300 | insnContext = EVEX_KB(IC_EVEX_L_OPSIZE); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 301 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 302 | insnContext = EVEX_KB(IC_EVEX_L_XS); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 303 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 304 | insnContext = EVEX_KB(IC_EVEX_L_XD); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 305 | else if (OpPrefix == X86Local::PS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 306 | insnContext = EVEX_KB(IC_EVEX_L); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 307 | else { |
| 308 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 309 | llvm_unreachable("Invalid prefix"); |
| 310 | } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 311 | } |
| 312 | else if (HasEVEX_L2Prefix && HasVEX_WPrefix) { |
| 313 | // EVEX_L2 & VEX_W |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 314 | if (OpPrefix == X86Local::PD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 315 | insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 316 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 317 | insnContext = EVEX_KB(IC_EVEX_L2_W_XS); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 318 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 319 | insnContext = EVEX_KB(IC_EVEX_L2_W_XD); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 320 | else if (OpPrefix == X86Local::PS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 321 | insnContext = EVEX_KB(IC_EVEX_L2_W); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 322 | else { |
| 323 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 324 | llvm_unreachable("Invalid prefix"); |
| 325 | } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 326 | } else if (HasEVEX_L2Prefix) { |
| 327 | // EVEX_L2 |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 328 | if (OpPrefix == X86Local::PD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 329 | insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 330 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 331 | insnContext = EVEX_KB(IC_EVEX_L2_XD); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 332 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 333 | insnContext = EVEX_KB(IC_EVEX_L2_XS); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 334 | else if (OpPrefix == X86Local::PS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 335 | insnContext = EVEX_KB(IC_EVEX_L2); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 336 | else { |
| 337 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 338 | llvm_unreachable("Invalid prefix"); |
| 339 | } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 340 | } |
| 341 | else if (HasVEX_WPrefix) { |
| 342 | // VEX_W |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 343 | if (OpPrefix == X86Local::PD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 344 | insnContext = EVEX_KB(IC_EVEX_W_OPSIZE); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 345 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 346 | insnContext = EVEX_KB(IC_EVEX_W_XS); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 347 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 348 | insnContext = EVEX_KB(IC_EVEX_W_XD); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 349 | else if (OpPrefix == X86Local::PS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 350 | insnContext = EVEX_KB(IC_EVEX_W); |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 351 | else { |
| 352 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 353 | llvm_unreachable("Invalid prefix"); |
| 354 | } |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 355 | } |
| 356 | // No L, no W |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 357 | else if (OpPrefix == X86Local::PD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 358 | insnContext = EVEX_KB(IC_EVEX_OPSIZE); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 359 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 360 | insnContext = EVEX_KB(IC_EVEX_XD); |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 361 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 362 | insnContext = EVEX_KB(IC_EVEX_XS); |
| 363 | else |
| 364 | insnContext = EVEX_KB(IC_EVEX); |
| 365 | /// eof EVEX |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 366 | } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) { |
Craig Topper | f01f1b5 | 2011-11-06 23:04:08 +0000 | [diff] [blame] | 367 | if (HasVEX_LPrefix && HasVEX_WPrefix) { |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 368 | if (OpPrefix == X86Local::PD) |
Craig Topper | f01f1b5 | 2011-11-06 23:04:08 +0000 | [diff] [blame] | 369 | insnContext = IC_VEX_L_W_OPSIZE; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 370 | else if (OpPrefix == X86Local::XS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 371 | insnContext = IC_VEX_L_W_XS; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 372 | else if (OpPrefix == X86Local::XD) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 373 | insnContext = IC_VEX_L_W_XD; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 374 | else if (OpPrefix == X86Local::PS) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 375 | insnContext = IC_VEX_L_W; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 376 | else { |
| 377 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 378 | llvm_unreachable("Invalid prefix"); |
| 379 | } |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 380 | } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 381 | insnContext = IC_VEX_L_OPSIZE; |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 382 | else if (OpPrefix == X86Local::PD && HasVEX_WPrefix) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 383 | insnContext = IC_VEX_W_OPSIZE; |
Craig Topper | 8e92e85 | 2014-02-02 07:46:05 +0000 | [diff] [blame] | 384 | else if (OpPrefix == X86Local::PD) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 385 | insnContext = IC_VEX_OPSIZE; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 386 | else if (HasVEX_LPrefix && OpPrefix == X86Local::XS) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 387 | insnContext = IC_VEX_L_XS; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 388 | else if (HasVEX_LPrefix && OpPrefix == X86Local::XD) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 389 | insnContext = IC_VEX_L_XD; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 390 | else if (HasVEX_WPrefix && OpPrefix == X86Local::XS) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 391 | insnContext = IC_VEX_W_XS; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 392 | else if (HasVEX_WPrefix && OpPrefix == X86Local::XD) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 393 | insnContext = IC_VEX_W_XD; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 394 | else if (HasVEX_WPrefix && OpPrefix == X86Local::PS) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 395 | insnContext = IC_VEX_W; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 396 | else if (HasVEX_LPrefix && OpPrefix == X86Local::PS) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 397 | insnContext = IC_VEX_L; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 398 | else if (OpPrefix == X86Local::XD) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 399 | insnContext = IC_VEX_XD; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 400 | else if (OpPrefix == X86Local::XS) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 401 | insnContext = IC_VEX_XS; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 402 | else if (OpPrefix == X86Local::PS) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 403 | insnContext = IC_VEX; |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 404 | else { |
| 405 | errs() << "Instruction does not use a prefix: " << Name << "\n"; |
| 406 | llvm_unreachable("Invalid prefix"); |
| 407 | } |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 408 | } else if (Is64Bit || HasREX_WPrefix || AdSize == X86Local::AdSize64) { |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 409 | if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 410 | insnContext = IC_64BIT_REXW_OPSIZE; |
Craig Topper | ae8e1b3 | 2015-01-03 00:00:20 +0000 | [diff] [blame^] | 411 | else if (HasREX_WPrefix && AdSize == X86Local::AdSize32) |
| 412 | insnContext = IC_64BIT_REXW_ADSIZE; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 413 | else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD) |
Craig Topper | 88cb33e | 2011-10-01 19:54:56 +0000 | [diff] [blame] | 414 | insnContext = IC_64BIT_XD_OPSIZE; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 415 | else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS) |
Craig Topper | a697852 | 2011-10-11 04:34:23 +0000 | [diff] [blame] | 416 | insnContext = IC_64BIT_XS_OPSIZE; |
Craig Topper | 99bcab7 | 2014-12-31 07:07:31 +0000 | [diff] [blame] | 417 | else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize32) |
| 418 | insnContext = IC_64BIT_OPSIZE_ADSIZE; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 419 | else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 420 | insnContext = IC_64BIT_OPSIZE; |
Craig Topper | b86338f | 2014-12-24 06:05:22 +0000 | [diff] [blame] | 421 | else if (AdSize == X86Local::AdSize32) |
Craig Topper | 6491c80 | 2012-02-27 01:54:29 +0000 | [diff] [blame] | 422 | insnContext = IC_64BIT_ADSIZE; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 423 | else if (HasREX_WPrefix && OpPrefix == X86Local::XS) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 424 | insnContext = IC_64BIT_REXW_XS; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 425 | else if (HasREX_WPrefix && OpPrefix == X86Local::XD) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 426 | insnContext = IC_64BIT_REXW_XD; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 427 | else if (OpPrefix == X86Local::XD) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 428 | insnContext = IC_64BIT_XD; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 429 | else if (OpPrefix == X86Local::XS) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 430 | insnContext = IC_64BIT_XS; |
| 431 | else if (HasREX_WPrefix) |
| 432 | insnContext = IC_64BIT_REXW; |
| 433 | else |
| 434 | insnContext = IC_64BIT; |
| 435 | } else { |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 436 | if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD) |
Craig Topper | 88cb33e | 2011-10-01 19:54:56 +0000 | [diff] [blame] | 437 | insnContext = IC_XD_OPSIZE; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 438 | else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS) |
Craig Topper | a697852 | 2011-10-11 04:34:23 +0000 | [diff] [blame] | 439 | insnContext = IC_XS_OPSIZE; |
Craig Topper | 99bcab7 | 2014-12-31 07:07:31 +0000 | [diff] [blame] | 440 | else if (OpSize == X86Local::OpSize16 && AdSize == X86Local::AdSize16) |
| 441 | insnContext = IC_OPSIZE_ADSIZE; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 442 | else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 443 | insnContext = IC_OPSIZE; |
Craig Topper | b86338f | 2014-12-24 06:05:22 +0000 | [diff] [blame] | 444 | else if (AdSize == X86Local::AdSize16) |
Craig Topper | 6491c80 | 2012-02-27 01:54:29 +0000 | [diff] [blame] | 445 | insnContext = IC_ADSIZE; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 446 | else if (OpPrefix == X86Local::XD) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 447 | insnContext = IC_XD; |
Craig Topper | e2347df | 2014-02-20 07:59:43 +0000 | [diff] [blame] | 448 | else if (OpPrefix == X86Local::XS) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 449 | insnContext = IC_XS; |
| 450 | else |
| 451 | insnContext = IC; |
| 452 | } |
| 453 | |
| 454 | return insnContext; |
| 455 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 456 | |
Adam Nemet | 5933c2f | 2014-07-17 17:04:56 +0000 | [diff] [blame] | 457 | void RecognizableInstr::adjustOperandEncoding(OperandEncoding &encoding) { |
| 458 | // The scaling factor for AVX512 compressed displacement encoding is an |
| 459 | // instruction attribute. Adjust the ModRM encoding type to include the |
| 460 | // scale for compressed displacement. |
| 461 | if (encoding != ENCODING_RM || CD8_Scale == 0) |
| 462 | return; |
| 463 | encoding = (OperandEncoding)(encoding + Log2_32(CD8_Scale)); |
| 464 | assert(encoding <= ENCODING_RM_CD64 && "Invalid CDisp scaling"); |
| 465 | } |
| 466 | |
Craig Topper | f7755df | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 467 | void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex, |
| 468 | unsigned &physicalOperandIndex, |
| 469 | unsigned &numPhysicalOperands, |
| 470 | const unsigned *operandMapping, |
| 471 | OperandEncoding (*encodingFromString) |
| 472 | (const std::string&, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 473 | uint8_t OpSize)) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 474 | if (optional) { |
| 475 | if (physicalOperandIndex >= numPhysicalOperands) |
| 476 | return; |
| 477 | } else { |
| 478 | assert(physicalOperandIndex < numPhysicalOperands); |
| 479 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 480 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 481 | while (operandMapping[operandIndex] != operandIndex) { |
| 482 | Spec->operands[operandIndex].encoding = ENCODING_DUP; |
| 483 | Spec->operands[operandIndex].type = |
| 484 | (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]); |
| 485 | ++operandIndex; |
| 486 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 487 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 488 | const std::string &typeName = (*Operands)[operandIndex].Rec->getName(); |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 489 | |
Adam Nemet | 5933c2f | 2014-07-17 17:04:56 +0000 | [diff] [blame] | 490 | OperandEncoding encoding = encodingFromString(typeName, OpSize); |
| 491 | // Adjust the encoding type for an operand based on the instruction. |
| 492 | adjustOperandEncoding(encoding); |
| 493 | Spec->operands[operandIndex].encoding = encoding; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 494 | Spec->operands[operandIndex].type = typeFromString(typeName, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 495 | HasREX_WPrefix, OpSize); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 496 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 497 | ++operandIndex; |
| 498 | ++physicalOperandIndex; |
| 499 | } |
| 500 | |
Craig Topper | 83b7e24 | 2014-01-02 03:58:45 +0000 | [diff] [blame] | 501 | void RecognizableInstr::emitInstructionSpecifier() { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 502 | Spec->name = Name; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 503 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 504 | Spec->insnContext = insnContext(); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 505 | |
Chris Lattner | d8adec7 | 2010-11-01 04:03:32 +0000 | [diff] [blame] | 506 | const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 507 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 508 | unsigned numOperands = OperandList.size(); |
| 509 | unsigned numPhysicalOperands = 0; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 510 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 511 | // operandMapping maps from operands in OperandList to their originals. |
| 512 | // If operandMapping[i] != i, then the entry is a duplicate. |
| 513 | unsigned operandMapping[X86_MAX_OPERANDS]; |
Craig Topper | 2ba766a | 2011-12-30 06:23:39 +0000 | [diff] [blame] | 514 | assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 515 | |
Craig Topper | f7755df | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 516 | for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 517 | if (OperandList[operandIndex].Constraints.size()) { |
Chris Lattner | d8adec7 | 2010-11-01 04:03:32 +0000 | [diff] [blame] | 518 | const CGIOperandList::ConstraintInfo &Constraint = |
Chris Lattner | a9dfb1b | 2010-02-10 01:45:28 +0000 | [diff] [blame] | 519 | OperandList[operandIndex].Constraints[0]; |
| 520 | if (Constraint.isTied()) { |
Craig Topper | f7755df | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 521 | operandMapping[operandIndex] = operandIndex; |
| 522 | operandMapping[Constraint.getTiedOperand()] = operandIndex; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 523 | } else { |
| 524 | ++numPhysicalOperands; |
| 525 | operandMapping[operandIndex] = operandIndex; |
| 526 | } |
| 527 | } else { |
| 528 | ++numPhysicalOperands; |
| 529 | operandMapping[operandIndex] = operandIndex; |
| 530 | } |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 531 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 532 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 533 | #define HANDLE_OPERAND(class) \ |
| 534 | handleOperand(false, \ |
| 535 | operandIndex, \ |
| 536 | physicalOperandIndex, \ |
| 537 | numPhysicalOperands, \ |
| 538 | operandMapping, \ |
| 539 | class##EncodingFromString); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 540 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 541 | #define HANDLE_OPTIONAL(class) \ |
| 542 | handleOperand(true, \ |
| 543 | operandIndex, \ |
| 544 | physicalOperandIndex, \ |
| 545 | numPhysicalOperands, \ |
| 546 | operandMapping, \ |
| 547 | class##EncodingFromString); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 548 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 549 | // operandIndex should always be < numOperands |
Craig Topper | f7755df | 2012-07-12 06:52:41 +0000 | [diff] [blame] | 550 | unsigned operandIndex = 0; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 551 | // physicalOperandIndex should always be < numPhysicalOperands |
| 552 | unsigned physicalOperandIndex = 0; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 553 | |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 554 | // Given the set of prefix bits, how many additional operands does the |
| 555 | // instruction have? |
| 556 | unsigned additionalOperands = 0; |
| 557 | if (HasVEX_4V || HasVEX_4VOp3) |
| 558 | ++additionalOperands; |
| 559 | if (HasEVEX_K) |
| 560 | ++additionalOperands; |
| 561 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 562 | switch (Form) { |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 563 | default: llvm_unreachable("Unhandled form"); |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 564 | case X86Local::RawFrmSrc: |
| 565 | HANDLE_OPERAND(relocation); |
| 566 | return; |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 567 | case X86Local::RawFrmDst: |
| 568 | HANDLE_OPERAND(relocation); |
| 569 | return; |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 570 | case X86Local::RawFrmDstSrc: |
| 571 | HANDLE_OPERAND(relocation); |
| 572 | HANDLE_OPERAND(relocation); |
| 573 | return; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 574 | case X86Local::RawFrm: |
| 575 | // Operand 1 (optional) is an address or immediate. |
| 576 | // Operand 2 (optional) is an immediate. |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 577 | assert(numPhysicalOperands <= 2 && |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 578 | "Unexpected number of operands for RawFrm"); |
| 579 | HANDLE_OPTIONAL(relocation) |
| 580 | HANDLE_OPTIONAL(immediate) |
| 581 | break; |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 582 | case X86Local::RawFrmMemOffs: |
| 583 | // Operand 1 is an address. |
| 584 | HANDLE_OPERAND(relocation); |
| 585 | break; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 586 | case X86Local::AddRegFrm: |
| 587 | // Operand 1 is added to the opcode. |
| 588 | // Operand 2 (optional) is an address. |
| 589 | assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 && |
| 590 | "Unexpected number of operands for AddRegFrm"); |
| 591 | HANDLE_OPERAND(opcodeModifier) |
| 592 | HANDLE_OPTIONAL(relocation) |
| 593 | break; |
| 594 | case X86Local::MRMDestReg: |
| 595 | // Operand 1 is a register operand in the R/M field. |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 596 | // - In AVX512 there may be a mask operand here - |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 597 | // Operand 2 is a register operand in the Reg/Opcode field. |
Craig Topper | 4f2fba1 | 2011-08-30 07:09:35 +0000 | [diff] [blame] | 598 | // - In AVX, there is a register operand in the VEX.vvvv field here - |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 599 | // Operand 3 (optional) is an immediate. |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 600 | assert(numPhysicalOperands >= 2 + additionalOperands && |
| 601 | numPhysicalOperands <= 3 + additionalOperands && |
| 602 | "Unexpected number of operands for MRMDestRegFrm"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 603 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 604 | HANDLE_OPERAND(rmRegister) |
Adam Nemet | 5068d0f | 2014-10-08 23:25:29 +0000 | [diff] [blame] | 605 | if (HasEVEX_K) |
| 606 | HANDLE_OPERAND(writemaskRegister) |
Craig Topper | 4f2fba1 | 2011-08-30 07:09:35 +0000 | [diff] [blame] | 607 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 608 | if (HasVEX_4V) |
Craig Topper | 4f2fba1 | 2011-08-30 07:09:35 +0000 | [diff] [blame] | 609 | // FIXME: In AVX, the register below becomes the one encoded |
| 610 | // in ModRMVEX and the one above the one in the VEX.VVVV field |
| 611 | HANDLE_OPERAND(vvvvRegister) |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 612 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 613 | HANDLE_OPERAND(roRegister) |
| 614 | HANDLE_OPTIONAL(immediate) |
| 615 | break; |
| 616 | case X86Local::MRMDestMem: |
| 617 | // Operand 1 is a memory operand (possibly SIB-extended) |
| 618 | // Operand 2 is a register operand in the Reg/Opcode field. |
Craig Topper | 4f2fba1 | 2011-08-30 07:09:35 +0000 | [diff] [blame] | 619 | // - In AVX, there is a register operand in the VEX.vvvv field here - |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 620 | // Operand 3 (optional) is an immediate. |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 621 | assert(numPhysicalOperands >= 2 + additionalOperands && |
| 622 | numPhysicalOperands <= 3 + additionalOperands && |
| 623 | "Unexpected number of operands for MRMDestMemFrm with VEX_4V"); |
| 624 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 625 | HANDLE_OPERAND(memory) |
Craig Topper | 4f2fba1 | 2011-08-30 07:09:35 +0000 | [diff] [blame] | 626 | |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 627 | if (HasEVEX_K) |
| 628 | HANDLE_OPERAND(writemaskRegister) |
| 629 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 630 | if (HasVEX_4V) |
Craig Topper | 4f2fba1 | 2011-08-30 07:09:35 +0000 | [diff] [blame] | 631 | // FIXME: In AVX, the register below becomes the one encoded |
| 632 | // in ModRMVEX and the one above the one in the VEX.VVVV field |
| 633 | HANDLE_OPERAND(vvvvRegister) |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 634 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 635 | HANDLE_OPERAND(roRegister) |
| 636 | HANDLE_OPTIONAL(immediate) |
| 637 | break; |
| 638 | case X86Local::MRMSrcReg: |
| 639 | // Operand 1 is a register operand in the Reg/Opcode field. |
| 640 | // Operand 2 is a register operand in the R/M field. |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 641 | // - In AVX, there is a register operand in the VEX.vvvv field here - |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 642 | // Operand 3 (optional) is an immediate. |
Benjamin Kramer | ef479ea | 2012-05-29 19:05:25 +0000 | [diff] [blame] | 643 | // Operand 4 (optional) is an immediate. |
Bruno Cardoso Lopes | c2f87b7 | 2010-06-08 22:51:23 +0000 | [diff] [blame] | 644 | |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 645 | assert(numPhysicalOperands >= 2 + additionalOperands && |
| 646 | numPhysicalOperands <= 4 + additionalOperands && |
| 647 | "Unexpected number of operands for MRMSrcRegFrm"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 648 | |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 649 | HANDLE_OPERAND(roRegister) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 650 | |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 651 | if (HasEVEX_K) |
| 652 | HANDLE_OPERAND(writemaskRegister) |
| 653 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 654 | if (HasVEX_4V) |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 655 | // FIXME: In AVX, the register below becomes the one encoded |
| 656 | // in ModRMVEX and the one above the one in the VEX.VVVV field |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 657 | HANDLE_OPERAND(vvvvRegister) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 658 | |
Craig Topper | 03a0bed | 2011-12-30 05:20:36 +0000 | [diff] [blame] | 659 | if (HasMemOp4Prefix) |
| 660 | HANDLE_OPERAND(immediate) |
| 661 | |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 662 | HANDLE_OPERAND(rmRegister) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 663 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 664 | if (HasVEX_4VOp3) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 665 | HANDLE_OPERAND(vvvvRegister) |
| 666 | |
Craig Topper | 2ba766a | 2011-12-30 06:23:39 +0000 | [diff] [blame] | 667 | if (!HasMemOp4Prefix) |
| 668 | HANDLE_OPTIONAL(immediate) |
| 669 | HANDLE_OPTIONAL(immediate) // above might be a register in 7:4 |
Benjamin Kramer | ef479ea | 2012-05-29 19:05:25 +0000 | [diff] [blame] | 670 | HANDLE_OPTIONAL(immediate) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 671 | break; |
| 672 | case X86Local::MRMSrcMem: |
| 673 | // Operand 1 is a register operand in the Reg/Opcode field. |
| 674 | // Operand 2 is a memory operand (possibly SIB-extended) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 675 | // - In AVX, there is a register operand in the VEX.vvvv field here - |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 676 | // Operand 3 (optional) is an immediate. |
Craig Topper | aea148c | 2011-10-16 07:55:05 +0000 | [diff] [blame] | 677 | |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 678 | assert(numPhysicalOperands >= 2 + additionalOperands && |
| 679 | numPhysicalOperands <= 4 + additionalOperands && |
| 680 | "Unexpected number of operands for MRMSrcMemFrm"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 681 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 682 | HANDLE_OPERAND(roRegister) |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 683 | |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 684 | if (HasEVEX_K) |
| 685 | HANDLE_OPERAND(writemaskRegister) |
| 686 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 687 | if (HasVEX_4V) |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 688 | // FIXME: In AVX, the register below becomes the one encoded |
| 689 | // in ModRMVEX and the one above the one in the VEX.VVVV field |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 690 | HANDLE_OPERAND(vvvvRegister) |
Bruno Cardoso Lopes | fd5458d | 2010-06-11 23:50:47 +0000 | [diff] [blame] | 691 | |
Craig Topper | 03a0bed | 2011-12-30 05:20:36 +0000 | [diff] [blame] | 692 | if (HasMemOp4Prefix) |
| 693 | HANDLE_OPERAND(immediate) |
| 694 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 695 | HANDLE_OPERAND(memory) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 696 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 697 | if (HasVEX_4VOp3) |
Craig Topper | 25ea4e5 | 2011-10-16 03:51:13 +0000 | [diff] [blame] | 698 | HANDLE_OPERAND(vvvvRegister) |
| 699 | |
Craig Topper | 2ba766a | 2011-12-30 06:23:39 +0000 | [diff] [blame] | 700 | if (!HasMemOp4Prefix) |
| 701 | HANDLE_OPTIONAL(immediate) |
| 702 | HANDLE_OPTIONAL(immediate) // above might be a register in 7:4 |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 703 | break; |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 704 | case X86Local::MRMXr: |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 705 | case X86Local::MRM0r: |
| 706 | case X86Local::MRM1r: |
| 707 | case X86Local::MRM2r: |
| 708 | case X86Local::MRM3r: |
| 709 | case X86Local::MRM4r: |
| 710 | case X86Local::MRM5r: |
| 711 | case X86Local::MRM6r: |
| 712 | case X86Local::MRM7r: |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 713 | // Operand 1 is a register operand in the R/M field. |
| 714 | // Operand 2 (optional) is an immediate or relocation. |
| 715 | // Operand 3 (optional) is an immediate. |
| 716 | assert(numPhysicalOperands >= 0 + additionalOperands && |
| 717 | numPhysicalOperands <= 3 + additionalOperands && |
| 718 | "Unexpected number of operands for MRMnr"); |
| 719 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 720 | if (HasVEX_4V) |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 721 | HANDLE_OPERAND(vvvvRegister) |
Elena Demikhovsky | c35219e | 2013-08-22 12:18:28 +0000 | [diff] [blame] | 722 | |
| 723 | if (HasEVEX_K) |
| 724 | HANDLE_OPERAND(writemaskRegister) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 725 | HANDLE_OPTIONAL(rmRegister) |
| 726 | HANDLE_OPTIONAL(relocation) |
Benjamin Kramer | ef479ea | 2012-05-29 19:05:25 +0000 | [diff] [blame] | 727 | HANDLE_OPTIONAL(immediate) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 728 | break; |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 729 | case X86Local::MRMXm: |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 730 | case X86Local::MRM0m: |
| 731 | case X86Local::MRM1m: |
| 732 | case X86Local::MRM2m: |
| 733 | case X86Local::MRM3m: |
| 734 | case X86Local::MRM4m: |
| 735 | case X86Local::MRM5m: |
| 736 | case X86Local::MRM6m: |
| 737 | case X86Local::MRM7m: |
Adam Nemet | fd6a73d | 2014-10-01 19:28:11 +0000 | [diff] [blame] | 738 | // Operand 1 is a memory operand (possibly SIB-extended) |
| 739 | // Operand 2 (optional) is an immediate or relocation. |
| 740 | assert(numPhysicalOperands >= 1 + additionalOperands && |
| 741 | numPhysicalOperands <= 2 + additionalOperands && |
| 742 | "Unexpected number of operands for MRMnm"); |
| 743 | |
Craig Topper | d402df3 | 2014-02-02 07:08:01 +0000 | [diff] [blame] | 744 | if (HasVEX_4V) |
Craig Topper | 27ad125 | 2011-10-15 20:46:47 +0000 | [diff] [blame] | 745 | HANDLE_OPERAND(vvvvRegister) |
Elena Demikhovsky | c35219e | 2013-08-22 12:18:28 +0000 | [diff] [blame] | 746 | if (HasEVEX_K) |
| 747 | HANDLE_OPERAND(writemaskRegister) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 748 | HANDLE_OPERAND(memory) |
| 749 | HANDLE_OPTIONAL(relocation) |
| 750 | break; |
Sean Callanan | 8d302b2 | 2010-10-04 22:45:51 +0000 | [diff] [blame] | 751 | case X86Local::RawFrmImm8: |
| 752 | // operand 1 is a 16-bit immediate |
| 753 | // operand 2 is an 8-bit immediate |
| 754 | assert(numPhysicalOperands == 2 && |
| 755 | "Unexpected number of operands for X86Local::RawFrmImm8"); |
| 756 | HANDLE_OPERAND(immediate) |
| 757 | HANDLE_OPERAND(immediate) |
| 758 | break; |
| 759 | case X86Local::RawFrmImm16: |
| 760 | // operand 1 is a 16-bit immediate |
| 761 | // operand 2 is a 16-bit immediate |
| 762 | HANDLE_OPERAND(immediate) |
| 763 | HANDLE_OPERAND(immediate) |
| 764 | break; |
Kevin Enderby | f15856e | 2013-03-11 21:17:13 +0000 | [diff] [blame] | 765 | case X86Local::MRM_F8: |
| 766 | if (Opcode == 0xc6) { |
| 767 | assert(numPhysicalOperands == 1 && |
| 768 | "Unexpected number of operands for X86Local::MRM_F8"); |
| 769 | HANDLE_OPERAND(immediate) |
| 770 | } else if (Opcode == 0xc7) { |
| 771 | assert(numPhysicalOperands == 1 && |
| 772 | "Unexpected number of operands for X86Local::MRM_F8"); |
| 773 | HANDLE_OPERAND(relocation) |
| 774 | } |
| 775 | break; |
Craig Topper | 56f0ed81 | 2014-02-19 08:25:02 +0000 | [diff] [blame] | 776 | case X86Local::MRM_C0: case X86Local::MRM_C1: case X86Local::MRM_C2: |
| 777 | case X86Local::MRM_C3: case X86Local::MRM_C4: case X86Local::MRM_C8: |
| 778 | case X86Local::MRM_C9: case X86Local::MRM_CA: case X86Local::MRM_CB: |
Kevin Enderby | 0d928a1 | 2014-07-31 23:57:38 +0000 | [diff] [blame] | 779 | case X86Local::MRM_CF: case X86Local::MRM_D0: case X86Local::MRM_D1: |
| 780 | case X86Local::MRM_D4: case X86Local::MRM_D5: case X86Local::MRM_D6: |
| 781 | case X86Local::MRM_D7: case X86Local::MRM_D8: case X86Local::MRM_D9: |
| 782 | case X86Local::MRM_DA: case X86Local::MRM_DB: case X86Local::MRM_DC: |
| 783 | case X86Local::MRM_DD: case X86Local::MRM_DE: case X86Local::MRM_DF: |
| 784 | case X86Local::MRM_E0: case X86Local::MRM_E1: case X86Local::MRM_E2: |
| 785 | case X86Local::MRM_E3: case X86Local::MRM_E4: case X86Local::MRM_E5: |
| 786 | case X86Local::MRM_E8: case X86Local::MRM_E9: case X86Local::MRM_EA: |
| 787 | case X86Local::MRM_EB: case X86Local::MRM_EC: case X86Local::MRM_ED: |
| 788 | case X86Local::MRM_EE: case X86Local::MRM_F0: case X86Local::MRM_F1: |
| 789 | case X86Local::MRM_F2: case X86Local::MRM_F3: case X86Local::MRM_F4: |
| 790 | case X86Local::MRM_F5: case X86Local::MRM_F6: case X86Local::MRM_F7: |
| 791 | case X86Local::MRM_F9: case X86Local::MRM_FA: case X86Local::MRM_FB: |
| 792 | case X86Local::MRM_FC: case X86Local::MRM_FD: case X86Local::MRM_FE: |
| 793 | case X86Local::MRM_FF: |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 794 | // Ignored. |
| 795 | break; |
| 796 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 797 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 798 | #undef HANDLE_OPERAND |
| 799 | #undef HANDLE_OPTIONAL |
| 800 | } |
| 801 | |
| 802 | void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const { |
| 803 | // Special cases where the LLVM tables are not complete |
| 804 | |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 805 | #define MAP(from, to) \ |
| 806 | case X86Local::MRM_##from: \ |
| 807 | filter = new ExactFilter(0x##from); \ |
| 808 | break; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 809 | |
| 810 | OpcodeType opcodeType = (OpcodeType)-1; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 811 | |
Craig Topper | 2406477 | 2014-04-15 07:20:03 +0000 | [diff] [blame] | 812 | ModRMFilter* filter = nullptr; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 813 | uint8_t opcodeToSet = 0; |
| 814 | |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 815 | switch (OpMap) { |
| 816 | default: llvm_unreachable("Invalid map!"); |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 817 | case X86Local::OB: |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 818 | case X86Local::TB: |
Bob Wilson | ebdae7c | 2014-02-10 05:28:30 +0000 | [diff] [blame] | 819 | case X86Local::T8: |
Bob Wilson | ebdae7c | 2014-02-10 05:28:30 +0000 | [diff] [blame] | 820 | case X86Local::TA: |
Bob Wilson | ebdae7c | 2014-02-10 05:28:30 +0000 | [diff] [blame] | 821 | case X86Local::XOP8: |
Bob Wilson | ebdae7c | 2014-02-10 05:28:30 +0000 | [diff] [blame] | 822 | case X86Local::XOP9: |
Bob Wilson | ebdae7c | 2014-02-10 05:28:30 +0000 | [diff] [blame] | 823 | case X86Local::XOPA: |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 824 | switch (OpMap) { |
| 825 | default: llvm_unreachable("Unexpected map!"); |
| 826 | case X86Local::OB: opcodeType = ONEBYTE; break; |
| 827 | case X86Local::TB: opcodeType = TWOBYTE; break; |
| 828 | case X86Local::T8: opcodeType = THREEBYTE_38; break; |
| 829 | case X86Local::TA: opcodeType = THREEBYTE_3A; break; |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 830 | case X86Local::XOP8: opcodeType = XOP8_MAP; break; |
| 831 | case X86Local::XOP9: opcodeType = XOP9_MAP; break; |
| 832 | case X86Local::XOPA: opcodeType = XOPA_MAP; break; |
| 833 | } |
| 834 | |
| 835 | switch (Form) { |
| 836 | default: |
Bob Wilson | ebdae7c | 2014-02-10 05:28:30 +0000 | [diff] [blame] | 837 | filter = new DumbFilter(); |
Craig Topper | a0869dc | 2014-02-10 06:55:41 +0000 | [diff] [blame] | 838 | break; |
| 839 | case X86Local::MRMDestReg: case X86Local::MRMDestMem: |
| 840 | case X86Local::MRMSrcReg: case X86Local::MRMSrcMem: |
| 841 | case X86Local::MRMXr: case X86Local::MRMXm: |
| 842 | filter = new ModFilter(isRegFormat(Form)); |
| 843 | break; |
| 844 | case X86Local::MRM0r: case X86Local::MRM1r: |
| 845 | case X86Local::MRM2r: case X86Local::MRM3r: |
| 846 | case X86Local::MRM4r: case X86Local::MRM5r: |
| 847 | case X86Local::MRM6r: case X86Local::MRM7r: |
| 848 | filter = new ExtendedFilter(true, Form - X86Local::MRM0r); |
| 849 | break; |
| 850 | case X86Local::MRM0m: case X86Local::MRM1m: |
| 851 | case X86Local::MRM2m: case X86Local::MRM3m: |
| 852 | case X86Local::MRM4m: case X86Local::MRM5m: |
| 853 | case X86Local::MRM6m: case X86Local::MRM7m: |
| 854 | filter = new ExtendedFilter(false, Form - X86Local::MRM0m); |
| 855 | break; |
| 856 | MRM_MAPPING |
| 857 | } // switch (Form) |
| 858 | |
Craig Topper | 9e3e38a | 2013-10-03 05:17:48 +0000 | [diff] [blame] | 859 | opcodeToSet = Opcode; |
| 860 | break; |
Craig Topper | 10243c8 | 2014-01-31 08:47:06 +0000 | [diff] [blame] | 861 | } // switch (OpMap) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 862 | |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 863 | unsigned AddressSize = 0; |
| 864 | switch (AdSize) { |
| 865 | case X86Local::AdSize16: AddressSize = 16; break; |
| 866 | case X86Local::AdSize32: AddressSize = 32; break; |
| 867 | case X86Local::AdSize64: AddressSize = 64; break; |
| 868 | } |
| 869 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 870 | assert(opcodeType != (OpcodeType)-1 && |
| 871 | "Opcode type not set"); |
| 872 | assert(filter && "Filter not set"); |
| 873 | |
| 874 | if (Form == X86Local::AddRegFrm) { |
Craig Topper | 9155118 | 2014-01-01 15:29:32 +0000 | [diff] [blame] | 875 | assert(((opcodeToSet & 7) == 0) && |
| 876 | "ADDREG_FRM opcode not aligned"); |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 877 | |
Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 878 | uint8_t currentOpcode; |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 879 | |
Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 880 | for (currentOpcode = opcodeToSet; |
| 881 | currentOpcode < opcodeToSet + 8; |
| 882 | ++currentOpcode) |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 883 | tables.setTableFields(opcodeType, |
| 884 | insnContext(), |
Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 885 | currentOpcode, |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 886 | *filter, |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 887 | UID, Is32Bit, IgnoresVEX_L, AddressSize); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 888 | } else { |
| 889 | tables.setTableFields(opcodeType, |
| 890 | insnContext(), |
| 891 | opcodeToSet, |
| 892 | *filter, |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 893 | UID, Is32Bit, IgnoresVEX_L, AddressSize); |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 894 | } |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 895 | |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 896 | delete filter; |
Craig Topper | ac172e2 | 2012-07-30 04:48:12 +0000 | [diff] [blame] | 897 | |
Sean Callanan | dde9c12 | 2010-02-12 23:39:46 +0000 | [diff] [blame] | 898 | #undef MAP |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 899 | } |
| 900 | |
| 901 | #define TYPE(str, type) if (s == str) return type; |
| 902 | OperandType RecognizableInstr::typeFromString(const std::string &s, |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 903 | bool hasREX_WPrefix, |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 904 | uint8_t OpSize) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 905 | if(hasREX_WPrefix) { |
| 906 | // For instructions with a REX_W prefix, a declared 32-bit register encoding |
| 907 | // is special. |
| 908 | TYPE("GR32", TYPE_R32) |
| 909 | } |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 910 | if(OpSize == X86Local::OpSize16) { |
| 911 | // For OpSize16 instructions, a declared 16-bit register or |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 912 | // immediate encoding is special. |
Craig Topper | b7c7f38 | 2014-01-15 05:02:02 +0000 | [diff] [blame] | 913 | TYPE("GR16", TYPE_Rv) |
| 914 | TYPE("i16imm", TYPE_IMMv) |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 915 | } else if(OpSize == X86Local::OpSize32) { |
| 916 | // For OpSize32 instructions, a declared 32-bit register or |
Craig Topper | b7c7f38 | 2014-01-15 05:02:02 +0000 | [diff] [blame] | 917 | // immediate encoding is special. |
| 918 | TYPE("GR32", TYPE_Rv) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 919 | } |
| 920 | TYPE("i16mem", TYPE_Mv) |
Craig Topper | b7c7f38 | 2014-01-15 05:02:02 +0000 | [diff] [blame] | 921 | TYPE("i16imm", TYPE_IMM16) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 922 | TYPE("i16i8imm", TYPE_IMMv) |
Craig Topper | b7c7f38 | 2014-01-15 05:02:02 +0000 | [diff] [blame] | 923 | TYPE("GR16", TYPE_R16) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 924 | TYPE("i32mem", TYPE_Mv) |
| 925 | TYPE("i32imm", TYPE_IMMv) |
| 926 | TYPE("i32i8imm", TYPE_IMM32) |
Craig Topper | b7c7f38 | 2014-01-15 05:02:02 +0000 | [diff] [blame] | 927 | TYPE("GR32", TYPE_R32) |
Craig Topper | a422b09 | 2013-10-14 04:55:01 +0000 | [diff] [blame] | 928 | TYPE("GR32orGR64", TYPE_R32) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 929 | TYPE("i64mem", TYPE_Mv) |
| 930 | TYPE("i64i32imm", TYPE_IMM64) |
| 931 | TYPE("i64i8imm", TYPE_IMM64) |
| 932 | TYPE("GR64", TYPE_R64) |
| 933 | TYPE("i8mem", TYPE_M8) |
| 934 | TYPE("i8imm", TYPE_IMM8) |
| 935 | TYPE("GR8", TYPE_R8) |
| 936 | TYPE("VR128", TYPE_XMM128) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 937 | TYPE("VR128X", TYPE_XMM128) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 938 | TYPE("f128mem", TYPE_M128) |
Chris Lattner | f60062f | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 939 | TYPE("f256mem", TYPE_M256) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 940 | TYPE("f512mem", TYPE_M512) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 941 | TYPE("FR64", TYPE_XMM64) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 942 | TYPE("FR64X", TYPE_XMM64) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 943 | TYPE("f64mem", TYPE_M64FP) |
Chris Lattner | f60062f | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 944 | TYPE("sdmem", TYPE_M64FP) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 945 | TYPE("FR32", TYPE_XMM32) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 946 | TYPE("FR32X", TYPE_XMM32) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 947 | TYPE("f32mem", TYPE_M32FP) |
Chris Lattner | f60062f | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 948 | TYPE("ssmem", TYPE_M32FP) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 949 | TYPE("RST", TYPE_ST) |
| 950 | TYPE("i128mem", TYPE_M128) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 951 | TYPE("i256mem", TYPE_M256) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 952 | TYPE("i512mem", TYPE_M512) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 953 | TYPE("i64i32imm_pcrel", TYPE_REL64) |
Chris Lattner | ac58812 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 954 | TYPE("i16imm_pcrel", TYPE_REL16) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 955 | TYPE("i32imm_pcrel", TYPE_REL32) |
Sean Callanan | 1efe661 | 2010-04-07 21:42:19 +0000 | [diff] [blame] | 956 | TYPE("SSECC", TYPE_IMM3) |
Craig Topper | 7629d63 | 2012-04-03 05:20:24 +0000 | [diff] [blame] | 957 | TYPE("AVXCC", TYPE_IMM5) |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 958 | TYPE("AVX512RC", TYPE_IMM32) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 959 | TYPE("brtarget", TYPE_RELv) |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 960 | TYPE("uncondbrtarget", TYPE_RELv) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 961 | TYPE("brtarget8", TYPE_REL8) |
| 962 | TYPE("f80mem", TYPE_M80FP) |
Sean Callanan | 36eab80 | 2009-12-22 21:12:55 +0000 | [diff] [blame] | 963 | TYPE("lea32mem", TYPE_LEA) |
| 964 | TYPE("lea64_32mem", TYPE_LEA) |
| 965 | TYPE("lea64mem", TYPE_LEA) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 966 | TYPE("VR64", TYPE_MM64) |
| 967 | TYPE("i64imm", TYPE_IMMv) |
| 968 | TYPE("opaque32mem", TYPE_M1616) |
| 969 | TYPE("opaque48mem", TYPE_M1632) |
| 970 | TYPE("opaque80mem", TYPE_M1664) |
| 971 | TYPE("opaque512mem", TYPE_M512) |
| 972 | TYPE("SEGMENT_REG", TYPE_SEGMENTREG) |
| 973 | TYPE("DEBUG_REG", TYPE_DEBUGREG) |
Sean Callanan | e7e1cf9 | 2010-05-06 20:59:00 +0000 | [diff] [blame] | 974 | TYPE("CONTROL_REG", TYPE_CONTROLREG) |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 975 | TYPE("srcidx8", TYPE_SRCIDX8) |
| 976 | TYPE("srcidx16", TYPE_SRCIDX16) |
| 977 | TYPE("srcidx32", TYPE_SRCIDX32) |
| 978 | TYPE("srcidx64", TYPE_SRCIDX64) |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 979 | TYPE("dstidx8", TYPE_DSTIDX8) |
| 980 | TYPE("dstidx16", TYPE_DSTIDX16) |
| 981 | TYPE("dstidx32", TYPE_DSTIDX32) |
| 982 | TYPE("dstidx64", TYPE_DSTIDX64) |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 983 | TYPE("offset16_8", TYPE_MOFFS8) |
| 984 | TYPE("offset16_16", TYPE_MOFFS16) |
| 985 | TYPE("offset16_32", TYPE_MOFFS32) |
| 986 | TYPE("offset32_8", TYPE_MOFFS8) |
| 987 | TYPE("offset32_16", TYPE_MOFFS16) |
| 988 | TYPE("offset32_32", TYPE_MOFFS32) |
Craig Topper | ae8e1b3 | 2015-01-03 00:00:20 +0000 | [diff] [blame^] | 989 | TYPE("offset32_64", TYPE_MOFFS64) |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 990 | TYPE("offset64_8", TYPE_MOFFS8) |
| 991 | TYPE("offset64_16", TYPE_MOFFS16) |
| 992 | TYPE("offset64_32", TYPE_MOFFS32) |
| 993 | TYPE("offset64_64", TYPE_MOFFS64) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 994 | TYPE("VR256", TYPE_XMM256) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 995 | TYPE("VR256X", TYPE_XMM256) |
| 996 | TYPE("VR512", TYPE_XMM512) |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 997 | TYPE("VK1", TYPE_VK1) |
| 998 | TYPE("VK1WM", TYPE_VK1) |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 999 | TYPE("VK2", TYPE_VK2) |
| 1000 | TYPE("VK2WM", TYPE_VK2) |
| 1001 | TYPE("VK4", TYPE_VK4) |
| 1002 | TYPE("VK4WM", TYPE_VK4) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1003 | TYPE("VK8", TYPE_VK8) |
| 1004 | TYPE("VK8WM", TYPE_VK8) |
| 1005 | TYPE("VK16", TYPE_VK16) |
| 1006 | TYPE("VK16WM", TYPE_VK16) |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 1007 | TYPE("VK32", TYPE_VK32) |
| 1008 | TYPE("VK32WM", TYPE_VK32) |
| 1009 | TYPE("VK64", TYPE_VK64) |
| 1010 | TYPE("VK64WM", TYPE_VK64) |
Craig Topper | 23eb468 | 2011-10-06 06:44:41 +0000 | [diff] [blame] | 1011 | TYPE("GR16_NOAX", TYPE_Rv) |
| 1012 | TYPE("GR32_NOAX", TYPE_Rv) |
| 1013 | TYPE("GR64_NOAX", TYPE_R64) |
Craig Topper | 01deb5f | 2012-07-18 04:11:12 +0000 | [diff] [blame] | 1014 | TYPE("vx32mem", TYPE_M32) |
| 1015 | TYPE("vy32mem", TYPE_M32) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1016 | TYPE("vz32mem", TYPE_M32) |
Craig Topper | 01deb5f | 2012-07-18 04:11:12 +0000 | [diff] [blame] | 1017 | TYPE("vx64mem", TYPE_M64) |
| 1018 | TYPE("vy64mem", TYPE_M64) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1019 | TYPE("vy64xmem", TYPE_M64) |
| 1020 | TYPE("vz64mem", TYPE_M64) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1021 | errs() << "Unhandled type string " << s << "\n"; |
| 1022 | llvm_unreachable("Unhandled type string"); |
| 1023 | } |
| 1024 | #undef TYPE |
| 1025 | |
| 1026 | #define ENCODING(str, encoding) if (s == str) return encoding; |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1027 | OperandEncoding |
| 1028 | RecognizableInstr::immediateEncodingFromString(const std::string &s, |
| 1029 | uint8_t OpSize) { |
| 1030 | if(OpSize != X86Local::OpSize16) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1031 | // For instructions without an OpSize prefix, a declared 16-bit register or |
| 1032 | // immediate encoding is special. |
| 1033 | ENCODING("i16imm", ENCODING_IW) |
| 1034 | } |
| 1035 | ENCODING("i32i8imm", ENCODING_IB) |
| 1036 | ENCODING("SSECC", ENCODING_IB) |
Craig Topper | 7629d63 | 2012-04-03 05:20:24 +0000 | [diff] [blame] | 1037 | ENCODING("AVXCC", ENCODING_IB) |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1038 | ENCODING("AVX512RC", ENCODING_IB) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1039 | ENCODING("i16imm", ENCODING_Iv) |
| 1040 | ENCODING("i16i8imm", ENCODING_IB) |
| 1041 | ENCODING("i32imm", ENCODING_Iv) |
| 1042 | ENCODING("i64i32imm", ENCODING_ID) |
| 1043 | ENCODING("i64i8imm", ENCODING_IB) |
| 1044 | ENCODING("i8imm", ENCODING_IB) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 1045 | // This is not a typo. Instructions like BLENDVPD put |
| 1046 | // register IDs in 8-bit immediates nowadays. |
Craig Topper | c30fdbc | 2012-08-31 15:40:30 +0000 | [diff] [blame] | 1047 | ENCODING("FR32", ENCODING_IB) |
| 1048 | ENCODING("FR64", ENCODING_IB) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1049 | ENCODING("VR128", ENCODING_IB) |
| 1050 | ENCODING("VR256", ENCODING_IB) |
| 1051 | ENCODING("FR32X", ENCODING_IB) |
| 1052 | ENCODING("FR64X", ENCODING_IB) |
| 1053 | ENCODING("VR128X", ENCODING_IB) |
| 1054 | ENCODING("VR256X", ENCODING_IB) |
| 1055 | ENCODING("VR512", ENCODING_IB) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1056 | errs() << "Unhandled immediate encoding " << s << "\n"; |
| 1057 | llvm_unreachable("Unhandled immediate encoding"); |
| 1058 | } |
| 1059 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1060 | OperandEncoding |
| 1061 | RecognizableInstr::rmRegisterEncodingFromString(const std::string &s, |
| 1062 | uint8_t OpSize) { |
Craig Topper | 623b0d6 | 2014-01-01 14:22:37 +0000 | [diff] [blame] | 1063 | ENCODING("RST", ENCODING_FP) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1064 | ENCODING("GR16", ENCODING_RM) |
| 1065 | ENCODING("GR32", ENCODING_RM) |
Craig Topper | a422b09 | 2013-10-14 04:55:01 +0000 | [diff] [blame] | 1066 | ENCODING("GR32orGR64", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1067 | ENCODING("GR64", ENCODING_RM) |
| 1068 | ENCODING("GR8", ENCODING_RM) |
| 1069 | ENCODING("VR128", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1070 | ENCODING("VR128X", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1071 | ENCODING("FR64", ENCODING_RM) |
| 1072 | ENCODING("FR32", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1073 | ENCODING("FR64X", ENCODING_RM) |
| 1074 | ENCODING("FR32X", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1075 | ENCODING("VR64", ENCODING_RM) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 1076 | ENCODING("VR256", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1077 | ENCODING("VR256X", ENCODING_RM) |
| 1078 | ENCODING("VR512", ENCODING_RM) |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1079 | ENCODING("VK1", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1080 | ENCODING("VK8", ENCODING_RM) |
| 1081 | ENCODING("VK16", ENCODING_RM) |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1082 | ENCODING("VK32", ENCODING_RM) |
| 1083 | ENCODING("VK64", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1084 | errs() << "Unhandled R/M register encoding " << s << "\n"; |
| 1085 | llvm_unreachable("Unhandled R/M register encoding"); |
| 1086 | } |
| 1087 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1088 | OperandEncoding |
| 1089 | RecognizableInstr::roRegisterEncodingFromString(const std::string &s, |
| 1090 | uint8_t OpSize) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1091 | ENCODING("GR16", ENCODING_REG) |
| 1092 | ENCODING("GR32", ENCODING_REG) |
Craig Topper | a422b09 | 2013-10-14 04:55:01 +0000 | [diff] [blame] | 1093 | ENCODING("GR32orGR64", ENCODING_REG) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1094 | ENCODING("GR64", ENCODING_REG) |
| 1095 | ENCODING("GR8", ENCODING_REG) |
| 1096 | ENCODING("VR128", ENCODING_REG) |
| 1097 | ENCODING("FR64", ENCODING_REG) |
| 1098 | ENCODING("FR32", ENCODING_REG) |
| 1099 | ENCODING("VR64", ENCODING_REG) |
| 1100 | ENCODING("SEGMENT_REG", ENCODING_REG) |
| 1101 | ENCODING("DEBUG_REG", ENCODING_REG) |
Sean Callanan | e7e1cf9 | 2010-05-06 20:59:00 +0000 | [diff] [blame] | 1102 | ENCODING("CONTROL_REG", ENCODING_REG) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 1103 | ENCODING("VR256", ENCODING_REG) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1104 | ENCODING("VR256X", ENCODING_REG) |
| 1105 | ENCODING("VR128X", ENCODING_REG) |
| 1106 | ENCODING("FR64X", ENCODING_REG) |
| 1107 | ENCODING("FR32X", ENCODING_REG) |
| 1108 | ENCODING("VR512", ENCODING_REG) |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1109 | ENCODING("VK1", ENCODING_REG) |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1110 | ENCODING("VK2", ENCODING_REG) |
| 1111 | ENCODING("VK4", ENCODING_REG) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1112 | ENCODING("VK8", ENCODING_REG) |
| 1113 | ENCODING("VK16", ENCODING_REG) |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1114 | ENCODING("VK32", ENCODING_REG) |
| 1115 | ENCODING("VK64", ENCODING_REG) |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1116 | ENCODING("VK1WM", ENCODING_REG) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1117 | ENCODING("VK8WM", ENCODING_REG) |
| 1118 | ENCODING("VK16WM", ENCODING_REG) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1119 | errs() << "Unhandled reg/opcode register encoding " << s << "\n"; |
| 1120 | llvm_unreachable("Unhandled reg/opcode register encoding"); |
| 1121 | } |
| 1122 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1123 | OperandEncoding |
| 1124 | RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s, |
| 1125 | uint8_t OpSize) { |
Craig Topper | 965de2c | 2011-10-14 07:06:56 +0000 | [diff] [blame] | 1126 | ENCODING("GR32", ENCODING_VVVV) |
| 1127 | ENCODING("GR64", ENCODING_VVVV) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 1128 | ENCODING("FR32", ENCODING_VVVV) |
| 1129 | ENCODING("FR64", ENCODING_VVVV) |
| 1130 | ENCODING("VR128", ENCODING_VVVV) |
| 1131 | ENCODING("VR256", ENCODING_VVVV) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1132 | ENCODING("FR32X", ENCODING_VVVV) |
| 1133 | ENCODING("FR64X", ENCODING_VVVV) |
| 1134 | ENCODING("VR128X", ENCODING_VVVV) |
| 1135 | ENCODING("VR256X", ENCODING_VVVV) |
| 1136 | ENCODING("VR512", ENCODING_VVVV) |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1137 | ENCODING("VK1", ENCODING_VVVV) |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 1138 | ENCODING("VK2", ENCODING_VVVV) |
| 1139 | ENCODING("VK4", ENCODING_VVVV) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1140 | ENCODING("VK8", ENCODING_VVVV) |
| 1141 | ENCODING("VK16", ENCODING_VVVV) |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1142 | ENCODING("VK32", ENCODING_VVVV) |
| 1143 | ENCODING("VK64", ENCODING_VVVV) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 1144 | errs() << "Unhandled VEX.vvvv register encoding " << s << "\n"; |
| 1145 | llvm_unreachable("Unhandled VEX.vvvv register encoding"); |
| 1146 | } |
| 1147 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1148 | OperandEncoding |
| 1149 | RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s, |
| 1150 | uint8_t OpSize) { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1151 | ENCODING("VK1WM", ENCODING_WRITEMASK) |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 1152 | ENCODING("VK2WM", ENCODING_WRITEMASK) |
| 1153 | ENCODING("VK4WM", ENCODING_WRITEMASK) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1154 | ENCODING("VK8WM", ENCODING_WRITEMASK) |
| 1155 | ENCODING("VK16WM", ENCODING_WRITEMASK) |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 1156 | ENCODING("VK32WM", ENCODING_WRITEMASK) |
| 1157 | ENCODING("VK64WM", ENCODING_WRITEMASK) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1158 | errs() << "Unhandled mask register encoding " << s << "\n"; |
| 1159 | llvm_unreachable("Unhandled mask register encoding"); |
| 1160 | } |
| 1161 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1162 | OperandEncoding |
| 1163 | RecognizableInstr::memoryEncodingFromString(const std::string &s, |
| 1164 | uint8_t OpSize) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1165 | ENCODING("i16mem", ENCODING_RM) |
| 1166 | ENCODING("i32mem", ENCODING_RM) |
| 1167 | ENCODING("i64mem", ENCODING_RM) |
| 1168 | ENCODING("i8mem", ENCODING_RM) |
Chris Lattner | f60062f | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 1169 | ENCODING("ssmem", ENCODING_RM) |
| 1170 | ENCODING("sdmem", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1171 | ENCODING("f128mem", ENCODING_RM) |
Chris Lattner | f60062f | 2010-09-29 02:57:56 +0000 | [diff] [blame] | 1172 | ENCODING("f256mem", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1173 | ENCODING("f512mem", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1174 | ENCODING("f64mem", ENCODING_RM) |
| 1175 | ENCODING("f32mem", ENCODING_RM) |
| 1176 | ENCODING("i128mem", ENCODING_RM) |
Sean Callanan | c3fd523 | 2011-03-15 01:23:15 +0000 | [diff] [blame] | 1177 | ENCODING("i256mem", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1178 | ENCODING("i512mem", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1179 | ENCODING("f80mem", ENCODING_RM) |
| 1180 | ENCODING("lea32mem", ENCODING_RM) |
| 1181 | ENCODING("lea64_32mem", ENCODING_RM) |
| 1182 | ENCODING("lea64mem", ENCODING_RM) |
| 1183 | ENCODING("opaque32mem", ENCODING_RM) |
| 1184 | ENCODING("opaque48mem", ENCODING_RM) |
| 1185 | ENCODING("opaque80mem", ENCODING_RM) |
| 1186 | ENCODING("opaque512mem", ENCODING_RM) |
Craig Topper | 01deb5f | 2012-07-18 04:11:12 +0000 | [diff] [blame] | 1187 | ENCODING("vx32mem", ENCODING_RM) |
| 1188 | ENCODING("vy32mem", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1189 | ENCODING("vz32mem", ENCODING_RM) |
Craig Topper | 01deb5f | 2012-07-18 04:11:12 +0000 | [diff] [blame] | 1190 | ENCODING("vx64mem", ENCODING_RM) |
| 1191 | ENCODING("vy64mem", ENCODING_RM) |
Elena Demikhovsky | 003e7d7 | 2013-07-28 08:28:38 +0000 | [diff] [blame] | 1192 | ENCODING("vy64xmem", ENCODING_RM) |
| 1193 | ENCODING("vz64mem", ENCODING_RM) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1194 | errs() << "Unhandled memory encoding " << s << "\n"; |
| 1195 | llvm_unreachable("Unhandled memory encoding"); |
| 1196 | } |
| 1197 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1198 | OperandEncoding |
| 1199 | RecognizableInstr::relocationEncodingFromString(const std::string &s, |
| 1200 | uint8_t OpSize) { |
| 1201 | if(OpSize != X86Local::OpSize16) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1202 | // For instructions without an OpSize prefix, a declared 16-bit register or |
| 1203 | // immediate encoding is special. |
| 1204 | ENCODING("i16imm", ENCODING_IW) |
| 1205 | } |
| 1206 | ENCODING("i16imm", ENCODING_Iv) |
| 1207 | ENCODING("i16i8imm", ENCODING_IB) |
| 1208 | ENCODING("i32imm", ENCODING_Iv) |
| 1209 | ENCODING("i32i8imm", ENCODING_IB) |
| 1210 | ENCODING("i64i32imm", ENCODING_ID) |
| 1211 | ENCODING("i64i8imm", ENCODING_IB) |
| 1212 | ENCODING("i8imm", ENCODING_IB) |
| 1213 | ENCODING("i64i32imm_pcrel", ENCODING_ID) |
Chris Lattner | ac58812 | 2010-07-07 22:27:31 +0000 | [diff] [blame] | 1214 | ENCODING("i16imm_pcrel", ENCODING_IW) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1215 | ENCODING("i32imm_pcrel", ENCODING_ID) |
| 1216 | ENCODING("brtarget", ENCODING_Iv) |
| 1217 | ENCODING("brtarget8", ENCODING_IB) |
| 1218 | ENCODING("i64imm", ENCODING_IO) |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 1219 | ENCODING("offset16_8", ENCODING_Ia) |
| 1220 | ENCODING("offset16_16", ENCODING_Ia) |
| 1221 | ENCODING("offset16_32", ENCODING_Ia) |
| 1222 | ENCODING("offset32_8", ENCODING_Ia) |
| 1223 | ENCODING("offset32_16", ENCODING_Ia) |
| 1224 | ENCODING("offset32_32", ENCODING_Ia) |
Craig Topper | ae8e1b3 | 2015-01-03 00:00:20 +0000 | [diff] [blame^] | 1225 | ENCODING("offset32_64", ENCODING_Ia) |
Craig Topper | 055845f | 2015-01-02 07:02:25 +0000 | [diff] [blame] | 1226 | ENCODING("offset64_8", ENCODING_Ia) |
| 1227 | ENCODING("offset64_16", ENCODING_Ia) |
| 1228 | ENCODING("offset64_32", ENCODING_Ia) |
| 1229 | ENCODING("offset64_64", ENCODING_Ia) |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 1230 | ENCODING("srcidx8", ENCODING_SI) |
| 1231 | ENCODING("srcidx16", ENCODING_SI) |
| 1232 | ENCODING("srcidx32", ENCODING_SI) |
| 1233 | ENCODING("srcidx64", ENCODING_SI) |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 1234 | ENCODING("dstidx8", ENCODING_DI) |
| 1235 | ENCODING("dstidx16", ENCODING_DI) |
| 1236 | ENCODING("dstidx32", ENCODING_DI) |
| 1237 | ENCODING("dstidx64", ENCODING_DI) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1238 | errs() << "Unhandled relocation encoding " << s << "\n"; |
| 1239 | llvm_unreachable("Unhandled relocation encoding"); |
| 1240 | } |
| 1241 | |
Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 1242 | OperandEncoding |
| 1243 | RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s, |
| 1244 | uint8_t OpSize) { |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1245 | ENCODING("GR32", ENCODING_Rv) |
| 1246 | ENCODING("GR64", ENCODING_RO) |
| 1247 | ENCODING("GR16", ENCODING_Rv) |
| 1248 | ENCODING("GR8", ENCODING_RB) |
Craig Topper | 23eb468 | 2011-10-06 06:44:41 +0000 | [diff] [blame] | 1249 | ENCODING("GR16_NOAX", ENCODING_Rv) |
| 1250 | ENCODING("GR32_NOAX", ENCODING_Rv) |
| 1251 | ENCODING("GR64_NOAX", ENCODING_RO) |
Sean Callanan | 04cc307 | 2009-12-19 02:59:52 +0000 | [diff] [blame] | 1252 | errs() << "Unhandled opcode modifier encoding " << s << "\n"; |
| 1253 | llvm_unreachable("Unhandled opcode modifier encoding"); |
| 1254 | } |
Daniel Dunbar | f008ea5 | 2009-12-19 04:16:48 +0000 | [diff] [blame] | 1255 | #undef ENCODING |