blob: 3968c38fa48ed7a4612e343c2b72388885fddb69 [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
15#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Cheng739a6a42006-01-21 02:32:06 +000016#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000017#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000018#include "llvm/Constants.h"
19#include "llvm/DerivedTypes.h"
20#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000021#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000022#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000023#include "llvm/Instructions.h"
24#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000025#include "llvm/IntrinsicInst.h"
Chris Lattnerf2b62f32005-11-16 07:22:30 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Jim Laskey219d5592006-01-04 22:28:25 +000027#include "llvm/CodeGen/MachineDebugInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman4ca2ea52006-04-22 18:53:45 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/SelectionDAG.h"
33#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerd4382f02005-09-13 19:30:54 +000034#include "llvm/Target/MRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000035#include "llvm/Target/TargetData.h"
36#include "llvm/Target/TargetFrameInfo.h"
37#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetLowering.h"
39#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000040#include "llvm/Target/TargetOptions.h"
Chris Lattnerc9950c12005-08-17 06:37:43 +000041#include "llvm/Transforms/Utils/BasicBlockUtils.h"
Chris Lattnere05a4612005-01-12 03:41:21 +000042#include "llvm/Support/CommandLine.h"
Chris Lattner43535a12005-11-09 04:45:33 +000043#include "llvm/Support/MathExtras.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000044#include "llvm/Support/Debug.h"
Chris Lattner996795b2006-06-28 23:17:24 +000045#include "llvm/Support/Visibility.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000046#include <map>
Chris Lattner1558fc62006-02-01 18:59:47 +000047#include <set>
Chris Lattner7a60d912005-01-07 07:47:53 +000048#include <iostream>
Jeff Cohen83c22e02006-02-24 02:52:40 +000049#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000050using namespace llvm;
51
Chris Lattner975f5c92005-09-01 18:44:10 +000052#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000053static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000054ViewISelDAGs("view-isel-dags", cl::Hidden,
55 cl::desc("Pop up a window to show isel dags as they are selected"));
56static cl::opt<bool>
57ViewSchedDAGs("view-sched-dags", cl::Hidden,
58 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +000059#else
Chris Lattneref598052006-04-02 03:07:27 +000060static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattnere05a4612005-01-12 03:41:21 +000061#endif
62
Evan Chengd1915cf2006-05-13 05:53:47 +000063// Scheduling heuristics
64enum SchedHeuristics {
65 defaultScheduling, // Let the target specify its preference.
66 noScheduling, // No scheduling, emit breadth first sequence.
67 simpleScheduling, // Two pass, min. critical path, max. utilization.
68 simpleNoItinScheduling, // Same as above exact using generic latency.
69 listSchedulingBURR, // Bottom-up reg reduction list scheduling.
70 listSchedulingTDRR, // Top-down reg reduction list scheduling.
71 listSchedulingTD // Top-down list scheduler.
72};
73
Evan Chengc1e1d972006-01-23 07:01:07 +000074namespace {
Evan Chengd1915cf2006-05-13 05:53:47 +000075 cl::opt<SchedHeuristics>
Evan Chengc1e1d972006-01-23 07:01:07 +000076 ISHeuristic(
77 "sched",
78 cl::desc("Choose scheduling style"),
Evan Chengd1915cf2006-05-13 05:53:47 +000079 cl::init(defaultScheduling),
Evan Chengc1e1d972006-01-23 07:01:07 +000080 cl::values(
Evan Chengd1915cf2006-05-13 05:53:47 +000081 clEnumValN(defaultScheduling, "default",
Evan Chenga6eff8a2006-01-25 09:12:57 +000082 "Target preferred scheduling style"),
Evan Chengd1915cf2006-05-13 05:53:47 +000083 clEnumValN(noScheduling, "none",
Jim Laskeyb8566fa2006-01-23 13:34:04 +000084 "No scheduling: breadth first sequencing"),
Evan Chengd1915cf2006-05-13 05:53:47 +000085 clEnumValN(simpleScheduling, "simple",
Evan Chengc1e1d972006-01-23 07:01:07 +000086 "Simple two pass scheduling: minimize critical path "
87 "and maximize processor utilization"),
Evan Chengd1915cf2006-05-13 05:53:47 +000088 clEnumValN(simpleNoItinScheduling, "simple-noitin",
Evan Chengc1e1d972006-01-23 07:01:07 +000089 "Simple two pass scheduling: Same as simple "
90 "except using generic latency"),
Evan Chengd1915cf2006-05-13 05:53:47 +000091 clEnumValN(listSchedulingBURR, "list-burr",
Evan Chengd38c22b2006-05-11 23:55:42 +000092 "Bottom-up register reduction list scheduling"),
Evan Chengd1915cf2006-05-13 05:53:47 +000093 clEnumValN(listSchedulingTDRR, "list-tdrr",
Evan Chengd38c22b2006-05-11 23:55:42 +000094 "Top-down register reduction list scheduling"),
Evan Chengd1915cf2006-05-13 05:53:47 +000095 clEnumValN(listSchedulingTD, "list-td",
Chris Lattner47639db2006-03-06 00:22:00 +000096 "Top-down list scheduler"),
Evan Chengc1e1d972006-01-23 07:01:07 +000097 clEnumValEnd));
98} // namespace
99
Chris Lattner6f87d182006-02-22 22:37:12 +0000100namespace {
101 /// RegsForValue - This struct represents the physical registers that a
102 /// particular value is assigned and the type information about the value.
103 /// This is needed because values can be promoted into larger registers and
104 /// expanded into multiple smaller registers than the value.
Chris Lattner996795b2006-06-28 23:17:24 +0000105 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner6f87d182006-02-22 22:37:12 +0000106 /// Regs - This list hold the register (for legal and promoted values)
107 /// or register set (for expanded values) that the value should be assigned
108 /// to.
109 std::vector<unsigned> Regs;
110
111 /// RegVT - The value type of each register.
112 ///
113 MVT::ValueType RegVT;
114
115 /// ValueVT - The value type of the LLVM value, which may be promoted from
116 /// RegVT or made from merging the two expanded parts.
117 MVT::ValueType ValueVT;
118
119 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
120
121 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
122 : RegVT(regvt), ValueVT(valuevt) {
123 Regs.push_back(Reg);
124 }
125 RegsForValue(const std::vector<unsigned> &regs,
126 MVT::ValueType regvt, MVT::ValueType valuevt)
127 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
128 }
129
130 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
131 /// this value and returns the result as a ValueVT value. This uses
132 /// Chain/Flag as the input and updates them for the output Chain/Flag.
133 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000134 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000135
136 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
137 /// specified value into the registers specified by this object. This uses
138 /// Chain/Flag as the input and updates them for the output Chain/Flag.
139 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +0000140 SDOperand &Chain, SDOperand &Flag,
141 MVT::ValueType PtrVT) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000142
143 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
144 /// operand list. This adds the code marker and includes the number of
145 /// values added into it.
146 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000147 std::vector<SDOperand> &Ops) const;
Chris Lattner6f87d182006-02-22 22:37:12 +0000148 };
149}
Evan Chengc1e1d972006-01-23 07:01:07 +0000150
Chris Lattner7a60d912005-01-07 07:47:53 +0000151namespace llvm {
152 //===--------------------------------------------------------------------===//
153 /// FunctionLoweringInfo - This contains information that is global to a
154 /// function that is used when lowering a region of the function.
Chris Lattnerd0061952005-01-08 19:52:31 +0000155 class FunctionLoweringInfo {
156 public:
Chris Lattner7a60d912005-01-07 07:47:53 +0000157 TargetLowering &TLI;
158 Function &Fn;
159 MachineFunction &MF;
160 SSARegMap *RegMap;
161
162 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
163
164 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
165 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
166
167 /// ValueMap - Since we emit code for the function a basic block at a time,
168 /// we must remember which virtual registers hold the values for
169 /// cross-basic-block values.
170 std::map<const Value*, unsigned> ValueMap;
171
172 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
173 /// the entry block. This allows the allocas to be efficiently referenced
174 /// anywhere in the function.
175 std::map<const AllocaInst*, int> StaticAllocaMap;
176
177 unsigned MakeReg(MVT::ValueType VT) {
178 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
179 }
Misha Brukman835702a2005-04-21 22:36:52 +0000180
Chris Lattner49409cb2006-03-16 19:51:18 +0000181 unsigned CreateRegForValue(const Value *V);
182
Chris Lattner7a60d912005-01-07 07:47:53 +0000183 unsigned InitializeRegForValue(const Value *V) {
184 unsigned &R = ValueMap[V];
185 assert(R == 0 && "Already initialized this value register!");
186 return R = CreateRegForValue(V);
187 }
188 };
189}
190
191/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemaned728c12006-03-27 01:32:24 +0000192/// PHI nodes or outside of the basic block that defines it, or used by a
193/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner7a60d912005-01-07 07:47:53 +0000194static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
195 if (isa<PHINode>(I)) return true;
196 BasicBlock *BB = I->getParent();
197 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000198 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
199 isa<SwitchInst>(*UI))
Chris Lattner7a60d912005-01-07 07:47:53 +0000200 return true;
201 return false;
202}
203
Chris Lattner6871b232005-10-30 19:42:35 +0000204/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemaned728c12006-03-27 01:32:24 +0000205/// entry block, return true. This includes arguments used by switches, since
206/// the switch may expand into multiple basic blocks.
Chris Lattner6871b232005-10-30 19:42:35 +0000207static bool isOnlyUsedInEntryBlock(Argument *A) {
208 BasicBlock *Entry = A->getParent()->begin();
209 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000210 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattner6871b232005-10-30 19:42:35 +0000211 return false; // Use not in entry block.
212 return true;
213}
214
Chris Lattner7a60d912005-01-07 07:47:53 +0000215FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000216 Function &fn, MachineFunction &mf)
Chris Lattner7a60d912005-01-07 07:47:53 +0000217 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
218
Chris Lattner6871b232005-10-30 19:42:35 +0000219 // Create a vreg for each argument register that is not dead and is used
220 // outside of the entry block for the function.
221 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
222 AI != E; ++AI)
223 if (!isOnlyUsedInEntryBlock(AI))
224 InitializeRegForValue(AI);
225
Chris Lattner7a60d912005-01-07 07:47:53 +0000226 // Initialize the mapping of values to registers. This is only set up for
227 // instruction values that are used outside of the block that defines
228 // them.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000229 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner7a60d912005-01-07 07:47:53 +0000230 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
231 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
232 if (ConstantUInt *CUI = dyn_cast<ConstantUInt>(AI->getArraySize())) {
233 const Type *Ty = AI->getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +0000234 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begeman3ee3e692005-11-06 09:00:38 +0000235 unsigned Align =
Owen Anderson20a631f2006-05-03 01:29:57 +0000236 std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +0000237 AI->getAlignment());
Chris Lattnercbefe722005-05-13 23:14:17 +0000238
239 // If the alignment of the value is smaller than the size of the value,
240 // and if the size of the value is particularly small (<= 8 bytes),
241 // round up to the size of the value for potentially better performance.
242 //
243 // FIXME: This could be made better with a preferred alignment hook in
244 // TargetData. It serves primarily to 8-byte align doubles for X86.
245 if (Align < TySize && TySize <= 8) Align = TySize;
Chris Lattner8396a302005-10-18 22:11:42 +0000246 TySize *= CUI->getValue(); // Get total allocated size.
Chris Lattner0a71a9a2005-10-18 22:14:06 +0000247 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner7a60d912005-01-07 07:47:53 +0000248 StaticAllocaMap[AI] =
Chris Lattnerd0061952005-01-08 19:52:31 +0000249 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
Chris Lattner7a60d912005-01-07 07:47:53 +0000250 }
251
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000252 for (; BB != EB; ++BB)
253 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +0000254 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
255 if (!isa<AllocaInst>(I) ||
256 !StaticAllocaMap.count(cast<AllocaInst>(I)))
257 InitializeRegForValue(I);
258
259 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
260 // also creates the initial PHI MachineInstrs, though none of the input
261 // operands are populated.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000262 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000263 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
264 MBBMap[BB] = MBB;
265 MF.getBasicBlockList().push_back(MBB);
266
267 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
268 // appropriate.
269 PHINode *PN;
270 for (BasicBlock::iterator I = BB->begin();
Chris Lattner8ea875f2005-01-07 21:34:19 +0000271 (PN = dyn_cast<PHINode>(I)); ++I)
272 if (!PN->use_empty()) {
Chris Lattner5fe1f542006-03-31 02:06:56 +0000273 MVT::ValueType VT = TLI.getValueType(PN->getType());
274 unsigned NumElements;
275 if (VT != MVT::Vector)
276 NumElements = TLI.getNumElements(VT);
277 else {
278 MVT::ValueType VT1,VT2;
279 NumElements =
280 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
281 VT1, VT2);
282 }
Chris Lattner8ea875f2005-01-07 21:34:19 +0000283 unsigned PHIReg = ValueMap[PN];
284 assert(PHIReg &&"PHI node does not have an assigned virtual register!");
285 for (unsigned i = 0; i != NumElements; ++i)
286 BuildMI(MBB, TargetInstrInfo::PHI, PN->getNumOperands(), PHIReg+i);
287 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000288 }
289}
290
Chris Lattner49409cb2006-03-16 19:51:18 +0000291/// CreateRegForValue - Allocate the appropriate number of virtual registers of
292/// the correctly promoted or expanded types. Assign these registers
293/// consecutive vreg numbers and return the first assigned number.
294unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
295 MVT::ValueType VT = TLI.getValueType(V->getType());
296
297 // The number of multiples of registers that we need, to, e.g., split up
298 // a <2 x int64> -> 4 x i32 registers.
299 unsigned NumVectorRegs = 1;
300
301 // If this is a packed type, figure out what type it will decompose into
302 // and how many of the elements it will use.
303 if (VT == MVT::Vector) {
304 const PackedType *PTy = cast<PackedType>(V->getType());
305 unsigned NumElts = PTy->getNumElements();
306 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
307
308 // Divide the input until we get to a supported size. This will always
309 // end with a scalar if the target doesn't support vectors.
310 while (NumElts > 1 && !TLI.isTypeLegal(getVectorType(EltTy, NumElts))) {
311 NumElts >>= 1;
312 NumVectorRegs <<= 1;
313 }
Chris Lattner7ececaa2006-03-16 23:05:19 +0000314 if (NumElts == 1)
315 VT = EltTy;
316 else
317 VT = getVectorType(EltTy, NumElts);
Chris Lattner49409cb2006-03-16 19:51:18 +0000318 }
319
320 // The common case is that we will only create one register for this
321 // value. If we have that case, create and return the virtual register.
322 unsigned NV = TLI.getNumElements(VT);
323 if (NV == 1) {
324 // If we are promoting this value, pick the next largest supported type.
325 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
326 unsigned Reg = MakeReg(PromotedType);
327 // If this is a vector of supported or promoted types (e.g. 4 x i16),
328 // create all of the registers.
329 for (unsigned i = 1; i != NumVectorRegs; ++i)
330 MakeReg(PromotedType);
331 return Reg;
332 }
333
334 // If this value is represented with multiple target registers, make sure
335 // to create enough consecutive registers of the right (smaller) type.
336 unsigned NT = VT-1; // Find the type to use.
337 while (TLI.getNumElements((MVT::ValueType)NT) != 1)
338 --NT;
339
340 unsigned R = MakeReg((MVT::ValueType)NT);
341 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
342 MakeReg((MVT::ValueType)NT);
343 return R;
344}
Chris Lattner7a60d912005-01-07 07:47:53 +0000345
346//===----------------------------------------------------------------------===//
347/// SelectionDAGLowering - This is the common target-independent lowering
348/// implementation that is parameterized by a TargetLowering object.
349/// Also, targets can overload any lowering method.
350///
351namespace llvm {
352class SelectionDAGLowering {
353 MachineBasicBlock *CurMBB;
354
355 std::map<const Value*, SDOperand> NodeMap;
356
Chris Lattner4d9651c2005-01-17 22:19:26 +0000357 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
358 /// them up and then emit token factor nodes when possible. This allows us to
359 /// get simple disambiguation between loads without worrying about alias
360 /// analysis.
361 std::vector<SDOperand> PendingLoads;
362
Nate Begemaned728c12006-03-27 01:32:24 +0000363 /// Case - A pair of values to record the Value for a switch case, and the
364 /// case's target basic block.
365 typedef std::pair<Constant*, MachineBasicBlock*> Case;
366 typedef std::vector<Case>::iterator CaseItr;
367 typedef std::pair<CaseItr, CaseItr> CaseRange;
368
369 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
370 /// of conditional branches.
371 struct CaseRec {
372 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
373 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
374
375 /// CaseBB - The MBB in which to emit the compare and branch
376 MachineBasicBlock *CaseBB;
377 /// LT, GE - If nonzero, we know the current case value must be less-than or
378 /// greater-than-or-equal-to these Constants.
379 Constant *LT;
380 Constant *GE;
381 /// Range - A pair of iterators representing the range of case values to be
382 /// processed at this point in the binary search tree.
383 CaseRange Range;
384 };
385
386 /// The comparison function for sorting Case values.
387 struct CaseCmp {
388 bool operator () (const Case& C1, const Case& C2) {
389 if (const ConstantUInt* U1 = dyn_cast<const ConstantUInt>(C1.first))
390 return U1->getValue() < cast<const ConstantUInt>(C2.first)->getValue();
391
392 const ConstantSInt* S1 = dyn_cast<const ConstantSInt>(C1.first);
393 return S1->getValue() < cast<const ConstantSInt>(C2.first)->getValue();
394 }
395 };
396
Chris Lattner7a60d912005-01-07 07:47:53 +0000397public:
398 // TLI - This is information that describes the available target features we
399 // need for lowering. This indicates when operations are unavailable,
400 // implemented with a libcall, etc.
401 TargetLowering &TLI;
402 SelectionDAG &DAG;
Owen Anderson20a631f2006-05-03 01:29:57 +0000403 const TargetData *TD;
Chris Lattner7a60d912005-01-07 07:47:53 +0000404
Nate Begemaned728c12006-03-27 01:32:24 +0000405 /// SwitchCases - Vector of CaseBlock structures used to communicate
406 /// SwitchInst code generation information.
407 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000408 SelectionDAGISel::JumpTable JT;
Nate Begemaned728c12006-03-27 01:32:24 +0000409
Chris Lattner7a60d912005-01-07 07:47:53 +0000410 /// FuncInfo - Information about the function as a whole.
411 ///
412 FunctionLoweringInfo &FuncInfo;
413
414 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000415 FunctionLoweringInfo &funcinfo)
Chris Lattner7a60d912005-01-07 07:47:53 +0000416 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Nate Begeman866b4b42006-04-23 06:26:20 +0000417 JT(0,0,0,0), FuncInfo(funcinfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000418 }
419
Chris Lattner4108bb02005-01-17 19:43:36 +0000420 /// getRoot - Return the current virtual root of the Selection DAG.
421 ///
422 SDOperand getRoot() {
Chris Lattner4d9651c2005-01-17 22:19:26 +0000423 if (PendingLoads.empty())
424 return DAG.getRoot();
Misha Brukman835702a2005-04-21 22:36:52 +0000425
Chris Lattner4d9651c2005-01-17 22:19:26 +0000426 if (PendingLoads.size() == 1) {
427 SDOperand Root = PendingLoads[0];
428 DAG.setRoot(Root);
429 PendingLoads.clear();
430 return Root;
431 }
432
433 // Otherwise, we have to make a token factor node.
434 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other, PendingLoads);
435 PendingLoads.clear();
436 DAG.setRoot(Root);
437 return Root;
Chris Lattner4108bb02005-01-17 19:43:36 +0000438 }
439
Chris Lattner7a60d912005-01-07 07:47:53 +0000440 void visit(Instruction &I) { visit(I.getOpcode(), I); }
441
442 void visit(unsigned Opcode, User &I) {
443 switch (Opcode) {
444 default: assert(0 && "Unknown instruction type encountered!");
445 abort();
446 // Build the switch statement using the Instruction.def file.
447#define HANDLE_INST(NUM, OPCODE, CLASS) \
448 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
449#include "llvm/Instruction.def"
450 }
451 }
452
453 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
454
Chris Lattner4024c002006-03-15 22:19:46 +0000455 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
456 SDOperand SrcValue, SDOperand Root,
457 bool isVolatile);
Chris Lattner7a60d912005-01-07 07:47:53 +0000458
459 SDOperand getIntPtrConstant(uint64_t Val) {
460 return DAG.getConstant(Val, TLI.getPointerTy());
461 }
462
Chris Lattner8471b152006-03-16 19:57:50 +0000463 SDOperand getValue(const Value *V);
Chris Lattner7a60d912005-01-07 07:47:53 +0000464
465 const SDOperand &setValue(const Value *V, SDOperand NewN) {
466 SDOperand &N = NodeMap[V];
467 assert(N.Val == 0 && "Already set a value for this node!");
468 return N = NewN;
469 }
Chris Lattner1558fc62006-02-01 18:59:47 +0000470
Chris Lattner6f87d182006-02-22 22:37:12 +0000471 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
472 MVT::ValueType VT,
473 bool OutReg, bool InReg,
474 std::set<unsigned> &OutputRegs,
475 std::set<unsigned> &InputRegs);
Nate Begemaned728c12006-03-27 01:32:24 +0000476
Chris Lattner7a60d912005-01-07 07:47:53 +0000477 // Terminator instructions.
478 void visitRet(ReturnInst &I);
479 void visitBr(BranchInst &I);
Nate Begemaned728c12006-03-27 01:32:24 +0000480 void visitSwitch(SwitchInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000481 void visitUnreachable(UnreachableInst &I) { /* noop */ }
482
Nate Begemaned728c12006-03-27 01:32:24 +0000483 // Helper for visitSwitch
484 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000485 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Nate Begemaned728c12006-03-27 01:32:24 +0000486
Chris Lattner7a60d912005-01-07 07:47:53 +0000487 // These all get lowered before this pass.
Chris Lattner7a60d912005-01-07 07:47:53 +0000488 void visitInvoke(InvokeInst &I) { assert(0 && "TODO"); }
489 void visitUnwind(UnwindInst &I) { assert(0 && "TODO"); }
490
Nate Begemanb2e089c2005-11-19 00:36:38 +0000491 void visitBinary(User &I, unsigned IntOp, unsigned FPOp, unsigned VecOp);
Nate Begeman127321b2005-11-18 07:42:56 +0000492 void visitShift(User &I, unsigned Opcode);
Nate Begemanb2e089c2005-11-19 00:36:38 +0000493 void visitAdd(User &I) {
494 visitBinary(I, ISD::ADD, ISD::FADD, ISD::VADD);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000495 }
Chris Lattnerf68fd0b2005-04-02 05:04:50 +0000496 void visitSub(User &I);
Nate Begemanb2e089c2005-11-19 00:36:38 +0000497 void visitMul(User &I) {
498 visitBinary(I, ISD::MUL, ISD::FMUL, ISD::VMUL);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000499 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000500 void visitDiv(User &I) {
Chris Lattner6f3b5772005-09-28 22:28:18 +0000501 const Type *Ty = I.getType();
Evan Cheng3bf916d2006-03-03 07:01:07 +0000502 visitBinary(I,
503 Ty->isSigned() ? ISD::SDIV : ISD::UDIV, ISD::FDIV,
504 Ty->isSigned() ? ISD::VSDIV : ISD::VUDIV);
Chris Lattner7a60d912005-01-07 07:47:53 +0000505 }
506 void visitRem(User &I) {
Chris Lattner6f3b5772005-09-28 22:28:18 +0000507 const Type *Ty = I.getType();
Nate Begemanb2e089c2005-11-19 00:36:38 +0000508 visitBinary(I, Ty->isSigned() ? ISD::SREM : ISD::UREM, ISD::FREM, 0);
Chris Lattner7a60d912005-01-07 07:47:53 +0000509 }
Evan Cheng3bf916d2006-03-03 07:01:07 +0000510 void visitAnd(User &I) { visitBinary(I, ISD::AND, 0, ISD::VAND); }
511 void visitOr (User &I) { visitBinary(I, ISD::OR, 0, ISD::VOR); }
512 void visitXor(User &I) { visitBinary(I, ISD::XOR, 0, ISD::VXOR); }
Nate Begeman127321b2005-11-18 07:42:56 +0000513 void visitShl(User &I) { visitShift(I, ISD::SHL); }
514 void visitShr(User &I) {
515 visitShift(I, I.getType()->isUnsigned() ? ISD::SRL : ISD::SRA);
Chris Lattner7a60d912005-01-07 07:47:53 +0000516 }
517
Evan Cheng1c5b7d12006-05-23 06:40:47 +0000518 void visitSetCC(User &I, ISD::CondCode SignedOpc, ISD::CondCode UnsignedOpc,
519 ISD::CondCode FPOpc);
520 void visitSetEQ(User &I) { visitSetCC(I, ISD::SETEQ, ISD::SETEQ,
521 ISD::SETOEQ); }
522 void visitSetNE(User &I) { visitSetCC(I, ISD::SETNE, ISD::SETNE,
523 ISD::SETUNE); }
524 void visitSetLE(User &I) { visitSetCC(I, ISD::SETLE, ISD::SETULE,
525 ISD::SETOLE); }
526 void visitSetGE(User &I) { visitSetCC(I, ISD::SETGE, ISD::SETUGE,
527 ISD::SETOGE); }
528 void visitSetLT(User &I) { visitSetCC(I, ISD::SETLT, ISD::SETULT,
529 ISD::SETOLT); }
530 void visitSetGT(User &I) { visitSetCC(I, ISD::SETGT, ISD::SETUGT,
531 ISD::SETOGT); }
Chris Lattner7a60d912005-01-07 07:47:53 +0000532
Chris Lattner67271862006-03-29 00:11:43 +0000533 void visitExtractElement(User &I);
534 void visitInsertElement(User &I);
Chris Lattner098c01e2006-04-08 04:15:24 +0000535 void visitShuffleVector(User &I);
Chris Lattner32206f52006-03-18 01:44:44 +0000536
Chris Lattner7a60d912005-01-07 07:47:53 +0000537 void visitGetElementPtr(User &I);
538 void visitCast(User &I);
539 void visitSelect(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000540
541 void visitMalloc(MallocInst &I);
542 void visitFree(FreeInst &I);
543 void visitAlloca(AllocaInst &I);
544 void visitLoad(LoadInst &I);
545 void visitStore(StoreInst &I);
546 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
547 void visitCall(CallInst &I);
Chris Lattner476e67b2006-01-26 22:24:51 +0000548 void visitInlineAsm(CallInst &I);
Chris Lattnercd6f0f42005-11-09 19:44:01 +0000549 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +0000550 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner7a60d912005-01-07 07:47:53 +0000551
Chris Lattner7a60d912005-01-07 07:47:53 +0000552 void visitVAStart(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000553 void visitVAArg(VAArgInst &I);
554 void visitVAEnd(CallInst &I);
555 void visitVACopy(CallInst &I);
Chris Lattner58cfd792005-01-09 00:00:49 +0000556 void visitFrameReturnAddress(CallInst &I, bool isFrameAddress);
Chris Lattner7a60d912005-01-07 07:47:53 +0000557
Chris Lattner875def92005-01-11 05:56:49 +0000558 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner7a60d912005-01-07 07:47:53 +0000559
560 void visitUserOp1(Instruction &I) {
561 assert(0 && "UserOp1 should not exist at instruction selection time!");
562 abort();
563 }
564 void visitUserOp2(Instruction &I) {
565 assert(0 && "UserOp2 should not exist at instruction selection time!");
566 abort();
567 }
568};
569} // end namespace llvm
570
Chris Lattner8471b152006-03-16 19:57:50 +0000571SDOperand SelectionDAGLowering::getValue(const Value *V) {
572 SDOperand &N = NodeMap[V];
573 if (N.Val) return N;
574
575 const Type *VTy = V->getType();
576 MVT::ValueType VT = TLI.getValueType(VTy);
577 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
578 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
579 visit(CE->getOpcode(), *CE);
580 assert(N.Val && "visit didn't populate the ValueMap!");
581 return N;
582 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
583 return N = DAG.getGlobalAddress(GV, VT);
584 } else if (isa<ConstantPointerNull>(C)) {
585 return N = DAG.getConstant(0, TLI.getPointerTy());
586 } else if (isa<UndefValue>(C)) {
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000587 if (!isa<PackedType>(VTy))
588 return N = DAG.getNode(ISD::UNDEF, VT);
589
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000590 // Create a VBUILD_VECTOR of undef nodes.
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000591 const PackedType *PTy = cast<PackedType>(VTy);
592 unsigned NumElements = PTy->getNumElements();
593 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
594
595 std::vector<SDOperand> Ops;
596 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
597
598 // Create a VConstant node with generic Vector type.
599 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
600 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000601 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
Chris Lattner8471b152006-03-16 19:57:50 +0000602 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
603 return N = DAG.getConstantFP(CFP->getValue(), VT);
604 } else if (const PackedType *PTy = dyn_cast<PackedType>(VTy)) {
605 unsigned NumElements = PTy->getNumElements();
606 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner8471b152006-03-16 19:57:50 +0000607
608 // Now that we know the number and type of the elements, push a
609 // Constant or ConstantFP node onto the ops list for each element of
610 // the packed constant.
611 std::vector<SDOperand> Ops;
612 if (ConstantPacked *CP = dyn_cast<ConstantPacked>(C)) {
Chris Lattner67271862006-03-29 00:11:43 +0000613 for (unsigned i = 0; i != NumElements; ++i)
614 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner8471b152006-03-16 19:57:50 +0000615 } else {
616 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
617 SDOperand Op;
618 if (MVT::isFloatingPoint(PVT))
619 Op = DAG.getConstantFP(0, PVT);
620 else
621 Op = DAG.getConstant(0, PVT);
622 Ops.assign(NumElements, Op);
623 }
624
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000625 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000626 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
627 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000628 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
Chris Lattner8471b152006-03-16 19:57:50 +0000629 } else {
630 // Canonicalize all constant ints to be unsigned.
631 return N = DAG.getConstant(cast<ConstantIntegral>(C)->getRawValue(),VT);
632 }
633 }
634
635 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
636 std::map<const AllocaInst*, int>::iterator SI =
637 FuncInfo.StaticAllocaMap.find(AI);
638 if (SI != FuncInfo.StaticAllocaMap.end())
639 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
640 }
641
642 std::map<const Value*, unsigned>::const_iterator VMI =
643 FuncInfo.ValueMap.find(V);
644 assert(VMI != FuncInfo.ValueMap.end() && "Value not in map!");
645
646 unsigned InReg = VMI->second;
647
648 // If this type is not legal, make it so now.
Chris Lattner5fe1f542006-03-31 02:06:56 +0000649 if (VT != MVT::Vector) {
650 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
Chris Lattner8471b152006-03-16 19:57:50 +0000651
Chris Lattner5fe1f542006-03-31 02:06:56 +0000652 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
653 if (DestVT < VT) {
654 // Source must be expanded. This input value is actually coming from the
655 // register pair VMI->second and VMI->second+1.
656 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
657 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
658 } else if (DestVT > VT) { // Promotion case
Chris Lattner8471b152006-03-16 19:57:50 +0000659 if (MVT::isFloatingPoint(VT))
660 N = DAG.getNode(ISD::FP_ROUND, VT, N);
661 else
662 N = DAG.getNode(ISD::TRUNCATE, VT, N);
663 }
Chris Lattner5fe1f542006-03-31 02:06:56 +0000664 } else {
665 // Otherwise, if this is a vector, make it available as a generic vector
666 // here.
667 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Chris Lattner4a2413a2006-04-05 06:54:42 +0000668 const PackedType *PTy = cast<PackedType>(VTy);
669 unsigned NE = TLI.getPackedTypeBreakdown(PTy, PTyElementVT,
Chris Lattner5fe1f542006-03-31 02:06:56 +0000670 PTyLegalElementVT);
671
672 // Build a VBUILD_VECTOR with the input registers.
673 std::vector<SDOperand> Ops;
674 if (PTyElementVT == PTyLegalElementVT) {
675 // If the value types are legal, just VBUILD the CopyFromReg nodes.
676 for (unsigned i = 0; i != NE; ++i)
677 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
678 PTyElementVT));
679 } else if (PTyElementVT < PTyLegalElementVT) {
680 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
681 for (unsigned i = 0; i != NE; ++i) {
682 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
683 PTyElementVT);
684 if (MVT::isFloatingPoint(PTyElementVT))
685 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
686 else
687 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
688 Ops.push_back(Op);
689 }
690 } else {
691 // If the register was expanded, use BUILD_PAIR.
692 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
693 for (unsigned i = 0; i != NE/2; ++i) {
694 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
695 PTyElementVT);
696 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
697 PTyElementVT);
698 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
699 }
700 }
701
702 Ops.push_back(DAG.getConstant(NE, MVT::i32));
703 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
704 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, Ops);
Chris Lattner4a2413a2006-04-05 06:54:42 +0000705
706 // Finally, use a VBIT_CONVERT to make this available as the appropriate
707 // vector type.
708 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
709 DAG.getConstant(PTy->getNumElements(),
710 MVT::i32),
711 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner8471b152006-03-16 19:57:50 +0000712 }
713
714 return N;
715}
716
717
Chris Lattner7a60d912005-01-07 07:47:53 +0000718void SelectionDAGLowering::visitRet(ReturnInst &I) {
719 if (I.getNumOperands() == 0) {
Chris Lattner4108bb02005-01-17 19:43:36 +0000720 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000721 return;
722 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000723 std::vector<SDOperand> NewValues;
724 NewValues.push_back(getRoot());
725 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
726 SDOperand RetOp = getValue(I.getOperand(i));
Evan Chenga2e99532006-05-26 23:09:09 +0000727 bool isSigned = I.getOperand(i)->getType()->isSigned();
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000728
729 // If this is an integer return value, we need to promote it ourselves to
730 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
731 // than sign/zero.
Evan Chenga2e99532006-05-26 23:09:09 +0000732 // FIXME: C calling convention requires the return type to be promoted to
733 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000734 if (MVT::isInteger(RetOp.getValueType()) &&
735 RetOp.getValueType() < MVT::i64) {
736 MVT::ValueType TmpVT;
737 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
738 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
739 else
740 TmpVT = MVT::i32;
Chris Lattner7a60d912005-01-07 07:47:53 +0000741
Evan Chenga2e99532006-05-26 23:09:09 +0000742 if (isSigned)
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000743 RetOp = DAG.getNode(ISD::SIGN_EXTEND, TmpVT, RetOp);
744 else
745 RetOp = DAG.getNode(ISD::ZERO_EXTEND, TmpVT, RetOp);
746 }
747 NewValues.push_back(RetOp);
Evan Chenga2e99532006-05-26 23:09:09 +0000748 NewValues.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner7a60d912005-01-07 07:47:53 +0000749 }
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000750 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, NewValues));
Chris Lattner7a60d912005-01-07 07:47:53 +0000751}
752
753void SelectionDAGLowering::visitBr(BranchInst &I) {
754 // Update machine-CFG edges.
755 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Nate Begemaned728c12006-03-27 01:32:24 +0000756 CurMBB->addSuccessor(Succ0MBB);
Chris Lattner7a60d912005-01-07 07:47:53 +0000757
758 // Figure out which block is immediately after the current one.
759 MachineBasicBlock *NextBlock = 0;
760 MachineFunction::iterator BBI = CurMBB;
761 if (++BBI != CurMBB->getParent()->end())
762 NextBlock = BBI;
763
764 if (I.isUnconditional()) {
765 // If this is not a fall-through branch, emit the branch.
766 if (Succ0MBB != NextBlock)
Chris Lattner4108bb02005-01-17 19:43:36 +0000767 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +0000768 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +0000769 } else {
770 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Nate Begemaned728c12006-03-27 01:32:24 +0000771 CurMBB->addSuccessor(Succ1MBB);
Chris Lattner7a60d912005-01-07 07:47:53 +0000772
773 SDOperand Cond = getValue(I.getCondition());
Chris Lattner7a60d912005-01-07 07:47:53 +0000774 if (Succ1MBB == NextBlock) {
775 // If the condition is false, fall through. This means we should branch
776 // if the condition is true to Succ #0.
Chris Lattner4108bb02005-01-17 19:43:36 +0000777 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +0000778 Cond, DAG.getBasicBlock(Succ0MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +0000779 } else if (Succ0MBB == NextBlock) {
780 // If the condition is true, fall through. This means we should branch if
781 // the condition is false to Succ #1. Invert the condition first.
782 SDOperand True = DAG.getConstant(1, Cond.getValueType());
783 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
Chris Lattner4108bb02005-01-17 19:43:36 +0000784 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +0000785 Cond, DAG.getBasicBlock(Succ1MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +0000786 } else {
Chris Lattner8a98c7f2005-04-09 03:30:29 +0000787 std::vector<SDOperand> Ops;
788 Ops.push_back(getRoot());
Evan Cheng42c01c82006-02-16 08:27:56 +0000789 // If the false case is the current basic block, then this is a self
790 // loop. We do not want to emit "Loop: ... brcond Out; br Loop", as it
791 // adds an extra instruction in the loop. Instead, invert the
792 // condition and emit "Loop: ... br!cond Loop; br Out.
793 if (CurMBB == Succ1MBB) {
794 std::swap(Succ0MBB, Succ1MBB);
795 SDOperand True = DAG.getConstant(1, Cond.getValueType());
796 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
797 }
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000798 SDOperand True = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
799 DAG.getBasicBlock(Succ0MBB));
800 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, True,
801 DAG.getBasicBlock(Succ1MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +0000802 }
803 }
804}
805
Nate Begemaned728c12006-03-27 01:32:24 +0000806/// visitSwitchCase - Emits the necessary code to represent a single node in
807/// the binary search tree resulting from lowering a switch instruction.
808void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
809 SDOperand SwitchOp = getValue(CB.SwitchV);
810 SDOperand CaseOp = getValue(CB.CaseC);
811 SDOperand Cond = DAG.getSetCC(MVT::i1, SwitchOp, CaseOp, CB.CC);
812
813 // Set NextBlock to be the MBB immediately after the current one, if any.
814 // This is used to avoid emitting unnecessary branches to the next block.
815 MachineBasicBlock *NextBlock = 0;
816 MachineFunction::iterator BBI = CurMBB;
817 if (++BBI != CurMBB->getParent()->end())
818 NextBlock = BBI;
819
820 // If the lhs block is the next block, invert the condition so that we can
821 // fall through to the lhs instead of the rhs block.
822 if (CB.LHSBB == NextBlock) {
823 std::swap(CB.LHSBB, CB.RHSBB);
824 SDOperand True = DAG.getConstant(1, Cond.getValueType());
825 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
826 }
827 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
828 DAG.getBasicBlock(CB.LHSBB));
829 if (CB.RHSBB == NextBlock)
830 DAG.setRoot(BrCond);
831 else
832 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
833 DAG.getBasicBlock(CB.RHSBB)));
834 // Update successor info
835 CurMBB->addSuccessor(CB.LHSBB);
836 CurMBB->addSuccessor(CB.RHSBB);
837}
838
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000839/// visitSwitchCase - Emits the necessary code to represent a single node in
840/// the binary search tree resulting from lowering a switch instruction.
841void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
842 // FIXME: Need to emit different code for PIC vs. Non-PIC, specifically,
843 // we need to add the address of the jump table to the value loaded, since
844 // the entries in the jump table will be differences rather than absolute
845 // addresses.
846
847 // Emit the code for the jump table
848 MVT::ValueType PTy = TLI.getPointerTy();
849 unsigned PTyBytes = MVT::getSizeInBits(PTy)/8;
850 SDOperand Copy = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
851 SDOperand IDX = DAG.getNode(ISD::MUL, PTy, Copy,
852 DAG.getConstant(PTyBytes, PTy));
853 SDOperand ADD = DAG.getNode(ISD::ADD, PTy, IDX, DAG.getJumpTable(JT.JTI,PTy));
854 SDOperand LD = DAG.getLoad(PTy, Copy.getValue(1), ADD, DAG.getSrcValue(0));
855 DAG.setRoot(DAG.getNode(ISD::BRIND, MVT::Other, LD.getValue(1), LD));
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000856}
857
Nate Begemaned728c12006-03-27 01:32:24 +0000858void SelectionDAGLowering::visitSwitch(SwitchInst &I) {
859 // Figure out which block is immediately after the current one.
860 MachineBasicBlock *NextBlock = 0;
861 MachineFunction::iterator BBI = CurMBB;
862 if (++BBI != CurMBB->getParent()->end())
863 NextBlock = BBI;
864
865 // If there is only the default destination, branch to it if it is not the
866 // next basic block. Otherwise, just fall through.
867 if (I.getNumOperands() == 2) {
868 // Update machine-CFG edges.
869 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[I.getDefaultDest()];
870 // If this is not a fall-through branch, emit the branch.
871 if (DefaultMBB != NextBlock)
872 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
873 DAG.getBasicBlock(DefaultMBB)));
Chris Lattner32d92e02006-06-12 18:25:29 +0000874 CurMBB->addSuccessor(DefaultMBB);
Nate Begemaned728c12006-03-27 01:32:24 +0000875 return;
876 }
877
878 // If there are any non-default case statements, create a vector of Cases
879 // representing each one, and sort the vector so that we can efficiently
880 // create a binary search tree from them.
881 std::vector<Case> Cases;
882 for (unsigned i = 1; i < I.getNumSuccessors(); ++i) {
883 MachineBasicBlock *SMBB = FuncInfo.MBBMap[I.getSuccessor(i)];
884 Cases.push_back(Case(I.getSuccessorValue(i), SMBB));
885 }
886 std::sort(Cases.begin(), Cases.end(), CaseCmp());
887
888 // Get the Value to be switched on and default basic blocks, which will be
889 // inserted into CaseBlock records, representing basic blocks in the binary
890 // search tree.
891 Value *SV = I.getOperand(0);
892 MachineBasicBlock *Default = FuncInfo.MBBMap[I.getDefaultDest()];
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000893
894 // Get the MachineFunction which holds the current MBB. This is used during
895 // emission of jump tables, and when inserting any additional MBBs necessary
896 // to represent the switch.
Nate Begemaned728c12006-03-27 01:32:24 +0000897 MachineFunction *CurMF = CurMBB->getParent();
898 const BasicBlock *LLVMBB = CurMBB->getBasicBlock();
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000899 Reloc::Model Relocs = TLI.getTargetMachine().getRelocationModel();
900
Nate Begemand7a19102006-05-08 16:51:36 +0000901 // If the switch has more than 5 blocks, and at least 31.25% dense, and the
902 // target supports indirect branches, then emit a jump table rather than
903 // lowering the switch to a binary tree of conditional branches.
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000904 // FIXME: Make this work with PIC code
Nate Begeman866b4b42006-04-23 06:26:20 +0000905 if (TLI.isOperationLegal(ISD::BRIND, TLI.getPointerTy()) &&
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000906 (Relocs == Reloc::Static || Relocs == Reloc::DynamicNoPIC) &&
Nate Begemandf488392006-05-03 03:48:02 +0000907 Cases.size() > 5) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000908 uint64_t First = cast<ConstantIntegral>(Cases.front().first)->getRawValue();
909 uint64_t Last = cast<ConstantIntegral>(Cases.back().first)->getRawValue();
Nate Begemandf488392006-05-03 03:48:02 +0000910 double Density = (double)Cases.size() / (double)((Last - First) + 1ULL);
911
Nate Begemand7a19102006-05-08 16:51:36 +0000912 if (Density >= 0.3125) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000913 // Create a new basic block to hold the code for loading the address
914 // of the jump table, and jumping to it. Update successor information;
915 // we will either branch to the default case for the switch, or the jump
916 // table.
917 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
918 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
919 CurMBB->addSuccessor(Default);
920 CurMBB->addSuccessor(JumpTableBB);
921
922 // Subtract the lowest switch case value from the value being switched on
923 // and conditional branch to default mbb if the result is greater than the
924 // difference between smallest and largest cases.
925 SDOperand SwitchOp = getValue(SV);
926 MVT::ValueType VT = SwitchOp.getValueType();
927 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
928 DAG.getConstant(First, VT));
929
930 // The SDNode we just created, which holds the value being switched on
931 // minus the the smallest case value, needs to be copied to a virtual
932 // register so it can be used as an index into the jump table in a
933 // subsequent basic block. This value may be smaller or larger than the
934 // target's pointer type, and therefore require extension or truncating.
935 if (VT > TLI.getPointerTy())
936 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
937 else
938 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
939 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
940 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
941
942 // Emit the range check for the jump table, and branch to the default
943 // block for the switch statement if the value being switched on exceeds
944 // the largest case in the switch.
945 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
946 DAG.getConstant(Last-First,VT), ISD::SETUGT);
947 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
948 DAG.getBasicBlock(Default)));
949
Nate Begemandf488392006-05-03 03:48:02 +0000950 // Build a vector of destination BBs, corresponding to each target
951 // of the jump table. If the value of the jump table slot corresponds to
952 // a case statement, push the case's BB onto the vector, otherwise, push
953 // the default BB.
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000954 std::set<MachineBasicBlock*> UniqueBBs;
955 std::vector<MachineBasicBlock*> DestBBs;
Nate Begemandf488392006-05-03 03:48:02 +0000956 uint64_t TEI = First;
957 for (CaseItr ii = Cases.begin(), ee = Cases.end(); ii != ee; ++TEI) {
958 if (cast<ConstantIntegral>(ii->first)->getRawValue() == TEI) {
959 DestBBs.push_back(ii->second);
960 UniqueBBs.insert(ii->second);
961 ++ii;
962 } else {
963 DestBBs.push_back(Default);
964 UniqueBBs.insert(Default);
965 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000966 }
Nate Begemandf488392006-05-03 03:48:02 +0000967
968 // Update successor info
969 for (std::set<MachineBasicBlock*>::iterator ii = UniqueBBs.begin(),
970 ee = UniqueBBs.end(); ii != ee; ++ii)
971 JumpTableBB->addSuccessor(*ii);
972
973 // Create a jump table index for this jump table, or return an existing
974 // one.
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000975 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
976
977 // Set the jump table information so that we can codegen it as a second
978 // MachineBasicBlock
979 JT.Reg = JumpTableReg;
980 JT.JTI = JTI;
981 JT.MBB = JumpTableBB;
Nate Begeman866b4b42006-04-23 06:26:20 +0000982 JT.Default = Default;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000983 return;
984 }
985 }
Nate Begemaned728c12006-03-27 01:32:24 +0000986
987 // Push the initial CaseRec onto the worklist
988 std::vector<CaseRec> CaseVec;
989 CaseVec.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
990
991 while (!CaseVec.empty()) {
992 // Grab a record representing a case range to process off the worklist
993 CaseRec CR = CaseVec.back();
994 CaseVec.pop_back();
995
996 // Size is the number of Cases represented by this range. If Size is 1,
997 // then we are processing a leaf of the binary search tree. Otherwise,
998 // we need to pick a pivot, and push left and right ranges onto the
999 // worklist.
1000 unsigned Size = CR.Range.second - CR.Range.first;
1001
1002 if (Size == 1) {
1003 // Create a CaseBlock record representing a conditional branch to
1004 // the Case's target mbb if the value being switched on SV is equal
1005 // to C. Otherwise, branch to default.
1006 Constant *C = CR.Range.first->first;
1007 MachineBasicBlock *Target = CR.Range.first->second;
1008 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, C, Target, Default,
1009 CR.CaseBB);
1010 // If the MBB representing the leaf node is the current MBB, then just
1011 // call visitSwitchCase to emit the code into the current block.
1012 // Otherwise, push the CaseBlock onto the vector to be later processed
1013 // by SDISel, and insert the node's MBB before the next MBB.
1014 if (CR.CaseBB == CurMBB)
1015 visitSwitchCase(CB);
1016 else {
1017 SwitchCases.push_back(CB);
1018 CurMF->getBasicBlockList().insert(BBI, CR.CaseBB);
1019 }
1020 } else {
1021 // split case range at pivot
1022 CaseItr Pivot = CR.Range.first + (Size / 2);
1023 CaseRange LHSR(CR.Range.first, Pivot);
1024 CaseRange RHSR(Pivot, CR.Range.second);
1025 Constant *C = Pivot->first;
1026 MachineBasicBlock *RHSBB = 0, *LHSBB = 0;
1027 // We know that we branch to the LHS if the Value being switched on is
1028 // less than the Pivot value, C. We use this to optimize our binary
1029 // tree a bit, by recognizing that if SV is greater than or equal to the
1030 // LHS's Case Value, and that Case Value is exactly one less than the
1031 // Pivot's Value, then we can branch directly to the LHS's Target,
1032 // rather than creating a leaf node for it.
1033 if ((LHSR.second - LHSR.first) == 1 &&
1034 LHSR.first->first == CR.GE &&
1035 cast<ConstantIntegral>(C)->getRawValue() ==
1036 (cast<ConstantIntegral>(CR.GE)->getRawValue() + 1ULL)) {
1037 LHSBB = LHSR.first->second;
1038 } else {
1039 LHSBB = new MachineBasicBlock(LLVMBB);
1040 CaseVec.push_back(CaseRec(LHSBB,C,CR.GE,LHSR));
1041 }
1042 // Similar to the optimization above, if the Value being switched on is
1043 // known to be less than the Constant CR.LT, and the current Case Value
1044 // is CR.LT - 1, then we can branch directly to the target block for
1045 // the current Case Value, rather than emitting a RHS leaf node for it.
1046 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
1047 cast<ConstantIntegral>(RHSR.first->first)->getRawValue() ==
1048 (cast<ConstantIntegral>(CR.LT)->getRawValue() - 1ULL)) {
1049 RHSBB = RHSR.first->second;
1050 } else {
1051 RHSBB = new MachineBasicBlock(LLVMBB);
1052 CaseVec.push_back(CaseRec(RHSBB,CR.LT,C,RHSR));
1053 }
1054 // Create a CaseBlock record representing a conditional branch to
1055 // the LHS node if the value being switched on SV is less than C.
1056 // Otherwise, branch to LHS.
1057 ISD::CondCode CC = C->getType()->isSigned() ? ISD::SETLT : ISD::SETULT;
1058 SelectionDAGISel::CaseBlock CB(CC, SV, C, LHSBB, RHSBB, CR.CaseBB);
1059 if (CR.CaseBB == CurMBB)
1060 visitSwitchCase(CB);
1061 else {
1062 SwitchCases.push_back(CB);
1063 CurMF->getBasicBlockList().insert(BBI, CR.CaseBB);
1064 }
1065 }
1066 }
1067}
1068
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001069void SelectionDAGLowering::visitSub(User &I) {
1070 // -0.0 - X --> fneg
Chris Lattner6f3b5772005-09-28 22:28:18 +00001071 if (I.getType()->isFloatingPoint()) {
1072 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1073 if (CFP->isExactlyValue(-0.0)) {
1074 SDOperand Op2 = getValue(I.getOperand(1));
1075 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1076 return;
1077 }
Chris Lattner6f3b5772005-09-28 22:28:18 +00001078 }
Nate Begemanb2e089c2005-11-19 00:36:38 +00001079 visitBinary(I, ISD::SUB, ISD::FSUB, ISD::VSUB);
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001080}
1081
Nate Begemanb2e089c2005-11-19 00:36:38 +00001082void SelectionDAGLowering::visitBinary(User &I, unsigned IntOp, unsigned FPOp,
1083 unsigned VecOp) {
1084 const Type *Ty = I.getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00001085 SDOperand Op1 = getValue(I.getOperand(0));
1086 SDOperand Op2 = getValue(I.getOperand(1));
Chris Lattner96c26752005-01-19 22:31:21 +00001087
Chris Lattner19baba62005-11-19 18:40:42 +00001088 if (Ty->isIntegral()) {
Nate Begemanb2e089c2005-11-19 00:36:38 +00001089 setValue(&I, DAG.getNode(IntOp, Op1.getValueType(), Op1, Op2));
1090 } else if (Ty->isFloatingPoint()) {
1091 setValue(&I, DAG.getNode(FPOp, Op1.getValueType(), Op1, Op2));
1092 } else {
1093 const PackedType *PTy = cast<PackedType>(Ty);
Chris Lattner32206f52006-03-18 01:44:44 +00001094 SDOperand Num = DAG.getConstant(PTy->getNumElements(), MVT::i32);
1095 SDOperand Typ = DAG.getValueType(TLI.getValueType(PTy->getElementType()));
1096 setValue(&I, DAG.getNode(VecOp, MVT::Vector, Op1, Op2, Num, Typ));
Nate Begemanb2e089c2005-11-19 00:36:38 +00001097 }
Nate Begeman127321b2005-11-18 07:42:56 +00001098}
Chris Lattner96c26752005-01-19 22:31:21 +00001099
Nate Begeman127321b2005-11-18 07:42:56 +00001100void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1101 SDOperand Op1 = getValue(I.getOperand(0));
1102 SDOperand Op2 = getValue(I.getOperand(1));
1103
1104 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
1105
Chris Lattner7a60d912005-01-07 07:47:53 +00001106 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1107}
1108
1109void SelectionDAGLowering::visitSetCC(User &I,ISD::CondCode SignedOpcode,
Evan Cheng1c5b7d12006-05-23 06:40:47 +00001110 ISD::CondCode UnsignedOpcode,
1111 ISD::CondCode FPOpcode) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001112 SDOperand Op1 = getValue(I.getOperand(0));
1113 SDOperand Op2 = getValue(I.getOperand(1));
1114 ISD::CondCode Opcode = SignedOpcode;
Evan Chengac4f66f2006-05-23 18:18:46 +00001115 if (!FiniteOnlyFPMath() && I.getOperand(0)->getType()->isFloatingPoint())
Evan Cheng1c5b7d12006-05-23 06:40:47 +00001116 Opcode = FPOpcode;
1117 else if (I.getOperand(0)->getType()->isUnsigned())
Chris Lattner7a60d912005-01-07 07:47:53 +00001118 Opcode = UnsignedOpcode;
Chris Lattnerd47675e2005-08-09 20:20:18 +00001119 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
Chris Lattner7a60d912005-01-07 07:47:53 +00001120}
1121
1122void SelectionDAGLowering::visitSelect(User &I) {
1123 SDOperand Cond = getValue(I.getOperand(0));
1124 SDOperand TrueVal = getValue(I.getOperand(1));
1125 SDOperand FalseVal = getValue(I.getOperand(2));
Chris Lattner02274a52006-04-08 22:22:57 +00001126 if (!isa<PackedType>(I.getType())) {
1127 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
1128 TrueVal, FalseVal));
1129 } else {
1130 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
1131 *(TrueVal.Val->op_end()-2),
1132 *(TrueVal.Val->op_end()-1)));
1133 }
Chris Lattner7a60d912005-01-07 07:47:53 +00001134}
1135
1136void SelectionDAGLowering::visitCast(User &I) {
1137 SDOperand N = getValue(I.getOperand(0));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001138 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner4024c002006-03-15 22:19:46 +00001139 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner7a60d912005-01-07 07:47:53 +00001140
Chris Lattner2f4119a2006-03-22 20:09:35 +00001141 if (DestVT == MVT::Vector) {
1142 // This is a cast to a vector from something else. This is always a bit
1143 // convert. Get information about the input vector.
1144 const PackedType *DestTy = cast<PackedType>(I.getType());
1145 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1146 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
1147 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
1148 DAG.getValueType(EltVT)));
1149 } else if (SrcVT == DestVT) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001150 setValue(&I, N); // noop cast.
Chris Lattner4024c002006-03-15 22:19:46 +00001151 } else if (DestVT == MVT::i1) {
Chris Lattner2d8b55c2005-05-09 22:17:13 +00001152 // Cast to bool is a comparison against zero, not truncation to zero.
Chris Lattner4024c002006-03-15 22:19:46 +00001153 SDOperand Zero = isInteger(SrcVT) ? DAG.getConstant(0, N.getValueType()) :
Chris Lattner2d8b55c2005-05-09 22:17:13 +00001154 DAG.getConstantFP(0.0, N.getValueType());
Chris Lattnerd47675e2005-08-09 20:20:18 +00001155 setValue(&I, DAG.getSetCC(MVT::i1, N, Zero, ISD::SETNE));
Chris Lattner4024c002006-03-15 22:19:46 +00001156 } else if (isInteger(SrcVT)) {
1157 if (isInteger(DestVT)) { // Int -> Int cast
1158 if (DestVT < SrcVT) // Truncating cast?
1159 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001160 else if (I.getOperand(0)->getType()->isSigned())
Chris Lattner4024c002006-03-15 22:19:46 +00001161 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001162 else
Chris Lattner4024c002006-03-15 22:19:46 +00001163 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
Chris Lattnerb893d042006-03-22 22:20:49 +00001164 } else if (isFloatingPoint(DestVT)) { // Int -> FP cast
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001165 if (I.getOperand(0)->getType()->isSigned())
Chris Lattner4024c002006-03-15 22:19:46 +00001166 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001167 else
Chris Lattner4024c002006-03-15 22:19:46 +00001168 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001169 } else {
1170 assert(0 && "Unknown cast!");
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001171 }
Chris Lattner4024c002006-03-15 22:19:46 +00001172 } else if (isFloatingPoint(SrcVT)) {
1173 if (isFloatingPoint(DestVT)) { // FP -> FP cast
1174 if (DestVT < SrcVT) // Rounding cast?
1175 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001176 else
Chris Lattner4024c002006-03-15 22:19:46 +00001177 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001178 } else if (isInteger(DestVT)) { // FP -> Int cast.
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001179 if (I.getType()->isSigned())
Chris Lattner4024c002006-03-15 22:19:46 +00001180 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001181 else
Chris Lattner4024c002006-03-15 22:19:46 +00001182 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001183 } else {
1184 assert(0 && "Unknown cast!");
Chris Lattner4024c002006-03-15 22:19:46 +00001185 }
1186 } else {
Chris Lattner2f4119a2006-03-22 20:09:35 +00001187 assert(SrcVT == MVT::Vector && "Unknown cast!");
1188 assert(DestVT != MVT::Vector && "Casts to vector already handled!");
1189 // This is a cast from a vector to something else. This is always a bit
1190 // convert. Get information about the input vector.
1191 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Chris Lattner7a60d912005-01-07 07:47:53 +00001192 }
1193}
1194
Chris Lattner67271862006-03-29 00:11:43 +00001195void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattner32206f52006-03-18 01:44:44 +00001196 SDOperand InVec = getValue(I.getOperand(0));
1197 SDOperand InVal = getValue(I.getOperand(1));
1198 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1199 getValue(I.getOperand(2)));
1200
Chris Lattner29b23012006-03-19 01:17:20 +00001201 SDOperand Num = *(InVec.Val->op_end()-2);
1202 SDOperand Typ = *(InVec.Val->op_end()-1);
1203 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
1204 InVec, InVal, InIdx, Num, Typ));
Chris Lattner32206f52006-03-18 01:44:44 +00001205}
1206
Chris Lattner67271862006-03-29 00:11:43 +00001207void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner7c0cd8c2006-03-21 20:44:12 +00001208 SDOperand InVec = getValue(I.getOperand(0));
1209 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1210 getValue(I.getOperand(1)));
1211 SDOperand Typ = *(InVec.Val->op_end()-1);
1212 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
1213 TLI.getValueType(I.getType()), InVec, InIdx));
1214}
Chris Lattner32206f52006-03-18 01:44:44 +00001215
Chris Lattner098c01e2006-04-08 04:15:24 +00001216void SelectionDAGLowering::visitShuffleVector(User &I) {
1217 SDOperand V1 = getValue(I.getOperand(0));
1218 SDOperand V2 = getValue(I.getOperand(1));
1219 SDOperand Mask = getValue(I.getOperand(2));
1220
1221 SDOperand Num = *(V1.Val->op_end()-2);
1222 SDOperand Typ = *(V2.Val->op_end()-1);
1223 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
1224 V1, V2, Mask, Num, Typ));
1225}
1226
1227
Chris Lattner7a60d912005-01-07 07:47:53 +00001228void SelectionDAGLowering::visitGetElementPtr(User &I) {
1229 SDOperand N = getValue(I.getOperand(0));
1230 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00001231
1232 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
1233 OI != E; ++OI) {
1234 Value *Idx = *OI;
Chris Lattner35397782005-12-05 07:10:48 +00001235 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001236 unsigned Field = cast<ConstantUInt>(Idx)->getValue();
1237 if (Field) {
1238 // N = N + Offset
Owen Anderson20a631f2006-05-03 01:29:57 +00001239 uint64_t Offset = TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner7a60d912005-01-07 07:47:53 +00001240 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukman77451162005-04-22 04:01:18 +00001241 getIntPtrConstant(Offset));
Chris Lattner7a60d912005-01-07 07:47:53 +00001242 }
1243 Ty = StTy->getElementType(Field);
1244 } else {
1245 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner19a83992005-01-07 21:56:57 +00001246
Chris Lattner43535a12005-11-09 04:45:33 +00001247 // If this is a constant subscript, handle it quickly.
1248 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
1249 if (CI->getRawValue() == 0) continue;
Chris Lattner19a83992005-01-07 21:56:57 +00001250
Chris Lattner43535a12005-11-09 04:45:33 +00001251 uint64_t Offs;
1252 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(CI))
Owen Anderson20a631f2006-05-03 01:29:57 +00001253 Offs = (int64_t)TD->getTypeSize(Ty)*CSI->getValue();
Chris Lattner43535a12005-11-09 04:45:33 +00001254 else
Owen Anderson20a631f2006-05-03 01:29:57 +00001255 Offs = TD->getTypeSize(Ty)*cast<ConstantUInt>(CI)->getValue();
Chris Lattner43535a12005-11-09 04:45:33 +00001256 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
1257 continue;
Chris Lattner7a60d912005-01-07 07:47:53 +00001258 }
Chris Lattner43535a12005-11-09 04:45:33 +00001259
1260 // N = N + Idx * ElementSize;
Owen Anderson20a631f2006-05-03 01:29:57 +00001261 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner43535a12005-11-09 04:45:33 +00001262 SDOperand IdxN = getValue(Idx);
1263
1264 // If the index is smaller or larger than intptr_t, truncate or extend
1265 // it.
1266 if (IdxN.getValueType() < N.getValueType()) {
1267 if (Idx->getType()->isSigned())
1268 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
1269 else
1270 IdxN = DAG.getNode(ISD::ZERO_EXTEND, N.getValueType(), IdxN);
1271 } else if (IdxN.getValueType() > N.getValueType())
1272 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
1273
1274 // If this is a multiply by a power of two, turn it into a shl
1275 // immediately. This is a very common case.
1276 if (isPowerOf2_64(ElementSize)) {
1277 unsigned Amt = Log2_64(ElementSize);
1278 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner41fd6d52005-11-09 16:50:40 +00001279 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner43535a12005-11-09 04:45:33 +00001280 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
1281 continue;
1282 }
1283
1284 SDOperand Scale = getIntPtrConstant(ElementSize);
1285 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
1286 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner7a60d912005-01-07 07:47:53 +00001287 }
1288 }
1289 setValue(&I, N);
1290}
1291
1292void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
1293 // If this is a fixed sized alloca in the entry block of the function,
1294 // allocate it statically on the stack.
1295 if (FuncInfo.StaticAllocaMap.count(&I))
1296 return; // getValue will auto-populate this.
1297
1298 const Type *Ty = I.getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +00001299 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
1300 unsigned Align = std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +00001301 I.getAlignment());
Chris Lattner7a60d912005-01-07 07:47:53 +00001302
1303 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattnereccb73d2005-01-22 23:04:37 +00001304 MVT::ValueType IntPtr = TLI.getPointerTy();
1305 if (IntPtr < AllocSize.getValueType())
1306 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
1307 else if (IntPtr > AllocSize.getValueType())
1308 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner7a60d912005-01-07 07:47:53 +00001309
Chris Lattnereccb73d2005-01-22 23:04:37 +00001310 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner7a60d912005-01-07 07:47:53 +00001311 getIntPtrConstant(TySize));
1312
1313 // Handle alignment. If the requested alignment is less than or equal to the
1314 // stack alignment, ignore it and round the size of the allocation up to the
1315 // stack alignment size. If the size is greater than the stack alignment, we
1316 // note this in the DYNAMIC_STACKALLOC node.
1317 unsigned StackAlign =
1318 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1319 if (Align <= StackAlign) {
1320 Align = 0;
1321 // Add SA-1 to the size.
1322 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
1323 getIntPtrConstant(StackAlign-1));
1324 // Mask out the low bits for alignment purposes.
1325 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
1326 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
1327 }
1328
Chris Lattner96c262e2005-05-14 07:29:57 +00001329 std::vector<MVT::ValueType> VTs;
1330 VTs.push_back(AllocSize.getValueType());
1331 VTs.push_back(MVT::Other);
1332 std::vector<SDOperand> Ops;
1333 Ops.push_back(getRoot());
1334 Ops.push_back(AllocSize);
1335 Ops.push_back(getIntPtrConstant(Align));
1336 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, Ops);
Chris Lattner7a60d912005-01-07 07:47:53 +00001337 DAG.setRoot(setValue(&I, DSA).getValue(1));
1338
1339 // Inform the Frame Information that we have just allocated a variable-sized
1340 // object.
1341 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
1342}
1343
Chris Lattner7a60d912005-01-07 07:47:53 +00001344void SelectionDAGLowering::visitLoad(LoadInst &I) {
1345 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukman835702a2005-04-21 22:36:52 +00001346
Chris Lattner4d9651c2005-01-17 22:19:26 +00001347 SDOperand Root;
1348 if (I.isVolatile())
1349 Root = getRoot();
1350 else {
1351 // Do not serialize non-volatile loads against each other.
1352 Root = DAG.getRoot();
1353 }
Chris Lattner4024c002006-03-15 22:19:46 +00001354
1355 setValue(&I, getLoadFrom(I.getType(), Ptr, DAG.getSrcValue(I.getOperand(0)),
1356 Root, I.isVolatile()));
1357}
1358
1359SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
1360 SDOperand SrcValue, SDOperand Root,
1361 bool isVolatile) {
Nate Begemanb2e089c2005-11-19 00:36:38 +00001362 SDOperand L;
Nate Begeman41b1cdc2005-12-06 06:18:55 +00001363 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
Nate Begeman07890bb2005-11-22 01:29:36 +00001364 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner32206f52006-03-18 01:44:44 +00001365 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr, SrcValue);
Nate Begemanb2e089c2005-11-19 00:36:38 +00001366 } else {
Chris Lattner4024c002006-03-15 22:19:46 +00001367 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SrcValue);
Nate Begemanb2e089c2005-11-19 00:36:38 +00001368 }
Chris Lattner4d9651c2005-01-17 22:19:26 +00001369
Chris Lattner4024c002006-03-15 22:19:46 +00001370 if (isVolatile)
Chris Lattner4d9651c2005-01-17 22:19:26 +00001371 DAG.setRoot(L.getValue(1));
1372 else
1373 PendingLoads.push_back(L.getValue(1));
Chris Lattner4024c002006-03-15 22:19:46 +00001374
1375 return L;
Chris Lattner7a60d912005-01-07 07:47:53 +00001376}
1377
1378
1379void SelectionDAGLowering::visitStore(StoreInst &I) {
1380 Value *SrcV = I.getOperand(0);
1381 SDOperand Src = getValue(SrcV);
1382 SDOperand Ptr = getValue(I.getOperand(1));
Chris Lattnerf5675a02005-05-09 04:08:33 +00001383 DAG.setRoot(DAG.getNode(ISD::STORE, MVT::Other, getRoot(), Src, Ptr,
Andrew Lenharth2edc1882005-06-29 18:54:02 +00001384 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner7a60d912005-01-07 07:47:53 +00001385}
1386
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001387/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
1388/// access memory and has no other side effects at all.
1389static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
1390#define GET_NO_MEMORY_INTRINSICS
1391#include "llvm/Intrinsics.gen"
1392#undef GET_NO_MEMORY_INTRINSICS
1393 return false;
1394}
1395
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001396// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
1397// have any side-effects or if it only reads memory.
1398static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
1399#define GET_SIDE_EFFECT_INFO
1400#include "llvm/Intrinsics.gen"
1401#undef GET_SIDE_EFFECT_INFO
1402 return false;
1403}
1404
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001405/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
1406/// node.
1407void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
1408 unsigned Intrinsic) {
Chris Lattner313229c2006-03-24 22:49:42 +00001409 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001410 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001411
1412 // Build the operand list.
1413 std::vector<SDOperand> Ops;
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001414 if (HasChain) { // If this intrinsic has side-effects, chainify it.
1415 if (OnlyLoad) {
1416 // We don't need to serialize loads against other loads.
1417 Ops.push_back(DAG.getRoot());
1418 } else {
1419 Ops.push_back(getRoot());
1420 }
1421 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001422
1423 // Add the intrinsic ID as an integer operand.
1424 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
1425
1426 // Add all operands of the call to the operand list.
1427 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1428 SDOperand Op = getValue(I.getOperand(i));
1429
1430 // If this is a vector type, force it to the right packed type.
1431 if (Op.getValueType() == MVT::Vector) {
1432 const PackedType *OpTy = cast<PackedType>(I.getOperand(i)->getType());
1433 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
1434
1435 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
1436 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
1437 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
1438 }
1439
1440 assert(TLI.isTypeLegal(Op.getValueType()) &&
1441 "Intrinsic uses a non-legal type?");
1442 Ops.push_back(Op);
1443 }
1444
1445 std::vector<MVT::ValueType> VTs;
1446 if (I.getType() != Type::VoidTy) {
1447 MVT::ValueType VT = TLI.getValueType(I.getType());
1448 if (VT == MVT::Vector) {
1449 const PackedType *DestTy = cast<PackedType>(I.getType());
1450 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1451
1452 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
1453 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
1454 }
1455
1456 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
1457 VTs.push_back(VT);
1458 }
1459 if (HasChain)
1460 VTs.push_back(MVT::Other);
1461
1462 // Create the node.
Chris Lattnere55d1712006-03-28 00:40:33 +00001463 SDOperand Result;
1464 if (!HasChain)
1465 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTs, Ops);
1466 else if (I.getType() != Type::VoidTy)
1467 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTs, Ops);
1468 else
1469 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTs, Ops);
1470
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001471 if (HasChain) {
1472 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
1473 if (OnlyLoad)
1474 PendingLoads.push_back(Chain);
1475 else
1476 DAG.setRoot(Chain);
1477 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001478 if (I.getType() != Type::VoidTy) {
1479 if (const PackedType *PTy = dyn_cast<PackedType>(I.getType())) {
1480 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
1481 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
1482 DAG.getConstant(PTy->getNumElements(), MVT::i32),
1483 DAG.getValueType(EVT));
1484 }
1485 setValue(&I, Result);
1486 }
1487}
1488
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001489/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
1490/// we want to emit this as a call to a named external function, return the name
1491/// otherwise lower it and return null.
1492const char *
1493SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
1494 switch (Intrinsic) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001495 default:
1496 // By default, turn this into a target intrinsic node.
1497 visitTargetIntrinsic(I, Intrinsic);
1498 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001499 case Intrinsic::vastart: visitVAStart(I); return 0;
1500 case Intrinsic::vaend: visitVAEnd(I); return 0;
1501 case Intrinsic::vacopy: visitVACopy(I); return 0;
1502 case Intrinsic::returnaddress: visitFrameReturnAddress(I, false); return 0;
1503 case Intrinsic::frameaddress: visitFrameReturnAddress(I, true); return 0;
1504 case Intrinsic::setjmp:
1505 return "_setjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1506 break;
1507 case Intrinsic::longjmp:
1508 return "_longjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1509 break;
Chris Lattner093c1592006-03-03 00:00:25 +00001510 case Intrinsic::memcpy_i32:
1511 case Intrinsic::memcpy_i64:
1512 visitMemIntrinsic(I, ISD::MEMCPY);
1513 return 0;
1514 case Intrinsic::memset_i32:
1515 case Intrinsic::memset_i64:
1516 visitMemIntrinsic(I, ISD::MEMSET);
1517 return 0;
1518 case Intrinsic::memmove_i32:
1519 case Intrinsic::memmove_i64:
1520 visitMemIntrinsic(I, ISD::MEMMOVE);
1521 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001522
Chris Lattner5d4e61d2005-12-13 17:40:33 +00001523 case Intrinsic::dbg_stoppoint: {
Jim Laskey5995d012006-02-11 01:01:30 +00001524 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00001525 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001526 if (DebugInfo && SPI.getContext() && DebugInfo->Verify(SPI.getContext())) {
Jim Laskey5995d012006-02-11 01:01:30 +00001527 std::vector<SDOperand> Ops;
Chris Lattner435b4022005-11-29 06:21:05 +00001528
Jim Laskey5995d012006-02-11 01:01:30 +00001529 Ops.push_back(getRoot());
Jim Laskeya8bdac82006-03-23 18:06:46 +00001530 Ops.push_back(getValue(SPI.getLineValue()));
1531 Ops.push_back(getValue(SPI.getColumnValue()));
Chris Lattner435b4022005-11-29 06:21:05 +00001532
Jim Laskeya8bdac82006-03-23 18:06:46 +00001533 DebugInfoDesc *DD = DebugInfo->getDescFor(SPI.getContext());
Jim Laskey5995d012006-02-11 01:01:30 +00001534 assert(DD && "Not a debug information descriptor");
Jim Laskeya8bdac82006-03-23 18:06:46 +00001535 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
1536
Jim Laskey5995d012006-02-11 01:01:30 +00001537 Ops.push_back(DAG.getString(CompileUnit->getFileName()));
1538 Ops.push_back(DAG.getString(CompileUnit->getDirectory()));
1539
Jim Laskeya8bdac82006-03-23 18:06:46 +00001540 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops));
Chris Lattner5d4e61d2005-12-13 17:40:33 +00001541 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00001542
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001543 return 0;
Chris Lattner435b4022005-11-29 06:21:05 +00001544 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00001545 case Intrinsic::dbg_region_start: {
1546 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1547 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001548 if (DebugInfo && RSI.getContext() && DebugInfo->Verify(RSI.getContext())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001549 std::vector<SDOperand> Ops;
1550
1551 unsigned LabelID = DebugInfo->RecordRegionStart(RSI.getContext());
1552
1553 Ops.push_back(getRoot());
1554 Ops.push_back(DAG.getConstant(LabelID, MVT::i32));
1555
1556 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other, Ops));
1557 }
1558
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001559 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00001560 }
1561 case Intrinsic::dbg_region_end: {
1562 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1563 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001564 if (DebugInfo && REI.getContext() && DebugInfo->Verify(REI.getContext())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001565 std::vector<SDOperand> Ops;
1566
1567 unsigned LabelID = DebugInfo->RecordRegionEnd(REI.getContext());
1568
1569 Ops.push_back(getRoot());
1570 Ops.push_back(DAG.getConstant(LabelID, MVT::i32));
1571
1572 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other, Ops));
1573 }
1574
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001575 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00001576 }
1577 case Intrinsic::dbg_func_start: {
1578 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1579 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001580 if (DebugInfo && FSI.getSubprogram() &&
1581 DebugInfo->Verify(FSI.getSubprogram())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001582 std::vector<SDOperand> Ops;
1583
1584 unsigned LabelID = DebugInfo->RecordRegionStart(FSI.getSubprogram());
1585
1586 Ops.push_back(getRoot());
1587 Ops.push_back(DAG.getConstant(LabelID, MVT::i32));
1588
1589 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other, Ops));
1590 }
1591
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001592 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00001593 }
1594 case Intrinsic::dbg_declare: {
1595 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1596 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskey67a636c2006-03-28 13:45:20 +00001597 if (DebugInfo && DI.getVariable() && DebugInfo->Verify(DI.getVariable())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001598 std::vector<SDOperand> Ops;
1599
Jim Laskey53f1ecc2006-03-24 09:50:27 +00001600 SDOperand AddressOp = getValue(DI.getAddress());
1601 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp)) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001602 DebugInfo->RecordVariable(DI.getVariable(), FI->getIndex());
1603 }
1604 }
1605
1606 return 0;
1607 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001608
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001609 case Intrinsic::isunordered_f32:
1610 case Intrinsic::isunordered_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001611 setValue(&I, DAG.getSetCC(MVT::i1,getValue(I.getOperand(1)),
1612 getValue(I.getOperand(2)), ISD::SETUO));
1613 return 0;
1614
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001615 case Intrinsic::sqrt_f32:
1616 case Intrinsic::sqrt_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001617 setValue(&I, DAG.getNode(ISD::FSQRT,
1618 getValue(I.getOperand(1)).getValueType(),
1619 getValue(I.getOperand(1))));
1620 return 0;
1621 case Intrinsic::pcmarker: {
1622 SDOperand Tmp = getValue(I.getOperand(1));
1623 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
1624 return 0;
1625 }
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00001626 case Intrinsic::readcyclecounter: {
1627 std::vector<MVT::ValueType> VTs;
1628 VTs.push_back(MVT::i64);
1629 VTs.push_back(MVT::Other);
1630 std::vector<SDOperand> Ops;
1631 Ops.push_back(getRoot());
1632 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER, VTs, Ops);
1633 setValue(&I, Tmp);
1634 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth01aa5632005-11-11 16:47:30 +00001635 return 0;
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00001636 }
Nate Begeman2fba8a32006-01-14 03:14:10 +00001637 case Intrinsic::bswap_i16:
Nate Begeman2fba8a32006-01-14 03:14:10 +00001638 case Intrinsic::bswap_i32:
Nate Begeman2fba8a32006-01-14 03:14:10 +00001639 case Intrinsic::bswap_i64:
1640 setValue(&I, DAG.getNode(ISD::BSWAP,
1641 getValue(I.getOperand(1)).getValueType(),
1642 getValue(I.getOperand(1))));
1643 return 0;
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001644 case Intrinsic::cttz_i8:
1645 case Intrinsic::cttz_i16:
1646 case Intrinsic::cttz_i32:
1647 case Intrinsic::cttz_i64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001648 setValue(&I, DAG.getNode(ISD::CTTZ,
1649 getValue(I.getOperand(1)).getValueType(),
1650 getValue(I.getOperand(1))));
1651 return 0;
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001652 case Intrinsic::ctlz_i8:
1653 case Intrinsic::ctlz_i16:
1654 case Intrinsic::ctlz_i32:
1655 case Intrinsic::ctlz_i64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001656 setValue(&I, DAG.getNode(ISD::CTLZ,
1657 getValue(I.getOperand(1)).getValueType(),
1658 getValue(I.getOperand(1))));
1659 return 0;
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001660 case Intrinsic::ctpop_i8:
1661 case Intrinsic::ctpop_i16:
1662 case Intrinsic::ctpop_i32:
1663 case Intrinsic::ctpop_i64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001664 setValue(&I, DAG.getNode(ISD::CTPOP,
1665 getValue(I.getOperand(1)).getValueType(),
1666 getValue(I.getOperand(1))));
1667 return 0;
Chris Lattnerb3266452006-01-13 02:50:02 +00001668 case Intrinsic::stacksave: {
1669 std::vector<MVT::ValueType> VTs;
1670 VTs.push_back(TLI.getPointerTy());
1671 VTs.push_back(MVT::Other);
1672 std::vector<SDOperand> Ops;
1673 Ops.push_back(getRoot());
1674 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE, VTs, Ops);
1675 setValue(&I, Tmp);
1676 DAG.setRoot(Tmp.getValue(1));
1677 return 0;
1678 }
Chris Lattnerdeda32a2006-01-23 05:22:07 +00001679 case Intrinsic::stackrestore: {
1680 SDOperand Tmp = getValue(I.getOperand(1));
1681 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattnerb3266452006-01-13 02:50:02 +00001682 return 0;
Chris Lattnerdeda32a2006-01-23 05:22:07 +00001683 }
Chris Lattner9e8b6332005-12-12 22:51:16 +00001684 case Intrinsic::prefetch:
1685 // FIXME: Currently discarding prefetches.
1686 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001687 }
1688}
1689
1690
Chris Lattner7a60d912005-01-07 07:47:53 +00001691void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner18d2b342005-01-08 22:48:57 +00001692 const char *RenameFn = 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001693 if (Function *F = I.getCalledFunction()) {
Chris Lattner0c140002005-04-02 05:26:53 +00001694 if (F->isExternal())
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001695 if (unsigned IID = F->getIntrinsicID()) {
1696 RenameFn = visitIntrinsicCall(I, IID);
1697 if (!RenameFn)
1698 return;
1699 } else { // Not an LLVM intrinsic.
1700 const std::string &Name = F->getName();
Chris Lattner5c1ba2a2006-03-05 05:09:38 +00001701 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
1702 if (I.getNumOperands() == 3 && // Basic sanity checks.
1703 I.getOperand(1)->getType()->isFloatingPoint() &&
1704 I.getType() == I.getOperand(1)->getType() &&
1705 I.getType() == I.getOperand(2)->getType()) {
1706 SDOperand LHS = getValue(I.getOperand(1));
1707 SDOperand RHS = getValue(I.getOperand(2));
1708 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
1709 LHS, RHS));
1710 return;
1711 }
1712 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattner0c140002005-04-02 05:26:53 +00001713 if (I.getNumOperands() == 2 && // Basic sanity checks.
1714 I.getOperand(1)->getType()->isFloatingPoint() &&
1715 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001716 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner0c140002005-04-02 05:26:53 +00001717 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
1718 return;
1719 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001720 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattner80026402005-04-30 04:43:14 +00001721 if (I.getNumOperands() == 2 && // Basic sanity checks.
1722 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00001723 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001724 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00001725 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
1726 return;
1727 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001728 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattner80026402005-04-30 04:43:14 +00001729 if (I.getNumOperands() == 2 && // Basic sanity checks.
1730 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00001731 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001732 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00001733 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
1734 return;
1735 }
1736 }
Chris Lattnere4f71d02005-05-14 13:56:55 +00001737 }
Chris Lattner476e67b2006-01-26 22:24:51 +00001738 } else if (isa<InlineAsm>(I.getOperand(0))) {
1739 visitInlineAsm(I);
1740 return;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001741 }
Misha Brukman835702a2005-04-21 22:36:52 +00001742
Chris Lattner18d2b342005-01-08 22:48:57 +00001743 SDOperand Callee;
1744 if (!RenameFn)
1745 Callee = getValue(I.getOperand(0));
1746 else
1747 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Chris Lattner7a60d912005-01-07 07:47:53 +00001748 std::vector<std::pair<SDOperand, const Type*> > Args;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001749 Args.reserve(I.getNumOperands());
Chris Lattner7a60d912005-01-07 07:47:53 +00001750 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1751 Value *Arg = I.getOperand(i);
1752 SDOperand ArgNode = getValue(Arg);
1753 Args.push_back(std::make_pair(ArgNode, Arg->getType()));
1754 }
Misha Brukman835702a2005-04-21 22:36:52 +00001755
Nate Begemanf6565252005-03-26 01:29:23 +00001756 const PointerType *PT = cast<PointerType>(I.getCalledValue()->getType());
1757 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Misha Brukman835702a2005-04-21 22:36:52 +00001758
Chris Lattner1f45cd72005-01-08 19:26:18 +00001759 std::pair<SDOperand,SDOperand> Result =
Chris Lattner111778e2005-05-12 19:56:57 +00001760 TLI.LowerCallTo(getRoot(), I.getType(), FTy->isVarArg(), I.getCallingConv(),
Chris Lattner2e77db62005-05-13 18:50:42 +00001761 I.isTailCall(), Callee, Args, DAG);
Chris Lattner7a60d912005-01-07 07:47:53 +00001762 if (I.getType() != Type::VoidTy)
Chris Lattner1f45cd72005-01-08 19:26:18 +00001763 setValue(&I, Result.first);
1764 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00001765}
1766
Chris Lattner6f87d182006-02-22 22:37:12 +00001767SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00001768 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner6f87d182006-02-22 22:37:12 +00001769 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
1770 Chain = Val.getValue(1);
1771 Flag = Val.getValue(2);
1772
1773 // If the result was expanded, copy from the top part.
1774 if (Regs.size() > 1) {
1775 assert(Regs.size() == 2 &&
1776 "Cannot expand to more than 2 elts yet!");
1777 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
1778 Chain = Val.getValue(1);
1779 Flag = Val.getValue(2);
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00001780 if (DAG.getTargetLoweringInfo().isLittleEndian())
1781 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
1782 else
1783 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner6f87d182006-02-22 22:37:12 +00001784 }
Chris Lattner1558fc62006-02-01 18:59:47 +00001785
Chris Lattner705948d2006-06-08 18:22:48 +00001786 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner6f87d182006-02-22 22:37:12 +00001787 // appropriate type.
1788 if (RegVT == ValueVT)
1789 return Val;
1790
Chris Lattner705948d2006-06-08 18:22:48 +00001791 if (MVT::isInteger(RegVT)) {
1792 if (ValueVT < RegVT)
1793 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
1794 else
1795 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
1796 } else {
Chris Lattner6f87d182006-02-22 22:37:12 +00001797 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattner705948d2006-06-08 18:22:48 +00001798 }
Chris Lattner6f87d182006-02-22 22:37:12 +00001799}
1800
Chris Lattner571d9642006-02-23 19:21:04 +00001801/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
1802/// specified value into the registers specified by this object. This uses
1803/// Chain/Flag as the input and updates them for the output Chain/Flag.
1804void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +00001805 SDOperand &Chain, SDOperand &Flag,
1806 MVT::ValueType PtrVT) const {
Chris Lattner571d9642006-02-23 19:21:04 +00001807 if (Regs.size() == 1) {
1808 // If there is a single register and the types differ, this must be
1809 // a promotion.
1810 if (RegVT != ValueVT) {
Chris Lattnerc03a9252006-06-08 18:27:11 +00001811 if (MVT::isInteger(RegVT)) {
1812 if (RegVT < ValueVT)
1813 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
1814 else
1815 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
1816 } else
Chris Lattner571d9642006-02-23 19:21:04 +00001817 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
1818 }
1819 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
1820 Flag = Chain.getValue(1);
1821 } else {
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00001822 std::vector<unsigned> R(Regs);
1823 if (!DAG.getTargetLoweringInfo().isLittleEndian())
1824 std::reverse(R.begin(), R.end());
1825
1826 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattner571d9642006-02-23 19:21:04 +00001827 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chengef9e07d2006-06-15 08:11:54 +00001828 DAG.getConstant(i, PtrVT));
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00001829 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattner571d9642006-02-23 19:21:04 +00001830 Flag = Chain.getValue(1);
1831 }
1832 }
1833}
Chris Lattner6f87d182006-02-22 22:37:12 +00001834
Chris Lattner571d9642006-02-23 19:21:04 +00001835/// AddInlineAsmOperands - Add this value to the specified inlineasm node
1836/// operand list. This adds the code marker and includes the number of
1837/// values added into it.
1838void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00001839 std::vector<SDOperand> &Ops) const {
Chris Lattner571d9642006-02-23 19:21:04 +00001840 Ops.push_back(DAG.getConstant(Code | (Regs.size() << 3), MVT::i32));
1841 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
1842 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
1843}
Chris Lattner6f87d182006-02-22 22:37:12 +00001844
1845/// isAllocatableRegister - If the specified register is safe to allocate,
1846/// i.e. it isn't a stack pointer or some other special register, return the
1847/// register class for the register. Otherwise, return null.
1848static const TargetRegisterClass *
Chris Lattnerb1124f32006-02-22 23:09:03 +00001849isAllocatableRegister(unsigned Reg, MachineFunction &MF,
1850 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00001851 MVT::ValueType FoundVT = MVT::Other;
1852 const TargetRegisterClass *FoundRC = 0;
Chris Lattnerb1124f32006-02-22 23:09:03 +00001853 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
1854 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00001855 MVT::ValueType ThisVT = MVT::Other;
1856
Chris Lattnerb1124f32006-02-22 23:09:03 +00001857 const TargetRegisterClass *RC = *RCI;
1858 // If none of the the value types for this register class are valid, we
1859 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattnerb1124f32006-02-22 23:09:03 +00001860 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
1861 I != E; ++I) {
1862 if (TLI.isTypeLegal(*I)) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00001863 // If we have already found this register in a different register class,
1864 // choose the one with the largest VT specified. For example, on
1865 // PowerPC, we favor f64 register classes over f32.
1866 if (FoundVT == MVT::Other ||
1867 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
1868 ThisVT = *I;
1869 break;
1870 }
Chris Lattnerb1124f32006-02-22 23:09:03 +00001871 }
1872 }
1873
Chris Lattnerbec582f2006-04-02 00:24:45 +00001874 if (ThisVT == MVT::Other) continue;
Chris Lattnerb1124f32006-02-22 23:09:03 +00001875
Chris Lattner6f87d182006-02-22 22:37:12 +00001876 // NOTE: This isn't ideal. In particular, this might allocate the
1877 // frame pointer in functions that need it (due to them not being taken
1878 // out of allocation, because a variable sized allocation hasn't been seen
1879 // yet). This is a slight code pessimization, but should still work.
Chris Lattnerb1124f32006-02-22 23:09:03 +00001880 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
1881 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerbec582f2006-04-02 00:24:45 +00001882 if (*I == Reg) {
1883 // We found a matching register class. Keep looking at others in case
1884 // we find one with larger registers that this physreg is also in.
1885 FoundRC = RC;
1886 FoundVT = ThisVT;
1887 break;
1888 }
Chris Lattner1558fc62006-02-01 18:59:47 +00001889 }
Chris Lattnerbec582f2006-04-02 00:24:45 +00001890 return FoundRC;
Chris Lattner6f87d182006-02-22 22:37:12 +00001891}
1892
1893RegsForValue SelectionDAGLowering::
1894GetRegistersForValue(const std::string &ConstrCode,
1895 MVT::ValueType VT, bool isOutReg, bool isInReg,
1896 std::set<unsigned> &OutputRegs,
1897 std::set<unsigned> &InputRegs) {
1898 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
1899 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
1900 std::vector<unsigned> Regs;
1901
1902 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
1903 MVT::ValueType RegVT;
1904 MVT::ValueType ValueVT = VT;
1905
1906 if (PhysReg.first) {
1907 if (VT == MVT::Other)
1908 ValueVT = *PhysReg.second->vt_begin();
Chris Lattner705948d2006-06-08 18:22:48 +00001909
1910 // Get the actual register value type. This is important, because the user
1911 // may have asked for (e.g.) the AX register in i32 type. We need to
1912 // remember that AX is actually i16 to get the right extension.
1913 RegVT = *PhysReg.second->vt_begin();
Chris Lattner6f87d182006-02-22 22:37:12 +00001914
1915 // This is a explicit reference to a physical register.
1916 Regs.push_back(PhysReg.first);
1917
1918 // If this is an expanded reference, add the rest of the regs to Regs.
1919 if (NumRegs != 1) {
Chris Lattner6f87d182006-02-22 22:37:12 +00001920 TargetRegisterClass::iterator I = PhysReg.second->begin();
1921 TargetRegisterClass::iterator E = PhysReg.second->end();
1922 for (; *I != PhysReg.first; ++I)
1923 assert(I != E && "Didn't find reg!");
1924
1925 // Already added the first reg.
1926 --NumRegs; ++I;
1927 for (; NumRegs; --NumRegs, ++I) {
1928 assert(I != E && "Ran out of registers to allocate!");
1929 Regs.push_back(*I);
1930 }
1931 }
1932 return RegsForValue(Regs, RegVT, ValueVT);
1933 }
1934
1935 // This is a reference to a register class. Allocate NumRegs consecutive,
1936 // available, registers from the class.
1937 std::vector<unsigned> RegClassRegs =
1938 TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
1939
1940 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
1941 MachineFunction &MF = *CurMBB->getParent();
1942 unsigned NumAllocated = 0;
1943 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
1944 unsigned Reg = RegClassRegs[i];
1945 // See if this register is available.
1946 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
1947 (isInReg && InputRegs.count(Reg))) { // Already used.
1948 // Make sure we find consecutive registers.
1949 NumAllocated = 0;
1950 continue;
1951 }
1952
1953 // Check to see if this register is allocatable (i.e. don't give out the
1954 // stack pointer).
Chris Lattnerb1124f32006-02-22 23:09:03 +00001955 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner6f87d182006-02-22 22:37:12 +00001956 if (!RC) {
1957 // Make sure we find consecutive registers.
1958 NumAllocated = 0;
1959 continue;
1960 }
1961
1962 // Okay, this register is good, we can use it.
1963 ++NumAllocated;
1964
1965 // If we allocated enough consecutive
1966 if (NumAllocated == NumRegs) {
1967 unsigned RegStart = (i-NumAllocated)+1;
1968 unsigned RegEnd = i+1;
1969 // Mark all of the allocated registers used.
1970 for (unsigned i = RegStart; i != RegEnd; ++i) {
1971 unsigned Reg = RegClassRegs[i];
1972 Regs.push_back(Reg);
1973 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
1974 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
1975 }
1976
1977 return RegsForValue(Regs, *RC->vt_begin(), VT);
1978 }
1979 }
1980
1981 // Otherwise, we couldn't allocate enough registers for this.
1982 return RegsForValue();
Chris Lattner1558fc62006-02-01 18:59:47 +00001983}
1984
Chris Lattner6f87d182006-02-22 22:37:12 +00001985
Chris Lattner476e67b2006-01-26 22:24:51 +00001986/// visitInlineAsm - Handle a call to an InlineAsm object.
1987///
1988void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
1989 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
1990
1991 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
1992 MVT::Other);
1993
1994 // Note, we treat inline asms both with and without side-effects as the same.
1995 // If an inline asm doesn't have side effects and doesn't access memory, we
1996 // could not choose to not chain it.
1997 bool hasSideEffects = IA->hasSideEffects();
1998
Chris Lattner3a5ed552006-02-01 01:28:23 +00001999 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002000 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattner476e67b2006-01-26 22:24:51 +00002001
2002 /// AsmNodeOperands - A list of pairs. The first element is a register, the
2003 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
2004 /// if it is a def of that register.
2005 std::vector<SDOperand> AsmNodeOperands;
2006 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
2007 AsmNodeOperands.push_back(AsmStr);
2008
2009 SDOperand Chain = getRoot();
2010 SDOperand Flag;
2011
Chris Lattner1558fc62006-02-01 18:59:47 +00002012 // We fully assign registers here at isel time. This is not optimal, but
2013 // should work. For register classes that correspond to LLVM classes, we
2014 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
2015 // over the constraints, collecting fixed registers that we know we can't use.
2016 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner7ad77df2006-02-22 00:56:39 +00002017 unsigned OpNum = 1;
Chris Lattner1558fc62006-02-01 18:59:47 +00002018 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
2019 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2020 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner7f5880b2006-02-02 00:25:23 +00002021
Chris Lattner7ad77df2006-02-22 00:56:39 +00002022 MVT::ValueType OpVT;
2023
2024 // Compute the value type for each operand and add it to ConstraintVTs.
2025 switch (Constraints[i].Type) {
2026 case InlineAsm::isOutput:
2027 if (!Constraints[i].isIndirectOutput) {
2028 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
2029 OpVT = TLI.getValueType(I.getType());
2030 } else {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002031 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002032 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
2033 OpNum++; // Consumes a call operand.
2034 }
2035 break;
2036 case InlineAsm::isInput:
2037 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
2038 OpNum++; // Consumes a call operand.
2039 break;
2040 case InlineAsm::isClobber:
2041 OpVT = MVT::Other;
2042 break;
2043 }
2044
2045 ConstraintVTs.push_back(OpVT);
2046
Chris Lattner6f87d182006-02-22 22:37:12 +00002047 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
2048 continue; // Not assigned a fixed reg.
Chris Lattner7ad77df2006-02-22 00:56:39 +00002049
Chris Lattner6f87d182006-02-22 22:37:12 +00002050 // Build a list of regs that this operand uses. This always has a single
2051 // element for promoted/expanded operands.
2052 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
2053 false, false,
2054 OutputRegs, InputRegs);
Chris Lattner1558fc62006-02-01 18:59:47 +00002055
2056 switch (Constraints[i].Type) {
2057 case InlineAsm::isOutput:
2058 // We can't assign any other output to this register.
Chris Lattner6f87d182006-02-22 22:37:12 +00002059 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00002060 // If this is an early-clobber output, it cannot be assigned to the same
2061 // value as the input reg.
Chris Lattner7f5880b2006-02-02 00:25:23 +00002062 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner6f87d182006-02-22 22:37:12 +00002063 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00002064 break;
Chris Lattner7ad77df2006-02-22 00:56:39 +00002065 case InlineAsm::isInput:
2066 // We can't assign any other input to this register.
Chris Lattner6f87d182006-02-22 22:37:12 +00002067 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner7ad77df2006-02-22 00:56:39 +00002068 break;
Chris Lattner1558fc62006-02-01 18:59:47 +00002069 case InlineAsm::isClobber:
2070 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner6f87d182006-02-22 22:37:12 +00002071 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
2072 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00002073 break;
Chris Lattner1558fc62006-02-01 18:59:47 +00002074 }
2075 }
Chris Lattner3a5ed552006-02-01 01:28:23 +00002076
Chris Lattner5c79f982006-02-21 23:12:12 +00002077 // Loop over all of the inputs, copying the operand values into the
2078 // appropriate registers and processing the output regs.
Chris Lattner6f87d182006-02-22 22:37:12 +00002079 RegsForValue RetValRegs;
2080 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner7ad77df2006-02-22 00:56:39 +00002081 OpNum = 1;
Chris Lattner5c79f982006-02-21 23:12:12 +00002082
Chris Lattner2e56e892006-01-31 02:03:41 +00002083 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner3a5ed552006-02-01 01:28:23 +00002084 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2085 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner7ad77df2006-02-22 00:56:39 +00002086
Chris Lattner3a5ed552006-02-01 01:28:23 +00002087 switch (Constraints[i].Type) {
2088 case InlineAsm::isOutput: {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002089 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2090 if (ConstraintCode.size() == 1) // not a physreg name.
2091 CTy = TLI.getConstraintType(ConstraintCode[0]);
2092
2093 if (CTy == TargetLowering::C_Memory) {
2094 // Memory output.
2095 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
2096
2097 // Check that the operand (the address to store to) isn't a float.
2098 if (!MVT::isInteger(InOperandVal.getValueType()))
2099 assert(0 && "MATCH FAIL!");
2100
2101 if (!Constraints[i].isIndirectOutput)
2102 assert(0 && "MATCH FAIL!");
2103
2104 OpNum++; // Consumes a call operand.
2105
2106 // Extend/truncate to the right pointer type if needed.
2107 MVT::ValueType PtrType = TLI.getPointerTy();
2108 if (InOperandVal.getValueType() < PtrType)
2109 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2110 else if (InOperandVal.getValueType() > PtrType)
2111 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2112
2113 // Add information to the INLINEASM node to know about this output.
2114 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2115 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2116 AsmNodeOperands.push_back(InOperandVal);
2117 break;
2118 }
2119
2120 // Otherwise, this is a register output.
2121 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2122
Chris Lattner6f87d182006-02-22 22:37:12 +00002123 // If this is an early-clobber output, or if there is an input
2124 // constraint that matches this, we need to reserve the input register
2125 // so no other inputs allocate to it.
2126 bool UsesInputRegister = false;
2127 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
2128 UsesInputRegister = true;
2129
2130 // Copy the output from the appropriate register. Find a register that
Chris Lattner7ad77df2006-02-22 00:56:39 +00002131 // we can use.
Chris Lattner6f87d182006-02-22 22:37:12 +00002132 RegsForValue Regs =
2133 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2134 true, UsesInputRegister,
2135 OutputRegs, InputRegs);
2136 assert(!Regs.Regs.empty() && "Couldn't allocate output reg!");
Chris Lattner7ad77df2006-02-22 00:56:39 +00002137
Chris Lattner3a5ed552006-02-01 01:28:23 +00002138 if (!Constraints[i].isIndirectOutput) {
Chris Lattner6f87d182006-02-22 22:37:12 +00002139 assert(RetValRegs.Regs.empty() &&
Chris Lattner3a5ed552006-02-01 01:28:23 +00002140 "Cannot have multiple output constraints yet!");
Chris Lattner3a5ed552006-02-01 01:28:23 +00002141 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner6f87d182006-02-22 22:37:12 +00002142 RetValRegs = Regs;
Chris Lattner3a5ed552006-02-01 01:28:23 +00002143 } else {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002144 IndirectStoresToEmit.push_back(std::make_pair(Regs,
2145 I.getOperand(OpNum)));
Chris Lattner3a5ed552006-02-01 01:28:23 +00002146 OpNum++; // Consumes a call operand.
2147 }
Chris Lattner2e56e892006-01-31 02:03:41 +00002148
2149 // Add information to the INLINEASM node to know that this register is
2150 // set.
Chris Lattner571d9642006-02-23 19:21:04 +00002151 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00002152 break;
2153 }
2154 case InlineAsm::isInput: {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002155 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner1558fc62006-02-01 18:59:47 +00002156 OpNum++; // Consumes a call operand.
Chris Lattner65ad53f2006-02-04 02:16:44 +00002157
Chris Lattner7f5880b2006-02-02 00:25:23 +00002158 if (isdigit(ConstraintCode[0])) { // Matching constraint?
2159 // If this is required to match an output register we have already set,
2160 // just use its register.
2161 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner65ad53f2006-02-04 02:16:44 +00002162
Chris Lattner571d9642006-02-23 19:21:04 +00002163 // Scan until we find the definition we already emitted of this operand.
2164 // When we find it, create a RegsForValue operand.
2165 unsigned CurOp = 2; // The first operand.
2166 for (; OperandNo; --OperandNo) {
2167 // Advance to the next operand.
2168 unsigned NumOps =
2169 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
2170 assert((NumOps & 7) == 2 /*REGDEF*/ &&
2171 "Skipped past definitions?");
2172 CurOp += (NumOps>>3)+1;
2173 }
2174
2175 unsigned NumOps =
2176 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
2177 assert((NumOps & 7) == 2 /*REGDEF*/ &&
2178 "Skipped past definitions?");
2179
2180 // Add NumOps>>3 registers to MatchedRegs.
2181 RegsForValue MatchedRegs;
2182 MatchedRegs.ValueVT = InOperandVal.getValueType();
2183 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
2184 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
2185 unsigned Reg=cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
2186 MatchedRegs.Regs.push_back(Reg);
2187 }
2188
2189 // Use the produced MatchedRegs object to
Evan Chengef9e07d2006-06-15 08:11:54 +00002190 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
2191 TLI.getPointerTy());
Chris Lattner571d9642006-02-23 19:21:04 +00002192 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner571d9642006-02-23 19:21:04 +00002193 break;
Chris Lattner7f5880b2006-02-02 00:25:23 +00002194 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00002195
2196 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2197 if (ConstraintCode.size() == 1) // not a physreg name.
2198 CTy = TLI.getConstraintType(ConstraintCode[0]);
2199
2200 if (CTy == TargetLowering::C_Other) {
2201 if (!TLI.isOperandValidForConstraint(InOperandVal, ConstraintCode[0]))
2202 assert(0 && "MATCH FAIL!");
2203
2204 // Add information to the INLINEASM node to know about this input.
2205 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
2206 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2207 AsmNodeOperands.push_back(InOperandVal);
2208 break;
2209 } else if (CTy == TargetLowering::C_Memory) {
2210 // Memory input.
2211
2212 // Check that the operand isn't a float.
2213 if (!MVT::isInteger(InOperandVal.getValueType()))
2214 assert(0 && "MATCH FAIL!");
2215
2216 // Extend/truncate to the right pointer type if needed.
2217 MVT::ValueType PtrType = TLI.getPointerTy();
2218 if (InOperandVal.getValueType() < PtrType)
2219 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2220 else if (InOperandVal.getValueType() > PtrType)
2221 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2222
2223 // Add information to the INLINEASM node to know about this input.
2224 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2225 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2226 AsmNodeOperands.push_back(InOperandVal);
2227 break;
2228 }
2229
2230 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2231
2232 // Copy the input into the appropriate registers.
2233 RegsForValue InRegs =
2234 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2235 false, true, OutputRegs, InputRegs);
2236 // FIXME: should be match fail.
2237 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
2238
Evan Chengef9e07d2006-06-15 08:11:54 +00002239 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner7ef7a642006-02-24 01:11:24 +00002240
2241 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00002242 break;
2243 }
Chris Lattner571d9642006-02-23 19:21:04 +00002244 case InlineAsm::isClobber: {
2245 RegsForValue ClobberedRegs =
2246 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
2247 OutputRegs, InputRegs);
2248 // Add the clobbered value to the operand list, so that the register
2249 // allocator is aware that the physreg got clobbered.
2250 if (!ClobberedRegs.Regs.empty())
2251 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00002252 break;
2253 }
Chris Lattner571d9642006-02-23 19:21:04 +00002254 }
Chris Lattner2e56e892006-01-31 02:03:41 +00002255 }
Chris Lattner476e67b2006-01-26 22:24:51 +00002256
2257 // Finish up input operands.
2258 AsmNodeOperands[0] = Chain;
2259 if (Flag.Val) AsmNodeOperands.push_back(Flag);
2260
2261 std::vector<MVT::ValueType> VTs;
2262 VTs.push_back(MVT::Other);
2263 VTs.push_back(MVT::Flag);
2264 Chain = DAG.getNode(ISD::INLINEASM, VTs, AsmNodeOperands);
2265 Flag = Chain.getValue(1);
2266
Chris Lattner2e56e892006-01-31 02:03:41 +00002267 // If this asm returns a register value, copy the result from that register
2268 // and set it as the value of the call.
Chris Lattner6f87d182006-02-22 22:37:12 +00002269 if (!RetValRegs.Regs.empty())
2270 setValue(&I, RetValRegs.getCopyFromRegs(DAG, Chain, Flag));
Chris Lattner476e67b2006-01-26 22:24:51 +00002271
Chris Lattner2e56e892006-01-31 02:03:41 +00002272 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
2273
2274 // Process indirect outputs, first output all of the flagged copies out of
2275 // physregs.
2276 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner6f87d182006-02-22 22:37:12 +00002277 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner2e56e892006-01-31 02:03:41 +00002278 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner6f87d182006-02-22 22:37:12 +00002279 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
2280 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner2e56e892006-01-31 02:03:41 +00002281 }
2282
2283 // Emit the non-flagged stores from the physregs.
2284 std::vector<SDOperand> OutChains;
2285 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
2286 OutChains.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
2287 StoresToEmit[i].first,
2288 getValue(StoresToEmit[i].second),
2289 DAG.getSrcValue(StoresToEmit[i].second)));
2290 if (!OutChains.empty())
2291 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains);
Chris Lattner476e67b2006-01-26 22:24:51 +00002292 DAG.setRoot(Chain);
2293}
2294
2295
Chris Lattner7a60d912005-01-07 07:47:53 +00002296void SelectionDAGLowering::visitMalloc(MallocInst &I) {
2297 SDOperand Src = getValue(I.getOperand(0));
2298
2299 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnereccb73d2005-01-22 23:04:37 +00002300
2301 if (IntPtr < Src.getValueType())
2302 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
2303 else if (IntPtr > Src.getValueType())
2304 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner7a60d912005-01-07 07:47:53 +00002305
2306 // Scale the source by the type size.
Owen Anderson20a631f2006-05-03 01:29:57 +00002307 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner7a60d912005-01-07 07:47:53 +00002308 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
2309 Src, getIntPtrConstant(ElementSize));
2310
2311 std::vector<std::pair<SDOperand, const Type*> > Args;
Owen Anderson20a631f2006-05-03 01:29:57 +00002312 Args.push_back(std::make_pair(Src, TLI.getTargetData()->getIntPtrType()));
Chris Lattner1f45cd72005-01-08 19:26:18 +00002313
2314 std::pair<SDOperand,SDOperand> Result =
Chris Lattner2e77db62005-05-13 18:50:42 +00002315 TLI.LowerCallTo(getRoot(), I.getType(), false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00002316 DAG.getExternalSymbol("malloc", IntPtr),
2317 Args, DAG);
2318 setValue(&I, Result.first); // Pointers always fit in registers
2319 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00002320}
2321
2322void SelectionDAGLowering::visitFree(FreeInst &I) {
2323 std::vector<std::pair<SDOperand, const Type*> > Args;
2324 Args.push_back(std::make_pair(getValue(I.getOperand(0)),
Owen Anderson20a631f2006-05-03 01:29:57 +00002325 TLI.getTargetData()->getIntPtrType()));
Chris Lattner7a60d912005-01-07 07:47:53 +00002326 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner1f45cd72005-01-08 19:26:18 +00002327 std::pair<SDOperand,SDOperand> Result =
Chris Lattner2e77db62005-05-13 18:50:42 +00002328 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00002329 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
2330 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00002331}
2332
Chris Lattner13d7c252005-08-26 20:54:47 +00002333// InsertAtEndOfBasicBlock - This method should be implemented by targets that
2334// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
2335// instructions are special in various ways, which require special support to
2336// insert. The specified MachineInstr is created but not inserted into any
2337// basic blocks, and the scheduler passes ownership of it to this method.
2338MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2339 MachineBasicBlock *MBB) {
2340 std::cerr << "If a target marks an instruction with "
2341 "'usesCustomDAGSchedInserter', it must implement "
2342 "TargetLowering::InsertAtEndOfBasicBlock!\n";
2343 abort();
2344 return 0;
2345}
2346
Chris Lattner58cfd792005-01-09 00:00:49 +00002347void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002348 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
2349 getValue(I.getOperand(1)),
2350 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner58cfd792005-01-09 00:00:49 +00002351}
2352
2353void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002354 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
2355 getValue(I.getOperand(0)),
2356 DAG.getSrcValue(I.getOperand(0)));
2357 setValue(&I, V);
2358 DAG.setRoot(V.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00002359}
2360
2361void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002362 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
2363 getValue(I.getOperand(1)),
2364 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner7a60d912005-01-07 07:47:53 +00002365}
2366
2367void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002368 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
2369 getValue(I.getOperand(1)),
2370 getValue(I.getOperand(2)),
2371 DAG.getSrcValue(I.getOperand(1)),
2372 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner7a60d912005-01-07 07:47:53 +00002373}
2374
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002375/// TargetLowering::LowerArguments - This is the default LowerArguments
2376/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattneraaa23d92006-05-16 22:53:20 +00002377/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
2378/// integrated into SDISel.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002379std::vector<SDOperand>
2380TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
2381 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
2382 std::vector<SDOperand> Ops;
Chris Lattner3d826992006-05-16 06:45:34 +00002383 Ops.push_back(DAG.getRoot());
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002384 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
2385 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
2386
2387 // Add one result value for each formal argument.
2388 std::vector<MVT::ValueType> RetVals;
2389 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2390 MVT::ValueType VT = getValueType(I->getType());
2391
2392 switch (getTypeAction(VT)) {
2393 default: assert(0 && "Unknown type action!");
2394 case Legal:
2395 RetVals.push_back(VT);
2396 break;
2397 case Promote:
2398 RetVals.push_back(getTypeToTransformTo(VT));
2399 break;
2400 case Expand:
2401 if (VT != MVT::Vector) {
2402 // If this is a large integer, it needs to be broken up into small
2403 // integers. Figure out what the destination type is and how many small
2404 // integers it turns into.
2405 MVT::ValueType NVT = getTypeToTransformTo(VT);
2406 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2407 for (unsigned i = 0; i != NumVals; ++i)
2408 RetVals.push_back(NVT);
2409 } else {
2410 // Otherwise, this is a vector type. We only support legal vectors
2411 // right now.
2412 unsigned NumElems = cast<PackedType>(I->getType())->getNumElements();
2413 const Type *EltTy = cast<PackedType>(I->getType())->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00002414
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002415 // Figure out if there is a Packed type corresponding to this Vector
2416 // type. If so, convert to the packed type.
2417 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2418 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2419 RetVals.push_back(TVT);
2420 } else {
2421 assert(0 && "Don't support illegal by-val vector arguments yet!");
2422 }
2423 }
2424 break;
2425 }
2426 }
Evan Cheng9618df12006-04-25 23:03:35 +00002427
Chris Lattner3d826992006-05-16 06:45:34 +00002428 RetVals.push_back(MVT::Other);
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002429
2430 // Create the node.
2431 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS, RetVals, Ops).Val;
Chris Lattner3d826992006-05-16 06:45:34 +00002432
2433 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002434
2435 // Set up the return result vector.
2436 Ops.clear();
2437 unsigned i = 0;
2438 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2439 MVT::ValueType VT = getValueType(I->getType());
2440
2441 switch (getTypeAction(VT)) {
2442 default: assert(0 && "Unknown type action!");
2443 case Legal:
2444 Ops.push_back(SDOperand(Result, i++));
2445 break;
2446 case Promote: {
2447 SDOperand Op(Result, i++);
2448 if (MVT::isInteger(VT)) {
2449 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
2450 : ISD::AssertZext;
2451 Op = DAG.getNode(AssertOp, Op.getValueType(), Op, DAG.getValueType(VT));
2452 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2453 } else {
2454 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2455 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
2456 }
2457 Ops.push_back(Op);
2458 break;
2459 }
2460 case Expand:
2461 if (VT != MVT::Vector) {
2462 // If this is a large integer, it needs to be reassembled from small
2463 // integers. Figure out what the source elt type is and how many small
2464 // integers it is.
2465 MVT::ValueType NVT = getTypeToTransformTo(VT);
2466 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2467 if (NumVals == 2) {
2468 SDOperand Lo = SDOperand(Result, i++);
2469 SDOperand Hi = SDOperand(Result, i++);
2470
2471 if (!isLittleEndian())
2472 std::swap(Lo, Hi);
2473
2474 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi));
2475 } else {
2476 // Value scalarized into many values. Unimp for now.
2477 assert(0 && "Cannot expand i64 -> i16 yet!");
2478 }
2479 } else {
2480 // Otherwise, this is a vector type. We only support legal vectors
2481 // right now.
Evan Chengd43c5c62006-04-28 05:25:15 +00002482 const PackedType *PTy = cast<PackedType>(I->getType());
2483 unsigned NumElems = PTy->getNumElements();
2484 const Type *EltTy = PTy->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00002485
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002486 // Figure out if there is a Packed type corresponding to this Vector
2487 // type. If so, convert to the packed type.
2488 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner7949c2e2006-05-17 20:49:36 +00002489 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Chengd43c5c62006-04-28 05:25:15 +00002490 SDOperand N = SDOperand(Result, i++);
2491 // Handle copies from generic vectors to registers.
Chris Lattner7949c2e2006-05-17 20:49:36 +00002492 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
2493 DAG.getConstant(NumElems, MVT::i32),
2494 DAG.getValueType(getValueType(EltTy)));
2495 Ops.push_back(N);
2496 } else {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002497 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerb77ba732006-05-16 23:39:44 +00002498 abort();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002499 }
2500 }
2501 break;
2502 }
2503 }
2504 return Ops;
2505}
2506
Chris Lattneraaa23d92006-05-16 22:53:20 +00002507
2508/// TargetLowering::LowerCallTo - This is the default LowerCallTo
2509/// implementation, which just inserts an ISD::CALL node, which is later custom
2510/// lowered by the target to something concrete. FIXME: When all targets are
2511/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
2512std::pair<SDOperand, SDOperand>
2513TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
2514 unsigned CallingConv, bool isTailCall,
2515 SDOperand Callee,
2516 ArgListTy &Args, SelectionDAG &DAG) {
2517 std::vector<SDOperand> Ops;
2518 Ops.push_back(Chain); // Op#0 - Chain
2519 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
2520 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
2521 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
2522 Ops.push_back(Callee);
2523
2524 // Handle all of the outgoing arguments.
2525 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
2526 MVT::ValueType VT = getValueType(Args[i].second);
2527 SDOperand Op = Args[i].first;
Evan Cheng45827712006-05-25 00:55:32 +00002528 bool isSigned = Args[i].second->isSigned();
Chris Lattneraaa23d92006-05-16 22:53:20 +00002529 switch (getTypeAction(VT)) {
2530 default: assert(0 && "Unknown type action!");
2531 case Legal:
2532 Ops.push_back(Op);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002533 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002534 break;
2535 case Promote:
2536 if (MVT::isInteger(VT)) {
Evan Cheng45827712006-05-25 00:55:32 +00002537 unsigned ExtOp = isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattneraaa23d92006-05-16 22:53:20 +00002538 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
2539 } else {
2540 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2541 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
2542 }
2543 Ops.push_back(Op);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002544 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002545 break;
2546 case Expand:
2547 if (VT != MVT::Vector) {
2548 // If this is a large integer, it needs to be broken down into small
2549 // integers. Figure out what the source elt type is and how many small
2550 // integers it is.
2551 MVT::ValueType NVT = getTypeToTransformTo(VT);
2552 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2553 if (NumVals == 2) {
2554 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2555 DAG.getConstant(0, getPointerTy()));
2556 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2557 DAG.getConstant(1, getPointerTy()));
2558 if (!isLittleEndian())
2559 std::swap(Lo, Hi);
2560
2561 Ops.push_back(Lo);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002562 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002563 Ops.push_back(Hi);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002564 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002565 } else {
2566 // Value scalarized into many values. Unimp for now.
2567 assert(0 && "Cannot expand i64 -> i16 yet!");
2568 }
2569 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002570 // Otherwise, this is a vector type. We only support legal vectors
2571 // right now.
2572 const PackedType *PTy = cast<PackedType>(Args[i].second);
2573 unsigned NumElems = PTy->getNumElements();
2574 const Type *EltTy = PTy->getElementType();
2575
2576 // Figure out if there is a Packed type corresponding to this Vector
2577 // type. If so, convert to the packed type.
2578 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner938155c2006-05-17 20:43:21 +00002579 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2580 // Insert a VBIT_CONVERT of the MVT::Vector type to the packed type.
2581 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
2582 Ops.push_back(Op);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002583 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner938155c2006-05-17 20:43:21 +00002584 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002585 assert(0 && "Don't support illegal by-val vector call args yet!");
2586 abort();
2587 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00002588 }
2589 break;
2590 }
2591 }
2592
2593 // Figure out the result value types.
2594 std::vector<MVT::ValueType> RetTys;
2595
2596 if (RetTy != Type::VoidTy) {
2597 MVT::ValueType VT = getValueType(RetTy);
2598 switch (getTypeAction(VT)) {
2599 default: assert(0 && "Unknown type action!");
2600 case Legal:
2601 RetTys.push_back(VT);
2602 break;
2603 case Promote:
2604 RetTys.push_back(getTypeToTransformTo(VT));
2605 break;
2606 case Expand:
2607 if (VT != MVT::Vector) {
2608 // If this is a large integer, it needs to be reassembled from small
2609 // integers. Figure out what the source elt type is and how many small
2610 // integers it is.
2611 MVT::ValueType NVT = getTypeToTransformTo(VT);
2612 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2613 for (unsigned i = 0; i != NumVals; ++i)
2614 RetTys.push_back(NVT);
2615 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002616 // Otherwise, this is a vector type. We only support legal vectors
2617 // right now.
2618 const PackedType *PTy = cast<PackedType>(RetTy);
2619 unsigned NumElems = PTy->getNumElements();
2620 const Type *EltTy = PTy->getElementType();
2621
2622 // Figure out if there is a Packed type corresponding to this Vector
2623 // type. If so, convert to the packed type.
2624 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2625 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2626 RetTys.push_back(TVT);
2627 } else {
2628 assert(0 && "Don't support illegal by-val vector call results yet!");
2629 abort();
2630 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00002631 }
2632 }
2633 }
2634
2635 RetTys.push_back(MVT::Other); // Always has a chain.
2636
2637 // Finally, create the CALL node.
2638 SDOperand Res = DAG.getNode(ISD::CALL, RetTys, Ops);
2639
2640 // This returns a pair of operands. The first element is the
2641 // return value for the function (if RetTy is not VoidTy). The second
2642 // element is the outgoing token chain.
2643 SDOperand ResVal;
2644 if (RetTys.size() != 1) {
2645 MVT::ValueType VT = getValueType(RetTy);
2646 if (RetTys.size() == 2) {
2647 ResVal = Res;
2648
2649 // If this value was promoted, truncate it down.
2650 if (ResVal.getValueType() != VT) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002651 if (VT == MVT::Vector) {
2652 // Insert a VBITCONVERT to convert from the packed result type to the
2653 // MVT::Vector type.
2654 unsigned NumElems = cast<PackedType>(RetTy)->getNumElements();
2655 const Type *EltTy = cast<PackedType>(RetTy)->getElementType();
2656
2657 // Figure out if there is a Packed type corresponding to this Vector
2658 // type. If so, convert to the packed type.
2659 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2660 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002661 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
2662 // "N x PTyElementVT" MVT::Vector type.
2663 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattner7949c2e2006-05-17 20:49:36 +00002664 DAG.getConstant(NumElems, MVT::i32),
2665 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerb77ba732006-05-16 23:39:44 +00002666 } else {
2667 abort();
2668 }
2669 } else if (MVT::isInteger(VT)) {
Chris Lattneraaa23d92006-05-16 22:53:20 +00002670 unsigned AssertOp = RetTy->isSigned() ?
2671 ISD::AssertSext : ISD::AssertZext;
2672 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
2673 DAG.getValueType(VT));
2674 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
2675 } else {
2676 assert(MVT::isFloatingPoint(VT));
2677 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
2678 }
2679 }
2680 } else if (RetTys.size() == 3) {
2681 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
2682 Res.getValue(0), Res.getValue(1));
2683
2684 } else {
2685 assert(0 && "Case not handled yet!");
2686 }
2687 }
2688
2689 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
2690}
2691
2692
2693
Chris Lattner58cfd792005-01-09 00:00:49 +00002694// It is always conservatively correct for llvm.returnaddress and
2695// llvm.frameaddress to return 0.
Chris Lattneraaa23d92006-05-16 22:53:20 +00002696//
2697// FIXME: Change this to insert a FRAMEADDR/RETURNADDR node, and have that be
2698// expanded to 0 if the target wants.
Chris Lattner58cfd792005-01-09 00:00:49 +00002699std::pair<SDOperand, SDOperand>
2700TargetLowering::LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain,
2701 unsigned Depth, SelectionDAG &DAG) {
2702 return std::make_pair(DAG.getConstant(0, getPointerTy()), Chain);
Chris Lattner7a60d912005-01-07 07:47:53 +00002703}
2704
Chris Lattner29dcc712005-05-14 05:50:48 +00002705SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner897cd7d2005-01-16 07:28:41 +00002706 assert(0 && "LowerOperation not implemented for this target!");
2707 abort();
Misha Brukman73e929f2005-02-17 21:39:27 +00002708 return SDOperand();
Chris Lattner897cd7d2005-01-16 07:28:41 +00002709}
2710
Nate Begeman595ec732006-01-28 03:14:31 +00002711SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
2712 SelectionDAG &DAG) {
2713 assert(0 && "CustomPromoteOperation not implemented for this target!");
2714 abort();
2715 return SDOperand();
2716}
2717
Chris Lattner58cfd792005-01-09 00:00:49 +00002718void SelectionDAGLowering::visitFrameReturnAddress(CallInst &I, bool isFrame) {
2719 unsigned Depth = (unsigned)cast<ConstantUInt>(I.getOperand(1))->getValue();
2720 std::pair<SDOperand,SDOperand> Result =
Chris Lattner4108bb02005-01-17 19:43:36 +00002721 TLI.LowerFrameReturnAddress(isFrame, getRoot(), Depth, DAG);
Chris Lattner58cfd792005-01-09 00:00:49 +00002722 setValue(&I, Result.first);
2723 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00002724}
2725
Evan Cheng6781b6e2006-02-15 21:59:04 +00002726/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng81fcea82006-02-14 08:22:34 +00002727/// operand.
2728static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Cheng93e48652006-02-15 22:12:35 +00002729 SelectionDAG &DAG) {
Evan Cheng81fcea82006-02-14 08:22:34 +00002730 MVT::ValueType CurVT = VT;
2731 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
2732 uint64_t Val = C->getValue() & 255;
2733 unsigned Shift = 8;
2734 while (CurVT != MVT::i8) {
2735 Val = (Val << Shift) | Val;
2736 Shift <<= 1;
2737 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00002738 }
2739 return DAG.getConstant(Val, VT);
2740 } else {
2741 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
2742 unsigned Shift = 8;
2743 while (CurVT != MVT::i8) {
2744 Value =
2745 DAG.getNode(ISD::OR, VT,
2746 DAG.getNode(ISD::SHL, VT, Value,
2747 DAG.getConstant(Shift, MVT::i8)), Value);
2748 Shift <<= 1;
2749 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00002750 }
2751
2752 return Value;
2753 }
2754}
2755
Evan Cheng6781b6e2006-02-15 21:59:04 +00002756/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
2757/// used when a memcpy is turned into a memset when the source is a constant
2758/// string ptr.
2759static SDOperand getMemsetStringVal(MVT::ValueType VT,
2760 SelectionDAG &DAG, TargetLowering &TLI,
2761 std::string &Str, unsigned Offset) {
2762 MVT::ValueType CurVT = VT;
2763 uint64_t Val = 0;
2764 unsigned MSB = getSizeInBits(VT) / 8;
2765 if (TLI.isLittleEndian())
2766 Offset = Offset + MSB - 1;
2767 for (unsigned i = 0; i != MSB; ++i) {
2768 Val = (Val << 8) | Str[Offset];
2769 Offset += TLI.isLittleEndian() ? -1 : 1;
2770 }
2771 return DAG.getConstant(Val, VT);
2772}
2773
Evan Cheng81fcea82006-02-14 08:22:34 +00002774/// getMemBasePlusOffset - Returns base and offset node for the
2775static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
2776 SelectionDAG &DAG, TargetLowering &TLI) {
2777 MVT::ValueType VT = Base.getValueType();
2778 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
2779}
2780
Evan Chengdb2a7a72006-02-14 20:12:38 +00002781/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Chengd5026102006-02-14 09:11:59 +00002782/// to replace the memset / memcpy is below the threshold. It also returns the
2783/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengdb2a7a72006-02-14 20:12:38 +00002784static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
2785 unsigned Limit, uint64_t Size,
2786 unsigned Align, TargetLowering &TLI) {
Evan Cheng81fcea82006-02-14 08:22:34 +00002787 MVT::ValueType VT;
2788
2789 if (TLI.allowsUnalignedMemoryAccesses()) {
2790 VT = MVT::i64;
2791 } else {
2792 switch (Align & 7) {
2793 case 0:
2794 VT = MVT::i64;
2795 break;
2796 case 4:
2797 VT = MVT::i32;
2798 break;
2799 case 2:
2800 VT = MVT::i16;
2801 break;
2802 default:
2803 VT = MVT::i8;
2804 break;
2805 }
2806 }
2807
Evan Chengd5026102006-02-14 09:11:59 +00002808 MVT::ValueType LVT = MVT::i64;
2809 while (!TLI.isTypeLegal(LVT))
2810 LVT = (MVT::ValueType)((unsigned)LVT - 1);
2811 assert(MVT::isInteger(LVT));
Evan Cheng81fcea82006-02-14 08:22:34 +00002812
Evan Chengd5026102006-02-14 09:11:59 +00002813 if (VT > LVT)
2814 VT = LVT;
2815
Evan Cheng04514992006-02-14 23:05:54 +00002816 unsigned NumMemOps = 0;
Evan Cheng81fcea82006-02-14 08:22:34 +00002817 while (Size != 0) {
2818 unsigned VTSize = getSizeInBits(VT) / 8;
2819 while (VTSize > Size) {
2820 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00002821 VTSize >>= 1;
2822 }
Evan Chengd5026102006-02-14 09:11:59 +00002823 assert(MVT::isInteger(VT));
2824
2825 if (++NumMemOps > Limit)
2826 return false;
Evan Cheng81fcea82006-02-14 08:22:34 +00002827 MemOps.push_back(VT);
2828 Size -= VTSize;
2829 }
Evan Chengd5026102006-02-14 09:11:59 +00002830
2831 return true;
Evan Cheng81fcea82006-02-14 08:22:34 +00002832}
2833
Chris Lattner875def92005-01-11 05:56:49 +00002834void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng81fcea82006-02-14 08:22:34 +00002835 SDOperand Op1 = getValue(I.getOperand(1));
2836 SDOperand Op2 = getValue(I.getOperand(2));
2837 SDOperand Op3 = getValue(I.getOperand(3));
2838 SDOperand Op4 = getValue(I.getOperand(4));
2839 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
2840 if (Align == 0) Align = 1;
2841
2842 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
2843 std::vector<MVT::ValueType> MemOps;
Evan Cheng81fcea82006-02-14 08:22:34 +00002844
2845 // Expand memset / memcpy to a series of load / store ops
2846 // if the size operand falls below a certain threshold.
2847 std::vector<SDOperand> OutChains;
2848 switch (Op) {
Evan Cheng038521e2006-02-14 19:45:56 +00002849 default: break; // Do nothing for now.
Evan Cheng81fcea82006-02-14 08:22:34 +00002850 case ISD::MEMSET: {
Evan Chengdb2a7a72006-02-14 20:12:38 +00002851 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
2852 Size->getValue(), Align, TLI)) {
Evan Chengd5026102006-02-14 09:11:59 +00002853 unsigned NumMemOps = MemOps.size();
Evan Cheng81fcea82006-02-14 08:22:34 +00002854 unsigned Offset = 0;
2855 for (unsigned i = 0; i < NumMemOps; i++) {
2856 MVT::ValueType VT = MemOps[i];
2857 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng93e48652006-02-15 22:12:35 +00002858 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Chenge2038bd2006-02-15 01:54:51 +00002859 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, getRoot(),
2860 Value,
Chris Lattner6f87d182006-02-22 22:37:12 +00002861 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
2862 DAG.getSrcValue(I.getOperand(1), Offset));
Evan Chenge2038bd2006-02-15 01:54:51 +00002863 OutChains.push_back(Store);
Evan Cheng81fcea82006-02-14 08:22:34 +00002864 Offset += VTSize;
2865 }
Evan Cheng81fcea82006-02-14 08:22:34 +00002866 }
Evan Chenge2038bd2006-02-15 01:54:51 +00002867 break;
Evan Cheng81fcea82006-02-14 08:22:34 +00002868 }
Evan Chenge2038bd2006-02-15 01:54:51 +00002869 case ISD::MEMCPY: {
2870 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
2871 Size->getValue(), Align, TLI)) {
2872 unsigned NumMemOps = MemOps.size();
Evan Chengc3dcf5a2006-02-16 23:11:42 +00002873 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng6781b6e2006-02-15 21:59:04 +00002874 GlobalAddressSDNode *G = NULL;
2875 std::string Str;
Evan Chengc3dcf5a2006-02-16 23:11:42 +00002876 bool CopyFromStr = false;
Evan Cheng6781b6e2006-02-15 21:59:04 +00002877
2878 if (Op2.getOpcode() == ISD::GlobalAddress)
2879 G = cast<GlobalAddressSDNode>(Op2);
2880 else if (Op2.getOpcode() == ISD::ADD &&
2881 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
2882 Op2.getOperand(1).getOpcode() == ISD::Constant) {
2883 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengc3dcf5a2006-02-16 23:11:42 +00002884 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng6781b6e2006-02-15 21:59:04 +00002885 }
2886 if (G) {
2887 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengc3dcf5a2006-02-16 23:11:42 +00002888 if (GV) {
Evan Cheng38280c02006-03-10 23:52:03 +00002889 Str = GV->getStringValue(false);
Evan Chengc3dcf5a2006-02-16 23:11:42 +00002890 if (!Str.empty()) {
2891 CopyFromStr = true;
2892 SrcOff += SrcDelta;
2893 }
2894 }
Evan Cheng6781b6e2006-02-15 21:59:04 +00002895 }
2896
Evan Chenge2038bd2006-02-15 01:54:51 +00002897 for (unsigned i = 0; i < NumMemOps; i++) {
2898 MVT::ValueType VT = MemOps[i];
2899 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00002900 SDOperand Value, Chain, Store;
2901
Evan Chengc3dcf5a2006-02-16 23:11:42 +00002902 if (CopyFromStr) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00002903 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
2904 Chain = getRoot();
2905 Store =
2906 DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2907 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
2908 DAG.getSrcValue(I.getOperand(1), DstOff));
2909 } else {
2910 Value = DAG.getLoad(VT, getRoot(),
2911 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
2912 DAG.getSrcValue(I.getOperand(2), SrcOff));
2913 Chain = Value.getValue(1);
2914 Store =
2915 DAG.getNode(ISD::STORE, MVT::Other, Chain, Value,
2916 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
2917 DAG.getSrcValue(I.getOperand(1), DstOff));
2918 }
Evan Chenge2038bd2006-02-15 01:54:51 +00002919 OutChains.push_back(Store);
Evan Cheng6781b6e2006-02-15 21:59:04 +00002920 SrcOff += VTSize;
2921 DstOff += VTSize;
Evan Chenge2038bd2006-02-15 01:54:51 +00002922 }
2923 }
2924 break;
2925 }
2926 }
2927
2928 if (!OutChains.empty()) {
2929 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains));
2930 return;
Evan Cheng81fcea82006-02-14 08:22:34 +00002931 }
2932 }
2933
Chris Lattner875def92005-01-11 05:56:49 +00002934 std::vector<SDOperand> Ops;
Chris Lattner4108bb02005-01-17 19:43:36 +00002935 Ops.push_back(getRoot());
Evan Cheng81fcea82006-02-14 08:22:34 +00002936 Ops.push_back(Op1);
2937 Ops.push_back(Op2);
2938 Ops.push_back(Op3);
2939 Ops.push_back(Op4);
Chris Lattner875def92005-01-11 05:56:49 +00002940 DAG.setRoot(DAG.getNode(Op, MVT::Other, Ops));
Chris Lattner7a60d912005-01-07 07:47:53 +00002941}
2942
Chris Lattner875def92005-01-11 05:56:49 +00002943//===----------------------------------------------------------------------===//
2944// SelectionDAGISel code
2945//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +00002946
2947unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
2948 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
2949}
2950
Chris Lattnerc9950c12005-08-17 06:37:43 +00002951void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner1a908c82005-08-18 17:35:14 +00002952 // FIXME: we only modify the CFG to split critical edges. This
2953 // updates dom and loop info.
Chris Lattnerc9950c12005-08-17 06:37:43 +00002954}
Chris Lattner7a60d912005-01-07 07:47:53 +00002955
Chris Lattner35397782005-12-05 07:10:48 +00002956
Chris Lattner3e3f2c62006-05-05 21:17:49 +00002957/// OptimizeNoopCopyExpression - We have determined that the specified cast
2958/// instruction is a noop copy (e.g. it's casting from one pointer type to
2959/// another, int->uint, or int->sbyte on PPC.
2960///
2961/// Return true if any changes are made.
2962static bool OptimizeNoopCopyExpression(CastInst *CI) {
2963 BasicBlock *DefBB = CI->getParent();
2964
2965 /// InsertedCasts - Only insert a cast in each block once.
2966 std::map<BasicBlock*, CastInst*> InsertedCasts;
2967
2968 bool MadeChange = false;
2969 for (Value::use_iterator UI = CI->use_begin(), E = CI->use_end();
2970 UI != E; ) {
2971 Use &TheUse = UI.getUse();
2972 Instruction *User = cast<Instruction>(*UI);
2973
2974 // Figure out which BB this cast is used in. For PHI's this is the
2975 // appropriate predecessor block.
2976 BasicBlock *UserBB = User->getParent();
2977 if (PHINode *PN = dyn_cast<PHINode>(User)) {
2978 unsigned OpVal = UI.getOperandNo()/2;
2979 UserBB = PN->getIncomingBlock(OpVal);
2980 }
2981
2982 // Preincrement use iterator so we don't invalidate it.
2983 ++UI;
2984
2985 // If this user is in the same block as the cast, don't change the cast.
2986 if (UserBB == DefBB) continue;
2987
2988 // If we have already inserted a cast into this block, use it.
2989 CastInst *&InsertedCast = InsertedCasts[UserBB];
2990
2991 if (!InsertedCast) {
2992 BasicBlock::iterator InsertPt = UserBB->begin();
2993 while (isa<PHINode>(InsertPt)) ++InsertPt;
2994
2995 InsertedCast =
2996 new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
2997 MadeChange = true;
2998 }
2999
3000 // Replace a use of the cast with a use of the new casat.
3001 TheUse = InsertedCast;
3002 }
3003
3004 // If we removed all uses, nuke the cast.
3005 if (CI->use_empty())
3006 CI->eraseFromParent();
3007
3008 return MadeChange;
3009}
3010
Chris Lattner35397782005-12-05 07:10:48 +00003011/// InsertGEPComputeCode - Insert code into BB to compute Ptr+PtrOffset,
3012/// casting to the type of GEPI.
Chris Lattner21cd9902006-05-06 09:10:37 +00003013static Instruction *InsertGEPComputeCode(Instruction *&V, BasicBlock *BB,
3014 Instruction *GEPI, Value *Ptr,
3015 Value *PtrOffset) {
Chris Lattner35397782005-12-05 07:10:48 +00003016 if (V) return V; // Already computed.
3017
3018 BasicBlock::iterator InsertPt;
3019 if (BB == GEPI->getParent()) {
3020 // If insert into the GEP's block, insert right after the GEP.
3021 InsertPt = GEPI;
3022 ++InsertPt;
3023 } else {
3024 // Otherwise, insert at the top of BB, after any PHI nodes
3025 InsertPt = BB->begin();
3026 while (isa<PHINode>(InsertPt)) ++InsertPt;
3027 }
3028
Chris Lattnerbe73d6e2005-12-08 08:00:12 +00003029 // If Ptr is itself a cast, but in some other BB, emit a copy of the cast into
3030 // BB so that there is only one value live across basic blocks (the cast
3031 // operand).
3032 if (CastInst *CI = dyn_cast<CastInst>(Ptr))
3033 if (CI->getParent() != BB && isa<PointerType>(CI->getOperand(0)->getType()))
3034 Ptr = new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
3035
Chris Lattner35397782005-12-05 07:10:48 +00003036 // Add the offset, cast it to the right type.
3037 Ptr = BinaryOperator::createAdd(Ptr, PtrOffset, "", InsertPt);
Chris Lattner21cd9902006-05-06 09:10:37 +00003038 return V = new CastInst(Ptr, GEPI->getType(), "", InsertPt);
Chris Lattner35397782005-12-05 07:10:48 +00003039}
3040
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003041/// ReplaceUsesOfGEPInst - Replace all uses of RepPtr with inserted code to
3042/// compute its value. The RepPtr value can be computed with Ptr+PtrOffset. One
3043/// trivial way of doing this would be to evaluate Ptr+PtrOffset in RepPtr's
3044/// block, then ReplaceAllUsesWith'ing everything. However, we would prefer to
3045/// sink PtrOffset into user blocks where doing so will likely allow us to fold
3046/// the constant add into a load or store instruction. Additionally, if a user
3047/// is a pointer-pointer cast, we look through it to find its users.
3048static void ReplaceUsesOfGEPInst(Instruction *RepPtr, Value *Ptr,
3049 Constant *PtrOffset, BasicBlock *DefBB,
3050 GetElementPtrInst *GEPI,
Chris Lattner21cd9902006-05-06 09:10:37 +00003051 std::map<BasicBlock*,Instruction*> &InsertedExprs) {
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003052 while (!RepPtr->use_empty()) {
3053 Instruction *User = cast<Instruction>(RepPtr->use_back());
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003054
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003055 // If the user is a Pointer-Pointer cast, recurse.
3056 if (isa<CastInst>(User) && isa<PointerType>(User->getType())) {
3057 ReplaceUsesOfGEPInst(User, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003058
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003059 // Drop the use of RepPtr. The cast is dead. Don't delete it now, else we
3060 // could invalidate an iterator.
3061 User->setOperand(0, UndefValue::get(RepPtr->getType()));
3062 continue;
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003063 }
3064
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003065 // If this is a load of the pointer, or a store through the pointer, emit
3066 // the increment into the load/store block.
Chris Lattner21cd9902006-05-06 09:10:37 +00003067 Instruction *NewVal;
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003068 if (isa<LoadInst>(User) ||
3069 (isa<StoreInst>(User) && User->getOperand(0) != RepPtr)) {
3070 NewVal = InsertGEPComputeCode(InsertedExprs[User->getParent()],
3071 User->getParent(), GEPI,
3072 Ptr, PtrOffset);
3073 } else {
3074 // If this use is not foldable into the addressing mode, use a version
3075 // emitted in the GEP block.
3076 NewVal = InsertGEPComputeCode(InsertedExprs[DefBB], DefBB, GEPI,
3077 Ptr, PtrOffset);
3078 }
3079
Chris Lattner21cd9902006-05-06 09:10:37 +00003080 if (GEPI->getType() != RepPtr->getType()) {
3081 BasicBlock::iterator IP = NewVal;
3082 ++IP;
3083 NewVal = new CastInst(NewVal, RepPtr->getType(), "", IP);
3084 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003085 User->replaceUsesOfWith(RepPtr, NewVal);
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003086 }
3087}
Chris Lattner35397782005-12-05 07:10:48 +00003088
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003089
Chris Lattner35397782005-12-05 07:10:48 +00003090/// OptimizeGEPExpression - Since we are doing basic-block-at-a-time instruction
3091/// selection, we want to be a bit careful about some things. In particular, if
3092/// we have a GEP instruction that is used in a different block than it is
3093/// defined, the addressing expression of the GEP cannot be folded into loads or
3094/// stores that use it. In this case, decompose the GEP and move constant
3095/// indices into blocks that use it.
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003096static bool OptimizeGEPExpression(GetElementPtrInst *GEPI,
Owen Anderson20a631f2006-05-03 01:29:57 +00003097 const TargetData *TD) {
Chris Lattner35397782005-12-05 07:10:48 +00003098 // If this GEP is only used inside the block it is defined in, there is no
3099 // need to rewrite it.
3100 bool isUsedOutsideDefBB = false;
3101 BasicBlock *DefBB = GEPI->getParent();
3102 for (Value::use_iterator UI = GEPI->use_begin(), E = GEPI->use_end();
3103 UI != E; ++UI) {
3104 if (cast<Instruction>(*UI)->getParent() != DefBB) {
3105 isUsedOutsideDefBB = true;
3106 break;
3107 }
3108 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003109 if (!isUsedOutsideDefBB) return false;
Chris Lattner35397782005-12-05 07:10:48 +00003110
3111 // If this GEP has no non-zero constant indices, there is nothing we can do,
3112 // ignore it.
3113 bool hasConstantIndex = false;
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003114 bool hasVariableIndex = false;
Chris Lattner35397782005-12-05 07:10:48 +00003115 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3116 E = GEPI->op_end(); OI != E; ++OI) {
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003117 if (ConstantInt *CI = dyn_cast<ConstantInt>(*OI)) {
Chris Lattner35397782005-12-05 07:10:48 +00003118 if (CI->getRawValue()) {
3119 hasConstantIndex = true;
3120 break;
3121 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003122 } else {
3123 hasVariableIndex = true;
3124 }
Chris Lattner35397782005-12-05 07:10:48 +00003125 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003126
3127 // If this is a "GEP X, 0, 0, 0", turn this into a cast.
3128 if (!hasConstantIndex && !hasVariableIndex) {
3129 Value *NC = new CastInst(GEPI->getOperand(0), GEPI->getType(),
3130 GEPI->getName(), GEPI);
3131 GEPI->replaceAllUsesWith(NC);
3132 GEPI->eraseFromParent();
3133 return true;
3134 }
3135
Chris Lattnerf1a54c02005-12-11 09:05:13 +00003136 // If this is a GEP &Alloca, 0, 0, forward subst the frame index into uses.
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003137 if (!hasConstantIndex && !isa<AllocaInst>(GEPI->getOperand(0)))
3138 return false;
Chris Lattner35397782005-12-05 07:10:48 +00003139
3140 // Otherwise, decompose the GEP instruction into multiplies and adds. Sum the
3141 // constant offset (which we now know is non-zero) and deal with it later.
3142 uint64_t ConstantOffset = 0;
Owen Anderson20a631f2006-05-03 01:29:57 +00003143 const Type *UIntPtrTy = TD->getIntPtrType();
Chris Lattner35397782005-12-05 07:10:48 +00003144 Value *Ptr = new CastInst(GEPI->getOperand(0), UIntPtrTy, "", GEPI);
3145 const Type *Ty = GEPI->getOperand(0)->getType();
3146
3147 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3148 E = GEPI->op_end(); OI != E; ++OI) {
3149 Value *Idx = *OI;
3150 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
3151 unsigned Field = cast<ConstantUInt>(Idx)->getValue();
3152 if (Field)
Owen Anderson20a631f2006-05-03 01:29:57 +00003153 ConstantOffset += TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner35397782005-12-05 07:10:48 +00003154 Ty = StTy->getElementType(Field);
3155 } else {
3156 Ty = cast<SequentialType>(Ty)->getElementType();
3157
3158 // Handle constant subscripts.
3159 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
3160 if (CI->getRawValue() == 0) continue;
3161
3162 if (ConstantSInt *CSI = dyn_cast<ConstantSInt>(CI))
Owen Anderson20a631f2006-05-03 01:29:57 +00003163 ConstantOffset += (int64_t)TD->getTypeSize(Ty)*CSI->getValue();
Chris Lattner35397782005-12-05 07:10:48 +00003164 else
Owen Anderson20a631f2006-05-03 01:29:57 +00003165 ConstantOffset+=TD->getTypeSize(Ty)*cast<ConstantUInt>(CI)->getValue();
Chris Lattner35397782005-12-05 07:10:48 +00003166 continue;
3167 }
3168
3169 // Ptr = Ptr + Idx * ElementSize;
3170
3171 // Cast Idx to UIntPtrTy if needed.
3172 Idx = new CastInst(Idx, UIntPtrTy, "", GEPI);
3173
Owen Anderson20a631f2006-05-03 01:29:57 +00003174 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner35397782005-12-05 07:10:48 +00003175 // Mask off bits that should not be set.
3176 ElementSize &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
3177 Constant *SizeCst = ConstantUInt::get(UIntPtrTy, ElementSize);
3178
3179 // Multiply by the element size and add to the base.
3180 Idx = BinaryOperator::createMul(Idx, SizeCst, "", GEPI);
3181 Ptr = BinaryOperator::createAdd(Ptr, Idx, "", GEPI);
3182 }
3183 }
3184
3185 // Make sure that the offset fits in uintptr_t.
3186 ConstantOffset &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
3187 Constant *PtrOffset = ConstantUInt::get(UIntPtrTy, ConstantOffset);
3188
3189 // Okay, we have now emitted all of the variable index parts to the BB that
3190 // the GEP is defined in. Loop over all of the using instructions, inserting
3191 // an "add Ptr, ConstantOffset" into each block that uses it and update the
Chris Lattnerbe73d6e2005-12-08 08:00:12 +00003192 // instruction to use the newly computed value, making GEPI dead. When the
3193 // user is a load or store instruction address, we emit the add into the user
3194 // block, otherwise we use a canonical version right next to the gep (these
3195 // won't be foldable as addresses, so we might as well share the computation).
3196
Chris Lattner21cd9902006-05-06 09:10:37 +00003197 std::map<BasicBlock*,Instruction*> InsertedExprs;
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003198 ReplaceUsesOfGEPInst(GEPI, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner35397782005-12-05 07:10:48 +00003199
3200 // Finally, the GEP is dead, remove it.
3201 GEPI->eraseFromParent();
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003202
3203 return true;
Chris Lattner35397782005-12-05 07:10:48 +00003204}
3205
Chris Lattner7a60d912005-01-07 07:47:53 +00003206bool SelectionDAGISel::runOnFunction(Function &Fn) {
3207 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
3208 RegMap = MF.getSSARegMap();
3209 DEBUG(std::cerr << "\n\n\n=== " << Fn.getName() << "\n");
3210
Chris Lattner35397782005-12-05 07:10:48 +00003211 // First, split all critical edges for PHI nodes with incoming values that are
3212 // constants, this way the load of the constant into a vreg will not be placed
3213 // into MBBs that are used some other way.
3214 //
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003215 // In this pass we also look for GEP and cast instructions that are used
3216 // across basic blocks and rewrite them to improve basic-block-at-a-time
3217 // selection.
3218 //
Chris Lattner35397782005-12-05 07:10:48 +00003219 //
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003220 bool MadeChange = true;
3221 while (MadeChange) {
3222 MadeChange = false;
Chris Lattner1a908c82005-08-18 17:35:14 +00003223 for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
3224 PHINode *PN;
Chris Lattner35397782005-12-05 07:10:48 +00003225 BasicBlock::iterator BBI;
3226 for (BBI = BB->begin(); (PN = dyn_cast<PHINode>(BBI)); ++BBI)
Chris Lattner1a908c82005-08-18 17:35:14 +00003227 for (unsigned i = 0, e = PN->getNumIncomingValues(); i != e; ++i)
3228 if (isa<Constant>(PN->getIncomingValue(i)))
3229 SplitCriticalEdge(PN->getIncomingBlock(i), BB);
Chris Lattner35397782005-12-05 07:10:48 +00003230
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003231 for (BasicBlock::iterator E = BB->end(); BBI != E; ) {
3232 Instruction *I = BBI++;
3233 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(I)) {
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003234 MadeChange |= OptimizeGEPExpression(GEPI, TLI.getTargetData());
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003235 } else if (CastInst *CI = dyn_cast<CastInst>(I)) {
3236 // If this is a noop copy, sink it into user blocks to reduce the number
3237 // of virtual registers that must be created and coallesced.
3238 MVT::ValueType SrcVT = TLI.getValueType(CI->getOperand(0)->getType());
3239 MVT::ValueType DstVT = TLI.getValueType(CI->getType());
3240
3241 // This is an fp<->int conversion?
3242 if (MVT::isInteger(SrcVT) != MVT::isInteger(DstVT))
3243 continue;
3244
3245 // If this is an extension, it will be a zero or sign extension, which
3246 // isn't a noop.
3247 if (SrcVT < DstVT) continue;
3248
3249 // If these values will be promoted, find out what they will be promoted
3250 // to. This helps us consider truncates on PPC as noop copies when they
3251 // are.
3252 if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote)
3253 SrcVT = TLI.getTypeToTransformTo(SrcVT);
3254 if (TLI.getTypeAction(DstVT) == TargetLowering::Promote)
3255 DstVT = TLI.getTypeToTransformTo(DstVT);
3256
3257 // If, after promotion, these are the same types, this is a noop copy.
3258 if (SrcVT == DstVT)
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003259 MadeChange |= OptimizeNoopCopyExpression(CI);
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003260 }
3261 }
Chris Lattner1a908c82005-08-18 17:35:14 +00003262 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003263 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00003264
Chris Lattner7a60d912005-01-07 07:47:53 +00003265 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
3266
3267 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
3268 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukman835702a2005-04-21 22:36:52 +00003269
Chris Lattner7a60d912005-01-07 07:47:53 +00003270 return true;
3271}
3272
3273
Chris Lattner718b5c22005-01-13 17:59:43 +00003274SDOperand SelectionDAGISel::
3275CopyValueToVirtualRegister(SelectionDAGLowering &SDL, Value *V, unsigned Reg) {
Chris Lattner613f79f2005-01-11 22:03:46 +00003276 SDOperand Op = SDL.getValue(V);
Chris Lattnere727af02005-01-13 20:50:02 +00003277 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattner33182322005-08-16 21:55:35 +00003278 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattnere727af02005-01-13 20:50:02 +00003279 "Copy from a reg to the same reg!");
Chris Lattner33182322005-08-16 21:55:35 +00003280
3281 // If this type is not legal, we must make sure to not create an invalid
3282 // register use.
3283 MVT::ValueType SrcVT = Op.getValueType();
3284 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
3285 SelectionDAG &DAG = SDL.DAG;
3286 if (SrcVT == DestVT) {
3287 return DAG.getCopyToReg(SDL.getRoot(), Reg, Op);
Chris Lattner672a42d2006-03-21 19:20:37 +00003288 } else if (SrcVT == MVT::Vector) {
Chris Lattner5fe1f542006-03-31 02:06:56 +00003289 // Handle copies from generic vectors to registers.
3290 MVT::ValueType PTyElementVT, PTyLegalElementVT;
3291 unsigned NE = TLI.getPackedTypeBreakdown(cast<PackedType>(V->getType()),
3292 PTyElementVT, PTyLegalElementVT);
Chris Lattner672a42d2006-03-21 19:20:37 +00003293
Chris Lattner5fe1f542006-03-31 02:06:56 +00003294 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
3295 // MVT::Vector type.
3296 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
3297 DAG.getConstant(NE, MVT::i32),
3298 DAG.getValueType(PTyElementVT));
Chris Lattner672a42d2006-03-21 19:20:37 +00003299
Chris Lattner5fe1f542006-03-31 02:06:56 +00003300 // Loop over all of the elements of the resultant vector,
3301 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
3302 // copying them into output registers.
3303 std::vector<SDOperand> OutChains;
3304 SDOperand Root = SDL.getRoot();
3305 for (unsigned i = 0; i != NE; ++i) {
3306 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003307 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00003308 if (PTyElementVT == PTyLegalElementVT) {
3309 // Elements are legal.
3310 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3311 } else if (PTyLegalElementVT > PTyElementVT) {
3312 // Elements are promoted.
3313 if (MVT::isFloatingPoint(PTyLegalElementVT))
3314 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
3315 else
3316 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
3317 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3318 } else {
3319 // Elements are expanded.
3320 // The src value is expanded into multiple registers.
3321 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003322 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00003323 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003324 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00003325 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
3326 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
3327 }
Chris Lattner672a42d2006-03-21 19:20:37 +00003328 }
Chris Lattner5fe1f542006-03-31 02:06:56 +00003329 return DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains);
Chris Lattner33182322005-08-16 21:55:35 +00003330 } else if (SrcVT < DestVT) {
3331 // The src value is promoted to the register.
Chris Lattnerba28c272005-08-17 06:06:25 +00003332 if (MVT::isFloatingPoint(SrcVT))
3333 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
3334 else
Chris Lattnera66403d2005-09-02 00:19:37 +00003335 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattner33182322005-08-16 21:55:35 +00003336 return DAG.getCopyToReg(SDL.getRoot(), Reg, Op);
3337 } else {
3338 // The src value is expanded into multiple registers.
3339 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003340 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner33182322005-08-16 21:55:35 +00003341 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003342 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner33182322005-08-16 21:55:35 +00003343 Op = DAG.getCopyToReg(SDL.getRoot(), Reg, Lo);
3344 return DAG.getCopyToReg(Op, Reg+1, Hi);
3345 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003346}
3347
Chris Lattner16f64df2005-01-17 17:15:02 +00003348void SelectionDAGISel::
3349LowerArguments(BasicBlock *BB, SelectionDAGLowering &SDL,
3350 std::vector<SDOperand> &UnorderedChains) {
3351 // If this is the entry block, emit arguments.
3352 Function &F = *BB->getParent();
Chris Lattnere3c2cf42005-01-17 17:55:19 +00003353 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattner6871b232005-10-30 19:42:35 +00003354 SDOperand OldRoot = SDL.DAG.getRoot();
3355 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner16f64df2005-01-17 17:15:02 +00003356
Chris Lattner6871b232005-10-30 19:42:35 +00003357 unsigned a = 0;
3358 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
3359 AI != E; ++AI, ++a)
3360 if (!AI->use_empty()) {
3361 SDL.setValue(AI, Args[a]);
Evan Cheng3784f3c52006-04-27 08:29:42 +00003362
Chris Lattner6871b232005-10-30 19:42:35 +00003363 // If this argument is live outside of the entry block, insert a copy from
3364 // whereever we got it to the vreg that other BB's will reference it as.
3365 if (FuncInfo.ValueMap.count(AI)) {
3366 SDOperand Copy =
3367 CopyValueToVirtualRegister(SDL, AI, FuncInfo.ValueMap[AI]);
3368 UnorderedChains.push_back(Copy);
3369 }
Chris Lattnere3c2cf42005-01-17 17:55:19 +00003370 }
Chris Lattner6871b232005-10-30 19:42:35 +00003371
Chris Lattner6871b232005-10-30 19:42:35 +00003372 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner957cb672006-05-16 06:10:58 +00003373 // FIXME: this should insert code into the DAG!
Chris Lattner6871b232005-10-30 19:42:35 +00003374 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner16f64df2005-01-17 17:15:02 +00003375}
3376
Chris Lattner7a60d912005-01-07 07:47:53 +00003377void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
3378 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemaned728c12006-03-27 01:32:24 +00003379 FunctionLoweringInfo &FuncInfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +00003380 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattner718b5c22005-01-13 17:59:43 +00003381
3382 std::vector<SDOperand> UnorderedChains;
Misha Brukman835702a2005-04-21 22:36:52 +00003383
Chris Lattner6871b232005-10-30 19:42:35 +00003384 // Lower any arguments needed in this block if this is the entry block.
3385 if (LLVMBB == &LLVMBB->getParent()->front())
3386 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner7a60d912005-01-07 07:47:53 +00003387
3388 BB = FuncInfo.MBBMap[LLVMBB];
3389 SDL.setCurrentBasicBlock(BB);
3390
3391 // Lower all of the non-terminator instructions.
3392 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
3393 I != E; ++I)
3394 SDL.visit(*I);
Nate Begemaned728c12006-03-27 01:32:24 +00003395
Chris Lattner7a60d912005-01-07 07:47:53 +00003396 // Ensure that all instructions which are used outside of their defining
3397 // blocks are available as virtual registers.
3398 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattner613f79f2005-01-11 22:03:46 +00003399 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattnera2c5d912005-01-09 01:16:24 +00003400 std::map<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner7a60d912005-01-07 07:47:53 +00003401 if (VMI != FuncInfo.ValueMap.end())
Chris Lattner718b5c22005-01-13 17:59:43 +00003402 UnorderedChains.push_back(
3403 CopyValueToVirtualRegister(SDL, I, VMI->second));
Chris Lattner7a60d912005-01-07 07:47:53 +00003404 }
3405
3406 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
3407 // ensure constants are generated when needed. Remember the virtual registers
3408 // that need to be added to the Machine PHI nodes as input. We cannot just
3409 // directly add them, because expansion might result in multiple MBB's for one
3410 // BB. As such, the start of the BB might correspond to a different MBB than
3411 // the end.
Misha Brukman835702a2005-04-21 22:36:52 +00003412 //
Chris Lattner7a60d912005-01-07 07:47:53 +00003413
3414 // Emit constants only once even if used by multiple PHI nodes.
3415 std::map<Constant*, unsigned> ConstantsOut;
3416
3417 // Check successor nodes PHI nodes that expect a constant to be available from
3418 // this block.
3419 TerminatorInst *TI = LLVMBB->getTerminator();
3420 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
3421 BasicBlock *SuccBB = TI->getSuccessor(succ);
3422 MachineBasicBlock::iterator MBBI = FuncInfo.MBBMap[SuccBB]->begin();
3423 PHINode *PN;
3424
3425 // At this point we know that there is a 1-1 correspondence between LLVM PHI
3426 // nodes and Machine PHI nodes, but the incoming operands have not been
3427 // emitted yet.
3428 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner8ea875f2005-01-07 21:34:19 +00003429 (PN = dyn_cast<PHINode>(I)); ++I)
3430 if (!PN->use_empty()) {
3431 unsigned Reg;
3432 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
3433 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
3434 unsigned &RegOut = ConstantsOut[C];
3435 if (RegOut == 0) {
3436 RegOut = FuncInfo.CreateRegForValue(C);
Chris Lattner718b5c22005-01-13 17:59:43 +00003437 UnorderedChains.push_back(
3438 CopyValueToVirtualRegister(SDL, C, RegOut));
Chris Lattner8ea875f2005-01-07 21:34:19 +00003439 }
3440 Reg = RegOut;
3441 } else {
3442 Reg = FuncInfo.ValueMap[PHIOp];
Chris Lattnera2c5d912005-01-09 01:16:24 +00003443 if (Reg == 0) {
Misha Brukman835702a2005-04-21 22:36:52 +00003444 assert(isa<AllocaInst>(PHIOp) &&
Chris Lattnera2c5d912005-01-09 01:16:24 +00003445 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
3446 "Didn't codegen value into a register!??");
3447 Reg = FuncInfo.CreateRegForValue(PHIOp);
Chris Lattner718b5c22005-01-13 17:59:43 +00003448 UnorderedChains.push_back(
3449 CopyValueToVirtualRegister(SDL, PHIOp, Reg));
Chris Lattnera2c5d912005-01-09 01:16:24 +00003450 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003451 }
Misha Brukman835702a2005-04-21 22:36:52 +00003452
Chris Lattner8ea875f2005-01-07 21:34:19 +00003453 // Remember that this register needs to added to the machine PHI node as
3454 // the input for this MBB.
Chris Lattnerba380352006-03-31 02:12:18 +00003455 MVT::ValueType VT = TLI.getValueType(PN->getType());
3456 unsigned NumElements;
3457 if (VT != MVT::Vector)
3458 NumElements = TLI.getNumElements(VT);
3459 else {
3460 MVT::ValueType VT1,VT2;
3461 NumElements =
3462 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
3463 VT1, VT2);
3464 }
Chris Lattner8ea875f2005-01-07 21:34:19 +00003465 for (unsigned i = 0, e = NumElements; i != e; ++i)
3466 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Chris Lattner7a60d912005-01-07 07:47:53 +00003467 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003468 }
3469 ConstantsOut.clear();
3470
Chris Lattner718b5c22005-01-13 17:59:43 +00003471 // Turn all of the unordered chains into one factored node.
Chris Lattner24516842005-01-13 19:53:14 +00003472 if (!UnorderedChains.empty()) {
Chris Lattnerb7cad902005-11-09 05:03:03 +00003473 SDOperand Root = SDL.getRoot();
3474 if (Root.getOpcode() != ISD::EntryToken) {
3475 unsigned i = 0, e = UnorderedChains.size();
3476 for (; i != e; ++i) {
3477 assert(UnorderedChains[i].Val->getNumOperands() > 1);
3478 if (UnorderedChains[i].Val->getOperand(0) == Root)
3479 break; // Don't add the root if we already indirectly depend on it.
3480 }
3481
3482 if (i == e)
3483 UnorderedChains.push_back(Root);
3484 }
Chris Lattner718b5c22005-01-13 17:59:43 +00003485 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, UnorderedChains));
3486 }
3487
Chris Lattner7a60d912005-01-07 07:47:53 +00003488 // Lower the terminator after the copies are emitted.
3489 SDL.visit(*LLVMBB->getTerminator());
Chris Lattner4108bb02005-01-17 19:43:36 +00003490
Nate Begemaned728c12006-03-27 01:32:24 +00003491 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003492 // lowering, as well as any jump table information.
Nate Begemaned728c12006-03-27 01:32:24 +00003493 SwitchCases.clear();
3494 SwitchCases = SDL.SwitchCases;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003495 JT = SDL.JT;
Nate Begemaned728c12006-03-27 01:32:24 +00003496
Chris Lattner4108bb02005-01-17 19:43:36 +00003497 // Make sure the root of the DAG is up-to-date.
3498 DAG.setRoot(SDL.getRoot());
Chris Lattner7a60d912005-01-07 07:47:53 +00003499}
3500
Nate Begemaned728c12006-03-27 01:32:24 +00003501void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00003502 // Run the DAG combiner in pre-legalize mode.
3503 DAG.Combine(false);
Nate Begeman007c6502005-09-07 00:15:36 +00003504
Chris Lattner7a60d912005-01-07 07:47:53 +00003505 DEBUG(std::cerr << "Lowered selection DAG:\n");
3506 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00003507
Chris Lattner7a60d912005-01-07 07:47:53 +00003508 // Second step, hack on the DAG until it only uses operations and types that
3509 // the target supports.
Chris Lattnerffcb0ae2005-01-23 04:36:26 +00003510 DAG.Legalize();
Nate Begemaned728c12006-03-27 01:32:24 +00003511
Chris Lattner7a60d912005-01-07 07:47:53 +00003512 DEBUG(std::cerr << "Legalized selection DAG:\n");
3513 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00003514
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00003515 // Run the DAG combiner in post-legalize mode.
3516 DAG.Combine(true);
Nate Begeman007c6502005-09-07 00:15:36 +00003517
Evan Cheng739a6a42006-01-21 02:32:06 +00003518 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng51ab4492006-04-28 02:09:19 +00003519
Chris Lattner5ca31d92005-03-30 01:10:47 +00003520 // Third, instruction select all of the operations to machine code, adding the
3521 // code to the MachineBasicBlock.
Chris Lattner7a60d912005-01-07 07:47:53 +00003522 InstructionSelectBasicBlock(DAG);
Nate Begemaned728c12006-03-27 01:32:24 +00003523
Chris Lattner7a60d912005-01-07 07:47:53 +00003524 DEBUG(std::cerr << "Selected machine code:\n");
3525 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +00003526}
Chris Lattner7a60d912005-01-07 07:47:53 +00003527
Nate Begemaned728c12006-03-27 01:32:24 +00003528void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
3529 FunctionLoweringInfo &FuncInfo) {
3530 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
3531 {
3532 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3533 CurDAG = &DAG;
3534
3535 // First step, lower LLVM code to some DAG. This DAG may use operations and
3536 // types that are not supported by the target.
3537 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
3538
3539 // Second step, emit the lowered DAG as machine code.
3540 CodeGenAndEmitDAG(DAG);
3541 }
3542
Chris Lattner5ca31d92005-03-30 01:10:47 +00003543 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +00003544 // PHI nodes in successors.
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003545 if (SwitchCases.empty() && JT.Reg == 0) {
Nate Begemaned728c12006-03-27 01:32:24 +00003546 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
3547 MachineInstr *PHI = PHINodesToUpdate[i].first;
3548 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3549 "This is not a machine PHI node that we are updating!");
3550 PHI->addRegOperand(PHINodesToUpdate[i].second);
3551 PHI->addMachineBasicBlockOperand(BB);
3552 }
3553 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00003554 }
Nate Begemaned728c12006-03-27 01:32:24 +00003555
Nate Begeman866b4b42006-04-23 06:26:20 +00003556 // If the JumpTable record is filled in, then we need to emit a jump table.
3557 // Updating the PHI nodes is tricky in this case, since we need to determine
3558 // whether the PHI is a successor of the range check MBB or the jump table MBB
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003559 if (JT.Reg) {
3560 assert(SwitchCases.empty() && "Cannot have jump table and lowered switch");
3561 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3562 CurDAG = &SDAG;
3563 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Nate Begeman866b4b42006-04-23 06:26:20 +00003564 MachineBasicBlock *RangeBB = BB;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003565 // Set the current basic block to the mbb we wish to insert the code into
3566 BB = JT.MBB;
3567 SDL.setCurrentBasicBlock(BB);
3568 // Emit the code
3569 SDL.visitJumpTable(JT);
3570 SDAG.setRoot(SDL.getRoot());
3571 CodeGenAndEmitDAG(SDAG);
3572 // Update PHI Nodes
3573 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
3574 MachineInstr *PHI = PHINodesToUpdate[pi].first;
3575 MachineBasicBlock *PHIBB = PHI->getParent();
3576 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3577 "This is not a machine PHI node that we are updating!");
Nate Begemandf488392006-05-03 03:48:02 +00003578 if (PHIBB == JT.Default) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003579 PHI->addRegOperand(PHINodesToUpdate[pi].second);
Nate Begemandf488392006-05-03 03:48:02 +00003580 PHI->addMachineBasicBlockOperand(RangeBB);
3581 }
3582 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
3583 PHI->addRegOperand(PHINodesToUpdate[pi].second);
3584 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003585 }
3586 }
3587 return;
3588 }
3589
Nate Begemaned728c12006-03-27 01:32:24 +00003590 // If we generated any switch lowering information, build and codegen any
3591 // additional DAGs necessary.
3592 for(unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
3593 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3594 CurDAG = &SDAG;
3595 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
3596 // Set the current basic block to the mbb we wish to insert the code into
3597 BB = SwitchCases[i].ThisBB;
3598 SDL.setCurrentBasicBlock(BB);
3599 // Emit the code
3600 SDL.visitSwitchCase(SwitchCases[i]);
3601 SDAG.setRoot(SDL.getRoot());
3602 CodeGenAndEmitDAG(SDAG);
3603 // Iterate over the phi nodes, if there is a phi node in a successor of this
3604 // block (for instance, the default block), then add a pair of operands to
3605 // the phi node for this block, as if we were coming from the original
3606 // BB before switch expansion.
3607 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
3608 MachineInstr *PHI = PHINodesToUpdate[pi].first;
3609 MachineBasicBlock *PHIBB = PHI->getParent();
3610 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3611 "This is not a machine PHI node that we are updating!");
3612 if (PHIBB == SwitchCases[i].LHSBB || PHIBB == SwitchCases[i].RHSBB) {
3613 PHI->addRegOperand(PHINodesToUpdate[pi].second);
3614 PHI->addMachineBasicBlockOperand(BB);
3615 }
3616 }
Chris Lattner5ca31d92005-03-30 01:10:47 +00003617 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003618}
Evan Cheng739a6a42006-01-21 02:32:06 +00003619
3620//===----------------------------------------------------------------------===//
3621/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
3622/// target node in the graph.
3623void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
3624 if (ViewSchedDAGs) DAG.viewGraph();
Evan Chengc1e1d972006-01-23 07:01:07 +00003625 ScheduleDAG *SL = NULL;
3626
3627 switch (ISHeuristic) {
3628 default: assert(0 && "Unrecognized scheduling heuristic");
Evan Chengd1915cf2006-05-13 05:53:47 +00003629 case defaultScheduling:
Evan Chenga6eff8a2006-01-25 09:12:57 +00003630 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
Chris Lattnerb21d3bf2006-04-21 17:16:16 +00003631 SL = createTDListDAGScheduler(DAG, BB, CreateTargetHazardRecognizer());
3632 else {
3633 assert(TLI.getSchedulingPreference() ==
3634 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
Evan Chenga6eff8a2006-01-25 09:12:57 +00003635 SL = createBURRListDAGScheduler(DAG, BB);
Chris Lattnerb21d3bf2006-04-21 17:16:16 +00003636 }
Evan Chenga6eff8a2006-01-25 09:12:57 +00003637 break;
Evan Chengd1915cf2006-05-13 05:53:47 +00003638 case noScheduling:
Chris Lattner5255d042006-03-10 07:49:12 +00003639 SL = createBFS_DAGScheduler(DAG, BB);
3640 break;
Evan Chengd1915cf2006-05-13 05:53:47 +00003641 case simpleScheduling:
Chris Lattner5255d042006-03-10 07:49:12 +00003642 SL = createSimpleDAGScheduler(false, DAG, BB);
3643 break;
Evan Chengd1915cf2006-05-13 05:53:47 +00003644 case simpleNoItinScheduling:
Chris Lattner5255d042006-03-10 07:49:12 +00003645 SL = createSimpleDAGScheduler(true, DAG, BB);
Evan Chengc1e1d972006-01-23 07:01:07 +00003646 break;
Evan Chengd1915cf2006-05-13 05:53:47 +00003647 case listSchedulingBURR:
Evan Cheng31272342006-01-23 08:26:10 +00003648 SL = createBURRListDAGScheduler(DAG, BB);
Chris Lattner98ecb8e2006-03-05 21:10:33 +00003649 break;
Evan Chengd1915cf2006-05-13 05:53:47 +00003650 case listSchedulingTDRR:
Evan Chengd38c22b2006-05-11 23:55:42 +00003651 SL = createTDRRListDAGScheduler(DAG, BB);
3652 break;
Evan Chengd1915cf2006-05-13 05:53:47 +00003653 case listSchedulingTD:
Chris Lattner543832d2006-03-08 04:25:59 +00003654 SL = createTDListDAGScheduler(DAG, BB, CreateTargetHazardRecognizer());
Chris Lattner98ecb8e2006-03-05 21:10:33 +00003655 break;
Evan Chengc1e1d972006-01-23 07:01:07 +00003656 }
Chris Lattnere23928c2006-01-21 19:12:11 +00003657 BB = SL->Run();
Evan Chengf9adce92006-02-04 06:49:00 +00003658 delete SL;
Evan Cheng739a6a42006-01-21 02:32:06 +00003659}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00003660
Chris Lattner543832d2006-03-08 04:25:59 +00003661HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
3662 return new HazardRecognizer();
Chris Lattner47639db2006-03-06 00:22:00 +00003663}
3664
Chris Lattnerdcf785b2006-02-24 02:13:54 +00003665/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
3666/// by tblgen. Others should not call it.
3667void SelectionDAGISel::
3668SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
3669 std::vector<SDOperand> InOps;
3670 std::swap(InOps, Ops);
3671
3672 Ops.push_back(InOps[0]); // input chain.
3673 Ops.push_back(InOps[1]); // input asm string.
3674
Chris Lattnerdcf785b2006-02-24 02:13:54 +00003675 unsigned i = 2, e = InOps.size();
3676 if (InOps[e-1].getValueType() == MVT::Flag)
3677 --e; // Don't process a flag operand if it is here.
3678
3679 while (i != e) {
3680 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
3681 if ((Flags & 7) != 4 /*MEM*/) {
3682 // Just skip over this operand, copying the operands verbatim.
3683 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
3684 i += (Flags >> 3) + 1;
3685 } else {
3686 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
3687 // Otherwise, this is a memory operand. Ask the target to select it.
3688 std::vector<SDOperand> SelOps;
3689 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
3690 std::cerr << "Could not match memory address. Inline asm failure!\n";
3691 exit(1);
3692 }
3693
3694 // Add this to the output node.
3695 Ops.push_back(DAG.getConstant(4/*MEM*/ | (SelOps.size() << 3), MVT::i32));
3696 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
3697 i += 2;
3698 }
3699 }
3700
3701 // Add the flag input back if present.
3702 if (e != InOps.size())
3703 Ops.push_back(InOps.back());
3704}