blob: b03be12cfd97f78011e75139db0e0085b06de333 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPC.td - Describe the PowerPC Target Machine -------*- tablegen -*-===//
2//
Chris Lattner0921e3b2005-10-14 23:37:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattner0921e3b2005-10-14 23:37:35 +00008//===----------------------------------------------------------------------===//
9//
10// This is the top level entry point for the PowerPC target.
11//
12//===----------------------------------------------------------------------===//
13
14// Get the target-independent interfaces which we are implementing.
15//
Evan Cheng977e7be2008-11-24 07:34:46 +000016include "llvm/Target/Target.td"
Chris Lattner0921e3b2005-10-14 23:37:35 +000017
18//===----------------------------------------------------------------------===//
Jim Laskey13a19452005-10-22 08:04:24 +000019// PowerPC Subtarget features.
Jim Laskey74ab9962005-10-19 19:51:16 +000020//
Nemanja Ivanovicd384cd92015-03-04 17:09:12 +000021
Jim Laskey59e7a772006-12-12 20:57:08 +000022//===----------------------------------------------------------------------===//
23// CPU Directives //
24//===----------------------------------------------------------------------===//
25
Hal Finkel6fa56972011-10-17 04:03:49 +000026def Directive440 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_440", "">;
Jim Laskey59e7a772006-12-12 20:57:08 +000027def Directive601 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_601", "">;
28def Directive602 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_602", "">;
29def Directive603 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_603", "">;
30def Directive604 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_603", "">;
31def Directive620 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_603", "">;
32def Directive7400: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_7400", "">;
33def Directive750 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_750", "">;
34def Directive970 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_970", "">;
35def Directive32 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_32", "">;
36def Directive64 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_64", "">;
Hal Finkel9f9f8922012-04-01 19:22:40 +000037def DirectiveA2 : SubtargetFeature<"", "DarwinDirective", "PPC::DIR_A2", "">;
Hal Finkel742b5352012-08-28 16:12:39 +000038def DirectiveE500mc : SubtargetFeature<"", "DarwinDirective",
39 "PPC::DIR_E500mc", "">;
40def DirectiveE5500 : SubtargetFeature<"", "DarwinDirective",
41 "PPC::DIR_E5500", "">;
Bill Schmidt52742c22013-02-01 22:59:51 +000042def DirectivePwr3: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR3", "">;
43def DirectivePwr4: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR4", "">;
44def DirectivePwr5: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR5", "">;
45def DirectivePwr5x: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR5X", "">;
Hal Finkelf2b9c382012-06-11 15:43:08 +000046def DirectivePwr6: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR6", "">;
Bill Schmidt52742c22013-02-01 22:59:51 +000047def DirectivePwr6x: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR6X", "">;
Hal Finkelf2b9c382012-06-11 15:43:08 +000048def DirectivePwr7: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR7", "">;
Will Schmidt970ff642014-06-26 13:36:19 +000049def DirectivePwr8: SubtargetFeature<"", "DarwinDirective", "PPC::DIR_PWR8", "">;
Jim Laskey59e7a772006-12-12 20:57:08 +000050
Chris Lattnera35f3062006-06-16 17:34:12 +000051def Feature64Bit : SubtargetFeature<"64bit","Has64BitSupport", "true",
Chris Lattner0d4923b2005-10-23 05:28:51 +000052 "Enable 64-bit instructions">;
Petar Jovanovic280f7102015-12-14 17:57:33 +000053def FeatureSoftFloat : SubtargetFeature<"soft-float", "UseSoftFloat", "true",
54 "Use software emulation for floating point">;
Chris Lattnera35f3062006-06-16 17:34:12 +000055def Feature64BitRegs : SubtargetFeature<"64bitregs","Use64BitRegs", "true",
56 "Enable 64-bit registers usage for ppc32 [beta]">;
Hal Finkel940ab932014-02-28 00:27:01 +000057def FeatureCRBits : SubtargetFeature<"crbits", "UseCRBits", "true",
58 "Use condition-register bits individually">;
Evan Chengd98701c2006-01-27 08:09:42 +000059def FeatureAltivec : SubtargetFeature<"altivec","HasAltivec", "true",
Chris Lattner0d4923b2005-10-23 05:28:51 +000060 "Enable Altivec instructions">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +000061def FeatureSPE : SubtargetFeature<"spe","HasSPE", "true",
62 "Enable SPE instructions">;
Hal Finkelbfd3d082012-06-11 19:57:01 +000063def FeatureMFOCRF : SubtargetFeature<"mfocrf","HasMFOCRF", "true",
64 "Enable the MFOCRF instruction">;
Evan Chengd98701c2006-01-27 08:09:42 +000065def FeatureFSqrt : SubtargetFeature<"fsqrt","HasFSQRT", "true",
Hal Finkel49033792011-10-14 18:54:13 +000066 "Enable the fsqrt instruction">;
Hal Finkeldbc78e12013-08-19 05:01:02 +000067def FeatureFCPSGN : SubtargetFeature<"fcpsgn", "HasFCPSGN", "true",
68 "Enable the fcpsgn instruction">;
Hal Finkel2e103312013-04-03 04:01:11 +000069def FeatureFRE : SubtargetFeature<"fre", "HasFRE", "true",
70 "Enable the fre instruction">;
71def FeatureFRES : SubtargetFeature<"fres", "HasFRES", "true",
72 "Enable the fres instruction">;
73def FeatureFRSQRTE : SubtargetFeature<"frsqrte", "HasFRSQRTE", "true",
74 "Enable the frsqrte instruction">;
75def FeatureFRSQRTES : SubtargetFeature<"frsqrtes", "HasFRSQRTES", "true",
76 "Enable the frsqrtes instruction">;
77def FeatureRecipPrec : SubtargetFeature<"recipprec", "HasRecipPrec", "true",
78 "Assume higher precision reciprocal estimates">;
Chris Lattnerb9f35f02006-02-28 07:08:22 +000079def FeatureSTFIWX : SubtargetFeature<"stfiwx","HasSTFIWX", "true",
Hal Finkel49033792011-10-14 18:54:13 +000080 "Enable the stfiwx instruction">;
Hal Finkelbeb296b2013-03-31 10:12:51 +000081def FeatureLFIWAX : SubtargetFeature<"lfiwax","HasLFIWAX", "true",
82 "Enable the lfiwax instruction">;
Hal Finkelc20a08d2013-03-29 08:57:48 +000083def FeatureFPRND : SubtargetFeature<"fprnd", "HasFPRND", "true",
84 "Enable the fri[mnpz] instructions">;
Hal Finkelf6d45f22013-04-01 17:52:07 +000085def FeatureFPCVT : SubtargetFeature<"fpcvt", "HasFPCVT", "true",
86 "Enable fc[ft]* (unsigned and single-precision) and lfiwzx instructions">;
Hal Finkel460e94d2012-06-22 23:10:08 +000087def FeatureISEL : SubtargetFeature<"isel","HasISEL", "true",
88 "Enable the isel instruction">;
Hal Finkela4d07482013-03-28 13:29:47 +000089def FeaturePOPCNTD : SubtargetFeature<"popcntd","HasPOPCNTD", "true",
90 "Enable the popcnt[dw] instructions">;
Nemanja Ivanovicc0904792015-04-09 23:54:37 +000091def FeatureBPERMD : SubtargetFeature<"bpermd", "HasBPERMD", "true",
92 "Enable the bpermd instruction">;
93def FeatureExtDiv : SubtargetFeature<"extdiv", "HasExtDiv", "true",
94 "Enable extended divide instructions">;
Hal Finkel31d29562013-03-28 19:25:55 +000095def FeatureLDBRX : SubtargetFeature<"ldbrx","HasLDBRX", "true",
96 "Enable the ldbrx instruction">;
Hal Finkel4edc66b2015-01-03 01:16:37 +000097def FeatureCMPB : SubtargetFeature<"cmpb", "HasCMPB", "true",
98 "Enable the cmpb instruction">;
Bill Schmidt082cfc02015-01-14 20:17:10 +000099def FeatureICBT : SubtargetFeature<"icbt","HasICBT", "true",
100 "Enable icbt instruction">;
Hal Finkel6fa56972011-10-17 04:03:49 +0000101def FeatureBookE : SubtargetFeature<"booke", "IsBookE", "true",
Bill Schmidt082cfc02015-01-14 20:17:10 +0000102 "Enable Book E instructions",
103 [FeatureICBT]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000104def FeatureMSYNC : SubtargetFeature<"msync", "HasOnlyMSYNC", "true",
105 "Has only the msync instruction instead of sync",
106 [FeatureBookE]>;
Joerg Sonnenberger6ae087a2014-08-07 12:31:28 +0000107def FeatureE500 : SubtargetFeature<"e500", "IsE500", "true",
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000108 "Enable E500/E500mc instructions">;
109def FeaturePPC4xx : SubtargetFeature<"ppc4xx", "IsPPC4xx", "true",
110 "Enable PPC 4xx instructions">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000111def FeaturePPC6xx : SubtargetFeature<"ppc6xx", "IsPPC6xx", "true",
112 "Enable PPC 6xx instructions">;
Hal Finkelefb305e2013-01-30 21:17:42 +0000113def FeatureQPX : SubtargetFeature<"qpx","HasQPX", "true",
114 "Enable QPX instructions">;
Eric Christopher081efcc2013-10-16 20:38:58 +0000115def FeatureVSX : SubtargetFeature<"vsx","HasVSX", "true",
Hal Finkel27774d92014-03-13 07:58:58 +0000116 "Enable VSX instructions",
117 [FeatureAltivec]>;
Bill Schmidtfe88b182015-02-03 21:58:23 +0000118def FeatureP8Altivec : SubtargetFeature<"power8-altivec", "HasP8Altivec", "true",
119 "Enable POWER8 Altivec instructions",
120 [FeatureAltivec]>;
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000121def FeatureP8Crypto : SubtargetFeature<"crypto", "HasP8Crypto", "true",
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000122 "Enable POWER8 Crypto instructions",
123 [FeatureP8Altivec]>;
NAKAMURA Takumicc4487e2014-12-09 01:03:27 +0000124def FeatureP8Vector : SubtargetFeature<"power8-vector", "HasP8Vector", "true",
125 "Enable POWER8 vector instructions",
Bill Schmidtfe88b182015-02-03 21:58:23 +0000126 [FeatureVSX, FeatureP8Altivec]>;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000127def FeatureDirectMove :
128 SubtargetFeature<"direct-move", "HasDirectMove", "true",
129 "Enable Power8 direct move instructions",
130 [FeatureVSX]>;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +0000131def FeaturePartwordAtomic : SubtargetFeature<"partword-atomics",
132 "HasPartwordAtomics", "true",
133 "Enable l[bh]arx and st[bh]cx.">;
Hal Finkele2ab0f12015-01-15 21:17:34 +0000134def FeatureInvariantFunctionDescriptors :
135 SubtargetFeature<"invariant-function-descriptors",
136 "HasInvariantFunctionDescriptors", "true",
137 "Assume function descriptors are invariant">;
Kit Barton535e69d2015-03-25 19:36:23 +0000138def FeatureHTM : SubtargetFeature<"htm", "HasHTM", "true",
139 "Enable Hardware Transactional Memory instructions">;
Kit Barton4f79f962015-06-16 16:01:15 +0000140def FeatureMFTB : SubtargetFeature<"", "FeatureMFTB", "true",
141 "Implement mftb using the mfspr instruction">;
Eric Christopher25bf4a82015-11-20 22:38:20 +0000142def FeatureFusion : SubtargetFeature<"fusion", "HasFusion", "true",
143 "Target supports add/load integer fusion.">;
Nemanja Ivanovicb033f672015-12-15 12:19:34 +0000144def FeatureFloat128 :
145 SubtargetFeature<"float128", "HasFloat128", "true",
146 "Enable the __float128 data type for IEEE-754R Binary128.",
147 [FeatureVSX]>;
Hal Finkele2ab0f12015-01-15 21:17:34 +0000148
Hal Finkel0096dbd2013-09-12 14:40:06 +0000149def DeprecatedDST : SubtargetFeature<"", "DeprecatedDST", "true",
150 "Treat vector data stream cache control instructions as deprecated">;
151
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000152/* Since new processors generally contain a superset of features of those that
153 came before them, the idea is to make implementations of new processors
154 less error prone and easier to read.
155 Namely:
156 list<SubtargetFeature> Power8FeatureList = ...
157 list<SubtargetFeature> FutureProcessorSpecificFeatureList =
158 [ features that Power8 does not support ]
159 list<SubtargetFeature> FutureProcessorFeatureList =
160 !listconcat(Power8FeatureList, FutureProcessorSpecificFeatureList)
161
162 Makes it explicit and obvious what is new in FutureProcesor vs. Power8 as
163 well as providing a single point of definition if the feature set will be
164 used elsewhere.
165*/
166def ProcessorFeatures {
167 list<SubtargetFeature> Power7FeatureList =
168 [DirectivePwr7, FeatureAltivec, FeatureVSX,
169 FeatureMFOCRF, FeatureFCPSGN, FeatureFSqrt, FeatureFRE,
170 FeatureFRES, FeatureFRSQRTE, FeatureFRSQRTES,
171 FeatureRecipPrec, FeatureSTFIWX, FeatureLFIWAX,
172 FeatureFPRND, FeatureFPCVT, FeatureISEL,
173 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX,
Hal Finkel58f5f9c2015-04-11 13:40:36 +0000174 Feature64Bit /*, Feature64BitRegs */,
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000175 FeatureBPERMD, FeatureExtDiv,
Kit Barton4f79f962015-06-16 16:01:15 +0000176 FeatureMFTB, DeprecatedDST];
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000177 list<SubtargetFeature> Power8SpecificFeatures =
178 [DirectivePwr8, FeatureP8Altivec, FeatureP8Vector, FeatureP8Crypto,
Eric Christopher25bf4a82015-11-20 22:38:20 +0000179 FeatureHTM, FeatureDirectMove, FeatureICBT, FeaturePartwordAtomic,
180 FeatureFusion];
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000181 list<SubtargetFeature> Power8FeatureList =
182 !listconcat(Power7FeatureList, Power8SpecificFeatures);
183}
184
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000185// Note: Future features to add when support is extended to more
186// recent ISA levels:
187//
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000188// DFP p6, p6x, p7 decimal floating-point instructions
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000189// POPCNTB p5 through p7 popcntb and related instructions
Bill Schmidtcc99a2f2013-02-01 23:10:09 +0000190
Jim Laskey74ab9962005-10-19 19:51:16 +0000191//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000192// Classes used for relation maps.
193//===----------------------------------------------------------------------===//
194// RecFormRel - Filter class used to relate non-record-form instructions with
195// their record-form variants.
196class RecFormRel;
197
Hal Finkel25e04542014-03-25 18:55:11 +0000198// AltVSXFMARel - Filter class used to relate the primary addend-killing VSX
199// FMA instruction forms with their corresponding factor-killing forms.
200class AltVSXFMARel {
201 bit IsVSXFMAAlt = 0;
202}
203
Hal Finkel654d43b2013-04-12 02:18:09 +0000204//===----------------------------------------------------------------------===//
205// Relation Map Definitions.
206//===----------------------------------------------------------------------===//
207
208def getRecordFormOpcode : InstrMapping {
209 let FilterClass = "RecFormRel";
210 // Instructions with the same BaseName and Interpretation64Bit values
211 // form a row.
212 let RowFields = ["BaseName", "Interpretation64Bit"];
213 // Instructions with the same RC value form a column.
214 let ColFields = ["RC"];
215 // The key column are the non-record-form instructions.
216 let KeyCol = ["0"];
217 // Value columns RC=1
218 let ValueCols = [["1"]];
219}
220
221def getNonRecordFormOpcode : InstrMapping {
222 let FilterClass = "RecFormRel";
223 // Instructions with the same BaseName and Interpretation64Bit values
224 // form a row.
225 let RowFields = ["BaseName", "Interpretation64Bit"];
226 // Instructions with the same RC value form a column.
227 let ColFields = ["RC"];
228 // The key column are the record-form instructions.
229 let KeyCol = ["1"];
230 // Value columns are RC=0
231 let ValueCols = [["0"]];
232}
233
Hal Finkel25e04542014-03-25 18:55:11 +0000234def getAltVSXFMAOpcode : InstrMapping {
235 let FilterClass = "AltVSXFMARel";
236 // Instructions with the same BaseName and Interpretation64Bit values
237 // form a row.
238 let RowFields = ["BaseName"];
239 // Instructions with the same RC value form a column.
240 let ColFields = ["IsVSXFMAAlt"];
241 // The key column are the (default) addend-killing instructions.
242 let KeyCol = ["0"];
243 // Value columns IsVSXFMAAlt=1
244 let ValueCols = [["1"]];
245}
246
Hal Finkel654d43b2013-04-12 02:18:09 +0000247//===----------------------------------------------------------------------===//
Chris Lattnera389f0d2005-10-23 22:08:13 +0000248// Register File Description
249//===----------------------------------------------------------------------===//
250
251include "PPCRegisterInfo.td"
252include "PPCSchedule.td"
253include "PPCInstrInfo.td"
254
255//===----------------------------------------------------------------------===//
256// PowerPC processors supported.
Jim Laskey74ab9962005-10-19 19:51:16 +0000257//
258
Kit Barton4f79f962015-06-16 16:01:15 +0000259def : Processor<"generic", G3Itineraries, [Directive32, FeatureMFTB]>;
Hal Finkel5a7162f2013-11-29 06:32:17 +0000260def : ProcessorModel<"440", PPC440Model, [Directive440, FeatureISEL,
261 FeatureFRES, FeatureFRSQRTE,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000262 FeatureICBT, FeatureBookE,
Kit Barton4f79f962015-06-16 16:01:15 +0000263 FeatureMSYNC, FeatureMFTB]>;
Hal Finkel5a7162f2013-11-29 06:32:17 +0000264def : ProcessorModel<"450", PPC440Model, [Directive440, FeatureISEL,
265 FeatureFRES, FeatureFRSQRTE,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000266 FeatureICBT, FeatureBookE,
Kit Barton4f79f962015-06-16 16:01:15 +0000267 FeatureMSYNC, FeatureMFTB]>;
Jim Laskey59e7a772006-12-12 20:57:08 +0000268def : Processor<"601", G3Itineraries, [Directive601]>;
Kit Barton4f79f962015-06-16 16:01:15 +0000269def : Processor<"602", G3Itineraries, [Directive602,
270 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000271def : Processor<"603", G3Itineraries, [Directive603,
Kit Barton4f79f962015-06-16 16:01:15 +0000272 FeatureFRES, FeatureFRSQRTE,
273 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000274def : Processor<"603e", G3Itineraries, [Directive603,
Kit Barton4f79f962015-06-16 16:01:15 +0000275 FeatureFRES, FeatureFRSQRTE,
276 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000277def : Processor<"603ev", G3Itineraries, [Directive603,
Kit Barton4f79f962015-06-16 16:01:15 +0000278 FeatureFRES, FeatureFRSQRTE,
279 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000280def : Processor<"604", G3Itineraries, [Directive604,
Kit Barton4f79f962015-06-16 16:01:15 +0000281 FeatureFRES, FeatureFRSQRTE,
282 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000283def : Processor<"604e", G3Itineraries, [Directive604,
Kit Barton4f79f962015-06-16 16:01:15 +0000284 FeatureFRES, FeatureFRSQRTE,
285 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000286def : Processor<"620", G3Itineraries, [Directive620,
Kit Barton4f79f962015-06-16 16:01:15 +0000287 FeatureFRES, FeatureFRSQRTE,
288 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000289def : Processor<"750", G4Itineraries, [Directive750,
Kit Barton4f79f962015-06-16 16:01:15 +0000290 FeatureFRES, FeatureFRSQRTE,
291 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000292def : Processor<"g3", G3Itineraries, [Directive750,
Kit Barton4f79f962015-06-16 16:01:15 +0000293 FeatureFRES, FeatureFRSQRTE,
294 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000295def : Processor<"7400", G4Itineraries, [Directive7400, FeatureAltivec,
Kit Barton4f79f962015-06-16 16:01:15 +0000296 FeatureFRES, FeatureFRSQRTE,
297 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000298def : Processor<"g4", G4Itineraries, [Directive7400, FeatureAltivec,
Kit Barton4f79f962015-06-16 16:01:15 +0000299 FeatureFRES, FeatureFRSQRTE,
300 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000301def : Processor<"7450", G4PlusItineraries, [Directive7400, FeatureAltivec,
Kit Barton4f79f962015-06-16 16:01:15 +0000302 FeatureFRES, FeatureFRSQRTE,
303 FeatureMFTB]>;
Hal Finkel2e103312013-04-03 04:01:11 +0000304def : Processor<"g4+", G4PlusItineraries, [Directive7400, FeatureAltivec,
Kit Barton4f79f962015-06-16 16:01:15 +0000305 FeatureFRES, FeatureFRSQRTE,
306 FeatureMFTB]>;
Bill Schmidt279cabb2015-01-25 18:05:42 +0000307
Hal Finkel1a958cf2013-04-05 05:49:18 +0000308def : ProcessorModel<"970", G5Model,
Jim Laskey59e7a772006-12-12 20:57:08 +0000309 [Directive970, FeatureAltivec,
Hal Finkel2e103312013-04-03 04:01:11 +0000310 FeatureMFOCRF, FeatureFSqrt,
311 FeatureFRES, FeatureFRSQRTE, FeatureSTFIWX,
Kit Barton4f79f962015-06-16 16:01:15 +0000312 Feature64Bit /*, Feature64BitRegs */,
313 FeatureMFTB]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000314def : ProcessorModel<"g5", G5Model,
Jim Laskey59e7a772006-12-12 20:57:08 +0000315 [Directive970, FeatureAltivec,
Hal Finkelbfd3d082012-06-11 19:57:01 +0000316 FeatureMFOCRF, FeatureFSqrt, FeatureSTFIWX,
Hal Finkel2e103312013-04-03 04:01:11 +0000317 FeatureFRES, FeatureFRSQRTE,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000318 Feature64Bit /*, Feature64BitRegs */,
Kit Barton4f79f962015-06-16 16:01:15 +0000319 FeatureMFTB, DeprecatedDST]>;
Hal Finkel742b5352012-08-28 16:12:39 +0000320def : ProcessorModel<"e500mc", PPCE500mcModel,
Hal Finkel005f8402015-11-25 10:14:31 +0000321 [DirectiveE500mc,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000322 FeatureSTFIWX, FeatureICBT, FeatureBookE,
Kit Barton4f79f962015-06-16 16:01:15 +0000323 FeatureISEL, FeatureMFTB]>;
Hal Finkel742b5352012-08-28 16:12:39 +0000324def : ProcessorModel<"e5500", PPCE5500Model,
325 [DirectiveE5500, FeatureMFOCRF, Feature64Bit,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000326 FeatureSTFIWX, FeatureICBT, FeatureBookE,
Kit Barton4f79f962015-06-16 16:01:15 +0000327 FeatureISEL, FeatureMFTB]>;
Hal Finkel5fde1b02013-04-05 05:34:08 +0000328def : ProcessorModel<"a2", PPCA2Model,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000329 [DirectiveA2, FeatureICBT, FeatureBookE, FeatureMFOCRF,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000330 FeatureFCPSGN, FeatureFSqrt, FeatureFRE, FeatureFRES,
Hal Finkel2e103312013-04-03 04:01:11 +0000331 FeatureFRSQRTE, FeatureFRSQRTES, FeatureRecipPrec,
332 FeatureSTFIWX, FeatureLFIWAX,
Hal Finkelf6d45f22013-04-01 17:52:07 +0000333 FeatureFPRND, FeatureFPCVT, FeatureISEL,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000334 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX, Feature64Bit
Kit Barton4f79f962015-06-16 16:01:15 +0000335 /*, Feature64BitRegs */, FeatureMFTB]>;
Hal Finkel5fde1b02013-04-05 05:34:08 +0000336def : ProcessorModel<"a2q", PPCA2Model,
Bill Schmidt082cfc02015-01-14 20:17:10 +0000337 [DirectiveA2, FeatureICBT, FeatureBookE, FeatureMFOCRF,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000338 FeatureFCPSGN, FeatureFSqrt, FeatureFRE, FeatureFRES,
Hal Finkel2e103312013-04-03 04:01:11 +0000339 FeatureFRSQRTE, FeatureFRSQRTES, FeatureRecipPrec,
340 FeatureSTFIWX, FeatureLFIWAX,
Hal Finkelf6d45f22013-04-01 17:52:07 +0000341 FeatureFPRND, FeatureFPCVT, FeatureISEL,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000342 FeaturePOPCNTD, FeatureCMPB, FeatureLDBRX, Feature64Bit
Kit Barton4f79f962015-06-16 16:01:15 +0000343 /*, Feature64BitRegs */, FeatureQPX, FeatureMFTB]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000344def : ProcessorModel<"pwr3", G5Model,
Hal Finkel2e103312013-04-03 04:01:11 +0000345 [DirectivePwr3, FeatureAltivec,
346 FeatureFRES, FeatureFRSQRTE, FeatureMFOCRF,
Bill Schmidt52742c22013-02-01 22:59:51 +0000347 FeatureSTFIWX, Feature64Bit]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000348def : ProcessorModel<"pwr4", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000349 [DirectivePwr4, FeatureAltivec, FeatureMFOCRF,
Hal Finkel2e103312013-04-03 04:01:11 +0000350 FeatureFSqrt, FeatureFRES, FeatureFRSQRTE,
Kit Barton4f79f962015-06-16 16:01:15 +0000351 FeatureSTFIWX, Feature64Bit, FeatureMFTB]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000352def : ProcessorModel<"pwr5", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000353 [DirectivePwr5, FeatureAltivec, FeatureMFOCRF,
Hal Finkel2e103312013-04-03 04:01:11 +0000354 FeatureFSqrt, FeatureFRE, FeatureFRES,
355 FeatureFRSQRTE, FeatureFRSQRTES,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000356 FeatureSTFIWX, Feature64Bit,
Kit Barton4f79f962015-06-16 16:01:15 +0000357 FeatureMFTB, DeprecatedDST]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000358def : ProcessorModel<"pwr5x", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000359 [DirectivePwr5x, FeatureAltivec, FeatureMFOCRF,
Hal Finkel2e103312013-04-03 04:01:11 +0000360 FeatureFSqrt, FeatureFRE, FeatureFRES,
361 FeatureFRSQRTE, FeatureFRSQRTES,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000362 FeatureSTFIWX, FeatureFPRND, Feature64Bit,
Kit Barton4f79f962015-06-16 16:01:15 +0000363 FeatureMFTB, DeprecatedDST]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000364def : ProcessorModel<"pwr6", G5Model,
Hal Finkelf2b9c382012-06-11 15:43:08 +0000365 [DirectivePwr6, FeatureAltivec,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000366 FeatureMFOCRF, FeatureFCPSGN, FeatureFSqrt, FeatureFRE,
Hal Finkel2e103312013-04-03 04:01:11 +0000367 FeatureFRES, FeatureFRSQRTE, FeatureFRSQRTES,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000368 FeatureRecipPrec, FeatureSTFIWX, FeatureLFIWAX, FeatureCMPB,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000369 FeatureFPRND, Feature64Bit /*, Feature64BitRegs */,
Kit Barton4f79f962015-06-16 16:01:15 +0000370 FeatureMFTB, DeprecatedDST]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000371def : ProcessorModel<"pwr6x", G5Model,
Bill Schmidt52742c22013-02-01 22:59:51 +0000372 [DirectivePwr5x, FeatureAltivec, FeatureMFOCRF,
Hal Finkeldbc78e12013-08-19 05:01:02 +0000373 FeatureFCPSGN, FeatureFSqrt, FeatureFRE, FeatureFRES,
Hal Finkel2e103312013-04-03 04:01:11 +0000374 FeatureFRSQRTE, FeatureFRSQRTES, FeatureRecipPrec,
Hal Finkel4edc66b2015-01-03 01:16:37 +0000375 FeatureSTFIWX, FeatureLFIWAX, FeatureCMPB,
Hal Finkel0096dbd2013-09-12 14:40:06 +0000376 FeatureFPRND, Feature64Bit,
Kit Barton4f79f962015-06-16 16:01:15 +0000377 FeatureMFTB, DeprecatedDST]>;
Nemanja Ivanovicc0904792015-04-09 23:54:37 +0000378def : ProcessorModel<"pwr7", P7Model, ProcessorFeatures.Power7FeatureList>;
Bill Schmidt279cabb2015-01-25 18:05:42 +0000379def : ProcessorModel<"pwr8", P8Model, ProcessorFeatures.Power8FeatureList>;
Kit Barton4f79f962015-06-16 16:01:15 +0000380def : Processor<"ppc", G3Itineraries, [Directive32, FeatureMFTB]>;
Hal Finkel1a958cf2013-04-05 05:49:18 +0000381def : ProcessorModel<"ppc64", G5Model,
Jim Laskey59e7a772006-12-12 20:57:08 +0000382 [Directive64, FeatureAltivec,
Hal Finkel7ac45922013-04-03 14:40:18 +0000383 FeatureMFOCRF, FeatureFSqrt, FeatureFRES,
384 FeatureFRSQRTE, FeatureSTFIWX,
Kit Barton4f79f962015-06-16 16:01:15 +0000385 Feature64Bit /*, Feature64BitRegs */,
386 FeatureMFTB]>;
Bill Schmidt279cabb2015-01-25 18:05:42 +0000387def : ProcessorModel<"ppc64le", P8Model, ProcessorFeatures.Power8FeatureList>;
Jim Laskey74ab9962005-10-19 19:51:16 +0000388
Chris Lattner4f2e4e02007-03-06 00:59:59 +0000389//===----------------------------------------------------------------------===//
390// Calling Conventions
391//===----------------------------------------------------------------------===//
392
393include "PPCCallingConv.td"
394
Chris Lattner51348c52006-03-12 09:13:49 +0000395def PPCInstrInfo : InstrInfo {
Chris Lattner51348c52006-03-12 09:13:49 +0000396 let isLittleEndianEncoding = 1;
Hal Finkel23453472013-12-19 16:13:01 +0000397
398 // FIXME: Unset this when no longer needed!
399 let decodePositionallyEncodedOperands = 1;
Hal Finkel5457bd02014-03-13 07:57:54 +0000400
401 let noNamedPositionallyEncodedOperands = 1;
Chris Lattner51348c52006-03-12 09:13:49 +0000402}
403
Ulrich Weigand640192d2013-05-03 19:49:39 +0000404def PPCAsmParser : AsmParser {
405 let ShouldEmitMatchRegisterName = 0;
406}
407
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000408def PPCAsmParserVariant : AsmParserVariant {
409 int Variant = 0;
410
411 // We do not use hard coded registers in asm strings. However, some
412 // InstAlias definitions use immediate literals. Set RegisterPrefix
413 // so that those are not misinterpreted as registers.
414 string RegisterPrefix = "%";
Colin LeMahieu8a0453e2015-11-09 00:31:07 +0000415 string BreakCharacters = ".";
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000416}
417
Chris Lattner0921e3b2005-10-14 23:37:35 +0000418def PPC : Target {
Chris Lattner51348c52006-03-12 09:13:49 +0000419 // Information about the instructions.
420 let InstructionSet = PPCInstrInfo;
Rafael Espindola50712a42013-12-02 04:55:42 +0000421
Ulrich Weigand640192d2013-05-03 19:49:39 +0000422 let AssemblyParsers = [PPCAsmParser];
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000423 let AssemblyParserVariants = [PPCAsmParserVariant];
Chris Lattner0921e3b2005-10-14 23:37:35 +0000424}