Tom Stellard | 49f8bfd | 2015-01-06 18:00:21 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs< %s | FileCheck -check-prefix=SI %s |
Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 2 | ; |
| 3 | ; |
| 4 | ; Most SALU instructions ignore control flow, so we need to make sure |
| 5 | ; they don't overwrite values from other blocks. |
| 6 | |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 7 | ; If the branch decision is made based on a value in an SGPR then all |
| 8 | ; threads will execute the same code paths, so we don't need to worry |
| 9 | ; about instructions in different blocks overwriting each other. |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 10 | ; SI-LABEL: {{^}}sgpr_if_else_salu_br: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 11 | ; SI: s_add |
| 12 | ; SI: s_add |
Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 13 | |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 14 | define void @sgpr_if_else_salu_br(i32 addrspace(1)* %out, i32 %a, i32 %b, i32 %c, i32 %d, i32 %e) { |
Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 15 | entry: |
| 16 | %0 = icmp eq i32 %a, 0 |
| 17 | br i1 %0, label %if, label %else |
| 18 | |
| 19 | if: |
| 20 | %1 = add i32 %b, %c |
| 21 | br label %endif |
| 22 | |
| 23 | else: |
| 24 | %2 = add i32 %d, %e |
| 25 | br label %endif |
| 26 | |
| 27 | endif: |
| 28 | %3 = phi i32 [%1, %if], [%2, %else] |
| 29 | %4 = add i32 %3, %a |
| 30 | store i32 %4, i32 addrspace(1)* %out |
| 31 | ret void |
| 32 | } |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 33 | |
| 34 | ; The two S_ADD instructions should write to different registers, since |
| 35 | ; different threads will take different control flow paths. |
| 36 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 37 | ; SI-LABEL: {{^}}sgpr_if_else_valu_br: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 38 | ; SI: s_add_i32 [[SGPR:s[0-9]+]] |
| 39 | ; SI-NOT: s_add_i32 [[SGPR]] |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 40 | |
| 41 | define void @sgpr_if_else_valu_br(i32 addrspace(1)* %out, float %a, i32 %b, i32 %c, i32 %d, i32 %e) { |
| 42 | entry: |
| 43 | %tid = call i32 @llvm.r600.read.tidig.x() #0 |
| 44 | %tid_f = uitofp i32 %tid to float |
| 45 | %tmp1 = fcmp ueq float %tid_f, 0.0 |
| 46 | br i1 %tmp1, label %if, label %else |
| 47 | |
| 48 | if: |
| 49 | %tmp2 = add i32 %b, %c |
| 50 | br label %endif |
| 51 | |
| 52 | else: |
| 53 | %tmp3 = add i32 %d, %e |
| 54 | br label %endif |
| 55 | |
| 56 | endif: |
| 57 | %tmp4 = phi i32 [%tmp2, %if], [%tmp3, %else] |
| 58 | store i32 %tmp4, i32 addrspace(1)* %out |
| 59 | ret void |
| 60 | } |
| 61 | |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 62 | ; FIXME: Should write to different SGPR pairs instead of copying to |
| 63 | ; VALU for i1 phi. |
| 64 | |
| 65 | ; SI-LABEL: {{^}}sgpr_if_else_valu_cmp_phi_br: |
| 66 | ; SI: buffer_load_dword [[AVAL:v[0-9]+]] |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 67 | ; SI: v_cmp_gt_i32_e32 [[CMP_IF:vcc]], 0, [[AVAL]] |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 68 | ; SI: v_cndmask_b32_e64 [[V_CMP:v[0-9]+]], 0, -1, [[CMP_IF]] |
| 69 | |
| 70 | ; SI: BB2_1: |
| 71 | ; SI: buffer_load_dword [[AVAL:v[0-9]+]] |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 72 | ; SI: v_cmp_eq_i32_e32 [[CMP_ELSE:vcc]], 0, [[AVAL]] |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 73 | ; SI: v_cndmask_b32_e64 [[V_CMP]], 0, -1, [[CMP_ELSE]] |
| 74 | |
Matt Arsenault | f5b2cd8 | 2015-03-23 18:45:30 +0000 | [diff] [blame] | 75 | ; SI: v_cmp_ne_i32_e32 [[CMP_CMP:vcc]], 0, [[V_CMP]] |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 76 | ; SI: v_cndmask_b32_e64 [[RESULT:v[0-9]+]], 0, -1, [[CMP_CMP]] |
| 77 | ; SI: buffer_store_dword [[RESULT]] |
| 78 | define void @sgpr_if_else_valu_cmp_phi_br(i32 addrspace(1)* %out, i32 addrspace(1)* %a, i32 addrspace(1)* %b) { |
| 79 | entry: |
| 80 | %tid = call i32 @llvm.r600.read.tidig.x() #0 |
| 81 | %tmp1 = icmp eq i32 %tid, 0 |
| 82 | br i1 %tmp1, label %if, label %else |
| 83 | |
| 84 | if: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 85 | %gep.if = getelementptr i32, i32 addrspace(1)* %a, i32 %tid |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 86 | %a.val = load i32, i32 addrspace(1)* %gep.if |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 87 | %cmp.if = icmp eq i32 %a.val, 0 |
| 88 | br label %endif |
| 89 | |
| 90 | else: |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 91 | %gep.else = getelementptr i32, i32 addrspace(1)* %b, i32 %tid |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 92 | %b.val = load i32, i32 addrspace(1)* %gep.else |
Matt Arsenault | becd656 | 2014-12-03 05:22:35 +0000 | [diff] [blame] | 93 | %cmp.else = icmp slt i32 %b.val, 0 |
| 94 | br label %endif |
| 95 | |
| 96 | endif: |
| 97 | %tmp4 = phi i1 [%cmp.if, %if], [%cmp.else, %else] |
| 98 | %ext = sext i1 %tmp4 to i32 |
| 99 | store i32 %ext, i32 addrspace(1)* %out |
| 100 | ret void |
| 101 | } |
| 102 | |
Tom Stellard | 744b99b | 2014-09-24 01:33:28 +0000 | [diff] [blame] | 103 | declare i32 @llvm.r600.read.tidig.x() #0 |
| 104 | |
| 105 | attributes #0 = { readnone } |