| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1 | //===- ARMInstrNEON.td - NEON support for ARM -----------------------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the ARM NEON instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // NEON-specific DAG Nodes. | 
|  | 16 | //===----------------------------------------------------------------------===// | 
|  | 17 |  | 
|  | 18 | def SDTARMVCMP    : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>; | 
|  | 19 |  | 
|  | 20 | def NEONvceq      : SDNode<"ARMISD::VCEQ", SDTARMVCMP>; | 
|  | 21 | def NEONvcge      : SDNode<"ARMISD::VCGE", SDTARMVCMP>; | 
|  | 22 | def NEONvcgeu     : SDNode<"ARMISD::VCGEU", SDTARMVCMP>; | 
|  | 23 | def NEONvcgt      : SDNode<"ARMISD::VCGT", SDTARMVCMP>; | 
|  | 24 | def NEONvcgtu     : SDNode<"ARMISD::VCGTU", SDTARMVCMP>; | 
|  | 25 | def NEONvtst      : SDNode<"ARMISD::VTST", SDTARMVCMP>; | 
|  | 26 |  | 
|  | 27 | // Types for vector shift by immediates.  The "SHX" version is for long and | 
|  | 28 | // narrow operations where the source and destination vectors have different | 
|  | 29 | // types.  The "SHINS" version is for shift and insert operations. | 
|  | 30 | def SDTARMVSH     : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>, | 
|  | 31 | SDTCisVT<2, i32>]>; | 
|  | 32 | def SDTARMVSHX    : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>, | 
|  | 33 | SDTCisVT<2, i32>]>; | 
|  | 34 | def SDTARMVSHINS  : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>, | 
|  | 35 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; | 
|  | 36 |  | 
|  | 37 | def NEONvshl      : SDNode<"ARMISD::VSHL", SDTARMVSH>; | 
|  | 38 | def NEONvshrs     : SDNode<"ARMISD::VSHRs", SDTARMVSH>; | 
|  | 39 | def NEONvshru     : SDNode<"ARMISD::VSHRu", SDTARMVSH>; | 
|  | 40 | def NEONvshlls    : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>; | 
|  | 41 | def NEONvshllu    : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>; | 
|  | 42 | def NEONvshlli    : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>; | 
|  | 43 | def NEONvshrn     : SDNode<"ARMISD::VSHRN", SDTARMVSHX>; | 
|  | 44 |  | 
|  | 45 | def NEONvrshrs    : SDNode<"ARMISD::VRSHRs", SDTARMVSH>; | 
|  | 46 | def NEONvrshru    : SDNode<"ARMISD::VRSHRu", SDTARMVSH>; | 
|  | 47 | def NEONvrshrn    : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>; | 
|  | 48 |  | 
|  | 49 | def NEONvqshls    : SDNode<"ARMISD::VQSHLs", SDTARMVSH>; | 
|  | 50 | def NEONvqshlu    : SDNode<"ARMISD::VQSHLu", SDTARMVSH>; | 
|  | 51 | def NEONvqshlsu   : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>; | 
|  | 52 | def NEONvqshrns   : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>; | 
|  | 53 | def NEONvqshrnu   : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>; | 
|  | 54 | def NEONvqshrnsu  : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>; | 
|  | 55 |  | 
|  | 56 | def NEONvqrshrns  : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>; | 
|  | 57 | def NEONvqrshrnu  : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>; | 
|  | 58 | def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>; | 
|  | 59 |  | 
|  | 60 | def NEONvsli      : SDNode<"ARMISD::VSLI", SDTARMVSHINS>; | 
|  | 61 | def NEONvsri      : SDNode<"ARMISD::VSRI", SDTARMVSHINS>; | 
|  | 62 |  | 
|  | 63 | def SDTARMVGETLN  : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>, | 
|  | 64 | SDTCisVT<2, i32>]>; | 
|  | 65 | def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>; | 
|  | 66 | def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>; | 
|  | 67 |  | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 68 | def NEONvdup      : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>; | 
|  | 69 |  | 
| Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 70 | // VDUPLANE can produce a quad-register result from a double-register source, | 
|  | 71 | // so the result is not constrained to match the source. | 
|  | 72 | def NEONvduplane  : SDNode<"ARMISD::VDUPLANE", | 
|  | 73 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, | 
|  | 74 | SDTCisVT<2, i32>]>>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 75 |  | 
| Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 76 | def SDTARMVEXT    : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>, | 
|  | 77 | SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>; | 
|  | 78 | def NEONvext      : SDNode<"ARMISD::VEXT", SDTARMVEXT>; | 
|  | 79 |  | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 80 | def SDTARMVSHUF   : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>; | 
|  | 81 | def NEONvrev64    : SDNode<"ARMISD::VREV64", SDTARMVSHUF>; | 
|  | 82 | def NEONvrev32    : SDNode<"ARMISD::VREV32", SDTARMVSHUF>; | 
|  | 83 | def NEONvrev16    : SDNode<"ARMISD::VREV16", SDTARMVSHUF>; | 
|  | 84 |  | 
| Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 85 | def SDTARMVSHUF2  : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 86 | SDTCisSameAs<0, 2>, | 
|  | 87 | SDTCisSameAs<0, 3>]>; | 
| Anton Korobeynikov | 232b19c | 2009-08-21 12:41:42 +0000 | [diff] [blame] | 88 | def NEONzip       : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>; | 
|  | 89 | def NEONuzp       : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>; | 
|  | 90 | def NEONtrn       : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>; | 
| Anton Korobeynikov | ce3ff1b | 2009-08-21 12:40:50 +0000 | [diff] [blame] | 91 |  | 
| Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 92 | def SDTARMFMAX    : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>, | 
|  | 93 | SDTCisSameAs<0, 2>]>; | 
|  | 94 | def NEONfmax      : SDNode<"ARMISD::FMAX", SDTARMFMAX>; | 
|  | 95 | def NEONfmin      : SDNode<"ARMISD::FMIN", SDTARMFMAX>; | 
|  | 96 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 97 | //===----------------------------------------------------------------------===// | 
|  | 98 | // NEON operand definitions | 
|  | 99 | //===----------------------------------------------------------------------===// | 
|  | 100 |  | 
|  | 101 | // addrmode_neonldstm := reg | 
|  | 102 | // | 
|  | 103 | /* TODO: Take advantage of vldm. | 
|  | 104 | def addrmode_neonldstm : Operand<i32>, | 
|  | 105 | ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> { | 
|  | 106 | let PrintMethod = "printAddrNeonLdStMOperand"; | 
|  | 107 | let MIOperandInfo = (ops GPR, i32imm); | 
|  | 108 | } | 
|  | 109 | */ | 
|  | 110 |  | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 111 | def h8imm  : Operand<i8> { | 
|  | 112 | let PrintMethod = "printHex8ImmOperand"; | 
|  | 113 | } | 
|  | 114 | def h16imm : Operand<i16> { | 
|  | 115 | let PrintMethod = "printHex16ImmOperand"; | 
|  | 116 | } | 
|  | 117 | def h32imm : Operand<i32> { | 
|  | 118 | let PrintMethod = "printHex32ImmOperand"; | 
|  | 119 | } | 
|  | 120 | def h64imm : Operand<i64> { | 
|  | 121 | let PrintMethod = "printHex64ImmOperand"; | 
|  | 122 | } | 
|  | 123 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 124 | //===----------------------------------------------------------------------===// | 
|  | 125 | // NEON load / store instructions | 
|  | 126 | //===----------------------------------------------------------------------===// | 
|  | 127 |  | 
| Bob Wilson | f042ead | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 128 | /* TODO: Take advantage of vldm. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 129 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 130 | def VLDMD : NI<(outs), | 
|  | 131 | (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 132 | IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> { | 
| Evan Cheng | 5edd90c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 133 | let Inst{27-25} = 0b110; | 
|  | 134 | let Inst{20}    = 1; | 
|  | 135 | let Inst{11-9}  = 0b101; | 
|  | 136 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 137 |  | 
|  | 138 | def VLDMS : NI<(outs), | 
|  | 139 | (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 140 | IIC_fpLoadm, "vldm", "${addr:submode} ${addr:base}, $dst1", []> { | 
| Evan Cheng | 5edd90c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 141 | let Inst{27-25} = 0b110; | 
|  | 142 | let Inst{20}    = 1; | 
|  | 143 | let Inst{11-9}  = 0b101; | 
|  | 144 | } | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 145 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 146 | */ | 
|  | 147 |  | 
|  | 148 | // Use vldmia to load a Q register as a D register pair. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 149 | def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr), IIC_fpLoadm, | 
|  | 150 | "vldmia", "$addr, ${dst:dregpair}", | 
|  | 151 | [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> { | 
| Evan Cheng | 5edd90c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 152 | let Inst{27-25} = 0b110; | 
|  | 153 | let Inst{24}    = 0; // P bit | 
|  | 154 | let Inst{23}    = 1; // U bit | 
|  | 155 | let Inst{20}    = 1; | 
| Johnny Chen | 86fc920 | 2009-12-01 17:37:06 +0000 | [diff] [blame] | 156 | let Inst{11-8}  = 0b1011; | 
| Evan Cheng | 5edd90c | 2009-07-08 22:51:32 +0000 | [diff] [blame] | 157 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 158 |  | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 159 | // Use vstmia to store a Q register as a D register pair. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 160 | def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr), IIC_fpStorem, | 
|  | 161 | "vstmia", "$addr, ${src:dregpair}", | 
|  | 162 | [(store (v2f64 QPR:$src), addrmode4:$addr)]> { | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 163 | let Inst{27-25} = 0b110; | 
|  | 164 | let Inst{24}    = 0; // P bit | 
|  | 165 | let Inst{23}    = 1; // U bit | 
|  | 166 | let Inst{20}    = 0; | 
| Johnny Chen | 86fc920 | 2009-12-01 17:37:06 +0000 | [diff] [blame] | 167 | let Inst{11-8}  = 0b1011; | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 168 | } | 
|  | 169 |  | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 170 | //   VLD1     : Vector Load (multiple single elements) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 171 | class VLD1D<bits<4> op7_4, string OpcodeStr, string Dt, | 
|  | 172 | ValueType Ty, Intrinsic IntOp> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 173 | : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 174 | OpcodeStr, Dt, "\\{$dst\\}, $addr", "", | 
| Bob Wilson | cf19885 | 2009-07-29 16:39:22 +0000 | [diff] [blame] | 175 | [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 176 | class VLD1Q<bits<4> op7_4, string OpcodeStr, string Dt, | 
|  | 177 | ValueType Ty, Intrinsic IntOp> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 178 | : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 179 | OpcodeStr, Dt, "${dst:dregpair}, $addr", "", | 
| Bob Wilson | cf19885 | 2009-07-29 16:39:22 +0000 | [diff] [blame] | 180 | [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>; | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 181 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 182 | def  VLD1d8   : VLD1D<0b0000, "vld1", "8",  v8i8,  int_arm_neon_vld1>; | 
|  | 183 | def  VLD1d16  : VLD1D<0b0100, "vld1", "16", v4i16, int_arm_neon_vld1>; | 
|  | 184 | def  VLD1d32  : VLD1D<0b1000, "vld1", "32", v2i32, int_arm_neon_vld1>; | 
|  | 185 | def  VLD1df   : VLD1D<0b1000, "vld1", "32", v2f32, int_arm_neon_vld1>; | 
|  | 186 | def  VLD1d64  : VLD1D<0b1100, "vld1", "64", v1i64, int_arm_neon_vld1>; | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 187 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 188 | def  VLD1q8   : VLD1Q<0b0000, "vld1", "8",  v16i8, int_arm_neon_vld1>; | 
|  | 189 | def  VLD1q16  : VLD1Q<0b0100, "vld1", "16", v8i16, int_arm_neon_vld1>; | 
|  | 190 | def  VLD1q32  : VLD1Q<0b1000, "vld1", "32", v4i32, int_arm_neon_vld1>; | 
|  | 191 | def  VLD1qf   : VLD1Q<0b1000, "vld1", "32", v4f32, int_arm_neon_vld1>; | 
|  | 192 | def  VLD1q64  : VLD1Q<0b1100, "vld1", "64", v2i64, int_arm_neon_vld1>; | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 193 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 194 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in { | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 195 |  | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 196 | //   VLD2     : Vector Load (multiple 2-element structures) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 197 | class VLD2D<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 198 | : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2), | 
|  | 199 | (ins addrmode6:$addr), IIC_VLD2, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 200 | OpcodeStr, Dt, "\\{$dst1, $dst2\\}, $addr", "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 201 | class VLD2Q<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 202 | : NLdSt<0,0b10,0b0011,op7_4, | 
|  | 203 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
| Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 204 | (ins addrmode6:$addr), IIC_VLD2, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 205 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", | 
| Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 206 | "", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 207 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 208 | def  VLD2d8   : VLD2D<0b0000, "vld2", "8">; | 
|  | 209 | def  VLD2d16  : VLD2D<0b0100, "vld2", "16">; | 
|  | 210 | def  VLD2d32  : VLD2D<0b1000, "vld2", "32">; | 
| Bob Wilson | 763be1a | 2009-10-07 22:57:01 +0000 | [diff] [blame] | 211 | def  VLD2d64  : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2), | 
|  | 212 | (ins addrmode6:$addr), IIC_VLD1, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 213 | "vld1", "64", "\\{$dst1, $dst2\\}, $addr", "", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 214 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 215 | def  VLD2q8   : VLD2Q<0b0000, "vld2", "8">; | 
|  | 216 | def  VLD2q16  : VLD2Q<0b0100, "vld2", "16">; | 
|  | 217 | def  VLD2q32  : VLD2Q<0b1000, "vld2", "32">; | 
| Bob Wilson | e6b778d | 2009-10-06 22:01:59 +0000 | [diff] [blame] | 218 |  | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 219 | //   VLD3     : Vector Load (multiple 3-element structures) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 220 | class VLD3D<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 221 | : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), | 
|  | 222 | (ins addrmode6:$addr), IIC_VLD3, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 223 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 224 | class VLD3WB<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 225 | : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb), | 
| Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 226 | (ins addrmode6:$addr), IIC_VLD3, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 227 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", | 
| Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 228 | "$addr.addr = $wb", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 229 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 230 | def  VLD3d8   : VLD3D<0b0000, "vld3", "8">; | 
|  | 231 | def  VLD3d16  : VLD3D<0b0100, "vld3", "16">; | 
|  | 232 | def  VLD3d32  : VLD3D<0b1000, "vld3", "32">; | 
| Bob Wilson | 5ef3c6d | 2009-10-07 23:39:57 +0000 | [diff] [blame] | 233 | def  VLD3d64  : NLdSt<0,0b10,0b0110,0b1100, | 
|  | 234 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), | 
|  | 235 | (ins addrmode6:$addr), IIC_VLD1, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 236 | "vld1", "64", "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 237 |  | 
| Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 238 | // vld3 to double-spaced even registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 239 | def  VLD3q8a  : VLD3WB<0b0000, "vld3", "8">; | 
|  | 240 | def  VLD3q16a : VLD3WB<0b0100, "vld3", "16">; | 
|  | 241 | def  VLD3q32a : VLD3WB<0b1000, "vld3", "32">; | 
| Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 242 |  | 
|  | 243 | // vld3 to double-spaced odd registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 244 | def  VLD3q8b  : VLD3WB<0b0000, "vld3", "8">; | 
|  | 245 | def  VLD3q16b : VLD3WB<0b0100, "vld3", "16">; | 
|  | 246 | def  VLD3q32b : VLD3WB<0b1000, "vld3", "32">; | 
| Bob Wilson | 6bbefc2 | 2009-10-07 17:24:55 +0000 | [diff] [blame] | 247 |  | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 248 | //   VLD4     : Vector Load (multiple 4-element structures) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 249 | class VLD4D<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 250 | : NLdSt<0,0b10,0b0000,op7_4, | 
|  | 251 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 252 | (ins addrmode6:$addr), IIC_VLD4, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 253 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", | 
| Bob Wilson | 9129376 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 254 | "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 255 | class VLD4WB<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 256 | : NLdSt<0,0b10,0b0001,op7_4, | 
|  | 257 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb), | 
| Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 258 | (ins addrmode6:$addr), IIC_VLD4, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 259 | OpcodeStr, Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", | 
| Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 260 | "$addr.addr = $wb", []>; | 
| Bob Wilson | 20f79e3 | 2009-08-05 00:49:09 +0000 | [diff] [blame] | 261 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 262 | def  VLD4d8   : VLD4D<0b0000, "vld4", "8">; | 
|  | 263 | def  VLD4d16  : VLD4D<0b0100, "vld4", "16">; | 
|  | 264 | def  VLD4d32  : VLD4D<0b1000, "vld4", "32">; | 
| Bob Wilson | 32cc4ec | 2009-10-07 23:54:04 +0000 | [diff] [blame] | 265 | def  VLD4d64  : NLdSt<0,0b10,0b0010,0b1100, | 
|  | 266 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
|  | 267 | (ins addrmode6:$addr), IIC_VLD1, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 268 | "vld1", "64", "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", | 
|  | 269 | "", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 270 |  | 
| Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 271 | // vld4 to double-spaced even registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 272 | def  VLD4q8a  : VLD4WB<0b0000, "vld4", "8">; | 
|  | 273 | def  VLD4q16a : VLD4WB<0b0100, "vld4", "16">; | 
|  | 274 | def  VLD4q32a : VLD4WB<0b1000, "vld4", "32">; | 
| Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 275 |  | 
|  | 276 | // vld4 to double-spaced odd registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 277 | def  VLD4q8b  : VLD4WB<0b0000, "vld4", "8">; | 
|  | 278 | def  VLD4q16b : VLD4WB<0b0100, "vld4", "16">; | 
|  | 279 | def  VLD4q32b : VLD4WB<0b1000, "vld4", "32">; | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 280 |  | 
|  | 281 | //   VLD1LN   : Vector Load (single element to one lane) | 
|  | 282 | //   FIXME: Not yet implemented. | 
| Bob Wilson | ab3a947 | 2009-10-07 18:09:32 +0000 | [diff] [blame] | 283 |  | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 284 | //   VLD2LN   : Vector Load (single 2-element structure to one lane) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 285 | class VLD2LN<bits<4> op11_8, string OpcodeStr, string Dt> | 
| Johnny Chen | e97457a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 286 | : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 287 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 288 | IIC_VLD2, OpcodeStr, Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr", | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 289 | "$src1 = $dst1, $src2 = $dst2", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 290 |  | 
| Johnny Chen | b3b8209 | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 291 | // vld2 to single-spaced registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 292 | def VLD2LNd8  : VLD2LN<0b0001, "vld2", "8">; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 293 | def VLD2LNd16 : VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 0; } | 
|  | 294 | def VLD2LNd32 : VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 0; } | 
| Bob Wilson | c2728f4 | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 295 |  | 
|  | 296 | // vld2 to double-spaced even registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 297 | def VLD2LNq16a: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; } | 
|  | 298 | def VLD2LNq32a: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | c2728f4 | 2009-10-08 18:56:10 +0000 | [diff] [blame] | 299 |  | 
|  | 300 | // vld2 to double-spaced odd registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 301 | def VLD2LNq16b: VLD2LN<0b0101, "vld2", "16"> { let Inst{5} = 1; } | 
|  | 302 | def VLD2LNq32b: VLD2LN<0b1001, "vld2", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 303 |  | 
|  | 304 | //   VLD3LN   : Vector Load (single 3-element structure to one lane) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 305 | class VLD3LN<bits<4> op11_8, string OpcodeStr, string Dt> | 
| Johnny Chen | e97457a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 306 | : NLdSt<1,0b10,op11_8,{?,?,?,?}, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 307 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 308 | nohash_imm:$lane), IIC_VLD3, OpcodeStr, Dt, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 309 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr", | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 310 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 311 |  | 
| Johnny Chen | b3b8209 | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 312 | // vld3 to single-spaced registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 313 | def VLD3LNd8  : VLD3LN<0b0010, "vld3", "8"> { let Inst{4} = 0; } | 
|  | 314 | def VLD3LNd16 : VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b00; } | 
|  | 315 | def VLD3LNd32 : VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b000; } | 
| Bob Wilson | cf54e93 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 316 |  | 
|  | 317 | // vld3 to double-spaced even registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 318 | def VLD3LNq16a: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; } | 
|  | 319 | def VLD3LNq32a: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; } | 
| Bob Wilson | cf54e93 | 2009-10-08 22:27:33 +0000 | [diff] [blame] | 320 |  | 
|  | 321 | // vld3 to double-spaced odd registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 322 | def VLD3LNq16b: VLD3LN<0b0110, "vld3", "16"> { let Inst{5-4} = 0b10; } | 
|  | 323 | def VLD3LNq32b: VLD3LN<0b1010, "vld3", "32"> { let Inst{6-4} = 0b100; } | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 324 |  | 
|  | 325 | //   VLD4LN   : Vector Load (single 4-element structure to one lane) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 326 | class VLD4LN<bits<4> op11_8, string OpcodeStr, string Dt> | 
| Johnny Chen | e97457a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 327 | : NLdSt<1,0b10,op11_8,{?,?,?,?}, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 328 | (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4), | 
|  | 329 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 330 | nohash_imm:$lane), IIC_VLD4, OpcodeStr, Dt, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 331 | "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr", | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 332 | "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>; | 
| Bob Wilson | da9817c | 2009-09-01 04:26:28 +0000 | [diff] [blame] | 333 |  | 
| Johnny Chen | b3b8209 | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 334 | // vld4 to single-spaced registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 335 | def VLD4LNd8  : VLD4LN<0b0011, "vld4", "8">; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 336 | def VLD4LNd16 : VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 0; } | 
|  | 337 | def VLD4LNd32 : VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 0; } | 
| Bob Wilson | 38ba472 | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 338 |  | 
|  | 339 | // vld4 to double-spaced even registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 340 | def VLD4LNq16a: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; } | 
|  | 341 | def VLD4LNq32a: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | 38ba472 | 2009-10-08 22:53:57 +0000 | [diff] [blame] | 342 |  | 
|  | 343 | // vld4 to double-spaced odd registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 344 | def VLD4LNq16b: VLD4LN<0b0111, "vld4", "16"> { let Inst{5} = 1; } | 
|  | 345 | def VLD4LNq32b: VLD4LN<0b1011, "vld4", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 346 |  | 
|  | 347 | //   VLD1DUP  : Vector Load (single element to all lanes) | 
|  | 348 | //   VLD2DUP  : Vector Load (single 2-element structure to all lanes) | 
|  | 349 | //   VLD3DUP  : Vector Load (single 3-element structure to all lanes) | 
|  | 350 | //   VLD4DUP  : Vector Load (single 4-element structure to all lanes) | 
|  | 351 | //   FIXME: Not yet implemented. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 352 | } // mayLoad = 1, hasExtraDefRegAllocReq = 1 | 
| Bob Wilson | f042ead | 2009-08-12 00:49:01 +0000 | [diff] [blame] | 353 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 354 | //   VST1     : Vector Store (multiple single elements) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 355 | class VST1D<bits<4> op7_4, string OpcodeStr, string Dt, | 
|  | 356 | ValueType Ty, Intrinsic IntOp> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 357 | : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 358 | OpcodeStr, Dt, "\\{$src\\}, $addr", "", | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 359 | [(IntOp addrmode6:$addr, (Ty DPR:$src))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 360 | class VST1Q<bits<4> op7_4, string OpcodeStr, string Dt, | 
|  | 361 | ValueType Ty, Intrinsic IntOp> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 362 | : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 363 | OpcodeStr, Dt, "${src:dregpair}, $addr", "", | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 364 | [(IntOp addrmode6:$addr, (Ty QPR:$src))]>; | 
|  | 365 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 366 | let hasExtraSrcRegAllocReq = 1 in { | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 367 | def  VST1d8   : VST1D<0b0000, "vst1", "8",  v8i8,  int_arm_neon_vst1>; | 
|  | 368 | def  VST1d16  : VST1D<0b0100, "vst1", "16", v4i16, int_arm_neon_vst1>; | 
|  | 369 | def  VST1d32  : VST1D<0b1000, "vst1", "32", v2i32, int_arm_neon_vst1>; | 
|  | 370 | def  VST1df   : VST1D<0b1000, "vst1", "32", v2f32, int_arm_neon_vst1>; | 
|  | 371 | def  VST1d64  : VST1D<0b1100, "vst1", "64", v1i64, int_arm_neon_vst1>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 372 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 373 | def  VST1q8   : VST1Q<0b0000, "vst1", "8",  v16i8, int_arm_neon_vst1>; | 
|  | 374 | def  VST1q16  : VST1Q<0b0100, "vst1", "16", v8i16, int_arm_neon_vst1>; | 
|  | 375 | def  VST1q32  : VST1Q<0b1000, "vst1", "32", v4i32, int_arm_neon_vst1>; | 
|  | 376 | def  VST1qf   : VST1Q<0b1000, "vst1", "32", v4f32, int_arm_neon_vst1>; | 
|  | 377 | def  VST1q64  : VST1Q<0b1100, "vst1", "64", v2i64, int_arm_neon_vst1>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 378 | } // hasExtraSrcRegAllocReq | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 379 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 380 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in { | 
| Bob Wilson | 25cae66 | 2009-08-12 17:04:56 +0000 | [diff] [blame] | 381 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 382 | //   VST2     : Vector Store (multiple 2-element structures) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 383 | class VST2D<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 384 | : NLdSt<0,0b00,0b1000,op7_4, (outs), | 
|  | 385 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 386 | OpcodeStr, Dt, "\\{$src1, $src2\\}, $addr", "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 387 | class VST2Q<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 388 | : NLdSt<0,0b00,0b0011,op7_4, (outs), | 
|  | 389 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 390 | IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", | 
| Bob Wilson | 3dcb537 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 391 | "", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 392 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 393 | def  VST2d8   : VST2D<0b0000, "vst2", "8">; | 
|  | 394 | def  VST2d16  : VST2D<0b0100, "vst2", "16">; | 
|  | 395 | def  VST2d32  : VST2D<0b1000, "vst2", "32">; | 
| Bob Wilson | d4f5670 | 2009-10-08 00:21:01 +0000 | [diff] [blame] | 396 | def  VST2d64  : NLdSt<0,0b00,0b1010,0b1100, (outs), | 
|  | 397 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 398 | "vst1", "64", "\\{$src1, $src2\\}, $addr", "", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 399 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 400 | def  VST2q8   : VST2Q<0b0000, "vst2", "8">; | 
|  | 401 | def  VST2q16  : VST2Q<0b0100, "vst2", "16">; | 
|  | 402 | def  VST2q32  : VST2Q<0b1000, "vst2", "32">; | 
| Bob Wilson | 3dcb537 | 2009-10-07 18:47:39 +0000 | [diff] [blame] | 403 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 404 | //   VST3     : Vector Store (multiple 3-element structures) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 405 | class VST3D<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 406 | : NLdSt<0,0b00,0b0100,op7_4, (outs), | 
|  | 407 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 408 | OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 409 | class VST3WB<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 410 | : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb), | 
|  | 411 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 412 | OpcodeStr, Dt, "\\{$src1, $src2, $src3\\}, $addr", | 
| Bob Wilson | 2346486 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 413 | "$addr.addr = $wb", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 414 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 415 | def  VST3d8   : VST3D<0b0000, "vst3", "8">; | 
|  | 416 | def  VST3d16  : VST3D<0b0100, "vst3", "16">; | 
|  | 417 | def  VST3d32  : VST3D<0b1000, "vst3", "32">; | 
| Bob Wilson | 71387b4 | 2009-10-08 00:28:28 +0000 | [diff] [blame] | 418 | def  VST3d64  : NLdSt<0,0b00,0b0110,0b1100, (outs), | 
|  | 419 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), | 
|  | 420 | IIC_VST, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 421 | "vst1", "64", "\\{$src1, $src2, $src3\\}, $addr", "", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 422 |  | 
| Bob Wilson | 2346486 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 423 | // vst3 to double-spaced even registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 424 | def  VST3q8a  : VST3WB<0b0000, "vst3", "8">; | 
|  | 425 | def  VST3q16a : VST3WB<0b0100, "vst3", "16">; | 
|  | 426 | def  VST3q32a : VST3WB<0b1000, "vst3", "32">; | 
| Bob Wilson | 2346486 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 427 |  | 
|  | 428 | // vst3 to double-spaced odd registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 429 | def  VST3q8b  : VST3WB<0b0000, "vst3", "8">; | 
|  | 430 | def  VST3q16b : VST3WB<0b0100, "vst3", "16">; | 
|  | 431 | def  VST3q32b : VST3WB<0b1000, "vst3", "32">; | 
| Bob Wilson | 2346486 | 2009-10-07 20:30:08 +0000 | [diff] [blame] | 432 |  | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 433 | //   VST4     : Vector Store (multiple 4-element structures) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 434 | class VST4D<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 435 | : NLdSt<0,0b00,0b0000,op7_4, (outs), | 
|  | 436 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 437 | IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", | 
| Bob Wilson | 9129376 | 2009-08-25 17:46:06 +0000 | [diff] [blame] | 438 | "", []>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 439 | class VST4WB<bits<4> op7_4, string OpcodeStr, string Dt> | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 440 | : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb), | 
|  | 441 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 442 | IIC_VST, OpcodeStr, Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", | 
| Bob Wilson | e7ef4a9 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 443 | "$addr.addr = $wb", []>; | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 444 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 445 | def  VST4d8   : VST4D<0b0000, "vst4", "8">; | 
|  | 446 | def  VST4d16  : VST4D<0b0100, "vst4", "16">; | 
|  | 447 | def  VST4d32  : VST4D<0b1000, "vst4", "32">; | 
| Bob Wilson | b6b0ab6 | 2009-10-08 05:18:18 +0000 | [diff] [blame] | 448 | def  VST4d64  : NLdSt<0,0b00,0b0010,0b1100, (outs), | 
|  | 449 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, | 
|  | 450 | DPR:$src4), IIC_VST, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 451 | "vst1", "64", "\\{$src1, $src2, $src3, $src4\\}, $addr", | 
|  | 452 | "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 453 |  | 
| Bob Wilson | e7ef4a9 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 454 | // vst4 to double-spaced even registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 455 | def  VST4q8a  : VST4WB<0b0000, "vst4", "8">; | 
|  | 456 | def  VST4q16a : VST4WB<0b0100, "vst4", "16">; | 
|  | 457 | def  VST4q32a : VST4WB<0b1000, "vst4", "32">; | 
| Bob Wilson | e7ef4a9 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 458 |  | 
|  | 459 | // vst4 to double-spaced odd registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 460 | def  VST4q8b  : VST4WB<0b0000, "vst4", "8">; | 
|  | 461 | def  VST4q16b : VST4WB<0b0100, "vst4", "16">; | 
|  | 462 | def  VST4q32b : VST4WB<0b1000, "vst4", "32">; | 
| Bob Wilson | 50820a2 | 2009-10-07 21:53:04 +0000 | [diff] [blame] | 463 |  | 
|  | 464 | //   VST1LN   : Vector Store (single element from one lane) | 
|  | 465 | //   FIXME: Not yet implemented. | 
| Bob Wilson | e7ef4a9 | 2009-10-07 20:49:18 +0000 | [diff] [blame] | 466 |  | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 467 | //   VST2LN   : Vector Store (single 2-element structure from one lane) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 468 | class VST2LN<bits<4> op11_8, string OpcodeStr, string Dt> | 
| Johnny Chen | e97457a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 469 | : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 470 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane), | 
|  | 471 | IIC_VST, OpcodeStr, Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr", | 
|  | 472 | "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 473 |  | 
| Johnny Chen | b3b8209 | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 474 | // vst2 to single-spaced registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 475 | def VST2LNd8  : VST2LN<0b0001, "vst2", "8">; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 476 | def VST2LNd16 : VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 0; } | 
|  | 477 | def VST2LNd32 : VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 0; } | 
| Bob Wilson | b851eb3 | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 478 |  | 
|  | 479 | // vst2 to double-spaced even registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 480 | def VST2LNq16a: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; } | 
|  | 481 | def VST2LNq32a: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | b851eb3 | 2009-10-08 23:38:24 +0000 | [diff] [blame] | 482 |  | 
|  | 483 | // vst2 to double-spaced odd registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 484 | def VST2LNq16b: VST2LN<0b0101, "vst2", "16"> { let Inst{5} = 1; } | 
|  | 485 | def VST2LNq32b: VST2LN<0b1001, "vst2", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 486 |  | 
|  | 487 | //   VST3LN   : Vector Store (single 3-element structure from one lane) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 488 | class VST3LN<bits<4> op11_8, string OpcodeStr, string Dt> | 
| Johnny Chen | e97457a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 489 | : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 490 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, | 
|  | 491 | nohash_imm:$lane), IIC_VST, OpcodeStr, Dt, | 
|  | 492 | "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 493 |  | 
| Johnny Chen | b3b8209 | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 494 | // vst3 to single-spaced registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 495 | def VST3LNd8  : VST3LN<0b0010, "vst3", "8"> { let Inst{4} = 0; } | 
|  | 496 | def VST3LNd16 : VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b00; } | 
|  | 497 | def VST3LNd32 : VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b000; } | 
| Bob Wilson | c4090308 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 498 |  | 
|  | 499 | // vst3 to double-spaced even registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 500 | def VST3LNq16a: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; } | 
|  | 501 | def VST3LNq32a: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; } | 
| Bob Wilson | c4090308 | 2009-10-08 23:51:31 +0000 | [diff] [blame] | 502 |  | 
|  | 503 | // vst3 to double-spaced odd registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 504 | def VST3LNq16b: VST3LN<0b0110, "vst3", "16"> { let Inst{5-4} = 0b10; } | 
|  | 505 | def VST3LNq32b: VST3LN<0b1010, "vst3", "32"> { let Inst{6-4} = 0b100; } | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 506 |  | 
|  | 507 | //   VST4LN   : Vector Store (single 4-element structure from one lane) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 508 | class VST4LN<bits<4> op11_8, string OpcodeStr, string Dt> | 
| Johnny Chen | e97457a | 2009-11-23 18:16:16 +0000 | [diff] [blame] | 509 | : NLdSt<1,0b00,op11_8,{?,?,?,?}, (outs), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 510 | (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, | 
|  | 511 | nohash_imm:$lane), IIC_VST, OpcodeStr, Dt, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 512 | "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 513 | "", []>; | 
| Bob Wilson | d779775 | 2009-09-01 18:51:56 +0000 | [diff] [blame] | 514 |  | 
| Johnny Chen | b3b8209 | 2009-11-19 19:20:17 +0000 | [diff] [blame] | 515 | // vst4 to single-spaced registers. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 516 | def VST4LNd8  : VST4LN<0b0011, "vst4", "8">; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 517 | def VST4LNd16 : VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 0; } | 
|  | 518 | def VST4LNd32 : VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 0; } | 
| Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 519 |  | 
|  | 520 | // vst4 to double-spaced even registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 521 | def VST4LNq16a: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; } | 
|  | 522 | def VST4LNq32a: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 523 |  | 
|  | 524 | // vst4 to double-spaced odd registers. | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 525 | def VST4LNq16b: VST4LN<0b0111, "vst4", "16"> { let Inst{5} = 1; } | 
|  | 526 | def VST4LNq32b: VST4LN<0b1011, "vst4", "32"> { let Inst{6} = 1; } | 
| Bob Wilson | 84e7967 | 2009-10-09 00:01:36 +0000 | [diff] [blame] | 527 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 528 | } // mayStore = 1, hasExtraSrcRegAllocReq = 1 | 
| Bob Wilson | 0127031 | 2009-08-06 18:47:44 +0000 | [diff] [blame] | 529 |  | 
| Bob Wilson | f731a2d | 2009-07-08 18:11:30 +0000 | [diff] [blame] | 530 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 531 | //===----------------------------------------------------------------------===// | 
|  | 532 | // NEON pattern fragments | 
|  | 533 | //===----------------------------------------------------------------------===// | 
|  | 534 |  | 
|  | 535 | // Extract D sub-registers of Q registers. | 
|  | 536 | // (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6) | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 537 | def DSubReg_i8_reg  : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 538 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 539 | }]>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 540 | def DSubReg_i16_reg : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 541 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 542 | }]>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 543 | def DSubReg_i32_reg : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 544 | return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 545 | }]>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 546 | def DSubReg_f64_reg : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 547 | return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 548 | }]>; | 
| Anton Korobeynikov | f0da41c | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 549 | def DSubReg_f64_other_reg : SDNodeXForm<imm, [{ | 
|  | 550 | return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32); | 
|  | 551 | }]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 552 |  | 
| Anton Korobeynikov | cd41d07 | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 553 | // Extract S sub-registers of Q/D registers. | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 554 | // (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.) | 
|  | 555 | def SSubReg_f32_reg : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 556 | return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32); | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 557 | }]>; | 
|  | 558 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 559 | // Translate lane numbers from Q registers to D subregs. | 
|  | 560 | def SubReg_i8_lane  : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 561 | return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 562 | }]>; | 
|  | 563 | def SubReg_i16_lane : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 564 | return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 565 | }]>; | 
|  | 566 | def SubReg_i32_lane : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 567 | return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32); | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 568 | }]>; | 
|  | 569 |  | 
|  | 570 | //===----------------------------------------------------------------------===// | 
|  | 571 | // Instruction Classes | 
|  | 572 | //===----------------------------------------------------------------------===// | 
|  | 573 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 574 | // Basic 2-register operations: single-, double- and quad-register. | 
|  | 575 | class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
|  | 576 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, | 
|  | 577 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
|  | 578 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, | 
|  | 579 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), | 
|  | 580 | IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 581 | class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 582 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, | 
|  | 583 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 584 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 585 | (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 586 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>; | 
|  | 587 | class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 588 | bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr, | 
|  | 589 | string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 590 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 591 | (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 592 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>; | 
|  | 593 |  | 
| Bob Wilson | cb2deb2 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 594 | // Basic 2-register intrinsics, both double- and quad-register. | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 595 | class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 596 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 597 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 598 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 599 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 600 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 601 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; | 
|  | 602 | class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 603 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 604 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 605 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 606 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 607 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 608 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; | 
|  | 609 |  | 
|  | 610 | // Narrow 2-register intrinsics. | 
|  | 611 | class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
|  | 612 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 613 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 614 | ValueType TyD, ValueType TyQ, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 615 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 616 | (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 617 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>; | 
|  | 618 |  | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 619 | // Long 2-register intrinsics (currently only used for VMOVL). | 
|  | 620 | class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
|  | 621 | bits<2> op17_16, bits<5> op11_7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 622 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 623 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 624 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 625 | (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 626 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>; | 
|  | 627 |  | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 628 | // 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 629 | class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt> | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 630 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2), | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 631 | (ins DPR:$src1, DPR:$src2), IIC_VPERMD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 632 | OpcodeStr, Dt, "$dst1, $dst2", | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 633 | "$src1 = $dst1, $src2 = $dst2", []>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 634 | class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 635 | InstrItinClass itin, string OpcodeStr, string Dt> | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 636 | : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 637 | (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2", | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 638 | "$src1 = $dst1, $src2 = $dst2", []>; | 
|  | 639 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 640 | // Basic 3-register operations: single-, double- and quad-register. | 
|  | 641 | class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 642 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
|  | 643 | SDNode OpNode, bit Commutable> | 
|  | 644 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
|  | 645 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, | 
|  | 646 | OpcodeStr, Dt, "$dst, $src1, $src2", "", []> { | 
|  | 647 | let isCommutable = Commutable; | 
|  | 648 | } | 
|  | 649 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 650 | class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 651 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 652 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 653 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 654 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 655 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
|  | 656 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { | 
|  | 657 | let isCommutable = Commutable; | 
|  | 658 | } | 
|  | 659 | // Same as N3VD but no data type. | 
|  | 660 | class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 661 | InstrItinClass itin, string OpcodeStr, | 
|  | 662 | ValueType ResTy, ValueType OpTy, | 
|  | 663 | SDNode OpNode, bit Commutable> | 
|  | 664 | : N3VX<op24, op23, op21_20, op11_8, 0, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 665 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, | 
|  | 666 | OpcodeStr, "$dst, $src1, $src2", "", | 
|  | 667 | [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{ | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 668 | let isCommutable = Commutable; | 
|  | 669 | } | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 670 | class N3VDSL<bits<2> op21_20, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 671 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 672 | ValueType Ty, SDNode ShOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 673 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 674 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 675 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 676 | [(set (Ty DPR:$dst), | 
|  | 677 | (Ty (ShOp (Ty DPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 678 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), imm:$lane)))))]>{ | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 679 | let isCommutable = 0; | 
|  | 680 | } | 
|  | 681 | class N3VDSL16<bits<2> op21_20, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 682 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 683 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 684 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 685 | IIC_VMULi16D, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 686 | [(set (Ty DPR:$dst), | 
|  | 687 | (Ty (ShOp (Ty DPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 688 | (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> { | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 689 | let isCommutable = 0; | 
|  | 690 | } | 
|  | 691 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 692 | class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 693 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 694 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 695 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 696 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 697 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
|  | 698 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { | 
|  | 699 | let isCommutable = Commutable; | 
|  | 700 | } | 
|  | 701 | class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 702 | InstrItinClass itin, string OpcodeStr, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 703 | ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable> | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 704 | : N3VX<op24, op23, op21_20, op11_8, 1, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 705 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, | 
|  | 706 | OpcodeStr, "$dst, $src1, $src2", "", | 
|  | 707 | [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{ | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 708 | let isCommutable = Commutable; | 
|  | 709 | } | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 710 | class N3VQSL<bits<2> op21_20, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 711 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 712 | ValueType ResTy, ValueType OpTy, SDNode ShOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 713 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 714 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 715 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 716 | [(set (ResTy QPR:$dst), | 
|  | 717 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 718 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), | 
|  | 719 | imm:$lane)))))]> { | 
|  | 720 | let isCommutable = 0; | 
|  | 721 | } | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 722 | class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 723 | ValueType ResTy, ValueType OpTy, SDNode ShOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 724 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 725 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 726 | IIC_VMULi16Q, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 727 | [(set (ResTy QPR:$dst), | 
|  | 728 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 729 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), | 
|  | 730 | imm:$lane)))))]> { | 
|  | 731 | let isCommutable = 0; | 
|  | 732 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 733 |  | 
|  | 734 | // Basic 3-register intrinsics, both double- and quad-register. | 
|  | 735 | class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 736 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 737 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 738 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 739 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 740 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 741 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> { | 
|  | 742 | let isCommutable = Commutable; | 
|  | 743 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 744 | class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 745 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 746 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 747 | (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 748 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 749 | [(set (Ty DPR:$dst), | 
|  | 750 | (Ty (IntOp (Ty DPR:$src1), | 
|  | 751 | (Ty (NEONvduplane (Ty DPR_VFP2:$src2), | 
|  | 752 | imm:$lane)))))]> { | 
|  | 753 | let isCommutable = 0; | 
|  | 754 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 755 | class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 756 | string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 757 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 758 | (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 759 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 760 | [(set (Ty DPR:$dst), | 
|  | 761 | (Ty (IntOp (Ty DPR:$src1), | 
|  | 762 | (Ty (NEONvduplane (Ty DPR_8:$src2), | 
|  | 763 | imm:$lane)))))]> { | 
|  | 764 | let isCommutable = 0; | 
|  | 765 | } | 
|  | 766 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 767 | class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 768 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 769 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 770 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 771 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 772 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 773 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> { | 
|  | 774 | let isCommutable = Commutable; | 
|  | 775 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 776 | class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 777 | string OpcodeStr, string Dt, | 
|  | 778 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 779 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 780 | (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 781 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 782 | [(set (ResTy QPR:$dst), | 
|  | 783 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 784 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2), | 
|  | 785 | imm:$lane)))))]> { | 
|  | 786 | let isCommutable = 0; | 
|  | 787 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 788 | class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 789 | string OpcodeStr, string Dt, | 
|  | 790 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 791 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 792 | (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 793 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 794 | [(set (ResTy QPR:$dst), | 
|  | 795 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 796 | (ResTy (NEONvduplane (OpTy DPR_8:$src2), | 
|  | 797 | imm:$lane)))))]> { | 
|  | 798 | let isCommutable = 0; | 
|  | 799 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 800 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 801 | // Multiply-Add/Sub operations: single-, double- and quad-register. | 
|  | 802 | class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
|  | 803 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 804 | ValueType Ty, SDNode MulOp, SDNode OpNode> | 
|  | 805 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
|  | 806 | (outs DPR_VFP2:$dst), | 
|  | 807 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin, | 
|  | 808 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>; | 
|  | 809 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 810 | class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 811 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 812 | ValueType Ty, SDNode MulOp, SDNode OpNode> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 813 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 814 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 815 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 816 | [(set DPR:$dst, (Ty (OpNode DPR:$src1, | 
|  | 817 | (Ty (MulOp DPR:$src2, DPR:$src3)))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 818 | class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 819 | string OpcodeStr, string Dt, | 
|  | 820 | ValueType Ty, SDNode MulOp, SDNode ShOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 821 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 822 | (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 823 | (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 824 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 825 | [(set (Ty DPR:$dst), | 
|  | 826 | (Ty (ShOp (Ty DPR:$src1), | 
|  | 827 | (Ty (MulOp DPR:$src2, | 
|  | 828 | (Ty (NEONvduplane (Ty DPR_VFP2:$src3), | 
|  | 829 | imm:$lane)))))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 830 | class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 831 | string OpcodeStr, string Dt, | 
|  | 832 | ValueType Ty, SDNode MulOp, SDNode ShOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 833 | : N3V<0, 1, op21_20, op11_8, 1, 0, | 
|  | 834 | (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 835 | (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 836 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 837 | [(set (Ty DPR:$dst), | 
|  | 838 | (Ty (ShOp (Ty DPR:$src1), | 
|  | 839 | (Ty (MulOp DPR:$src2, | 
|  | 840 | (Ty (NEONvduplane (Ty DPR_8:$src3), | 
|  | 841 | imm:$lane)))))))]>; | 
|  | 842 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 843 | class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 844 | InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 845 | SDNode MulOp, SDNode OpNode> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 846 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 847 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 848 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 849 | [(set QPR:$dst, (Ty (OpNode QPR:$src1, | 
|  | 850 | (Ty (MulOp QPR:$src2, QPR:$src3)))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 851 | class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 852 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 853 | SDNode MulOp, SDNode ShOp> | 
|  | 854 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 855 | (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 856 | (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 857 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 858 | [(set (ResTy QPR:$dst), | 
|  | 859 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 860 | (ResTy (MulOp QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 861 | (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3), | 
|  | 862 | imm:$lane)))))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 863 | class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 864 | string OpcodeStr, string Dt, | 
|  | 865 | ValueType ResTy, ValueType OpTy, | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 866 | SDNode MulOp, SDNode ShOp> | 
|  | 867 | : N3V<1, 1, op21_20, op11_8, 1, 0, | 
|  | 868 | (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 869 | (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 870 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 871 | [(set (ResTy QPR:$dst), | 
|  | 872 | (ResTy (ShOp (ResTy QPR:$src1), | 
|  | 873 | (ResTy (MulOp QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 874 | (ResTy (NEONvduplane (OpTy DPR_8:$src3), | 
|  | 875 | imm:$lane)))))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 876 |  | 
|  | 877 | // Neon 3-argument intrinsics, both double- and quad-register. | 
|  | 878 | // The destination register is also used as the first source operand register. | 
|  | 879 | class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 880 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 881 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 882 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 883 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 884 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 885 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), | 
|  | 886 | (OpTy DPR:$src2), (OpTy DPR:$src3))))]>; | 
|  | 887 | class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 888 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 889 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 890 | : N3V<op24, op23, op21_20, op11_8, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 891 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 892 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 893 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), | 
|  | 894 | (OpTy QPR:$src2), (OpTy QPR:$src3))))]>; | 
|  | 895 |  | 
|  | 896 | // Neon Long 3-argument intrinsic.  The destination register is | 
|  | 897 | // a quad-register and is also used as the first source operand register. | 
|  | 898 | class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 899 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 900 | ValueType TyQ, ValueType TyD, Intrinsic IntOp> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 901 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 902 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 903 | OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 904 | [(set QPR:$dst, | 
|  | 905 | (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 906 | class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 907 | string OpcodeStr, string Dt, | 
|  | 908 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 909 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 910 | (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 911 | (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 912 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 913 | [(set (ResTy QPR:$dst), | 
|  | 914 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 915 | (OpTy DPR:$src2), | 
|  | 916 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3), | 
|  | 917 | imm:$lane)))))]>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 918 | class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, | 
|  | 919 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 920 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 921 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 922 | (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 923 | (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 924 | OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 925 | [(set (ResTy QPR:$dst), | 
|  | 926 | (ResTy (IntOp (ResTy QPR:$src1), | 
|  | 927 | (OpTy DPR:$src2), | 
|  | 928 | (OpTy (NEONvduplane (OpTy DPR_8:$src3), | 
|  | 929 | imm:$lane)))))]>; | 
|  | 930 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 931 | // Narrowing 3-register intrinsics. | 
|  | 932 | class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 933 | string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 934 | Intrinsic IntOp, bit Commutable> | 
|  | 935 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 936 | (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 937 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 938 | [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> { | 
|  | 939 | let isCommutable = Commutable; | 
|  | 940 | } | 
|  | 941 |  | 
|  | 942 | // Long 3-register intrinsics. | 
|  | 943 | class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 944 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 945 | ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 946 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 947 | (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 948 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 949 | [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> { | 
|  | 950 | let isCommutable = Commutable; | 
|  | 951 | } | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 952 | class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 953 | string OpcodeStr, string Dt, | 
|  | 954 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 955 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 956 | (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 957 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 958 | [(set (ResTy QPR:$dst), | 
|  | 959 | (ResTy (IntOp (OpTy DPR:$src1), | 
|  | 960 | (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2), | 
|  | 961 | imm:$lane)))))]>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 962 | class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, | 
|  | 963 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 964 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 965 | : N3V<op24, 1, op21_20, op11_8, 1, 0, | 
|  | 966 | (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 967 | itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "", | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 968 | [(set (ResTy QPR:$dst), | 
|  | 969 | (ResTy (IntOp (OpTy DPR:$src1), | 
|  | 970 | (OpTy (NEONvduplane (OpTy DPR_8:$src2), | 
|  | 971 | imm:$lane)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 972 |  | 
|  | 973 | // Wide 3-register intrinsics. | 
|  | 974 | class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 975 | string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 976 | Intrinsic IntOp, bit Commutable> | 
|  | 977 | : N3V<op24, op23, op21_20, op11_8, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 978 | (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 979 | OpcodeStr, Dt, "$dst, $src1, $src2", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 980 | [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> { | 
|  | 981 | let isCommutable = Commutable; | 
|  | 982 | } | 
|  | 983 |  | 
|  | 984 | // Pairwise long 2-register intrinsics, both double- and quad-register. | 
|  | 985 | class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 986 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 987 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 988 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 989 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 990 | (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 991 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>; | 
|  | 992 | class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 993 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 994 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 995 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 996 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 997 | (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 998 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>; | 
|  | 999 |  | 
|  | 1000 | // Pairwise long 2-register accumulate intrinsics, | 
|  | 1001 | // both double- and quad-register. | 
|  | 1002 | // The destination register is also used as the first source operand register. | 
|  | 1003 | class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1004 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 1005 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1006 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 1007 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1008 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1009 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1010 | [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>; | 
|  | 1011 | class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1012 | bits<2> op17_16, bits<5> op11_7, bit op4, | 
|  | 1013 | string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1014 | ValueType ResTy, ValueType OpTy, Intrinsic IntOp> | 
|  | 1015 | : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1016 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1017 | OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1018 | [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>; | 
|  | 1019 |  | 
|  | 1020 | // Shift by immediate, | 
|  | 1021 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1022 | class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1023 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1024 | ValueType Ty, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1025 | : N2VImm<op24, op23, op11_8, op7, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1026 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1027 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1028 | [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1029 | class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1030 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1031 | ValueType Ty, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1032 | : N2VImm<op24, op23, op11_8, op7, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1033 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1034 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1035 | [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>; | 
|  | 1036 |  | 
|  | 1037 | // Long shift by immediate. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1038 | class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1039 | string OpcodeStr, string Dt, | 
|  | 1040 | ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1041 | : N2VImm<op24, op23, op11_8, op7, op6, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1042 | (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1043 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1044 | [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src), | 
|  | 1045 | (i32 imm:$SIMM))))]>; | 
|  | 1046 |  | 
|  | 1047 | // Narrow shift by immediate. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1048 | class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1049 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1050 | ValueType ResTy, ValueType OpTy, SDNode OpNode> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1051 | : N2VImm<op24, op23, op11_8, op7, op6, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1052 | (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1053 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1054 | [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src), | 
|  | 1055 | (i32 imm:$SIMM))))]>; | 
|  | 1056 |  | 
|  | 1057 | // Shift right by immediate and accumulate, | 
|  | 1058 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1059 | class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1060 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1061 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), | 
|  | 1062 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VPALiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1063 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1064 | [(set DPR:$dst, (Ty (add DPR:$src1, | 
|  | 1065 | (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1066 | class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1067 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1068 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), | 
|  | 1069 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VPALiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1070 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1071 | [(set QPR:$dst, (Ty (add QPR:$src1, | 
|  | 1072 | (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>; | 
|  | 1073 |  | 
|  | 1074 | // Shift by immediate and insert, | 
|  | 1075 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1076 | class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1077 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1078 | : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst), | 
|  | 1079 | (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), IIC_VSHLiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1080 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1081 | [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1082 | class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1083 | string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1084 | : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst), | 
|  | 1085 | (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), IIC_VSHLiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1086 | OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1087 | [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>; | 
|  | 1088 |  | 
|  | 1089 | // Convert, with fractional bits immediate, | 
|  | 1090 | // both double- and quad-register. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1091 | class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1092 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1093 | Intrinsic IntOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1094 | : N2VImm<op24, op23, op11_8, op7, 0, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1095 | (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1096 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1097 | [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1098 | class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1099 | string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1100 | Intrinsic IntOp> | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1101 | : N2VImm<op24, op23, op11_8, op7, 1, op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1102 | (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1103 | OpcodeStr, Dt, "$dst, $src, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1104 | [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>; | 
|  | 1105 |  | 
|  | 1106 | //===----------------------------------------------------------------------===// | 
|  | 1107 | // Multiclasses | 
|  | 1108 | //===----------------------------------------------------------------------===// | 
|  | 1109 |  | 
| Bob Wilson | d76b9b7 | 2009-10-03 04:44:16 +0000 | [diff] [blame] | 1110 | // Abbreviations used in multiclass suffixes: | 
|  | 1111 | //   Q = quarter int (8 bit) elements | 
|  | 1112 | //   H = half int (16 bit) elements | 
|  | 1113 | //   S = single int (32 bit) elements | 
|  | 1114 | //   D = double int (64 bit) elements | 
|  | 1115 |  | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1116 | // Neon 2-register vector operations -- for disassembly only. | 
|  | 1117 |  | 
|  | 1118 | // First with only element sizes of 8, 16 and 32 bits: | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1119 | multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
|  | 1120 | bits<5> op11_7, bit op4, string opc, string Dt, | 
|  | 1121 | string asm> { | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1122 | // 64-bit vector types. | 
|  | 1123 | def v8i8  : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4, | 
|  | 1124 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1125 | opc, !strconcat(Dt, "8"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1126 | def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4, | 
|  | 1127 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1128 | opc, !strconcat(Dt, "16"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1129 | def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, | 
|  | 1130 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1131 | opc, !strconcat(Dt, "32"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1132 | def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4, | 
|  | 1133 | (outs DPR:$dst), (ins DPR:$src), NoItinerary, | 
|  | 1134 | opc, "f32", asm, "", []> { | 
|  | 1135 | let Inst{10} = 1; // overwrite F = 1 | 
|  | 1136 | } | 
|  | 1137 |  | 
|  | 1138 | // 128-bit vector types. | 
|  | 1139 | def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4, | 
|  | 1140 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1141 | opc, !strconcat(Dt, "8"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1142 | def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4, | 
|  | 1143 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1144 | opc, !strconcat(Dt, "16"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1145 | def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, | 
|  | 1146 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1147 | opc, !strconcat(Dt, "32"), asm, "", []>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1148 | def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4, | 
|  | 1149 | (outs QPR:$dst), (ins QPR:$src), NoItinerary, | 
|  | 1150 | opc, "f32", asm, "", []> { | 
|  | 1151 | let Inst{10} = 1; // overwrite F = 1 | 
|  | 1152 | } | 
|  | 1153 | } | 
|  | 1154 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1155 | // Neon 3-register vector operations. | 
|  | 1156 |  | 
|  | 1157 | // First with only element sizes of 8, 16 and 32 bits: | 
|  | 1158 | multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1159 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1160 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1161 | string OpcodeStr, string Dt, | 
|  | 1162 | SDNode OpNode, bit Commutable = 0> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1163 | // 64-bit vector types. | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1164 | def v8i8  : N3VD<op24, op23, 0b00, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1165 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1166 | v8i8, v8i8, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1167 | def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1168 | OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1169 | v4i16, v4i16, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1170 | def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1171 | OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1172 | v2i32, v2i32, OpNode, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1173 |  | 
|  | 1174 | // 128-bit vector types. | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1175 | def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1176 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1177 | v16i8, v16i8, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1178 | def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1179 | OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1180 | v8i16, v8i16, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1181 | def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1182 | OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1183 | v4i32, v4i32, OpNode, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1184 | } | 
|  | 1185 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1186 | multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> { | 
|  | 1187 | def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1188 | v4i16, ShOp>; | 
|  | 1189 | def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1190 | v2i32, ShOp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1191 | def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1192 | v8i16, v4i16, ShOp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1193 | def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1194 | v4i32, v2i32, ShOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1195 | } | 
|  | 1196 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1197 | // ....then also with element size 64 bits: | 
|  | 1198 | multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1199 | InstrItinClass itinD, InstrItinClass itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1200 | string OpcodeStr, string Dt, | 
|  | 1201 | SDNode OpNode, bit Commutable = 0> | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1202 | : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1203 | OpcodeStr, Dt, OpNode, Commutable> { | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1204 | def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1205 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1206 | v1i64, v1i64, OpNode, Commutable>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1207 | def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1208 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1209 | v2i64, v2i64, OpNode, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1210 | } | 
|  | 1211 |  | 
|  | 1212 |  | 
|  | 1213 | // Neon Narrowing 2-register vector intrinsics, | 
|  | 1214 | //   source operand element sizes of 16, 32 and 64 bits: | 
|  | 1215 | multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1216 | bits<5> op11_7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1217 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1218 | Intrinsic IntOp> { | 
|  | 1219 | def v8i8  : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1220 | itin, OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1221 | v8i8, v8i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1222 | def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1223 | itin, OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1224 | v4i16, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1225 | def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1226 | itin, OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1227 | v2i32, v2i64, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1228 | } | 
|  | 1229 |  | 
|  | 1230 |  | 
|  | 1231 | // Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL). | 
|  | 1232 | //   source operand element sizes of 16, 32 and 64 bits: | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1233 | multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1234 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1235 | def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1236 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1237 | def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1238 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1239 | def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1240 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1241 | } | 
|  | 1242 |  | 
|  | 1243 |  | 
|  | 1244 | // Neon 3-register vector intrinsics. | 
|  | 1245 |  | 
|  | 1246 | // First with only element sizes of 16 and 32 bits: | 
|  | 1247 | multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1248 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1249 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1250 | string OpcodeStr, string Dt, | 
|  | 1251 | Intrinsic IntOp, bit Commutable = 0> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1252 | // 64-bit vector types. | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1253 | def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1254 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1255 | v4i16, v4i16, IntOp, Commutable>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1256 | def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1257 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1258 | v2i32, v2i32, IntOp, Commutable>; | 
|  | 1259 |  | 
|  | 1260 | // 128-bit vector types. | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1261 | def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1262 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1263 | v8i16, v8i16, IntOp, Commutable>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1264 | def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1265 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1266 | v4i32, v4i32, IntOp, Commutable>; | 
|  | 1267 | } | 
|  | 1268 |  | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1269 | multiclass N3VIntSL_HS<bits<4> op11_8, | 
|  | 1270 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1271 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1272 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1273 | def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1274 | OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1275 | def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1276 | OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1277 | def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1278 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1279 | def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1280 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1281 | } | 
|  | 1282 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1283 | // ....then also with element size of 8 bits: | 
|  | 1284 | multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1285 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1286 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1287 | string OpcodeStr, string Dt, | 
|  | 1288 | Intrinsic IntOp, bit Commutable = 0> | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1289 | : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1290 | OpcodeStr, Dt, IntOp, Commutable> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1291 | def v8i8  : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1292 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1293 | v8i8, v8i8, IntOp, Commutable>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1294 | def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1295 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1296 | v16i8, v16i8, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1297 | } | 
|  | 1298 |  | 
|  | 1299 | // ....then also with element size of 64 bits: | 
|  | 1300 | multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1301 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1302 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1303 | string OpcodeStr, string Dt, | 
|  | 1304 | Intrinsic IntOp, bit Commutable = 0> | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1305 | : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1306 | OpcodeStr, Dt, IntOp, Commutable> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1307 | def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1308 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1309 | v1i64, v1i64, IntOp, Commutable>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1310 | def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1311 | OpcodeStr, !strconcat(Dt, "64"), | 
|  | 1312 | v2i64, v2i64, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1313 | } | 
|  | 1314 |  | 
|  | 1315 |  | 
|  | 1316 | // Neon Narrowing 3-register vector intrinsics, | 
|  | 1317 | //   source operand element sizes of 16, 32 and 64 bits: | 
|  | 1318 | multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1319 | string OpcodeStr, string Dt, | 
|  | 1320 | Intrinsic IntOp, bit Commutable = 0> { | 
|  | 1321 | def v8i8  : N3VNInt<op24, op23, 0b00, op11_8, op4, | 
|  | 1322 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1323 | v8i8, v8i16, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1324 | def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, | 
|  | 1325 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1326 | v4i16, v4i32, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1327 | def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, | 
|  | 1328 | OpcodeStr, !strconcat(Dt, "64"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1329 | v2i32, v2i64, IntOp, Commutable>; | 
|  | 1330 | } | 
|  | 1331 |  | 
|  | 1332 |  | 
|  | 1333 | // Neon Long 3-register vector intrinsics. | 
|  | 1334 |  | 
|  | 1335 | // First with only element sizes of 16 and 32 bits: | 
|  | 1336 | multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1337 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1338 | Intrinsic IntOp, bit Commutable = 0> { | 
|  | 1339 | def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1340 | OpcodeStr, !strconcat(Dt, "16"), | 
|  | 1341 | v4i32, v4i16, IntOp, Commutable>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1342 | def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1343 | OpcodeStr, !strconcat(Dt, "32"), | 
|  | 1344 | v2i64, v2i32, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1345 | } | 
|  | 1346 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1347 | multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1348 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1349 | Intrinsic IntOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1350 | def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1351 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1352 | def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1353 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1354 | } | 
|  | 1355 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1356 | // ....then also with element size of 8 bits: | 
|  | 1357 | multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1358 | InstrItinClass itin, string OpcodeStr, string Dt, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1359 | Intrinsic IntOp, bit Commutable = 0> | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1360 | : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, Dt, | 
|  | 1361 | IntOp, Commutable> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1362 | def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1363 | OpcodeStr, !strconcat(Dt, "8"), | 
|  | 1364 | v8i16, v8i8, IntOp, Commutable>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1365 | } | 
|  | 1366 |  | 
|  | 1367 |  | 
|  | 1368 | // Neon Wide 3-register vector intrinsics, | 
|  | 1369 | //   source operand element sizes of 8, 16 and 32 bits: | 
|  | 1370 | multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1371 | string OpcodeStr, string Dt, | 
|  | 1372 | Intrinsic IntOp, bit Commutable = 0> { | 
|  | 1373 | def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, | 
|  | 1374 | OpcodeStr, !strconcat(Dt, "8"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1375 | v8i16, v8i8, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1376 | def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, | 
|  | 1377 | OpcodeStr, !strconcat(Dt, "16"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1378 | v4i32, v4i16, IntOp, Commutable>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1379 | def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, | 
|  | 1380 | OpcodeStr, !strconcat(Dt, "32"), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1381 | v2i64, v2i32, IntOp, Commutable>; | 
|  | 1382 | } | 
|  | 1383 |  | 
|  | 1384 |  | 
|  | 1385 | // Neon Multiply-Op vector operations, | 
|  | 1386 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1387 | multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1388 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1389 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1390 | string OpcodeStr, string Dt, SDNode OpNode> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1391 | // 64-bit vector types. | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1392 | def v8i8  : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1393 | OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1394 | def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1395 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1396 | def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1397 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1398 |  | 
|  | 1399 | // 128-bit vector types. | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1400 | def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1401 | OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1402 | def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1403 | OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1404 | def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1405 | OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1406 | } | 
|  | 1407 |  | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1408 | multiclass N3VMulOpSL_HS<bits<4> op11_8, | 
|  | 1409 | InstrItinClass itinD16, InstrItinClass itinD32, | 
|  | 1410 | InstrItinClass itinQ16, InstrItinClass itinQ32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1411 | string OpcodeStr, string Dt, SDNode ShOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1412 | def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1413 | OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1414 | def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1415 | OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1416 | def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1417 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, | 
|  | 1418 | mul, ShOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1419 | def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1420 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, | 
|  | 1421 | mul, ShOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1422 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1423 |  | 
|  | 1424 | // Neon 3-argument intrinsics, | 
|  | 1425 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1426 | multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1427 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1428 | // 64-bit vector types. | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1429 | def v8i8  : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1430 | OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1431 | def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1432 | OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1433 | def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1434 | OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1435 |  | 
|  | 1436 | // 128-bit vector types. | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1437 | def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1438 | OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1439 | def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1440 | OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1441 | def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1442 | OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1443 | } | 
|  | 1444 |  | 
|  | 1445 |  | 
|  | 1446 | // Neon Long 3-argument intrinsics. | 
|  | 1447 |  | 
|  | 1448 | // First with only element sizes of 16 and 32 bits: | 
|  | 1449 | multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1450 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1451 | def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1452 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1453 | def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1454 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1455 | } | 
|  | 1456 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1457 | multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1458 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1459 | def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1460 | OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1461 | def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1462 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1463 | } | 
|  | 1464 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1465 | // ....then also with element size of 8 bits: | 
|  | 1466 | multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1467 | string OpcodeStr, string Dt, Intrinsic IntOp> | 
|  | 1468 | : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, Dt, IntOp> { | 
| Bob Wilson | 4138b11 | 2009-10-15 21:57:47 +0000 | [diff] [blame] | 1469 | def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1470 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1471 | } | 
|  | 1472 |  | 
|  | 1473 |  | 
|  | 1474 | // Neon 2-register vector intrinsics, | 
|  | 1475 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1476 | multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1477 | bits<5> op11_7, bit op4, | 
|  | 1478 | InstrItinClass itinD, InstrItinClass itinQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1479 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1480 | // 64-bit vector types. | 
|  | 1481 | def v8i8  : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1482 | itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1483 | def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1484 | itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1485 | def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1486 | itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1487 |  | 
|  | 1488 | // 128-bit vector types. | 
|  | 1489 | def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1490 | itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1491 | def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1492 | itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1493 | def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1494 | itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1495 | } | 
|  | 1496 |  | 
|  | 1497 |  | 
|  | 1498 | // Neon Pairwise long 2-register intrinsics, | 
|  | 1499 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1500 | multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
|  | 1501 | bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1502 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1503 | // 64-bit vector types. | 
|  | 1504 | def v8i8  : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1505 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1506 | def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1507 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1508 | def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1509 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1510 |  | 
|  | 1511 | // 128-bit vector types. | 
|  | 1512 | def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1513 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1514 | def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1515 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1516 | def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1517 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1518 | } | 
|  | 1519 |  | 
|  | 1520 |  | 
|  | 1521 | // Neon Pairwise long 2-register accumulate intrinsics, | 
|  | 1522 | //   element sizes of 8, 16 and 32 bits: | 
|  | 1523 | multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16, | 
|  | 1524 | bits<5> op11_7, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1525 | string OpcodeStr, string Dt, Intrinsic IntOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1526 | // 64-bit vector types. | 
|  | 1527 | def v8i8  : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1528 | OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1529 | def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1530 | OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1531 | def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1532 | OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1533 |  | 
|  | 1534 | // 128-bit vector types. | 
|  | 1535 | def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1536 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1537 | def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1538 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1539 | def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1540 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1541 | } | 
|  | 1542 |  | 
|  | 1543 |  | 
|  | 1544 | // Neon 2-register vector shift by immediate, | 
|  | 1545 | //   element sizes of 8, 16, 32 and 64 bits: | 
|  | 1546 | multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1547 | InstrItinClass itin, string OpcodeStr, string Dt, | 
|  | 1548 | SDNode OpNode> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1549 | // 64-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1550 | def v8i8  : N2VDSh<op24, op23, op11_8, 0, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1551 | OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1552 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1553 | } | 
|  | 1554 | def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1555 | OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1556 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1557 | } | 
|  | 1558 | def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1559 | OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1560 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1561 | } | 
|  | 1562 | def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1563 | OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1564 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1565 |  | 
|  | 1566 | // 128-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1567 | def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1568 | OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1569 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1570 | } | 
|  | 1571 | def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1572 | OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1573 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1574 | } | 
|  | 1575 | def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1576 | OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1577 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1578 | } | 
|  | 1579 | def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1580 | OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1581 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1582 | } | 
|  | 1583 |  | 
|  | 1584 |  | 
|  | 1585 | // Neon Shift-Accumulate vector operations, | 
|  | 1586 | //   element sizes of 8, 16, 32 and 64 bits: | 
|  | 1587 | multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1588 | string OpcodeStr, string Dt, SDNode ShOp> { | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1589 | // 64-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1590 | def v8i8  : N2VDShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1591 | OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1592 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1593 | } | 
|  | 1594 | def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1595 | OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1596 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1597 | } | 
|  | 1598 | def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1599 | OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1600 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1601 | } | 
|  | 1602 | def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1603 | OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1604 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1605 |  | 
|  | 1606 | // 128-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1607 | def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1608 | OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1609 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1610 | } | 
|  | 1611 | def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1612 | OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1613 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1614 | } | 
|  | 1615 | def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1616 | OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1617 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1618 | } | 
|  | 1619 | def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1620 | OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1621 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1622 | } | 
|  | 1623 |  | 
|  | 1624 |  | 
|  | 1625 | // Neon Shift-Insert vector operations, | 
|  | 1626 | //   element sizes of 8, 16, 32 and 64 bits: | 
|  | 1627 | multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, | 
|  | 1628 | string OpcodeStr, SDNode ShOp> { | 
|  | 1629 | // 64-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1630 | def v8i8  : N2VDShIns<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1631 | OpcodeStr, "8", v8i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1632 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1633 | } | 
|  | 1634 | def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1635 | OpcodeStr, "16", v4i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1636 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1637 | } | 
|  | 1638 | def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1639 | OpcodeStr, "32", v2i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1640 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1641 | } | 
|  | 1642 | def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1643 | OpcodeStr, "64", v1i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1644 | // imm6 = xxxxxx | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1645 |  | 
|  | 1646 | // 128-bit vector types. | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1647 | def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1648 | OpcodeStr, "8", v16i8, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1649 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1650 | } | 
|  | 1651 | def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1652 | OpcodeStr, "16", v8i16, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1653 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1654 | } | 
|  | 1655 | def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1656 | OpcodeStr, "32", v4i32, ShOp> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1657 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1658 | } | 
|  | 1659 | def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1660 | OpcodeStr, "64", v2i64, ShOp>; | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1661 | // imm6 = xxxxxx | 
|  | 1662 | } | 
|  | 1663 |  | 
|  | 1664 | // Neon Shift Long operations, | 
|  | 1665 | //   element sizes of 8, 16, 32 bits: | 
|  | 1666 | multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1667 | bit op4, string OpcodeStr, string Dt, SDNode OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1668 | def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1669 | OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1670 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1671 | } | 
|  | 1672 | def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1673 | OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1674 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1675 | } | 
|  | 1676 | def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1677 | OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1678 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1679 | } | 
|  | 1680 | } | 
|  | 1681 |  | 
|  | 1682 | // Neon Shift Narrow operations, | 
|  | 1683 | //   element sizes of 16, 32, 64 bits: | 
|  | 1684 | multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1685 | bit op4, InstrItinClass itin, string OpcodeStr, string Dt, | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1686 | SDNode OpNode> { | 
|  | 1687 | def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1688 | OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1689 | let Inst{21-19} = 0b001; // imm6 = 001xxx | 
|  | 1690 | } | 
|  | 1691 | def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1692 | OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1693 | let Inst{21-20} = 0b01;  // imm6 = 01xxxx | 
|  | 1694 | } | 
|  | 1695 | def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1696 | OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 1697 | let Inst{21} = 0b1;      // imm6 = 1xxxxx | 
|  | 1698 | } | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1699 | } | 
|  | 1700 |  | 
|  | 1701 | //===----------------------------------------------------------------------===// | 
|  | 1702 | // Instruction Definitions. | 
|  | 1703 | //===----------------------------------------------------------------------===// | 
|  | 1704 |  | 
|  | 1705 | // Vector Add Operations. | 
|  | 1706 |  | 
|  | 1707 | //   VADD     : Vector Add (integer and floating-point) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1708 | defm VADD     : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1709 | add, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1710 | def  VADDfd   : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1711 | v2f32, v2f32, fadd, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1712 | def  VADDfq   : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1713 | v4f32, v4f32, fadd, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1714 | //   VADDL    : Vector Add Long (Q = D + D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1715 | defm VADDLs   : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1716 | int_arm_neon_vaddls, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1717 | defm VADDLu   : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl", "u", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1718 | int_arm_neon_vaddlu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1719 | //   VADDW    : Vector Add Wide (Q = Q + D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1720 | defm VADDWs   : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>; | 
|  | 1721 | defm VADDWu   : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1722 | //   VHADD    : Vector Halving Add | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1723 | defm VHADDs   : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1724 | IIC_VBINi4Q, "vhadd", "s", int_arm_neon_vhadds, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1725 | defm VHADDu   : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1726 | IIC_VBINi4Q, "vhadd", "u", int_arm_neon_vhaddu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1727 | //   VRHADD   : Vector Rounding Halving Add | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1728 | defm VRHADDs  : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1729 | IIC_VBINi4Q, "vrhadd", "s", int_arm_neon_vrhadds, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1730 | defm VRHADDu  : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1731 | IIC_VBINi4Q, "vrhadd", "u", int_arm_neon_vrhaddu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1732 | //   VQADD    : Vector Saturating Add | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1733 | defm VQADDs   : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1734 | IIC_VBINi4Q, "vqadd", "s", int_arm_neon_vqadds, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1735 | defm VQADDu   : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1736 | IIC_VBINi4Q, "vqadd", "u", int_arm_neon_vqaddu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1737 | //   VADDHN   : Vector Add and Narrow Returning High Half (D = Q + Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1738 | defm VADDHN   : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i", | 
|  | 1739 | int_arm_neon_vaddhn, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1740 | //   VRADDHN  : Vector Rounding Add and Narrow Returning High Half (D = Q + Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1741 | defm VRADDHN  : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i", | 
|  | 1742 | int_arm_neon_vraddhn, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1743 |  | 
|  | 1744 | // Vector Multiply Operations. | 
|  | 1745 |  | 
|  | 1746 | //   VMUL     : Vector Multiply (integer, polynomial and floating-point) | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1747 | defm VMUL     : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1748 | IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>; | 
|  | 1749 | def  VMULpd   : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul", "p8", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1750 | v8i8, v8i8, int_arm_neon_vmulp, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1751 | def  VMULpq   : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul", "p8", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1752 | v16i8, v16i8, int_arm_neon_vmulp, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1753 | def  VMULfd   : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1754 | v2f32, v2f32, fmul, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1755 | def  VMULfq   : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1756 | v4f32, v4f32, fmul, 1>; | 
|  | 1757 | defm VMULsl   : N3VSL_HS<0b1000, "vmul", "i", mul>; | 
|  | 1758 | def  VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>; | 
|  | 1759 | def  VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32, | 
|  | 1760 | v2f32, fmul>; | 
|  | 1761 |  | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1762 | def : Pat<(v8i16 (mul (v8i16 QPR:$src1), | 
|  | 1763 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))), | 
|  | 1764 | (v8i16 (VMULslv8i16 (v8i16 QPR:$src1), | 
|  | 1765 | (v4i16 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1766 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1767 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 1768 | def : Pat<(v4i32 (mul (v4i32 QPR:$src1), | 
|  | 1769 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))), | 
|  | 1770 | (v4i32 (VMULslv4i32 (v4i32 QPR:$src1), | 
|  | 1771 | (v2i32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1772 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1773 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1774 | def : Pat<(v4f32 (fmul (v4f32 QPR:$src1), | 
|  | 1775 | (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))), | 
|  | 1776 | (v4f32 (VMULslfq (v4f32 QPR:$src1), | 
|  | 1777 | (v2f32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1778 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1779 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1780 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1781 | //   VQDMULH  : Vector Saturating Doubling Multiply Returning High Half | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1782 | defm VQDMULH  : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 1783 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1784 | "vqdmulh", "s", int_arm_neon_vqdmulh, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1785 | defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 1786 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1787 | "vqdmulh", "s",  int_arm_neon_vqdmulh>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1788 | def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1789 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), | 
|  | 1790 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1791 | (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1), | 
|  | 1792 | (v4i16 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1793 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1794 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 1795 | def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1796 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), | 
|  | 1797 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1798 | (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1), | 
|  | 1799 | (v2i32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1800 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1801 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1802 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1803 | //   VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1804 | defm VQRDMULH   : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 1805 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1806 | "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1807 | defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D, | 
|  | 1808 | IIC_VMULi16Q, IIC_VMULi32Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1809 | "vqrdmulh", "s",  int_arm_neon_vqrdmulh>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1810 | def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1811 | (v8i16 (NEONvduplane (v8i16 QPR:$src2), | 
|  | 1812 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1813 | (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1), | 
|  | 1814 | (v4i16 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1815 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1816 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 1817 | def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1), | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1818 | (v4i32 (NEONvduplane (v4i32 QPR:$src2), | 
|  | 1819 | imm:$lane)))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1820 | (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1), | 
|  | 1821 | (v2i32 (EXTRACT_SUBREG QPR:$src2, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1822 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1823 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1824 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1825 | //   VMULL    : Vector Multiply Long (integer and polynomial) (Q = D * D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1826 | defm VMULLs   : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1827 | int_arm_neon_vmulls, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1828 | defm VMULLu   : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull", "u", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1829 | int_arm_neon_vmullu, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1830 | def  VMULLp   : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1831 | v8i16, v8i8, int_arm_neon_vmullp, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1832 | defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1833 | int_arm_neon_vmulls>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1834 | defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1835 | int_arm_neon_vmullu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1836 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1837 | //   VQDMULL  : Vector Saturating Doubling Multiply Long (Q = D * D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1838 | defm VQDMULL  : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1839 | int_arm_neon_vqdmull, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1840 | defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1841 | int_arm_neon_vqdmull>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1842 |  | 
|  | 1843 | // Vector Multiply-Accumulate and Multiply-Subtract Operations. | 
|  | 1844 |  | 
|  | 1845 | //   VMLA     : Vector Multiply Accumulate (integer and floating-point) | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1846 | defm VMLA     : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1847 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; | 
|  | 1848 | def  VMLAfd   : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1849 | v2f32, fmul, fadd>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1850 | def  VMLAfq   : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1851 | v4f32, fmul, fadd>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1852 | defm VMLAsl   : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1853 | IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>; | 
|  | 1854 | def  VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1855 | v2f32, fmul, fadd>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1856 | def  VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1857 | v4f32, v2f32, fmul, fadd>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1858 |  | 
|  | 1859 | def : Pat<(v8i16 (add (v8i16 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1860 | (mul (v8i16 QPR:$src2), | 
|  | 1861 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), | 
|  | 1862 | (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1863 | (v4i16 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1864 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1865 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 1866 |  | 
|  | 1867 | def : Pat<(v4i32 (add (v4i32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1868 | (mul (v4i32 QPR:$src2), | 
|  | 1869 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), | 
|  | 1870 | (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1871 | (v2i32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1872 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1873 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1874 |  | 
|  | 1875 | def : Pat<(v4f32 (fadd (v4f32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1876 | (fmul (v4f32 QPR:$src2), | 
|  | 1877 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1878 | (v4f32 (VMLAslfq (v4f32 QPR:$src1), | 
|  | 1879 | (v4f32 QPR:$src2), | 
|  | 1880 | (v2f32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1881 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1882 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1883 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1884 | //   VMLAL    : Vector Multiply Accumulate Long (Q += D * D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1885 | defm VMLALs   : N3VLInt3_QHS<0,1,0b1000,0, "vmlal", "s", int_arm_neon_vmlals>; | 
|  | 1886 | defm VMLALu   : N3VLInt3_QHS<1,1,0b1000,0, "vmlal", "u", int_arm_neon_vmlalu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1887 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1888 | defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>; | 
|  | 1889 | defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1890 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1891 | //   VQDMLAL  : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1892 | defm VQDMLAL  : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal", "s", | 
|  | 1893 | int_arm_neon_vqdmlal>; | 
|  | 1894 | defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1895 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1896 | //   VMLS     : Vector Multiply Subtract (integer and floating-point) | 
| Bob Wilson | a9abf57 | 2009-10-03 04:41:21 +0000 | [diff] [blame] | 1897 | defm VMLS     : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1898 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; | 
|  | 1899 | def  VMLSfd   : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1900 | v2f32, fmul, fsub>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1901 | def  VMLSfq   : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1902 | v4f32, fmul, fsub>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 1903 | defm VMLSsl   : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1904 | IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>; | 
|  | 1905 | def  VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1906 | v2f32, fmul, fsub>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1907 | def  VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1908 | v4f32, v2f32, fmul, fsub>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1909 |  | 
|  | 1910 | def : Pat<(v8i16 (sub (v8i16 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1911 | (mul (v8i16 QPR:$src2), | 
|  | 1912 | (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))), | 
|  | 1913 | (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1914 | (v4i16 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1915 | (DSubReg_i16_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1916 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 1917 |  | 
|  | 1918 | def : Pat<(v4i32 (sub (v4i32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1919 | (mul (v4i32 QPR:$src2), | 
|  | 1920 | (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))), | 
|  | 1921 | (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1922 | (v2i32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1923 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1924 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1925 |  | 
|  | 1926 | def : Pat<(v4f32 (fsub (v4f32 QPR:$src1), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1927 | (fmul (v4f32 QPR:$src2), | 
|  | 1928 | (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))), | 
|  | 1929 | (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1930 | (v2f32 (EXTRACT_SUBREG QPR:$src3, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 1931 | (DSubReg_i32_reg imm:$lane))), | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1932 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 1933 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1934 | //   VMLSL    : Vector Multiply Subtract Long (Q -= D * D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1935 | defm VMLSLs   : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl", "s", int_arm_neon_vmlsls>; | 
|  | 1936 | defm VMLSLu   : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl", "u", int_arm_neon_vmlslu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1937 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1938 | defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>; | 
|  | 1939 | defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>; | 
| Anton Korobeynikov | 59e2b8e | 2009-09-08 15:22:32 +0000 | [diff] [blame] | 1940 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1941 | //   VQDMLSL  : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1942 | defm VQDMLSL  : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl", "s", | 
|  | 1943 | int_arm_neon_vqdmlsl>; | 
|  | 1944 | defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1945 |  | 
|  | 1946 | // Vector Subtract Operations. | 
|  | 1947 |  | 
|  | 1948 | //   VSUB     : Vector Subtract (integer and floating-point) | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1949 | defm VSUB     : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1950 | "vsub", "i", sub, 0>; | 
|  | 1951 | def  VSUBfd   : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1952 | v2f32, v2f32, fsub, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1953 | def  VSUBfq   : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1954 | v4f32, v4f32, fsub, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1955 | //   VSUBL    : Vector Subtract Long (Q = D - D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1956 | defm VSUBLs   : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl", "s", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1957 | int_arm_neon_vsubls, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1958 | defm VSUBLu   : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl", "u", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1959 | int_arm_neon_vsublu, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1960 | //   VSUBW    : Vector Subtract Wide (Q = Q - D) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1961 | defm VSUBWs   : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>; | 
|  | 1962 | defm VSUBWu   : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1963 | //   VHSUB    : Vector Halving Subtract | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1964 | defm VHSUBs   : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, | 
|  | 1965 | IIC_VBINi4Q, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1966 | "vhsub", "s", int_arm_neon_vhsubs, 0>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1967 | defm VHSUBu   : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, | 
|  | 1968 | IIC_VBINi4Q, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1969 | "vhsub", "u", int_arm_neon_vhsubu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1970 | //   VQSUB    : Vector Saturing Subtract | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1971 | defm VQSUBs   : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, | 
|  | 1972 | IIC_VBINi4Q, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1973 | "vqsub", "s", int_arm_neon_vqsubs, 0>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1974 | defm VQSUBu   : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, | 
|  | 1975 | IIC_VBINi4Q, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1976 | "vqsub", "u", int_arm_neon_vqsubu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1977 | //   VSUBHN   : Vector Subtract and Narrow Returning High Half (D = Q - Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1978 | defm VSUBHN   : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i", | 
|  | 1979 | int_arm_neon_vsubhn, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1980 | //   VRSUBHN  : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1981 | defm VRSUBHN  : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i", | 
|  | 1982 | int_arm_neon_vrsubhn, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1983 |  | 
|  | 1984 | // Vector Comparisons. | 
|  | 1985 |  | 
|  | 1986 | //   VCEQ     : Vector Compare Equal | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1987 | defm VCEQ     : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1988 | IIC_VBINi4Q, "vceq", "i", NEONvceq, 1>; | 
|  | 1989 | def  VCEQfd   : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1990 | NEONvceq, 1>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1991 | def  VCEQfq   : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 1992 | NEONvceq, 1>; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1993 | // For disassembly only. | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 1994 | defm VCEQz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i", | 
|  | 1995 | "$dst, $src, #0">; | 
| Johnny Chen | 886915e | 2010-02-23 00:33:12 +0000 | [diff] [blame] | 1996 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 1997 | //   VCGE     : Vector Compare Greater Than or Equal | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 1998 | defm VCGEs    : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 1999 | IIC_VBINi4Q, "vcge", "s", NEONvcge, 0>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2000 | defm VCGEu    : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2001 | IIC_VBINi4Q, "vcge", "u", NEONvcgeu, 0>; | 
|  | 2002 | def  VCGEfd   : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2003 | v2i32, v2f32, NEONvcge, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2004 | def  VCGEfq   : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2005 | NEONvcge, 0>; | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2006 | // For disassembly only. | 
|  | 2007 | defm VCGEz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s", | 
|  | 2008 | "$dst, $src, #0">; | 
|  | 2009 | // For disassembly only. | 
|  | 2010 | defm VCLEz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s", | 
|  | 2011 | "$dst, $src, #0">; | 
|  | 2012 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2013 | //   VCGT     : Vector Compare Greater Than | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2014 | defm VCGTs    : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2015 | IIC_VBINi4Q, "vcgt", "s", NEONvcgt, 0>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2016 | defm VCGTu    : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2017 | IIC_VBINi4Q, "vcgt", "u", NEONvcgtu, 0>; | 
|  | 2018 | def  VCGTfd   : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2019 | NEONvcgt, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2020 | def  VCGTfq   : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32, | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2021 | NEONvcgt, 0>; | 
| Johnny Chen | 21dbd6f | 2010-02-23 01:42:58 +0000 | [diff] [blame] | 2022 | // For disassembly only. | 
|  | 2023 | defm VCGTz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s", | 
|  | 2024 | "$dst, $src, #0">; | 
|  | 2025 | // For disassembly only. | 
|  | 2026 | defm VCLTz    : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s", | 
|  | 2027 | "$dst, $src, #0">; | 
|  | 2028 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2029 | //   VACGE    : Vector Absolute Compare Greater Than or Equal (aka VCAGE) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2030 | def  VACGEd   : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2031 | v2i32, v2f32, int_arm_neon_vacged, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2032 | def  VACGEq   : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2033 | v4i32, v4f32, int_arm_neon_vacgeq, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2034 | //   VACGT    : Vector Absolute Compare Greater Than (aka VCAGT) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2035 | def  VACGTd   : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2036 | v2i32, v2f32, int_arm_neon_vacgtd, 0>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2037 | def  VACGTq   : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt", "f32", | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2038 | v4i32, v4f32, int_arm_neon_vacgtq, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2039 | //   VTST     : Vector Test Bits | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2040 | defm VTST     : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Bob Wilson | 9349437 | 2010-01-17 06:35:17 +0000 | [diff] [blame] | 2041 | IIC_VBINi4Q, "vtst", "", NEONvtst, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2042 |  | 
|  | 2043 | // Vector Bitwise Operations. | 
|  | 2044 |  | 
|  | 2045 | //   VAND     : Vector Bitwise AND | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2046 | def  VANDd    : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", | 
|  | 2047 | v2i32, v2i32, and, 1>; | 
|  | 2048 | def  VANDq    : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", | 
|  | 2049 | v4i32, v4i32, and, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2050 |  | 
|  | 2051 | //   VEOR     : Vector Bitwise Exclusive OR | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2052 | def  VEORd    : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", | 
|  | 2053 | v2i32, v2i32, xor, 1>; | 
|  | 2054 | def  VEORq    : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", | 
|  | 2055 | v4i32, v4i32, xor, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2056 |  | 
|  | 2057 | //   VORR     : Vector Bitwise OR | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2058 | def  VORRd    : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", | 
|  | 2059 | v2i32, v2i32, or, 1>; | 
|  | 2060 | def  VORRq    : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", | 
|  | 2061 | v4i32, v4i32, or, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2062 |  | 
|  | 2063 | //   VBIC     : Vector Bitwise Bit Clear (AND NOT) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2064 | def  VBICd    : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2065 | (ins DPR:$src1, DPR:$src2), IIC_VBINiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2066 | "vbic", "$dst, $src1, $src2", "", | 
| Anton Korobeynikov | 7697d37 | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2067 | [(set DPR:$dst, (v2i32 (and DPR:$src1, | 
|  | 2068 | (vnot_conv DPR:$src2))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2069 | def  VBICq    : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2070 | (ins QPR:$src1, QPR:$src2), IIC_VBINiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2071 | "vbic", "$dst, $src1, $src2", "", | 
| Anton Korobeynikov | 7697d37 | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2072 | [(set QPR:$dst, (v4i32 (and QPR:$src1, | 
|  | 2073 | (vnot_conv QPR:$src2))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2074 |  | 
|  | 2075 | //   VORN     : Vector Bitwise OR NOT | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2076 | def  VORNd    : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst), | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2077 | (ins DPR:$src1, DPR:$src2), IIC_VBINiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2078 | "vorn", "$dst, $src1, $src2", "", | 
| Anton Korobeynikov | 7697d37 | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2079 | [(set DPR:$dst, (v2i32 (or DPR:$src1, | 
|  | 2080 | (vnot_conv DPR:$src2))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2081 | def  VORNq    : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2082 | (ins QPR:$src1, QPR:$src2), IIC_VBINiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2083 | "vorn", "$dst, $src1, $src2", "", | 
| Anton Korobeynikov | 7697d37 | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2084 | [(set QPR:$dst, (v4i32 (or QPR:$src1, | 
|  | 2085 | (vnot_conv QPR:$src2))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2086 |  | 
|  | 2087 | //   VMVN     : Vector Bitwise NOT | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2088 | def  VMVNd    : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2089 | (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2090 | "vmvn", "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2091 | [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2092 | def  VMVNq    : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2093 | (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2094 | "vmvn", "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2095 | [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>; | 
|  | 2096 | def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>; | 
|  | 2097 | def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>; | 
|  | 2098 |  | 
|  | 2099 | //   VBSL     : Vector Bitwise Select | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2100 | def  VBSLd    : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2101 | (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2102 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2103 | [(set DPR:$dst, | 
|  | 2104 | (v2i32 (or (and DPR:$src2, DPR:$src1), | 
| Anton Korobeynikov | 7697d37 | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2105 | (and DPR:$src3, (vnot_conv DPR:$src1)))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2106 | def  VBSLq    : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2107 | (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2108 | "vbsl", "$dst, $src2, $src3", "$src1 = $dst", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2109 | [(set QPR:$dst, | 
|  | 2110 | (v4i32 (or (and QPR:$src2, QPR:$src1), | 
| Anton Korobeynikov | 7697d37 | 2009-09-08 22:51:43 +0000 | [diff] [blame] | 2111 | (and QPR:$src3, (vnot_conv QPR:$src1)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2112 |  | 
|  | 2113 | //   VBIF     : Vector Bitwise Insert if False | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2114 | //              like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2115 | def  VBIFd    : N3VX<1, 0, 0b11, 0b0001, 0, 1, | 
|  | 2116 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), | 
|  | 2117 | IIC_VBINiD, "vbif", "$dst, $src2, $src3", "$src1 = $dst", | 
|  | 2118 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2119 | def  VBIFq    : N3VX<1, 0, 0b11, 0b0001, 1, 1, | 
|  | 2120 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), | 
|  | 2121 | IIC_VBINiQ, "vbif", "$dst, $src2, $src3", "$src1 = $dst", | 
|  | 2122 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2123 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2124 | //   VBIT     : Vector Bitwise Insert if True | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2125 | //              like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst", | 
| Johnny Chen | 1215c77 | 2010-02-09 23:05:23 +0000 | [diff] [blame] | 2126 | def  VBITd    : N3VX<1, 0, 0b10, 0b0001, 0, 1, | 
|  | 2127 | (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), | 
|  | 2128 | IIC_VBINiD, "vbit", "$dst, $src2, $src3", "$src1 = $dst", | 
|  | 2129 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2130 | def  VBITq    : N3VX<1, 0, 0b10, 0b0001, 1, 1, | 
|  | 2131 | (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), | 
|  | 2132 | IIC_VBINiQ, "vbit", "$dst, $src2, $src3", "$src1 = $dst", | 
|  | 2133 | [/* For disassembly only; pattern left blank */]>; | 
|  | 2134 |  | 
|  | 2135 | // VBIT/VBIF are not yet implemented.  The TwoAddress pass will not go looking | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2136 | // for equivalent operations with different register constraints; it just | 
|  | 2137 | // inserts copies. | 
|  | 2138 |  | 
|  | 2139 | // Vector Absolute Differences. | 
|  | 2140 |  | 
|  | 2141 | //   VABD     : Vector Absolute Difference | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2142 | defm VABDs    : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, | 
|  | 2143 | IIC_VBINi4Q, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2144 | "vabd", "s", int_arm_neon_vabds, 0>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2145 | defm VABDu    : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, | 
|  | 2146 | IIC_VBINi4Q, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2147 | "vabd", "u", int_arm_neon_vabdu, 0>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2148 | def  VABDfd   : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2149 | "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2150 | def  VABDfq   : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2151 | "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2152 |  | 
|  | 2153 | //   VABDL    : Vector Absolute Difference Long (Q = | D - D |) | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2154 | defm VABDLs   : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2155 | "vabdl", "s", int_arm_neon_vabdls, 0>; | 
| Evan Cheng | a33fc86 | 2009-11-21 06:21:52 +0000 | [diff] [blame] | 2156 | defm VABDLu   : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2157 | "vabdl", "u", int_arm_neon_vabdlu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2158 |  | 
|  | 2159 | //   VABA     : Vector Absolute Difference and Accumulate | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2160 | defm VABAs    : N3VInt3_QHS<0,0,0b0111,1, "vaba", "s", int_arm_neon_vabas>; | 
|  | 2161 | defm VABAu    : N3VInt3_QHS<1,0,0b0111,1, "vaba", "u", int_arm_neon_vabau>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2162 |  | 
|  | 2163 | //   VABAL    : Vector Absolute Difference and Accumulate Long (Q += | D - D |) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2164 | defm VABALs   : N3VLInt3_QHS<0,1,0b0101,0, "vabal", "s", int_arm_neon_vabals>; | 
|  | 2165 | defm VABALu   : N3VLInt3_QHS<1,1,0b0101,0, "vabal", "u", int_arm_neon_vabalu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2166 |  | 
|  | 2167 | // Vector Maximum and Minimum. | 
|  | 2168 |  | 
|  | 2169 | //   VMAX     : Vector Maximum | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2170 | defm VMAXs    : N3VInt_QHS<0,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2171 | IIC_VBINi4Q, "vmax", "s", int_arm_neon_vmaxs, 1>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2172 | defm VMAXu    : N3VInt_QHS<1,0,0b0110,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2173 | IIC_VBINi4Q, "vmax", "u", int_arm_neon_vmaxu, 1>; | 
|  | 2174 | def  VMAXfd   : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax", "f32", | 
|  | 2175 | v2f32, v2f32, int_arm_neon_vmaxs, 1>; | 
|  | 2176 | def  VMAXfq   : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax", "f32", | 
|  | 2177 | v4f32, v4f32, int_arm_neon_vmaxs, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2178 |  | 
|  | 2179 | //   VMIN     : Vector Minimum | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2180 | defm VMINs    : N3VInt_QHS<0,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2181 | IIC_VBINi4Q, "vmin", "s", int_arm_neon_vmins, 1>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2182 | defm VMINu    : N3VInt_QHS<1,0,0b0110,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2183 | IIC_VBINi4Q, "vmin", "u", int_arm_neon_vminu, 1>; | 
|  | 2184 | def  VMINfd   : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin", "f32", | 
|  | 2185 | v2f32, v2f32, int_arm_neon_vmins, 1>; | 
|  | 2186 | def  VMINfq   : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin", "f32", | 
|  | 2187 | v4f32, v4f32, int_arm_neon_vmins, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2188 |  | 
|  | 2189 | // Vector Pairwise Operations. | 
|  | 2190 |  | 
|  | 2191 | //   VPADD    : Vector Pairwise Add | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2192 | def  VPADDi8  : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd", "i8", | 
|  | 2193 | v8i8, v8i8, int_arm_neon_vpadd, 0>; | 
|  | 2194 | def  VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd", "i16", | 
|  | 2195 | v4i16, v4i16, int_arm_neon_vpadd, 0>; | 
|  | 2196 | def  VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd", "i32", | 
|  | 2197 | v2i32, v2i32, int_arm_neon_vpadd, 0>; | 
|  | 2198 | def  VPADDf   : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd", "f32", | 
|  | 2199 | v2f32, v2f32, int_arm_neon_vpadd, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2200 |  | 
|  | 2201 | //   VPADDL   : Vector Pairwise Add Long | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2202 | defm VPADDLs  : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2203 | int_arm_neon_vpaddls>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2204 | defm VPADDLu  : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2205 | int_arm_neon_vpaddlu>; | 
|  | 2206 |  | 
|  | 2207 | //   VPADAL   : Vector Pairwise Add and Accumulate Long | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2208 | defm VPADALs  : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2209 | int_arm_neon_vpadals>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2210 | defm VPADALu  : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2211 | int_arm_neon_vpadalu>; | 
|  | 2212 |  | 
|  | 2213 | //   VPMAX    : Vector Pairwise Maximum | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2214 | def  VPMAXs8  : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "s8", | 
|  | 2215 | v8i8, v8i8, int_arm_neon_vpmaxs, 0>; | 
|  | 2216 | def  VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "s16", | 
|  | 2217 | v4i16, v4i16, int_arm_neon_vpmaxs, 0>; | 
|  | 2218 | def  VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "s32", | 
|  | 2219 | v2i32, v2i32, int_arm_neon_vpmaxs, 0>; | 
|  | 2220 | def  VPMAXu8  : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax", "u8", | 
|  | 2221 | v8i8, v8i8, int_arm_neon_vpmaxu, 0>; | 
|  | 2222 | def  VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax", "u16", | 
|  | 2223 | v4i16, v4i16, int_arm_neon_vpmaxu, 0>; | 
|  | 2224 | def  VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax", "u32", | 
|  | 2225 | v2i32, v2i32, int_arm_neon_vpmaxu, 0>; | 
|  | 2226 | def  VPMAXf   : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax", "f32", | 
|  | 2227 | v2f32, v2f32, int_arm_neon_vpmaxs, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2228 |  | 
|  | 2229 | //   VPMIN    : Vector Pairwise Minimum | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2230 | def  VPMINs8  : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "s8", | 
|  | 2231 | v8i8, v8i8, int_arm_neon_vpmins, 0>; | 
|  | 2232 | def  VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "s16", | 
|  | 2233 | v4i16, v4i16, int_arm_neon_vpmins, 0>; | 
|  | 2234 | def  VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "s32", | 
|  | 2235 | v2i32, v2i32, int_arm_neon_vpmins, 0>; | 
|  | 2236 | def  VPMINu8  : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin", "u8", | 
|  | 2237 | v8i8, v8i8, int_arm_neon_vpminu, 0>; | 
|  | 2238 | def  VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin", "u16", | 
|  | 2239 | v4i16, v4i16, int_arm_neon_vpminu, 0>; | 
|  | 2240 | def  VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin", "u32", | 
|  | 2241 | v2i32, v2i32, int_arm_neon_vpminu, 0>; | 
|  | 2242 | def  VPMINf   : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin", "f32", | 
|  | 2243 | v2f32, v2f32, int_arm_neon_vpmins, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2244 |  | 
|  | 2245 | // Vector Reciprocal and Reciprocal Square Root Estimate and Step. | 
|  | 2246 |  | 
|  | 2247 | //   VRECPE   : Vector Reciprocal Estimate | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2248 | def  VRECPEd  : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2249 | IIC_VUNAD, "vrecpe", "u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2250 | v2i32, v2i32, int_arm_neon_vrecpe>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2251 | def  VRECPEq  : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2252 | IIC_VUNAQ, "vrecpe", "u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2253 | v4i32, v4i32, int_arm_neon_vrecpe>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2254 | def  VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2255 | IIC_VUNAD, "vrecpe", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2256 | v2f32, v2f32, int_arm_neon_vrecpe>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2257 | def  VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2258 | IIC_VUNAQ, "vrecpe", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2259 | v4f32, v4f32, int_arm_neon_vrecpe>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2260 |  | 
|  | 2261 | //   VRECPS   : Vector Reciprocal Step | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2262 | def  VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, | 
|  | 2263 | IIC_VRECSD, "vrecps", "f32", | 
|  | 2264 | v2f32, v2f32, int_arm_neon_vrecps, 1>; | 
|  | 2265 | def  VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, | 
|  | 2266 | IIC_VRECSQ, "vrecps", "f32", | 
|  | 2267 | v4f32, v4f32, int_arm_neon_vrecps, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2268 |  | 
|  | 2269 | //   VRSQRTE  : Vector Reciprocal Square Root Estimate | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2270 | def  VRSQRTEd  : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2271 | IIC_VUNAD, "vrsqrte", "u32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2272 | v2i32, v2i32, int_arm_neon_vrsqrte>; | 
|  | 2273 | def  VRSQRTEq  : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2274 | IIC_VUNAQ, "vrsqrte", "u32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2275 | v4i32, v4i32, int_arm_neon_vrsqrte>; | 
|  | 2276 | def  VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2277 | IIC_VUNAD, "vrsqrte", "f32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2278 | v2f32, v2f32, int_arm_neon_vrsqrte>; | 
|  | 2279 | def  VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2280 | IIC_VUNAQ, "vrsqrte", "f32", | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2281 | v4f32, v4f32, int_arm_neon_vrsqrte>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2282 |  | 
|  | 2283 | //   VRSQRTS  : Vector Reciprocal Square Root Step | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2284 | def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, | 
|  | 2285 | IIC_VRECSD, "vrsqrts", "f32", | 
|  | 2286 | v2f32, v2f32, int_arm_neon_vrsqrts, 1>; | 
|  | 2287 | def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, | 
|  | 2288 | IIC_VRECSQ, "vrsqrts", "f32", | 
|  | 2289 | v4f32, v4f32, int_arm_neon_vrsqrts, 1>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2290 |  | 
|  | 2291 | // Vector Shifts. | 
|  | 2292 |  | 
|  | 2293 | //   VSHL     : Vector Shift | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2294 | defm VSHLs    : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2295 | IIC_VSHLiQ, "vshl", "s", int_arm_neon_vshifts, 0>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2296 | defm VSHLu    : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2297 | IIC_VSHLiQ, "vshl", "u", int_arm_neon_vshiftu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2298 | //   VSHL     : Vector Shift Left (Immediate) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2299 | defm VSHLi    : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2300 | //   VSHR     : Vector Shift Right (Immediate) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2301 | defm VSHRs    : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs>; | 
|  | 2302 | defm VSHRu    : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2303 |  | 
|  | 2304 | //   VSHLL    : Vector Shift Left Long | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2305 | defm VSHLLs   : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>; | 
|  | 2306 | defm VSHLLu   : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2307 |  | 
|  | 2308 | //   VSHLL    : Vector Shift Left Long (with maximum shift count) | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2309 | class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2310 | bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy, | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2311 | ValueType OpTy, SDNode OpNode> | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2312 | : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt, | 
|  | 2313 | ResTy, OpTy, OpNode> { | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2314 | let Inst{21-16} = op21_16; | 
|  | 2315 | } | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2316 | def  VSHLLi8  : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2317 | v8i16, v8i8, NEONvshlli>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2318 | def  VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2319 | v4i32, v4i16, NEONvshlli>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2320 | def  VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2321 | v2i64, v2i32, NEONvshlli>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2322 |  | 
|  | 2323 | //   VSHRN    : Vector Shift Right and Narrow | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2324 | defm VSHRN    : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i", | 
|  | 2325 | NEONvshrn>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2326 |  | 
|  | 2327 | //   VRSHL    : Vector Rounding Shift | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2328 | defm VRSHLs   : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2329 | IIC_VSHLi4Q, "vrshl", "s", int_arm_neon_vrshifts,0>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2330 | defm VRSHLu   : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2331 | IIC_VSHLi4Q, "vrshl", "u", int_arm_neon_vrshiftu,0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2332 | //   VRSHR    : Vector Rounding Shift Right | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2333 | defm VRSHRs   : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs>; | 
|  | 2334 | defm VRSHRu   : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2335 |  | 
|  | 2336 | //   VRSHRN   : Vector Rounding Shift Right and Narrow | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2337 | defm VRSHRN   : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2338 | NEONvrshrn>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2339 |  | 
|  | 2340 | //   VQSHL    : Vector Saturating Shift | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2341 | defm VQSHLs   : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2342 | IIC_VSHLi4Q, "vqshl", "s", int_arm_neon_vqshifts,0>; | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2343 | defm VQSHLu   : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2344 | IIC_VSHLi4Q, "vqshl", "u", int_arm_neon_vqshiftu,0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2345 | //   VQSHL    : Vector Saturating Shift Left (Immediate) | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2346 | defm VQSHLsi  : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s", NEONvqshls>; | 
|  | 2347 | defm VQSHLui  : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u", NEONvqshlu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2348 | //   VQSHLU   : Vector Saturating Shift Left (Immediate, Unsigned) | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2349 | defm VQSHLsu  : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D, "vqshlu","s",NEONvqshlsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2350 |  | 
|  | 2351 | //   VQSHRN   : Vector Saturating Shift Right and Narrow | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2352 | defm VQSHRNs  : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2353 | NEONvqshrns>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2354 | defm VQSHRNu  : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2355 | NEONvqshrnu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2356 |  | 
|  | 2357 | //   VQSHRUN  : Vector Saturating Shift Right and Narrow (Unsigned) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2358 | defm VQSHRUN  : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2359 | NEONvqshrnsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2360 |  | 
|  | 2361 | //   VQRSHL   : Vector Saturating Rounding Shift | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2362 | defm VQRSHLs  : N3VInt_QHSD<0,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2363 | IIC_VSHLi4Q, "vqrshl", "s", | 
|  | 2364 | int_arm_neon_vqrshifts, 0>; | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2365 | defm VQRSHLu  : N3VInt_QHSD<1,0,0b0101,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2366 | IIC_VSHLi4Q, "vqrshl", "u", | 
|  | 2367 | int_arm_neon_vqrshiftu, 0>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2368 |  | 
|  | 2369 | //   VQRSHRN  : Vector Saturating Rounding Shift Right and Narrow | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2370 | defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2371 | NEONvqrshrns>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2372 | defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2373 | NEONvqrshrnu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2374 |  | 
|  | 2375 | //   VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned) | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2376 | defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s", | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2377 | NEONvqrshrnsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2378 |  | 
|  | 2379 | //   VSRA     : Vector Shift Right and Accumulate | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2380 | defm VSRAs    : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>; | 
|  | 2381 | defm VSRAu    : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2382 | //   VRSRA    : Vector Rounding Shift Right and Accumulate | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2383 | defm VRSRAs   : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; | 
|  | 2384 | defm VRSRAu   : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2385 |  | 
|  | 2386 | //   VSLI     : Vector Shift Left and Insert | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2387 | defm VSLI     : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2388 | //   VSRI     : Vector Shift Right and Insert | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2389 | defm VSRI     : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2390 |  | 
|  | 2391 | // Vector Absolute and Saturating Absolute. | 
|  | 2392 |  | 
|  | 2393 | //   VABS     : Vector Absolute Value | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2394 | defm VABS     : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2395 | IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2396 | int_arm_neon_vabs>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2397 | def  VABSfd   : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2398 | IIC_VUNAD, "vabs", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2399 | v2f32, v2f32, int_arm_neon_vabs>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2400 | def  VABSfq   : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2401 | IIC_VUNAQ, "vabs", "f32", | 
| Bob Wilson | 12842f9 | 2009-08-11 05:39:44 +0000 | [diff] [blame] | 2402 | v4f32, v4f32, int_arm_neon_vabs>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2403 |  | 
|  | 2404 | //   VQABS    : Vector Saturating Absolute Value | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2405 | defm VQABS    : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2406 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2407 | int_arm_neon_vqabs>; | 
|  | 2408 |  | 
|  | 2409 | // Vector Negate. | 
|  | 2410 |  | 
|  | 2411 | def vneg      : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>; | 
|  | 2412 | def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>; | 
|  | 2413 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2414 | class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2415 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2416 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2417 | [(set DPR:$dst, (Ty (vneg DPR:$src)))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2418 | class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2419 | : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2420 | IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2421 | [(set QPR:$dst, (Ty (vneg QPR:$src)))]>; | 
|  | 2422 |  | 
|  | 2423 | //   VNEG     : Vector Negate | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2424 | def  VNEGs8d  : VNEGD<0b00, "vneg", "s8", v8i8>; | 
|  | 2425 | def  VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>; | 
|  | 2426 | def  VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>; | 
|  | 2427 | def  VNEGs8q  : VNEGQ<0b00, "vneg", "s8", v16i8>; | 
|  | 2428 | def  VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>; | 
|  | 2429 | def  VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2430 |  | 
|  | 2431 | //   VNEG     : Vector Negate (floating-point) | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 2432 | def  VNEGfd   : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2433 | (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2434 | "vneg", "f32", "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2435 | [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>; | 
|  | 2436 | def  VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2437 | (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2438 | "vneg", "f32", "$dst, $src", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2439 | [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>; | 
|  | 2440 |  | 
|  | 2441 | def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>; | 
|  | 2442 | def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>; | 
|  | 2443 | def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>; | 
|  | 2444 | def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>; | 
|  | 2445 | def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>; | 
|  | 2446 | def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>; | 
|  | 2447 |  | 
|  | 2448 | //   VQNEG    : Vector Saturating Negate | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2449 | defm VQNEG    : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2450 | IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2451 | int_arm_neon_vqneg>; | 
|  | 2452 |  | 
|  | 2453 | // Vector Bit Counting Operations. | 
|  | 2454 |  | 
|  | 2455 | //   VCLS     : Vector Count Leading Sign Bits | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2456 | defm VCLS     : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2457 | IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2458 | int_arm_neon_vcls>; | 
|  | 2459 | //   VCLZ     : Vector Count Leading Zeros | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2460 | defm VCLZ     : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2461 | IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2462 | int_arm_neon_vclz>; | 
|  | 2463 | //   VCNT     : Vector Count One Bits | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2464 | def  VCNTd    : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2465 | IIC_VCNTiD, "vcnt", "8", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2466 | v8i8, v8i8, int_arm_neon_vcnt>; | 
| David Goodwin | afcaf79 | 2009-09-23 21:38:08 +0000 | [diff] [blame] | 2467 | def  VCNTq    : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2468 | IIC_VCNTiQ, "vcnt", "8", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2469 | v16i8, v16i8, int_arm_neon_vcnt>; | 
|  | 2470 |  | 
|  | 2471 | // Vector Move Operations. | 
|  | 2472 |  | 
|  | 2473 | //   VMOV     : Vector Move (Register) | 
|  | 2474 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2475 | def  VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src), | 
|  | 2476 | IIC_VMOVD, "vmov", "$dst, $src", "", []>; | 
|  | 2477 | def  VMOVQ    : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src), | 
|  | 2478 | IIC_VMOVD, "vmov", "$dst, $src", "", []>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2479 |  | 
|  | 2480 | //   VMOV     : Vector Move (Immediate) | 
|  | 2481 |  | 
|  | 2482 | // VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm. | 
|  | 2483 | def VMOV_get_imm8 : SDNodeXForm<build_vector, [{ | 
|  | 2484 | return ARM::getVMOVImm(N, 1, *CurDAG); | 
|  | 2485 | }]>; | 
|  | 2486 | def vmovImm8 : PatLeaf<(build_vector), [{ | 
|  | 2487 | return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0; | 
|  | 2488 | }], VMOV_get_imm8>; | 
|  | 2489 |  | 
|  | 2490 | // VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm. | 
|  | 2491 | def VMOV_get_imm16 : SDNodeXForm<build_vector, [{ | 
|  | 2492 | return ARM::getVMOVImm(N, 2, *CurDAG); | 
|  | 2493 | }]>; | 
|  | 2494 | def vmovImm16 : PatLeaf<(build_vector), [{ | 
|  | 2495 | return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0; | 
|  | 2496 | }], VMOV_get_imm16>; | 
|  | 2497 |  | 
|  | 2498 | // VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm. | 
|  | 2499 | def VMOV_get_imm32 : SDNodeXForm<build_vector, [{ | 
|  | 2500 | return ARM::getVMOVImm(N, 4, *CurDAG); | 
|  | 2501 | }]>; | 
|  | 2502 | def vmovImm32 : PatLeaf<(build_vector), [{ | 
|  | 2503 | return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0; | 
|  | 2504 | }], VMOV_get_imm32>; | 
|  | 2505 |  | 
|  | 2506 | // VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm. | 
|  | 2507 | def VMOV_get_imm64 : SDNodeXForm<build_vector, [{ | 
|  | 2508 | return ARM::getVMOVImm(N, 8, *CurDAG); | 
|  | 2509 | }]>; | 
|  | 2510 | def vmovImm64 : PatLeaf<(build_vector), [{ | 
|  | 2511 | return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0; | 
|  | 2512 | }], VMOV_get_imm64>; | 
|  | 2513 |  | 
|  | 2514 | // Note: Some of the cmode bits in the following VMOV instructions need to | 
|  | 2515 | // be encoded based on the immed values. | 
|  | 2516 |  | 
|  | 2517 | def VMOVv8i8  : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2518 | (ins h8imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2519 | "vmov", "i8", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2520 | [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>; | 
|  | 2521 | def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2522 | (ins h8imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2523 | "vmov", "i8", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2524 | [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>; | 
|  | 2525 |  | 
| Johnny Chen | ee536b0 | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2526 | def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 0, {?}, 1, (outs DPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2527 | (ins h16imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2528 | "vmov", "i16", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2529 | [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>; | 
| Johnny Chen | ee536b0 | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2530 | def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,?}, 0, 1, {?}, 1, (outs QPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2531 | (ins h16imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2532 | "vmov", "i16", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2533 | [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>; | 
|  | 2534 |  | 
| Johnny Chen | ee536b0 | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2535 | def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, {?}, 1, (outs DPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2536 | (ins h32imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2537 | "vmov", "i32", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2538 | [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>; | 
| Johnny Chen | ee536b0 | 2009-12-01 00:02:02 +0000 | [diff] [blame] | 2539 | def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, {?}, 1, (outs QPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2540 | (ins h32imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2541 | "vmov", "i32", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2542 | [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>; | 
|  | 2543 |  | 
|  | 2544 | def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2545 | (ins h64imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2546 | "vmov", "i64", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2547 | [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>; | 
|  | 2548 | def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst), | 
| Bob Wilson | d95ccd6 | 2009-11-06 23:33:28 +0000 | [diff] [blame] | 2549 | (ins h64imm:$SIMM), IIC_VMOVImm, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2550 | "vmov", "i64", "$dst, $SIMM", "", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2551 | [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>; | 
|  | 2552 |  | 
|  | 2553 | //   VMOV     : Vector Get Lane (move scalar to ARM core register) | 
|  | 2554 |  | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2555 | def VGETLNs8  : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2556 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2557 | IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2558 | [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src), | 
|  | 2559 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2560 | def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2561 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2562 | IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2563 | [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src), | 
|  | 2564 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2565 | def VGETLNu8  : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2566 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2567 | IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2568 | [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src), | 
|  | 2569 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2570 | def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1}, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2571 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2572 | IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2573 | [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src), | 
|  | 2574 | imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2575 | def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00, | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2576 | (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2577 | IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2578 | [(set GPR:$dst, (extractelt (v2i32 DPR:$src), | 
|  | 2579 | imm:$lane))]>; | 
|  | 2580 | // def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td | 
|  | 2581 | def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane), | 
|  | 2582 | (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2583 | (DSubReg_i8_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2584 | (SubReg_i8_lane imm:$lane))>; | 
|  | 2585 | def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane), | 
|  | 2586 | (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2587 | (DSubReg_i16_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2588 | (SubReg_i16_lane imm:$lane))>; | 
|  | 2589 | def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane), | 
|  | 2590 | (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2591 | (DSubReg_i8_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2592 | (SubReg_i8_lane imm:$lane))>; | 
|  | 2593 | def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane), | 
|  | 2594 | (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2595 | (DSubReg_i16_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2596 | (SubReg_i16_lane imm:$lane))>; | 
|  | 2597 | def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane), | 
|  | 2598 | (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2599 | (DSubReg_i32_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2600 | (SubReg_i32_lane imm:$lane))>; | 
| Anton Korobeynikov | cd41d07 | 2009-08-28 23:41:26 +0000 | [diff] [blame] | 2601 | def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2602 | (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)), | 
| Anton Korobeynikov | 8d0fbeb | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2603 | (SSubReg_f32_reg imm:$src2))>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2604 | def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2), | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2605 | (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)), | 
| Anton Korobeynikov | 8d0fbeb | 2009-09-12 22:21:08 +0000 | [diff] [blame] | 2606 | (SSubReg_f32_reg imm:$src2))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2607 | //def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2608 | //          (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2609 | def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2610 | (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2611 |  | 
|  | 2612 |  | 
|  | 2613 | //   VMOV     : Vector Set Lane (move ARM core register to scalar) | 
|  | 2614 |  | 
|  | 2615 | let Constraints = "$src1 = $dst" in { | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2616 | def VSETLNi8  : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2617 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2618 | IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2619 | [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1), | 
|  | 2620 | GPR:$src2, imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2621 | def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2622 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2623 | IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2624 | [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1), | 
|  | 2625 | GPR:$src2, imm:$lane))]>; | 
| Johnny Chen | ebc60ef | 2009-11-23 17:48:17 +0000 | [diff] [blame] | 2626 | def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 2627 | (ins DPR:$src1, GPR:$src2, nohash_imm:$lane), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2628 | IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2629 | [(set DPR:$dst, (insertelt (v2i32 DPR:$src1), | 
|  | 2630 | GPR:$src2, imm:$lane))]>; | 
|  | 2631 | } | 
|  | 2632 | def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane), | 
|  | 2633 | (v16i8 (INSERT_SUBREG QPR:$src1, | 
|  | 2634 | (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2635 | (DSubReg_i8_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2636 | GPR:$src2, (SubReg_i8_lane imm:$lane)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2637 | (DSubReg_i8_reg imm:$lane)))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2638 | def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane), | 
|  | 2639 | (v8i16 (INSERT_SUBREG QPR:$src1, | 
|  | 2640 | (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2641 | (DSubReg_i16_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2642 | GPR:$src2, (SubReg_i16_lane imm:$lane)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2643 | (DSubReg_i16_reg imm:$lane)))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2644 | def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane), | 
|  | 2645 | (v4i32 (INSERT_SUBREG QPR:$src1, | 
|  | 2646 | (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1, | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2647 | (DSubReg_i32_reg imm:$lane))), | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2648 | GPR:$src2, (SubReg_i32_lane imm:$lane)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2649 | (DSubReg_i32_reg imm:$lane)))>; | 
|  | 2650 |  | 
| Anton Korobeynikov | 3681144 | 2009-08-30 19:06:39 +0000 | [diff] [blame] | 2651 | def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 0f38d98 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2652 | (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)), | 
|  | 2653 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2654 | def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 0f38d98 | 2009-11-02 00:11:39 +0000 | [diff] [blame] | 2655 | (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)), | 
|  | 2656 | SPR:$src2, (SSubReg_f32_reg imm:$src3))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2657 |  | 
|  | 2658 | //def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2659 | //          (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2660 | def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)), | 
| Anton Korobeynikov | 7167f33 | 2009-08-08 14:06:07 +0000 | [diff] [blame] | 2661 | (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2662 |  | 
| Anton Korobeynikov | 58ebae4 | 2009-08-27 14:38:44 +0000 | [diff] [blame] | 2663 | def : Pat<(v2f32 (scalar_to_vector SPR:$src)), | 
|  | 2664 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>; | 
|  | 2665 | def : Pat<(v2f64 (scalar_to_vector DPR:$src)), | 
|  | 2666 | (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>; | 
|  | 2667 | def : Pat<(v4f32 (scalar_to_vector SPR:$src)), | 
|  | 2668 | (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>; | 
|  | 2669 |  | 
| Anton Korobeynikov | 076f105 | 2009-08-27 16:10:17 +0000 | [diff] [blame] | 2670 | def : Pat<(v8i8 (scalar_to_vector GPR:$src)), | 
|  | 2671 | (VSETLNi8  (v8i8  (IMPLICIT_DEF)), GPR:$src, (i32 0))>; | 
|  | 2672 | def : Pat<(v4i16 (scalar_to_vector GPR:$src)), | 
|  | 2673 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; | 
|  | 2674 | def : Pat<(v2i32 (scalar_to_vector GPR:$src)), | 
|  | 2675 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>; | 
|  | 2676 |  | 
|  | 2677 | def : Pat<(v16i8 (scalar_to_vector GPR:$src)), | 
|  | 2678 | (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)), | 
|  | 2679 | (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)), | 
|  | 2680 | arm_dsubreg_0)>; | 
|  | 2681 | def : Pat<(v8i16 (scalar_to_vector GPR:$src)), | 
|  | 2682 | (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)), | 
|  | 2683 | (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)), | 
|  | 2684 | arm_dsubreg_0)>; | 
|  | 2685 | def : Pat<(v4i32 (scalar_to_vector GPR:$src)), | 
|  | 2686 | (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)), | 
|  | 2687 | (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)), | 
|  | 2688 | arm_dsubreg_0)>; | 
|  | 2689 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2690 | //   VDUP     : Vector Duplicate (from ARM core register to all elements) | 
|  | 2691 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2692 | class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2693 | : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2694 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2695 | [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2696 | class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty> | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2697 | : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2698 | IIC_VMOVIS, "vdup", Dt, "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2699 | [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2700 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2701 | def  VDUP8d   : VDUPD<0b11101100, 0b00, "8", v8i8>; | 
|  | 2702 | def  VDUP16d  : VDUPD<0b11101000, 0b01, "16", v4i16>; | 
|  | 2703 | def  VDUP32d  : VDUPD<0b11101000, 0b00, "32", v2i32>; | 
|  | 2704 | def  VDUP8q   : VDUPQ<0b11101110, 0b00, "8", v16i8>; | 
|  | 2705 | def  VDUP16q  : VDUPQ<0b11101010, 0b01, "16", v8i16>; | 
|  | 2706 | def  VDUP32q  : VDUPQ<0b11101010, 0b00, "32", v4i32>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2707 |  | 
|  | 2708 | def  VDUPfd   : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2709 | IIC_VMOVIS, "vdup", "32", "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2710 | [(set DPR:$dst, (v2f32 (NEONvdup | 
|  | 2711 | (f32 (bitconvert GPR:$src)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2712 | def  VDUPfq   : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2713 | IIC_VMOVIS, "vdup", "32", "$dst, $src", | 
| Bob Wilson | eb54d51 | 2009-08-14 05:13:08 +0000 | [diff] [blame] | 2714 | [(set QPR:$dst, (v4f32 (NEONvdup | 
|  | 2715 | (f32 (bitconvert GPR:$src)))))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2716 |  | 
|  | 2717 | //   VDUP     : Vector Duplicate Lane (from scalar to all elements) | 
|  | 2718 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2719 | class VDUPLND<bits<2> op19_18, bits<2> op17_16, | 
|  | 2720 | string OpcodeStr, string Dt, ValueType Ty> | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 2721 | : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2722 | (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2723 | OpcodeStr, Dt, "$dst, $src[$lane]", "", | 
| Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 2724 | [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2725 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2726 | class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, string Dt, | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 2727 | ValueType ResTy, ValueType OpTy> | 
|  | 2728 | : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2729 | (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2730 | OpcodeStr, Dt, "$dst, $src[$lane]", "", | 
| Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 2731 | [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2732 |  | 
| Bob Wilson | bd3650c | 2009-10-21 02:15:46 +0000 | [diff] [blame] | 2733 | // Inst{19-16} is partially specified depending on the element size. | 
|  | 2734 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2735 | def VDUPLN8d  : VDUPLND<{?,?}, {?,1}, "vdup", "8", v8i8>; | 
|  | 2736 | def VDUPLN16d : VDUPLND<{?,?}, {1,0}, "vdup", "16", v4i16>; | 
|  | 2737 | def VDUPLN32d : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2i32>; | 
|  | 2738 | def VDUPLNfd  : VDUPLND<{?,1}, {0,0}, "vdup", "32", v2f32>; | 
|  | 2739 | def VDUPLN8q  : VDUPLNQ<{?,?}, {?,1}, "vdup", "8", v16i8, v8i8>; | 
|  | 2740 | def VDUPLN16q : VDUPLNQ<{?,?}, {1,0}, "vdup", "16", v8i16, v4i16>; | 
|  | 2741 | def VDUPLN32q : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4i32, v2i32>; | 
|  | 2742 | def VDUPLNfq  : VDUPLNQ<{?,1}, {0,0}, "vdup", "32", v4f32, v2f32>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2743 |  | 
| Bob Wilson | cce31f6 | 2009-08-14 05:08:32 +0000 | [diff] [blame] | 2744 | def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)), | 
|  | 2745 | (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src, | 
|  | 2746 | (DSubReg_i8_reg imm:$lane))), | 
|  | 2747 | (SubReg_i8_lane imm:$lane)))>; | 
|  | 2748 | def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)), | 
|  | 2749 | (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src, | 
|  | 2750 | (DSubReg_i16_reg imm:$lane))), | 
|  | 2751 | (SubReg_i16_lane imm:$lane)))>; | 
|  | 2752 | def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)), | 
|  | 2753 | (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src, | 
|  | 2754 | (DSubReg_i32_reg imm:$lane))), | 
|  | 2755 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2756 | def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)), | 
|  | 2757 | (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src, | 
|  | 2758 | (DSubReg_i32_reg imm:$lane))), | 
|  | 2759 | (SubReg_i32_lane imm:$lane)))>; | 
|  | 2760 |  | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 2761 | def  VDUPfdf  : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0, | 
|  | 2762 | (outs DPR:$dst), (ins SPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2763 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 2764 | [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>; | 
| Anton Korobeynikov | 23b28cb | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 2765 |  | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 2766 | def  VDUPfqf  : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0, | 
|  | 2767 | (outs QPR:$dst), (ins SPR:$src), | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2768 | IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "", | 
| Johnny Chen | b6528d3 | 2009-11-23 21:00:43 +0000 | [diff] [blame] | 2769 | [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>; | 
| Anton Korobeynikov | 23b28cb | 2009-08-07 22:36:50 +0000 | [diff] [blame] | 2770 |  | 
| Anton Korobeynikov | f0da41c | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 2771 | def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)), | 
|  | 2772 | (INSERT_SUBREG QPR:$src, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2773 | (i64 (EXTRACT_SUBREG QPR:$src, | 
|  | 2774 | (DSubReg_f64_reg imm:$lane))), | 
| Anton Korobeynikov | f0da41c | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 2775 | (DSubReg_f64_other_reg imm:$lane))>; | 
|  | 2776 | def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)), | 
|  | 2777 | (INSERT_SUBREG QPR:$src, | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 2778 | (f64 (EXTRACT_SUBREG QPR:$src, | 
|  | 2779 | (DSubReg_f64_reg imm:$lane))), | 
| Anton Korobeynikov | f0da41c | 2009-09-02 21:21:28 +0000 | [diff] [blame] | 2780 | (DSubReg_f64_other_reg imm:$lane))>; | 
|  | 2781 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2782 | //   VMOVN    : Vector Narrowing Move | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2783 | defm VMOVN    : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, | 
|  | 2784 | "vmovn", "i", int_arm_neon_vmovn>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2785 | //   VQMOVN   : Vector Saturating Narrowing Move | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2786 | defm VQMOVNs  : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, | 
|  | 2787 | "vqmovn", "s", int_arm_neon_vqmovns>; | 
|  | 2788 | defm VQMOVNu  : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, | 
|  | 2789 | "vqmovn", "u", int_arm_neon_vqmovnu>; | 
|  | 2790 | defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, | 
|  | 2791 | "vqmovun", "s", int_arm_neon_vqmovnsu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2792 | //   VMOVL    : Vector Lengthening Move | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2793 | defm VMOVLs   : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s", | 
|  | 2794 | int_arm_neon_vmovls>; | 
|  | 2795 | defm VMOVLu   : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u", | 
|  | 2796 | int_arm_neon_vmovlu>; | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2797 |  | 
|  | 2798 | // Vector Conversions. | 
|  | 2799 |  | 
|  | 2800 | //   VCVT     : Vector Convert Between Floating-Point and Integers | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2801 | def  VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2802 | v2i32, v2f32, fp_to_sint>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2803 | def  VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2804 | v2i32, v2f32, fp_to_uint>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2805 | def  VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2806 | v2f32, v2i32, sint_to_fp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2807 | def  VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2808 | v2f32, v2i32, uint_to_fp>; | 
|  | 2809 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2810 | def  VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2811 | v4i32, v4f32, fp_to_sint>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2812 | def  VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2813 | v4i32, v4f32, fp_to_uint>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2814 | def  VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2815 | v4f32, v4i32, sint_to_fp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2816 | def  VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2817 | v4f32, v4i32, uint_to_fp>; | 
|  | 2818 |  | 
|  | 2819 | //   VCVT     : Vector Convert Between Floating-Point and Fixed-Point. | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2820 | def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2821 | v2i32, v2f32, int_arm_neon_vcvtfp2fxs>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2822 | def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2823 | v2i32, v2f32, int_arm_neon_vcvtfp2fxu>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2824 | def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2825 | v2f32, v2i32, int_arm_neon_vcvtfxs2fp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2826 | def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2827 | v2f32, v2i32, int_arm_neon_vcvtfxu2fp>; | 
|  | 2828 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2829 | def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2830 | v4i32, v4f32, int_arm_neon_vcvtfp2fxs>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2831 | def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2832 | v4i32, v4f32, int_arm_neon_vcvtfp2fxu>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2833 | def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2834 | v4f32, v4i32, int_arm_neon_vcvtfxs2fp>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2835 | def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32", | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 2836 | v4f32, v4i32, int_arm_neon_vcvtfxu2fp>; | 
|  | 2837 |  | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2838 | // Vector Reverse. | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2839 |  | 
|  | 2840 | //   VREV64   : Vector Reverse elements within 64-bit doublewords | 
|  | 2841 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2842 | class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2843 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2844 | (ins DPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2845 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2846 | [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2847 | class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2848 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2849 | (ins QPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2850 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2851 | [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2852 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2853 | def VREV64d8  : VREV64D<0b00, "vrev64", "8", v8i8>; | 
|  | 2854 | def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>; | 
|  | 2855 | def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>; | 
|  | 2856 | def VREV64df  : VREV64D<0b10, "vrev64", "32", v2f32>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2857 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2858 | def VREV64q8  : VREV64Q<0b00, "vrev64", "8", v16i8>; | 
|  | 2859 | def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>; | 
|  | 2860 | def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>; | 
|  | 2861 | def VREV64qf  : VREV64Q<0b10, "vrev64", "32", v4f32>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2862 |  | 
|  | 2863 | //   VREV32   : Vector Reverse elements within 32-bit words | 
|  | 2864 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2865 | class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2866 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2867 | (ins DPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2868 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2869 | [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2870 | class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2871 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2872 | (ins QPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2873 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2874 | [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2875 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2876 | def VREV32d8  : VREV32D<0b00, "vrev32", "8", v8i8>; | 
|  | 2877 | def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2878 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2879 | def VREV32q8  : VREV32Q<0b00, "vrev32", "8", v16i8>; | 
|  | 2880 | def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2881 |  | 
|  | 2882 | //   VREV16   : Vector Reverse elements within 16-bit halfwords | 
|  | 2883 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2884 | class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2885 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2886 | (ins DPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2887 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2888 | [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>; | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2889 | class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty> | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2890 | : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2891 | (ins QPR:$src), IIC_VMOVD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2892 | OpcodeStr, Dt, "$dst, $src", "", | 
| Bob Wilson | ea3a402 | 2009-08-12 22:31:50 +0000 | [diff] [blame] | 2893 | [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2894 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2895 | def VREV16d8  : VREV16D<0b00, "vrev16", "8", v8i8>; | 
|  | 2896 | def VREV16q8  : VREV16Q<0b00, "vrev16", "8", v16i8>; | 
| Bob Wilson | 8a37bbe | 2009-07-26 00:39:34 +0000 | [diff] [blame] | 2897 |  | 
| Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 2898 | // Other Vector Shuffles. | 
|  | 2899 |  | 
|  | 2900 | //   VEXT     : Vector Extract | 
|  | 2901 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2902 | class VEXTd<string OpcodeStr, string Dt, ValueType Ty> | 
| Johnny Chen | 5ad7416 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 2903 | : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst), | 
|  | 2904 | (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2905 | OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", | 
| Johnny Chen | 5ad7416 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 2906 | [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs), | 
|  | 2907 | (Ty DPR:$rhs), imm:$index)))]>; | 
| Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 2908 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2909 | class VEXTq<string OpcodeStr, string Dt, ValueType Ty> | 
| Johnny Chen | 5ad7416 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 2910 | : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst), | 
|  | 2911 | (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2912 | OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "", | 
| Johnny Chen | 5ad7416 | 2009-11-23 20:09:13 +0000 | [diff] [blame] | 2913 | [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs), | 
|  | 2914 | (Ty QPR:$rhs), imm:$index)))]>; | 
| Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 2915 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2916 | def VEXTd8  : VEXTd<"vext", "8",  v8i8>; | 
|  | 2917 | def VEXTd16 : VEXTd<"vext", "16", v4i16>; | 
|  | 2918 | def VEXTd32 : VEXTd<"vext", "32", v2i32>; | 
|  | 2919 | def VEXTdf  : VEXTd<"vext", "32", v2f32>; | 
| Anton Korobeynikov | 38f284f | 2009-08-21 12:40:21 +0000 | [diff] [blame] | 2920 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2921 | def VEXTq8  : VEXTq<"vext", "8",  v16i8>; | 
|  | 2922 | def VEXTq16 : VEXTq<"vext", "16", v8i16>; | 
|  | 2923 | def VEXTq32 : VEXTq<"vext", "32", v4i32>; | 
|  | 2924 | def VEXTqf  : VEXTq<"vext", "32", v4f32>; | 
| Bob Wilson | 32cd855 | 2009-08-19 17:03:43 +0000 | [diff] [blame] | 2925 |  | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 2926 | //   VTRN     : Vector Transpose | 
|  | 2927 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2928 | def  VTRNd8   : N2VDShuffle<0b00, 0b00001, "vtrn", "8">; | 
|  | 2929 | def  VTRNd16  : N2VDShuffle<0b01, 0b00001, "vtrn", "16">; | 
|  | 2930 | def  VTRNd32  : N2VDShuffle<0b10, 0b00001, "vtrn", "32">; | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 2931 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2932 | def  VTRNq8   : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">; | 
|  | 2933 | def  VTRNq16  : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">; | 
|  | 2934 | def  VTRNq32  : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">; | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 2935 |  | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2936 | //   VUZP     : Vector Unzip (Deinterleave) | 
|  | 2937 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2938 | def  VUZPd8   : N2VDShuffle<0b00, 0b00010, "vuzp", "8">; | 
|  | 2939 | def  VUZPd16  : N2VDShuffle<0b01, 0b00010, "vuzp", "16">; | 
|  | 2940 | def  VUZPd32  : N2VDShuffle<0b10, 0b00010, "vuzp", "32">; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2941 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2942 | def  VUZPq8   : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">; | 
|  | 2943 | def  VUZPq16  : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">; | 
|  | 2944 | def  VUZPq32  : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2945 |  | 
|  | 2946 | //   VZIP     : Vector Zip (Interleave) | 
|  | 2947 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2948 | def  VZIPd8   : N2VDShuffle<0b00, 0b00011, "vzip", "8">; | 
|  | 2949 | def  VZIPd16  : N2VDShuffle<0b01, 0b00011, "vzip", "16">; | 
|  | 2950 | def  VZIPd32  : N2VDShuffle<0b10, 0b00011, "vzip", "32">; | 
| Bob Wilson | e223107 | 2009-08-08 06:13:25 +0000 | [diff] [blame] | 2951 |  | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2952 | def  VZIPq8   : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">; | 
|  | 2953 | def  VZIPq16  : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">; | 
|  | 2954 | def  VZIPq32  : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">; | 
| Bob Wilson | db46af0 | 2009-08-08 05:53:00 +0000 | [diff] [blame] | 2955 |  | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2956 | // Vector Table Lookup and Table Extension. | 
|  | 2957 |  | 
|  | 2958 | //   VTBL     : Vector Table Lookup | 
|  | 2959 | def  VTBL1 | 
|  | 2960 | : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2961 | (ins DPR:$tbl1, DPR:$src), IIC_VTB1, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2962 | "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2963 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 2964 | let hasExtraSrcRegAllocReq = 1 in { | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2965 | def  VTBL2 | 
|  | 2966 | : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2967 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 2968 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2969 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2 | 
|  | 2970 | DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>; | 
|  | 2971 | def  VTBL3 | 
|  | 2972 | : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2973 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 2974 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2975 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3 | 
|  | 2976 | DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>; | 
|  | 2977 | def  VTBL4 | 
|  | 2978 | : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2979 | (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 2980 | "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2981 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2, | 
|  | 2982 | DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 2983 | } // hasExtraSrcRegAllocReq = 1 | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2984 |  | 
|  | 2985 | //   VTBX     : Vector Table Extension | 
|  | 2986 | def  VTBX1 | 
|  | 2987 | : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2988 | (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1, | 
| Evan Cheng | 738a97a | 2009-11-23 21:57:23 +0000 | [diff] [blame] | 2989 | "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2990 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1 | 
|  | 2991 | DPR:$orig, DPR:$tbl1, DPR:$src)))]>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 2992 | let hasExtraSrcRegAllocReq = 1 in { | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2993 | def  VTBX2 | 
|  | 2994 | : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 2995 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 2996 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 2997 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2 | 
|  | 2998 | DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>; | 
|  | 2999 | def  VTBX3 | 
|  | 3000 | : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst), | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3001 | (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3002 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "$orig = $dst", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3003 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1, | 
|  | 3004 | DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>; | 
|  | 3005 | def  VTBX4 | 
|  | 3006 | : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1, | 
| David Goodwin | bea6848 | 2009-09-25 18:38:29 +0000 | [diff] [blame] | 3007 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4, | 
| Bob Wilson | 7430a98 | 2010-01-18 01:24:43 +0000 | [diff] [blame] | 3008 | "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", | 
|  | 3009 | "$orig = $dst", | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3010 | [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1, | 
|  | 3011 | DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>; | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 3012 | } // hasExtraSrcRegAllocReq = 1 | 
| Bob Wilson | 4b35448 | 2009-08-12 20:51:55 +0000 | [diff] [blame] | 3013 |  | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3014 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3015 | // NEON instructions for single-precision FP math | 
|  | 3016 | //===----------------------------------------------------------------------===// | 
|  | 3017 |  | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3018 | class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst> | 
|  | 3019 | : NEONFPPat<(ResTy (OpNode SPR:$a)), | 
|  | 3020 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), | 
|  | 3021 | SPR:$a, arm_ssubreg_0)), | 
|  | 3022 | arm_ssubreg_0)>; | 
|  | 3023 |  | 
|  | 3024 | class N3VSPat<SDNode OpNode, NeonI Inst> | 
|  | 3025 | : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)), | 
|  | 3026 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
|  | 3027 | SPR:$a, arm_ssubreg_0), | 
|  | 3028 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
|  | 3029 | SPR:$b, arm_ssubreg_0)), | 
|  | 3030 | arm_ssubreg_0)>; | 
|  | 3031 |  | 
|  | 3032 | class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst> | 
|  | 3033 | : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))), | 
|  | 3034 | (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
|  | 3035 | SPR:$acc, arm_ssubreg_0), | 
|  | 3036 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
|  | 3037 | SPR:$a, arm_ssubreg_0), | 
|  | 3038 | (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), | 
|  | 3039 | SPR:$b, arm_ssubreg_0)), | 
|  | 3040 | arm_ssubreg_0)>; | 
|  | 3041 |  | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3042 | // These need separate instructions because they must use DPR_VFP2 register | 
|  | 3043 | // class which have SPR sub-registers. | 
|  | 3044 |  | 
|  | 3045 | // Vector Add Operations used for single-precision FP | 
|  | 3046 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3047 | def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>; | 
|  | 3048 | def : N3VSPat<fadd, VADDfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3049 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3050 | // Vector Sub Operations used for single-precision FP | 
|  | 3051 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3052 | def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>; | 
|  | 3053 | def : N3VSPat<fsub, VSUBfd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3054 |  | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3055 | // Vector Multiply Operations used for single-precision FP | 
|  | 3056 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3057 | def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>; | 
|  | 3058 | def : N3VSPat<fmul, VMULfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3059 |  | 
|  | 3060 | // Vector Multiply-Accumulate/Subtract used for single-precision FP | 
| Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3061 | // vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so | 
|  | 3062 | // we want to avoid them for now. e.g., alternating vmla/vadd instructions. | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3063 |  | 
| Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3064 | //let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3065 | //def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3066 | //                            v2f32, fmul, fadd>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3067 | //def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>; | 
| Jim Grosbach | 5cba8de | 2009-10-31 22:57:36 +0000 | [diff] [blame] | 3068 |  | 
|  | 3069 | //let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3070 | //def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32", | 
| Bob Wilson | 9e89907 | 2010-02-17 00:31:29 +0000 | [diff] [blame] | 3071 | //                            v2f32, fmul, fsub>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3072 | //def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3073 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3074 | // Vector Absolute used for single-precision FP | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3075 | let neverHasSideEffects = 1 in | 
| Bob Wilson | cb2deb2 | 2010-02-17 22:42:54 +0000 | [diff] [blame] | 3076 | def  VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0, | 
|  | 3077 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, | 
|  | 3078 | "vabs", "f32", "$dst, $src", "", []>; | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3079 | def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3080 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3081 | // Vector Negate used for single-precision FP | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3082 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3083 | def  VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0, | 
|  | 3084 | (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD, | 
|  | 3085 | "vneg", "f32", "$dst, $src", "", []>; | 
|  | 3086 | def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>; | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3087 |  | 
| Bob Wilson | c6c13a3 | 2010-02-18 06:05:53 +0000 | [diff] [blame] | 3088 | // Vector Maximum used for single-precision FP | 
|  | 3089 | let neverHasSideEffects = 1 in | 
|  | 3090 | def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), | 
|  | 3091 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, | 
|  | 3092 | "vmax", "f32", "$dst, $src1, $src2", "", []>; | 
|  | 3093 | def : N3VSPat<NEONfmax, VMAXfd_sfp>; | 
|  | 3094 |  | 
|  | 3095 | // Vector Minimum used for single-precision FP | 
|  | 3096 | let neverHasSideEffects = 1 in | 
|  | 3097 | def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst), | 
|  | 3098 | (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND, | 
|  | 3099 | "vmin", "f32", "$dst, $src1, $src2", "", []>; | 
|  | 3100 | def : N3VSPat<NEONfmin, VMINfd_sfp>; | 
|  | 3101 |  | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3102 | // Vector Convert between single-precision FP and integer | 
|  | 3103 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3104 | def  VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32", | 
|  | 3105 | v2i32, v2f32, fp_to_sint>; | 
|  | 3106 | def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3107 |  | 
|  | 3108 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3109 | def  VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32", | 
|  | 3110 | v2i32, v2f32, fp_to_uint>; | 
|  | 3111 | def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3112 |  | 
|  | 3113 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3114 | def  VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32", | 
|  | 3115 | v2f32, v2i32, sint_to_fp>; | 
|  | 3116 | def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3117 |  | 
|  | 3118 | let neverHasSideEffects = 1 in | 
| Bob Wilson | 004d280 | 2010-02-17 22:23:11 +0000 | [diff] [blame] | 3119 | def  VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32", | 
|  | 3120 | v2f32, v2i32, uint_to_fp>; | 
|  | 3121 | def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>; | 
| David Goodwin | 85b5b02 | 2009-08-10 22:17:39 +0000 | [diff] [blame] | 3122 |  | 
| Evan Cheng | 4c3b1ca | 2009-08-07 19:30:41 +0000 | [diff] [blame] | 3123 | //===----------------------------------------------------------------------===// | 
| Bob Wilson | 2e076c4 | 2009-06-22 23:27:02 +0000 | [diff] [blame] | 3124 | // Non-Instruction Patterns | 
|  | 3125 | //===----------------------------------------------------------------------===// | 
|  | 3126 |  | 
|  | 3127 | // bit_convert | 
|  | 3128 | def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3129 | def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3130 | def : Pat<(v1i64 (bitconvert (v8i8  DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3131 | def : Pat<(v1i64 (bitconvert (f64   DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3132 | def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>; | 
|  | 3133 | def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3134 | def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3135 | def : Pat<(v2i32 (bitconvert (v8i8  DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3136 | def : Pat<(v2i32 (bitconvert (f64   DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3137 | def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>; | 
|  | 3138 | def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3139 | def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3140 | def : Pat<(v4i16 (bitconvert (v8i8  DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3141 | def : Pat<(v4i16 (bitconvert (f64   DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3142 | def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>; | 
|  | 3143 | def : Pat<(v8i8  (bitconvert (v1i64 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3144 | def : Pat<(v8i8  (bitconvert (v2i32 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3145 | def : Pat<(v8i8  (bitconvert (v4i16 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3146 | def : Pat<(v8i8  (bitconvert (f64   DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3147 | def : Pat<(v8i8  (bitconvert (v2f32 DPR:$src))), (v8i8  DPR:$src)>; | 
|  | 3148 | def : Pat<(f64   (bitconvert (v1i64 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3149 | def : Pat<(f64   (bitconvert (v2i32 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3150 | def : Pat<(f64   (bitconvert (v4i16 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3151 | def : Pat<(f64   (bitconvert (v8i8  DPR:$src))), (f64   DPR:$src)>; | 
|  | 3152 | def : Pat<(f64   (bitconvert (v2f32 DPR:$src))), (f64   DPR:$src)>; | 
|  | 3153 | def : Pat<(v2f32 (bitconvert (f64   DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3154 | def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3155 | def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3156 | def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3157 | def : Pat<(v2f32 (bitconvert (v8i8  DPR:$src))), (v2f32 DPR:$src)>; | 
|  | 3158 |  | 
|  | 3159 | def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3160 | def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3161 | def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3162 | def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3163 | def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>; | 
|  | 3164 | def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3165 | def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3166 | def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3167 | def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3168 | def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>; | 
|  | 3169 | def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3170 | def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3171 | def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3172 | def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3173 | def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>; | 
|  | 3174 | def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3175 | def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3176 | def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3177 | def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3178 | def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>; | 
|  | 3179 | def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3180 | def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3181 | def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3182 | def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3183 | def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>; | 
|  | 3184 | def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3185 | def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3186 | def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3187 | def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>; | 
|  | 3188 | def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>; |