blob: de33bd6e801539da3eccad5a70537bb9553d98a8 [file] [log] [blame]
Jim Grosbach4e9f3792009-11-07 22:00:39 +00001//===- Thumb1InstrInfo.cpp - Thumb-1 Instruction Information ----*- C++ -*-===//
Anton Korobeynikov99152f32009-06-26 21:28:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
David Goodwinade05a32009-07-02 22:18:33 +000010// This file contains the Thumb-1 implementation of the TargetInstrInfo class.
Anton Korobeynikov99152f32009-06-26 21:28:53 +000011//
12//===----------------------------------------------------------------------===//
13
Evan Cheng207b2462009-11-06 23:52:48 +000014#include "Thumb1InstrInfo.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000015#include "ARM.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000016#include "ARMMachineFunctionInfo.h"
17#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng168ced92010-05-22 01:47:14 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng1a4492b2009-11-01 22:04:35 +000020#include "llvm/CodeGen/MachineMemOperand.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000021#include "llvm/ADT/SmallVector.h"
David Goodwinade05a32009-07-02 22:18:33 +000022#include "Thumb1InstrInfo.h"
Anton Korobeynikov99152f32009-06-26 21:28:53 +000023
24using namespace llvm;
25
Anton Korobeynikov14635da2009-11-02 00:10:38 +000026Thumb1InstrInfo::Thumb1InstrInfo(const ARMSubtarget &STI)
27 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikov99152f32009-06-26 21:28:53 +000028}
29
Evan Chengcd4cdd12009-07-11 06:43:01 +000030unsigned Thumb1InstrInfo::getUnindexedOpcode(unsigned Opc) const {
David Goodwinaf7451b2009-07-08 16:09:28 +000031 return 0;
32}
33
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000034void Thumb1InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
35 MachineBasicBlock::iterator I, DebugLoc DL,
36 unsigned DestReg, unsigned SrcReg,
37 bool KillSrc) const {
Jim Grosbache9cc9012011-06-30 23:38:17 +000038 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tMOVr), DestReg)
Jim Grosbachb98ab912011-06-30 22:10:46 +000039 .addReg(SrcReg, getKillRegState(KillSrc)));
Jakob Stoklund Olesend7b33002010-07-11 06:33:54 +000040 assert(ARM::GPRRegClass.contains(DestReg, SrcReg) &&
41 "Thumb1 can only copy GPR registers");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000042}
43
David Goodwinade05a32009-07-02 22:18:33 +000044void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000045storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
46 unsigned SrcReg, bool isKill, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000047 const TargetRegisterClass *RC,
48 const TargetRegisterInfo *TRI) const {
Evan Chenge5801bd2009-08-13 05:40:51 +000049 assert((RC == ARM::tGPRRegisterClass ||
50 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
51 isARMLowRegister(SrcReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000052
Jim Grosbachd1a8a782010-01-15 22:21:03 +000053 if (RC == ARM::tGPRRegisterClass ||
54 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
55 isARMLowRegister(SrcReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +000056 DebugLoc DL;
57 if (I != MBB.end()) DL = I->getDebugLoc();
58
Evan Cheng1a4492b2009-11-01 22:04:35 +000059 MachineFunction &MF = *MBB.getParent();
60 MachineFrameInfo &MFI = *MF.getFrameInfo();
61 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +000062 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattnere3d864b2010-09-21 04:39:43 +000063 MachineMemOperand::MOStore,
Evan Cheng1a4492b2009-11-01 22:04:35 +000064 MFI.getObjectSize(FI),
65 MFI.getObjectAlignment(FI));
Jim Grosbachd86f34d2011-06-29 20:26:39 +000066 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tSTRspi))
Evan Chengcd4cdd12009-07-11 06:43:01 +000067 .addReg(SrcReg, getKillRegState(isKill))
Evan Cheng1a4492b2009-11-01 22:04:35 +000068 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov99152f32009-06-26 21:28:53 +000069 }
70}
71
David Goodwinade05a32009-07-02 22:18:33 +000072void Thumb1InstrInfo::
Anton Korobeynikov99152f32009-06-26 21:28:53 +000073loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
74 unsigned DestReg, int FI,
Evan Chengefb126a2010-05-06 19:06:44 +000075 const TargetRegisterClass *RC,
76 const TargetRegisterInfo *TRI) const {
Evan Chenge5801bd2009-08-13 05:40:51 +000077 assert((RC == ARM::tGPRRegisterClass ||
78 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
79 isARMLowRegister(DestReg))) && "Unknown regclass!");
Anton Korobeynikov99152f32009-06-26 21:28:53 +000080
Jim Grosbachd1a8a782010-01-15 22:21:03 +000081 if (RC == ARM::tGPRRegisterClass ||
82 (TargetRegisterInfo::isPhysicalRegister(DestReg) &&
83 isARMLowRegister(DestReg))) {
Evan Chengefb126a2010-05-06 19:06:44 +000084 DebugLoc DL;
85 if (I != MBB.end()) DL = I->getDebugLoc();
86
Evan Cheng1a4492b2009-11-01 22:04:35 +000087 MachineFunction &MF = *MBB.getParent();
88 MachineFrameInfo &MFI = *MF.getFrameInfo();
89 MachineMemOperand *MMO =
Jay Foad465101b2011-11-15 07:34:52 +000090 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FI),
Chris Lattnere3d864b2010-09-21 04:39:43 +000091 MachineMemOperand::MOLoad,
Evan Cheng1a4492b2009-11-01 22:04:35 +000092 MFI.getObjectSize(FI),
93 MFI.getObjectAlignment(FI));
Jim Grosbachd86f34d2011-06-29 20:26:39 +000094 AddDefaultPred(BuildMI(MBB, I, DL, get(ARM::tLDRspi), DestReg)
Evan Cheng1a4492b2009-11-01 22:04:35 +000095 .addFrameIndex(FI).addImm(0).addMemOperand(MMO));
Anton Korobeynikov99152f32009-06-26 21:28:53 +000096 }
97}