blob: 0ab70aff7dc48f9d4300361b2e2ebd75e0a70379 [file] [log] [blame]
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +00001//===-- ExpandPostRAPseudos.cpp - Pseudo instruction expansion pass -------===//
Christopher Lambe9d738c2007-07-26 08:18:32 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Christopher Lambe9d738c2007-07-26 08:18:32 +00006//
7//===----------------------------------------------------------------------===//
Dan Gohman382e2ec2008-09-24 23:44:12 +00008//
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +00009// This file defines a pass that expands COPY and SUBREG_TO_REG pseudo
10// instructions after register allocation.
Dan Gohman382e2ec2008-09-24 23:44:12 +000011//
12//===----------------------------------------------------------------------===//
Christopher Lambe9d738c2007-07-26 08:18:32 +000013
Christopher Lambe9d738c2007-07-26 08:18:32 +000014#include "llvm/CodeGen/MachineFunctionPass.h"
15#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen5d8ace02009-08-03 20:08:18 +000016#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000018#include "llvm/CodeGen/Passes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000019#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetRegisterInfo.h"
21#include "llvm/CodeGen/TargetSubtargetInfo.h"
Christopher Lambe9d738c2007-07-26 08:18:32 +000022#include "llvm/Support/Debug.h"
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +000023#include "llvm/Support/raw_ostream.h"
Eric Christopherd9134482014-08-04 21:25:23 +000024
Christopher Lambe9d738c2007-07-26 08:18:32 +000025using namespace llvm;
26
Chandler Carruth1b9dde02014-04-22 02:02:50 +000027#define DEBUG_TYPE "postrapseudos"
28
Christopher Lambe9d738c2007-07-26 08:18:32 +000029namespace {
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000030struct ExpandPostRA : public MachineFunctionPass {
31private:
32 const TargetRegisterInfo *TRI;
33 const TargetInstrInfo *TII;
Evan Cheng5d2245b2009-10-25 07:49:57 +000034
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000035public:
36 static char ID; // Pass identification, replacement for typeid
37 ExpandPostRA() : MachineFunctionPass(ID) {}
Jim Grosbach416c4702011-02-25 22:53:20 +000038
Craig Topper4584cd52014-03-07 09:26:03 +000039 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000040 AU.setPreservesCFG();
41 AU.addPreservedID(MachineLoopInfoID);
42 AU.addPreservedID(MachineDominatorsID);
43 MachineFunctionPass::getAnalysisUsage(AU);
44 }
Evan Cheng168f8f32008-09-22 20:58:04 +000045
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000046 /// runOnMachineFunction - pass entry point
Craig Topper4584cd52014-03-07 09:26:03 +000047 bool runOnMachineFunction(MachineFunction&) override;
Evan Cheng5d2245b2009-10-25 07:49:57 +000048
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000049private:
50 bool LowerSubregToReg(MachineInstr *MI);
51 bool LowerCopy(MachineInstr *MI);
Dan Gohman9abd04b2008-12-18 22:14:08 +000052
Michael Kupersteinbe2e3f52016-07-15 22:31:14 +000053 void TransferImplicitOperands(MachineInstr *MI);
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000054};
55} // end anonymous namespace
Christopher Lambe9d738c2007-07-26 08:18:32 +000056
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000057char ExpandPostRA::ID = 0;
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000058char &llvm::ExpandPostRAPseudosID = ExpandPostRA::ID;
Christopher Lambe9d738c2007-07-26 08:18:32 +000059
Matthias Braun1527baa2017-05-25 21:26:32 +000060INITIALIZE_PASS(ExpandPostRA, DEBUG_TYPE,
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000061 "Post-RA pseudo instruction expansion pass", false, false)
Christopher Lambe9d738c2007-07-26 08:18:32 +000062
Michael Kupersteinbe2e3f52016-07-15 22:31:14 +000063/// TransferImplicitOperands - MI is a pseudo-instruction, and the lowered
64/// replacement instructions immediately precede it. Copy any implicit
Bob Wilsond91d5bf2010-06-29 18:42:49 +000065/// operands from MI to the replacement instruction.
Michael Kupersteinbe2e3f52016-07-15 22:31:14 +000066void ExpandPostRA::TransferImplicitOperands(MachineInstr *MI) {
Bob Wilsond91d5bf2010-06-29 18:42:49 +000067 MachineBasicBlock::iterator CopyMI = MI;
68 --CopyMI;
69
Michael Kupersteinbe2e3f52016-07-15 22:31:14 +000070 for (const MachineOperand &MO : MI->implicit_operands())
71 if (MO.isReg())
72 CopyMI->addOperand(MO);
Bob Wilsond91d5bf2010-06-29 18:42:49 +000073}
74
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000075bool ExpandPostRA::LowerSubregToReg(MachineInstr *MI) {
Christopher Lambd3d0ad32008-03-16 03:12:01 +000076 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman0d1e9a82008-10-03 15:45:36 +000077 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
78 MI->getOperand(1).isImm() &&
79 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
80 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +000081
Christopher Lambd3d0ad32008-03-16 03:12:01 +000082 unsigned DstReg = MI->getOperand(0).getReg();
83 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +000084 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Cheng47c97502009-03-23 07:19:58 +000085 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambd3d0ad32008-03-16 03:12:01 +000086
87 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Cheng5d2245b2009-10-25 07:49:57 +000088 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng47c97502009-03-23 07:19:58 +000089
Christopher Lambd3d0ad32008-03-16 03:12:01 +000090 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
91 "Insert destination must be in a physical register");
92 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
93 "Inserted value must be in a physical register");
94
Nicola Zaghend34e60c2018-05-14 12:53:11 +000095 LLVM_DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lambd3d0ad32008-03-16 03:12:01 +000096
Lang Hames43090202013-02-21 22:16:43 +000097 if (MI->allDefsAreDead()) {
98 MI->setDesc(TII->get(TargetOpcode::KILL));
Matthias Braun1c96c962018-10-09 00:07:34 +000099 MI->RemoveOperand(3); // SubIdx
100 MI->RemoveOperand(1); // Imm
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000101 LLVM_DEBUG(dbgs() << "subreg: replaced by: " << *MI);
Lang Hames43090202013-02-21 22:16:43 +0000102 return true;
103 }
104
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +0000105 if (DstSubReg == InsReg) {
Matthias Braunb542fa52013-10-11 15:40:14 +0000106 // No need to insert an identity copy instruction.
Evan Cheng47c97502009-03-23 07:19:58 +0000107 // Watch out for case like this:
Francis Visoiu Mistriha8a83d12017-12-07 10:40:31 +0000108 // %rax = SUBREG_TO_REG 0, killed %eax, 3
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +0000109 // We must leave %rax live.
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +0000110 if (DstReg != InsReg) {
111 MI->setDesc(TII->get(TargetOpcode::KILL));
112 MI->RemoveOperand(3); // SubIdx
113 MI->RemoveOperand(1); // Imm
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000114 LLVM_DEBUG(dbgs() << "subreg: replace by: " << *MI);
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +0000115 return true;
116 }
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000117 LLVM_DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohman527ca7e2008-08-07 02:54:50 +0000118 } else {
Jakob Stoklund Olesen89a4e252010-07-08 05:01:41 +0000119 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg,
120 MI->getOperand(2).isKill());
Lang Hames071890b2013-02-21 17:01:59 +0000121
Jakob Stoklund Olesenbc65e8f2012-07-27 20:19:49 +0000122 // Implicitly define DstReg for subsequent uses.
123 MachineBasicBlock::iterator CopyMI = MI;
124 --CopyMI;
125 CopyMI->addRegisterDefined(DstReg);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000126 LLVM_DEBUG(dbgs() << "subreg: " << *CopyMI);
Dan Gohman527ca7e2008-08-07 02:54:50 +0000127 }
Christopher Lambd3d0ad32008-03-16 03:12:01 +0000128
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000129 LLVM_DEBUG(dbgs() << '\n');
Dan Gohman0ece9432008-07-17 23:49:46 +0000130 MBB->erase(MI);
Anton Korobeynikovb4a13472009-10-24 00:27:00 +0000131 return true;
Christopher Lambd3d0ad32008-03-16 03:12:01 +0000132}
Christopher Lamb2e5fb9f2007-08-06 16:33:56 +0000133
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +0000134bool ExpandPostRA::LowerCopy(MachineInstr *MI) {
Lang Hames43090202013-02-21 22:16:43 +0000135
136 if (MI->allDefsAreDead()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000137 LLVM_DEBUG(dbgs() << "dead copy: " << *MI);
Lang Hames43090202013-02-21 22:16:43 +0000138 MI->setDesc(TII->get(TargetOpcode::KILL));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000139 LLVM_DEBUG(dbgs() << "replaced by: " << *MI);
Lang Hames43090202013-02-21 22:16:43 +0000140 return true;
141 }
142
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000143 MachineOperand &DstMO = MI->getOperand(0);
144 MachineOperand &SrcMO = MI->getOperand(1);
145
Jonas Paulssond1ec7382017-05-12 06:32:03 +0000146 bool IdentityCopy = (SrcMO.getReg() == DstMO.getReg());
147 if (IdentityCopy || SrcMO.isUndef()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000148 LLVM_DEBUG(dbgs() << (IdentityCopy ? "identity copy: " : "undef copy: ")
149 << *MI);
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000150 // No need to insert an identity copy instruction, but replace with a KILL
151 // if liveness is changed.
Lang Hames43090202013-02-21 22:16:43 +0000152 if (SrcMO.isUndef() || MI->getNumOperands() > 2) {
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000153 // We must make sure the super-register gets killed. Replace the
154 // instruction with KILL.
155 MI->setDesc(TII->get(TargetOpcode::KILL));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000156 LLVM_DEBUG(dbgs() << "replaced by: " << *MI);
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000157 return true;
158 }
159 // Vanilla identity copy.
160 MI->eraseFromParent();
161 return true;
162 }
163
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000164 LLVM_DEBUG(dbgs() << "real copy: " << *MI);
Jakob Stoklund Olesen89a4e252010-07-08 05:01:41 +0000165 TII->copyPhysReg(*MI->getParent(), MI, MI->getDebugLoc(),
166 DstMO.getReg(), SrcMO.getReg(), SrcMO.isKill());
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000167
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000168 if (MI->getNumOperands() > 2)
Michael Kupersteinbe2e3f52016-07-15 22:31:14 +0000169 TransferImplicitOperands(MI);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000170 LLVM_DEBUG({
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000171 MachineBasicBlock::iterator dMI = MI;
172 dbgs() << "replaced by: " << *(--dMI);
173 });
174 MI->eraseFromParent();
175 return true;
176}
177
Christopher Lambe9d738c2007-07-26 08:18:32 +0000178/// runOnMachineFunction - Reduce subregister inserts and extracts to register
179/// copies.
180///
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +0000181bool ExpandPostRA::runOnMachineFunction(MachineFunction &MF) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000182 LLVM_DEBUG(dbgs() << "Machine Function\n"
183 << "********** EXPANDING POST-RA PSEUDO INSTRS **********\n"
184 << "********** Function: " << MF.getName() << '\n');
Eric Christopherfc6de422014-08-05 02:39:49 +0000185 TRI = MF.getSubtarget().getRegisterInfo();
186 TII = MF.getSubtarget().getInstrInfo();
Christopher Lambe9d738c2007-07-26 08:18:32 +0000187
Bill Wendling8d642262009-08-22 20:23:49 +0000188 bool MadeChange = false;
Christopher Lambe9d738c2007-07-26 08:18:32 +0000189
190 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
191 mbbi != mbbe; ++mbbi) {
192 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb2e5fb9f2007-08-06 16:33:56 +0000193 mi != me;) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000194 MachineInstr &MI = *mi;
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000195 // Advance iterator here because MI may be erased.
196 ++mi;
Jakob Stoklund Olesenadd0c432011-10-10 20:34:28 +0000197
198 // Only expand pseudos.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000199 if (!MI.isPseudo())
Jakob Stoklund Olesenadd0c432011-10-10 20:34:28 +0000200 continue;
201
202 // Give targets a chance to expand even standard pseudos.
203 if (TII->expandPostRAPseudo(MI)) {
204 MadeChange = true;
205 continue;
206 }
207
208 // Expand standard pseudos.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000209 switch (MI.getOpcode()) {
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000210 case TargetOpcode::SUBREG_TO_REG:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000211 MadeChange |= LowerSubregToReg(&MI);
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000212 break;
213 case TargetOpcode::COPY:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000214 MadeChange |= LowerCopy(&MI);
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000215 break;
216 case TargetOpcode::DBG_VALUE:
217 continue;
218 case TargetOpcode::INSERT_SUBREG:
219 case TargetOpcode::EXTRACT_SUBREG:
220 llvm_unreachable("Sub-register pseudos should have been eliminated.");
Christopher Lambe9d738c2007-07-26 08:18:32 +0000221 }
Christopher Lambe9d738c2007-07-26 08:18:32 +0000222 }
223 }
224
225 return MadeChange;
226}