| Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsCondMov.td - Describe Mips Conditional Moves --*- tablegen -*--===// | 
| Jia Liu | dd6c1cd | 2012-02-17 01:23:50 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This is the Conditional Moves implementation. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 14 | // Conditional moves: | 
|  | 15 | // These instructions are expanded in | 
|  | 16 | // MipsISelLowering::EmitInstrWithCustomInserter if target does not have | 
|  | 17 | // conditional move instructions. | 
|  | 18 | // cond:int, data:int | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 19 | class CondMovIntInt<RegisterClass CRC, RegisterClass DRC, bits<6> funct, | 
|  | 20 | string instr_asm> : | 
|  | 21 | FR<0, funct, (outs DRC:$rd), (ins DRC:$rs, CRC:$rt, DRC:$F), | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 22 | !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], NoItinerary> { | 
|  | 23 | let shamt = 0; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 24 | let Constraints = "$F = $rd"; | 
|  | 25 | } | 
|  | 26 |  | 
|  | 27 | // cond:int, data:float | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 28 | class CondMovIntFP<RegisterClass CRC, RegisterClass DRC, bits<5> fmt, | 
|  | 29 | bits<6> func, string instr_asm> : | 
|  | 30 | FFR<0x11, func, fmt, (outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F), | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 31 | !strconcat(instr_asm, "\t$fd, $fs, $rt"), []> { | 
| Bruno Cardoso Lopes | 2312a3a | 2011-10-18 17:50:36 +0000 | [diff] [blame] | 32 | bits<5> rt; | 
|  | 33 | let ft = rt; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 34 | let Constraints = "$F = $fd"; | 
|  | 35 | } | 
|  | 36 |  | 
|  | 37 | // cond:float, data:int | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 38 | class CondMovFPInt<RegisterClass RC, SDNode cmov, bits<1> tf, | 
|  | 39 | string instr_asm> : | 
|  | 40 | FCMOV<tf, (outs RC:$rd), (ins RC:$rs, RC:$F), | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 41 | !strconcat(instr_asm, "\t$rd, $rs, $$fcc0"), | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 42 | [(set RC:$rd, (cmov RC:$rs, RC:$F))]> { | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 43 | let cc = 0; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 44 | let Uses = [FCR31]; | 
|  | 45 | let Constraints = "$F = $rd"; | 
|  | 46 | } | 
|  | 47 |  | 
|  | 48 | // cond:float, data:float | 
|  | 49 | class CondMovFPFP<RegisterClass RC, SDNode cmov, bits<5> fmt, bits<1> tf, | 
|  | 50 | string instr_asm> : | 
|  | 51 | FFCMOV<fmt, tf, (outs RC:$fd), (ins RC:$fs, RC:$F), | 
|  | 52 | !strconcat(instr_asm, "\t$fd, $fs, $$fcc0"), | 
|  | 53 | [(set RC:$fd, (cmov RC:$fs, RC:$F))]> { | 
|  | 54 | let cc = 0; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 55 | let Uses = [FCR31]; | 
|  | 56 | let Constraints = "$F = $fd"; | 
|  | 57 | } | 
|  | 58 |  | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 59 | class CMov_I_F_FT<string opstr, RegisterClass CRC, RegisterClass DRC, | 
|  | 60 | InstrItinClass Itin> : | 
|  | 61 | InstSE<(outs DRC:$fd), (ins DRC:$fs, CRC:$rt, DRC:$F), | 
|  | 62 | !strconcat(opstr, "\t$fd, $fs, $rt"), [], Itin, FrmFR> { | 
|  | 63 | let Constraints = "$F = $fd"; | 
|  | 64 | } | 
|  | 65 |  | 
|  | 66 | class CMov_F_I_FT<string opstr, RegisterClass RC, InstrItinClass Itin, | 
|  | 67 | SDPatternOperator OpNode = null_frag> : | 
|  | 68 | InstSE<(outs RC:$rd), (ins RC:$rs, RC:$F), | 
|  | 69 | !strconcat(opstr, "\t$rd, $rs, $$fcc0"), | 
|  | 70 | [(set RC:$rd, (OpNode RC:$rs, RC:$F))], Itin, FrmFR> { | 
|  | 71 | let Uses = [FCR31]; | 
|  | 72 | let Constraints = "$F = $rd"; | 
|  | 73 | } | 
|  | 74 |  | 
|  | 75 | class CMov_F_F_FT<string opstr, RegisterClass RC, InstrItinClass Itin, | 
|  | 76 | SDPatternOperator OpNode = null_frag> : | 
|  | 77 | InstSE<(outs RC:$fd), (ins RC:$fs, RC:$F), | 
|  | 78 | !strconcat(opstr, "\t$fd, $fs, $$fcc0"), | 
|  | 79 | [(set RC:$fd, (OpNode RC:$fs, RC:$F))], Itin, FrmFR> { | 
|  | 80 | let Uses = [FCR31]; | 
|  | 81 | let Constraints = "$F = $fd"; | 
|  | 82 | } | 
|  | 83 |  | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 84 | // select patterns | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 85 | multiclass MovzPats0<RegisterClass CRC, RegisterClass DRC, | 
|  | 86 | Instruction MOVZInst, Instruction SLTOp, | 
|  | 87 | Instruction SLTuOp, Instruction SLTiOp, | 
|  | 88 | Instruction SLTiuOp> { | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 89 | def : MipsPat<(select (i32 (setge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), | 
|  | 90 | (MOVZInst DRC:$T, (SLTOp CRC:$lhs, CRC:$rhs), DRC:$F)>; | 
|  | 91 | def : MipsPat< | 
|  | 92 | (select (i32 (setuge CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), | 
|  | 93 | (MOVZInst DRC:$T, (SLTuOp CRC:$lhs, CRC:$rhs), DRC:$F)>; | 
|  | 94 | def : MipsPat< | 
|  | 95 | (select (i32 (setge CRC:$lhs, immSExt16:$rhs)), DRC:$T, DRC:$F), | 
|  | 96 | (MOVZInst DRC:$T, (SLTiOp CRC:$lhs, immSExt16:$rhs), DRC:$F)>; | 
|  | 97 | def : MipsPat< | 
|  | 98 | (select (i32 (setuge CRC:$lh, immSExt16:$rh)), DRC:$T, DRC:$F), | 
|  | 99 | (MOVZInst DRC:$T, (SLTiuOp CRC:$lh, immSExt16:$rh), DRC:$F)>; | 
|  | 100 | def : MipsPat< | 
|  | 101 | (select (i32 (setle CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), | 
|  | 102 | (MOVZInst DRC:$T, (SLTOp CRC:$rhs, CRC:$lhs), DRC:$F)>; | 
|  | 103 | def : MipsPat< | 
|  | 104 | (select (i32 (setule CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), | 
|  | 105 | (MOVZInst DRC:$T, (SLTuOp CRC:$rhs, CRC:$lhs), DRC:$F)>; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 106 | } | 
|  | 107 |  | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 108 | multiclass MovzPats1<RegisterClass CRC, RegisterClass DRC, | 
|  | 109 | Instruction MOVZInst, Instruction XOROp> { | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 110 | def : MipsPat<(select (i32 (seteq CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), | 
|  | 111 | (MOVZInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>; | 
|  | 112 | def : MipsPat<(select (i32 (seteq CRC:$lhs, 0)), DRC:$T, DRC:$F), | 
|  | 113 | (MOVZInst DRC:$T, CRC:$lhs, DRC:$F)>; | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 114 | } | 
|  | 115 |  | 
| Akira Hatanaka | ca41d13 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 116 | multiclass MovzPats2<RegisterClass CRC, RegisterClass DRC, | 
|  | 117 | Instruction MOVZInst, Instruction XORiOp> { | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 118 | def : MipsPat< | 
|  | 119 | (select (i32 (seteq CRC:$lhs, immZExt16:$uimm16)), DRC:$T, DRC:$F), | 
| Akira Hatanaka | ca41d13 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 120 | (MOVZInst DRC:$T, (XORiOp CRC:$lhs, immZExt16:$uimm16), DRC:$F)>; | 
|  | 121 | } | 
|  | 122 |  | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 123 | multiclass MovnPats<RegisterClass CRC, RegisterClass DRC, Instruction MOVNInst, | 
|  | 124 | Instruction XOROp> { | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 125 | def : MipsPat<(select (i32 (setne CRC:$lhs, CRC:$rhs)), DRC:$T, DRC:$F), | 
|  | 126 | (MOVNInst DRC:$T, (XOROp CRC:$lhs, CRC:$rhs), DRC:$F)>; | 
|  | 127 | def : MipsPat<(select CRC:$cond, DRC:$T, DRC:$F), | 
|  | 128 | (MOVNInst DRC:$T, CRC:$cond, DRC:$F)>; | 
|  | 129 | def : MipsPat<(select (i32 (setne CRC:$lhs, 0)),DRC:$T, DRC:$F), | 
|  | 130 | (MOVNInst DRC:$T, CRC:$lhs, DRC:$F)>; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 131 | } | 
|  | 132 |  | 
|  | 133 | // Instantiation of instructions. | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 134 | def MOVZ_I_I     : CondMovIntInt<CPURegs, CPURegs, 0x0a, "movz">; | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 135 | let Predicates = [HasStdEnc], | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 136 | DecoderNamespace = "Mips64" in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 137 | def MOVZ_I_I64   : CondMovIntInt<CPURegs, CPU64Regs, 0x0a, "movz">; | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 138 | def MOVZ_I64_I   : CondMovIntInt<CPU64Regs, CPURegs, 0x0a, "movz"> { | 
|  | 139 | let isCodeGenOnly = 1; | 
|  | 140 | } | 
|  | 141 | def MOVZ_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0a, "movz"> { | 
|  | 142 | let isCodeGenOnly = 1; | 
|  | 143 | } | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 144 | } | 
|  | 145 |  | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 146 | def MOVN_I_I     : CondMovIntInt<CPURegs, CPURegs, 0x0b, "movn">; | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 147 | let Predicates = [HasStdEnc], | 
| Akira Hatanaka | cdf4fd8 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 148 | DecoderNamespace = "Mips64" in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 149 | def MOVN_I_I64   : CondMovIntInt<CPURegs, CPU64Regs, 0x0b, "movn">; | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 150 | def MOVN_I64_I   : CondMovIntInt<CPU64Regs, CPURegs, 0x0b, "movn"> { | 
|  | 151 | let isCodeGenOnly = 1; | 
|  | 152 | } | 
|  | 153 | def MOVN_I64_I64 : CondMovIntInt<CPU64Regs, CPU64Regs, 0x0b, "movn"> { | 
|  | 154 | let isCodeGenOnly = 1; | 
|  | 155 | } | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 156 | } | 
|  | 157 |  | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 158 | def MOVZ_I_S : CMov_I_F_FT<"movz.s", CPURegs, FGR32, IIFmove>, | 
|  | 159 | CMov_I_F_FM<18, 16>; | 
|  | 160 | def MOVZ_I64_S : CMov_I_F_FT<"movz.s", CPU64Regs, FGR32, IIFmove>, | 
|  | 161 | CMov_I_F_FM<18, 16>, Requires<[HasMips64, HasStdEnc]> { | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 162 | let DecoderNamespace = "Mips64"; | 
|  | 163 | } | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 164 |  | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 165 | def MOVN_I_S : CMov_I_F_FT<"movn.s", CPURegs, FGR32, IIFmove>, | 
|  | 166 | CMov_I_F_FM<19, 16>; | 
|  | 167 | def MOVN_I64_S : CMov_I_F_FT<"movn.s", CPU64Regs, FGR32, IIFmove>, | 
|  | 168 | CMov_I_F_FM<19, 16>, Requires<[HasMips64, HasStdEnc]> { | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 169 | let DecoderNamespace = "Mips64"; | 
|  | 170 | } | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 171 |  | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 172 | let Predicates = [NotFP64bit, HasStdEnc] in { | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 173 | def MOVZ_I_D32 : CMov_I_F_FT<"movz.d", CPURegs, AFGR64, IIFmove>, | 
|  | 174 | CMov_I_F_FM<18, 17>; | 
|  | 175 | def MOVN_I_D32 : CMov_I_F_FT<"movn.d", CPURegs, AFGR64, IIFmove>, | 
|  | 176 | CMov_I_F_FM<19, 17>; | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 177 | } | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 178 | let Predicates = [IsFP64bit, HasStdEnc], | 
| Akira Hatanaka | d8ab16b | 2012-06-14 21:03:23 +0000 | [diff] [blame] | 179 | DecoderNamespace = "Mips64" in { | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 180 | def MOVZ_I_D64 : CMov_I_F_FT<"movz.d", CPURegs, FGR64, IIFmove>, | 
|  | 181 | CMov_I_F_FM<18, 17>; | 
|  | 182 | def MOVZ_I64_D64 : CMov_I_F_FT<"movz.d", CPU64Regs, FGR64, IIFmove>, | 
|  | 183 | CMov_I_F_FM<18, 17> { | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 184 | let isCodeGenOnly = 1; | 
|  | 185 | } | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 186 | def MOVN_I_D64 : CMov_I_F_FT<"movn.d", CPURegs, FGR64, IIFmove>, | 
|  | 187 | CMov_I_F_FM<19, 17>; | 
|  | 188 | def MOVN_I64_D64 : CMov_I_F_FT<"movn.d", CPU64Regs, FGR64, IIFmove>, | 
|  | 189 | CMov_I_F_FM<19, 17> { | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 190 | let isCodeGenOnly = 1; | 
|  | 191 | } | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 192 | } | 
|  | 193 |  | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 194 | def MOVT_I : CMov_F_I_FT<"movt", CPURegs, IIAlu, MipsCMovFP_T>, CMov_F_I_FM<1>; | 
|  | 195 | def MOVT_I64 : CMov_F_I_FT<"movt", CPU64Regs, IIAlu, MipsCMovFP_T>, | 
|  | 196 | CMov_F_I_FM<1>, Requires<[HasMips64, HasStdEnc]> { | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 197 | let DecoderNamespace = "Mips64"; | 
|  | 198 | } | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 199 |  | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 200 | def MOVF_I : CMov_F_I_FT<"movf", CPURegs, IIAlu, MipsCMovFP_F>, CMov_F_I_FM<0>; | 
|  | 201 | def MOVF_I64 : CMov_F_I_FT<"movf", CPU64Regs, IIAlu, MipsCMovFP_F>, | 
|  | 202 | CMov_F_I_FM<0>, Requires<[HasMips64, HasStdEnc]> { | 
| Akira Hatanaka | 71928e6 | 2012-04-17 18:03:21 +0000 | [diff] [blame] | 203 | let DecoderNamespace = "Mips64"; | 
|  | 204 | } | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 205 |  | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 206 | def MOVT_S : CMov_F_F_FT<"movt.s", FGR32, IIFmove, MipsCMovFP_T>, | 
|  | 207 | CMov_F_F_FM<16, 1>; | 
|  | 208 | def MOVF_S : CMov_F_F_FT<"movf.s", FGR32, IIFmove, MipsCMovFP_F>, | 
|  | 209 | CMov_F_F_FM<16, 0>; | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 210 |  | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 211 | let Predicates = [NotFP64bit, HasStdEnc] in { | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 212 | def MOVT_D32 : CMov_F_F_FT<"movt.d", AFGR64, IIFmove, MipsCMovFP_T>, | 
|  | 213 | CMov_F_F_FM<17, 1>; | 
|  | 214 | def MOVF_D32 : CMov_F_F_FT<"movf.d", AFGR64, IIFmove, MipsCMovFP_F>, | 
|  | 215 | CMov_F_F_FM<17, 0>; | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 216 | } | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 217 | let Predicates = [IsFP64bit, HasStdEnc], | 
| Akira Hatanaka | cdf4fd8 | 2012-05-22 03:10:09 +0000 | [diff] [blame] | 218 | DecoderNamespace = "Mips64" in { | 
| Akira Hatanaka | 6262bbf | 2012-12-13 01:41:15 +0000 | [diff] [blame] | 219 | def MOVT_D64 : CMov_F_F_FT<"movt.d", FGR64, IIFmove, MipsCMovFP_T>, | 
|  | 220 | CMov_F_F_FM<17, 1>; | 
|  | 221 | def MOVF_D64 : CMov_F_F_FT<"movf.d", FGR64, IIFmove, MipsCMovFP_F>, | 
|  | 222 | CMov_F_F_FM<17, 0>; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 223 | } | 
|  | 224 |  | 
|  | 225 | // Instantiation of conditional move patterns. | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 226 | defm : MovzPats0<CPURegs, CPURegs, MOVZ_I_I, SLT, SLTu, SLTi, SLTiu>; | 
|  | 227 | defm : MovzPats1<CPURegs, CPURegs, MOVZ_I_I, XOR>; | 
| Akira Hatanaka | ca41d13 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 228 | defm : MovzPats2<CPURegs, CPURegs, MOVZ_I_I, XORi>; | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 229 | let Predicates = [HasMips64, HasStdEnc] in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 230 | defm : MovzPats0<CPURegs, CPU64Regs, MOVZ_I_I64, SLT, SLTu, SLTi, SLTiu>; | 
|  | 231 | defm : MovzPats0<CPU64Regs, CPURegs, MOVZ_I_I, SLT64, SLTu64, SLTi64, | 
|  | 232 | SLTiu64>; | 
|  | 233 | defm : MovzPats0<CPU64Regs, CPU64Regs, MOVZ_I_I64, SLT64, SLTu64, SLTi64, | 
|  | 234 | SLTiu64>; | 
|  | 235 | defm : MovzPats1<CPURegs, CPU64Regs, MOVZ_I_I64, XOR>; | 
|  | 236 | defm : MovzPats1<CPU64Regs, CPURegs, MOVZ_I64_I, XOR64>; | 
|  | 237 | defm : MovzPats1<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XOR64>; | 
| Akira Hatanaka | ca41d13 | 2012-05-09 02:29:29 +0000 | [diff] [blame] | 238 | defm : MovzPats2<CPURegs, CPU64Regs, MOVZ_I_I64, XORi>; | 
|  | 239 | defm : MovzPats2<CPU64Regs, CPURegs, MOVZ_I64_I, XORi64>; | 
|  | 240 | defm : MovzPats2<CPU64Regs, CPU64Regs, MOVZ_I64_I64, XORi64>; | 
| Akira Hatanaka | 975bfc9 | 2011-10-17 18:43:19 +0000 | [diff] [blame] | 241 | } | 
|  | 242 |  | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 243 | defm : MovnPats<CPURegs, CPURegs, MOVN_I_I, XOR>; | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 244 | let Predicates = [HasMips64, HasStdEnc] in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 245 | defm : MovnPats<CPURegs, CPU64Regs, MOVN_I_I64, XOR>; | 
|  | 246 | defm : MovnPats<CPU64Regs, CPURegs, MOVN_I64_I, XOR64>; | 
|  | 247 | defm : MovnPats<CPU64Regs, CPU64Regs, MOVN_I64_I64, XOR64>; | 
|  | 248 | } | 
|  | 249 |  | 
|  | 250 | defm : MovzPats0<CPURegs, FGR32, MOVZ_I_S, SLT, SLTu, SLTi, SLTiu>; | 
|  | 251 | defm : MovzPats1<CPURegs, FGR32, MOVZ_I_S, XOR>; | 
|  | 252 | defm : MovnPats<CPURegs, FGR32, MOVN_I_S, XOR>; | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 253 | let Predicates = [HasMips64, HasStdEnc] in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 254 | defm : MovzPats0<CPU64Regs, FGR32, MOVZ_I_S, SLT64, SLTu64, SLTi64, | 
|  | 255 | SLTiu64>; | 
|  | 256 | defm : MovzPats1<CPU64Regs, FGR32, MOVZ_I64_S, XOR64>; | 
|  | 257 | defm : MovnPats<CPU64Regs, FGR32, MOVN_I64_S, XOR64>; | 
|  | 258 | } | 
|  | 259 |  | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 260 | let Predicates = [NotFP64bit, HasStdEnc] in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 261 | defm : MovzPats0<CPURegs, AFGR64, MOVZ_I_D32, SLT, SLTu, SLTi, SLTiu>; | 
|  | 262 | defm : MovzPats1<CPURegs, AFGR64, MOVZ_I_D32, XOR>; | 
|  | 263 | defm : MovnPats<CPURegs, AFGR64, MOVN_I_D32, XOR>; | 
|  | 264 | } | 
| Akira Hatanaka | 97e179f | 2012-12-07 03:06:09 +0000 | [diff] [blame] | 265 | let Predicates = [IsFP64bit, HasStdEnc] in { | 
| Akira Hatanaka | a7e0b90 | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 266 | defm : MovzPats0<CPURegs, FGR64, MOVZ_I_D64, SLT, SLTu, SLTi, SLTiu>; | 
|  | 267 | defm : MovzPats0<CPU64Regs, FGR64, MOVZ_I_D64, SLT64, SLTu64, SLTi64, | 
|  | 268 | SLTiu64>; | 
|  | 269 | defm : MovzPats1<CPURegs, FGR64, MOVZ_I_D64, XOR>; | 
|  | 270 | defm : MovzPats1<CPU64Regs, FGR64, MOVZ_I64_D64, XOR64>; | 
|  | 271 | defm : MovnPats<CPURegs, FGR64, MOVN_I_D64, XOR>; | 
|  | 272 | defm : MovnPats<CPU64Regs, FGR64, MOVN_I64_D64, XOR64>; | 
|  | 273 | } |