blob: 4d7da21a591c061d97a7b0c3e3e013d1a94cd31d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000045def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
46def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
48def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
49def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
50def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000051def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Jan Vesely39aeab42017-12-04 23:07:28 +000052def FMA : Predicate<"Subtarget->hasFMA()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000053
Tom Stellard75aadc22012-12-11 21:25:42 +000054def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
55
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000056def u16ImmTarget : AsmOperandClass {
57 let Name = "U16Imm";
58 let RenderMethod = "addImmOperands";
59}
60
61def s16ImmTarget : AsmOperandClass {
62 let Name = "S16Imm";
63 let RenderMethod = "addImmOperands";
64}
65
Tom Stellardb02094e2014-07-21 15:45:01 +000066let OperandType = "OPERAND_IMMEDIATE" in {
67
Matt Arsenault4d7d3832014-04-15 22:32:49 +000068def u32imm : Operand<i32> {
69 let PrintMethod = "printU32ImmOperand";
70}
71
72def u16imm : Operand<i16> {
73 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000074 let ParserMatchClass = u16ImmTarget;
75}
76
77def s16imm : Operand<i16> {
78 let PrintMethod = "printU16ImmOperand";
79 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +000080}
81
82def u8imm : Operand<i8> {
83 let PrintMethod = "printU8ImmOperand";
84}
85
Tom Stellardb02094e2014-07-21 15:45:01 +000086} // End OperandType = "OPERAND_IMMEDIATE"
87
Tom Stellardbc5b5372014-06-13 16:38:59 +000088//===--------------------------------------------------------------------===//
89// Custom Operands
90//===--------------------------------------------------------------------===//
91def brtarget : Operand<OtherVT>;
92
Tom Stellardc0845332013-11-22 23:07:58 +000093//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000094// Misc. PatFrags
95//===----------------------------------------------------------------------===//
96
Matt Arsenaulteb522e62017-02-27 22:15:25 +000097class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
98 (ops node:$src0),
99 (op $src0),
100 [{ return N->hasOneUse(); }]
101>;
102
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000103class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
104 (ops node:$src0, node:$src1),
105 (op $src0, $src1),
106 [{ return N->hasOneUse(); }]
107>;
108
109class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
110 (ops node:$src0, node:$src1, node:$src2),
111 (op $src0, $src1, $src2),
112 [{ return N->hasOneUse(); }]
113>;
114
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000115def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000116
117let Properties = [SDNPCommutative, SDNPAssociative] in {
118def smax_oneuse : HasOneUseBinOp<smax>;
119def smin_oneuse : HasOneUseBinOp<smin>;
120def umax_oneuse : HasOneUseBinOp<umax>;
121def umin_oneuse : HasOneUseBinOp<umin>;
122def fminnum_oneuse : HasOneUseBinOp<fminnum>;
123def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
124def and_oneuse : HasOneUseBinOp<and>;
125def or_oneuse : HasOneUseBinOp<or>;
126def xor_oneuse : HasOneUseBinOp<xor>;
127} // Properties = [SDNPCommutative, SDNPAssociative]
128
129def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000130
131def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000132def shl_oneuse : HasOneUseBinOp<shl>;
133
134def select_oneuse : HasOneUseTernaryOp<select>;
135
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000136def srl_16 : PatFrag<
137 (ops node:$src0), (srl_oneuse node:$src0, (i32 16))
138>;
139
140
141def hi_i16_elt : PatFrag<
142 (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0))))
143>;
144
145
146def hi_f16_elt : PatLeaf<
147 (vt), [{
148 if (N->getOpcode() != ISD::BITCAST)
149 return false;
150 SDValue Tmp = N->getOperand(0);
151
152 if (Tmp.getOpcode() != ISD::SRL)
153 return false;
154 if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1))
155 return RHS->getZExtValue() == 16;
156 return false;
157}]>;
158
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000159//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000160// PatLeafs for floating-point comparisons
161//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
Tom Stellard0351ea22013-09-28 02:50:50 +0000163def COND_OEQ : PatLeaf <
164 (cond),
165 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
166>;
167
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000168def COND_ONE : PatLeaf <
169 (cond),
170 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
171>;
172
Tom Stellard0351ea22013-09-28 02:50:50 +0000173def COND_OGT : PatLeaf <
174 (cond),
175 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
176>;
177
Tom Stellard0351ea22013-09-28 02:50:50 +0000178def COND_OGE : PatLeaf <
179 (cond),
180 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
181>;
182
Tom Stellardc0845332013-11-22 23:07:58 +0000183def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000184 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000185 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000186>;
187
Tom Stellardc0845332013-11-22 23:07:58 +0000188def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000189 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000190 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
191>;
192
Tom Stellardc0845332013-11-22 23:07:58 +0000193def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
194def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
195
196//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000197// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000198//===----------------------------------------------------------------------===//
199
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000200def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
201def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000202def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
203def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
204def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
205def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
206
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000207// XXX - For some reason R600 version is preferring to use unordered
208// for setne?
209def COND_UNE_NE : PatLeaf <
210 (cond),
211 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
212>;
213
Tom Stellardc0845332013-11-22 23:07:58 +0000214//===----------------------------------------------------------------------===//
215// PatLeafs for signed comparisons
216//===----------------------------------------------------------------------===//
217
218def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
219def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
220def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
221def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
222
223//===----------------------------------------------------------------------===//
224// PatLeafs for integer equality
225//===----------------------------------------------------------------------===//
226
227def COND_EQ : PatLeaf <
228 (cond),
229 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
230>;
231
232def COND_NE : PatLeaf <
233 (cond),
234 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000235>;
236
Christian Konigb19849a2013-02-21 15:17:04 +0000237def COND_NULL : PatLeaf <
238 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000239 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000240>;
241
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000242
243//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000244// Load/Store Pattern Fragments
245//===----------------------------------------------------------------------===//
246
Matt Arsenaultbc683832017-09-20 03:43:35 +0000247class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
248 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
249}]>;
250
Farhana Aleena7cb3112018-03-09 17:41:39 +0000251class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
252 return cast<MemSDNode>(N)->getAlignment() >= 16;
253}]>;
254
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000255class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000256
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000257class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000258 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
259>;
260
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000261class StoreHi16<SDPatternOperator op> : PatFrag <
262 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
263>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000264
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000265class PrivateAddress : CodePatPred<[{
266 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
267}]>;
268
Matt Arsenaultbc683832017-09-20 03:43:35 +0000269class ConstantAddress : CodePatPred<[{
270 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
271}]>;
272
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000273class LocalAddress : CodePatPred<[{
274 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
275}]>;
276
277class GlobalAddress : CodePatPred<[{
278 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
279}]>;
280
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000281class GlobalLoadAddress : CodePatPred<[{
282 auto AS = cast<MemSDNode>(N)->getAddressSpace();
283 return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS;
284}]>;
285
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000286class FlatLoadAddress : CodePatPred<[{
287 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
288 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultbc683832017-09-20 03:43:35 +0000289 AS == AMDGPUASI.GLOBAL_ADDRESS ||
290 AS == AMDGPUASI.CONSTANT_ADDRESS;
291}]>;
292
293class FlatStoreAddress : CodePatPred<[{
294 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
295 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000296 AS == AMDGPUASI.GLOBAL_ADDRESS;
297}]>;
298
Tom Stellard381a94a2015-05-12 15:00:49 +0000299class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
300 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000301 LoadSDNode *L = cast<LoadSDNode>(N);
302 return L->getExtensionType() == ISD::ZEXTLOAD ||
303 L->getExtensionType() == ISD::EXTLOAD;
304}]>;
305
Tom Stellard381a94a2015-05-12 15:00:49 +0000306def az_extload : AZExtLoadBase <unindexedload>;
307
Tom Stellard33dd04b2013-07-23 01:47:52 +0000308def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
309 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
310}]>;
311
Tom Stellard33dd04b2013-07-23 01:47:52 +0000312def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
313 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
314}]>;
315
Tom Stellard31209cc2013-07-15 19:00:09 +0000316def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
317 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
318}]>;
319
Matt Arsenaultbc683832017-09-20 03:43:35 +0000320class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
321class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000322
Matt Arsenaultbc683832017-09-20 03:43:35 +0000323class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
324class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000325
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000326class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000327class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000328
Matt Arsenaultbc683832017-09-20 03:43:35 +0000329class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
330class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
331
332class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
333
334
335def load_private : PrivateLoad <load>;
336def az_extloadi8_private : PrivateLoad <az_extloadi8>;
337def sextloadi8_private : PrivateLoad <sextloadi8>;
338def az_extloadi16_private : PrivateLoad <az_extloadi16>;
339def sextloadi16_private : PrivateLoad <sextloadi16>;
340
341def store_private : PrivateStore <store>;
342def truncstorei8_private : PrivateStore<truncstorei8>;
343def truncstorei16_private : PrivateStore <truncstorei16>;
344def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
345def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
346
347
348def load_global : GlobalLoad <load>;
349def sextloadi8_global : GlobalLoad <sextloadi8>;
350def az_extloadi8_global : GlobalLoad <az_extloadi8>;
351def sextloadi16_global : GlobalLoad <sextloadi16>;
352def az_extloadi16_global : GlobalLoad <az_extloadi16>;
353def atomic_load_global : GlobalLoad<atomic_load>;
354
355def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000356def truncstorei8_global : GlobalStore <truncstorei8>;
357def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000358def store_atomic_global : GlobalStore<atomic_store>;
359def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
360def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000361
Matt Arsenaultbc683832017-09-20 03:43:35 +0000362def load_local : LocalLoad <load>;
363def az_extloadi8_local : LocalLoad <az_extloadi8>;
364def sextloadi8_local : LocalLoad <sextloadi8>;
365def az_extloadi16_local : LocalLoad <az_extloadi16>;
366def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000367
Matt Arsenaultbc683832017-09-20 03:43:35 +0000368def store_local : LocalStore <store>;
369def truncstorei8_local : LocalStore <truncstorei8>;
370def truncstorei16_local : LocalStore <truncstorei16>;
371def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
372def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000373
Matt Arsenaultbc683832017-09-20 03:43:35 +0000374def load_align8_local : Aligned8Bytes <
375 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000376>;
377
Farhana Aleena7cb3112018-03-09 17:41:39 +0000378def load_align16_local : Aligned16Bytes <
379 (ops node:$ptr), (load_local node:$ptr)
380>;
381
Matt Arsenaultbc683832017-09-20 03:43:35 +0000382def store_align8_local : Aligned8Bytes <
383 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000384>;
Matt Arsenault72574102014-06-11 18:08:34 +0000385
Farhana Aleenc6c9dc82018-03-16 18:12:00 +0000386def store_align16_local : Aligned16Bytes <
387 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
388>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000389
390def load_flat : FlatLoad <load>;
391def az_extloadi8_flat : FlatLoad <az_extloadi8>;
392def sextloadi8_flat : FlatLoad <sextloadi8>;
393def az_extloadi16_flat : FlatLoad <az_extloadi16>;
394def sextloadi16_flat : FlatLoad <sextloadi16>;
395def atomic_load_flat : FlatLoad<atomic_load>;
396
397def store_flat : FlatStore <store>;
398def truncstorei8_flat : FlatStore <truncstorei8>;
399def truncstorei16_flat : FlatStore <truncstorei16>;
400def atomic_store_flat : FlatStore <atomic_store>;
401def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
402def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
403
404
405def constant_load : ConstantLoad<load>;
406def sextloadi8_constant : ConstantLoad <sextloadi8>;
407def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
408def sextloadi16_constant : ConstantLoad <sextloadi16>;
409def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
410
411
Matt Arsenault72574102014-06-11 18:08:34 +0000412class local_binary_atomic_op<SDNode atomic_op> :
413 PatFrag<(ops node:$ptr, node:$value),
414 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000415 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000416}]>;
417
Matt Arsenault72574102014-06-11 18:08:34 +0000418def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
419def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
420def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
421def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
422def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
423def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
424def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
425def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
426def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
427def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
428def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000429
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000430def mskor_global : PatFrag<(ops node:$val, node:$ptr),
431 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000432 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000433}]>;
434
Matt Arsenaulta030e262017-10-23 17:16:43 +0000435class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag<
Tom Stellard381a94a2015-05-12 15:00:49 +0000436 (ops node:$ptr, node:$cmp, node:$swap),
437 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
438 AtomicSDNode *AN = cast<AtomicSDNode>(N);
Matt Arsenaulta030e262017-10-23 17:16:43 +0000439 return AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
440}]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000441
Matt Arsenaulta030e262017-10-23 17:16:43 +0000442def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000443
Jan Vesely206a5102016-12-23 15:34:51 +0000444multiclass global_binary_atomic_op<SDNode atomic_op> {
445 def "" : PatFrag<
446 (ops node:$ptr, node:$value),
447 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000448 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000449
Jan Vesely206a5102016-12-23 15:34:51 +0000450 def _noret : PatFrag<
451 (ops node:$ptr, node:$value),
452 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000453 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000454
Jan Vesely206a5102016-12-23 15:34:51 +0000455 def _ret : PatFrag<
456 (ops node:$ptr, node:$value),
457 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000458 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000459}
460
461defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
462defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
463defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
464defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
465defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
466defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
467defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
468defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
469defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
470defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
471
Matt Arsenaultbc683832017-09-20 03:43:35 +0000472// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000473def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000474 (ops node:$ptr, node:$value),
475 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000476
477def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000478 (ops node:$ptr, node:$cmp, node:$value),
479 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
480
Jan Vesely206a5102016-12-23 15:34:51 +0000481
482def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000483 (ops node:$ptr, node:$cmp, node:$value),
484 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
485 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000486
487def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000488 (ops node:$ptr, node:$cmp, node:$value),
489 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
490 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000491
Tom Stellardb4a313a2014-08-01 00:32:39 +0000492//===----------------------------------------------------------------------===//
493// Misc Pattern Fragments
494//===----------------------------------------------------------------------===//
495
Tom Stellard75aadc22012-12-11 21:25:42 +0000496class Constants {
497int TWO_PI = 0x40c90fdb;
498int PI = 0x40490fdb;
499int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000500int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000501int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000502int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000503int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000504int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000505int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000506int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000507}
508def CONST : Constants;
509
510def FP_ZERO : PatLeaf <
511 (fpimm),
512 [{return N->getValueAPF().isZero();}]
513>;
514
515def FP_ONE : PatLeaf <
516 (fpimm),
517 [{return N->isExactlyValue(1.0);}]
518>;
519
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000520def FP_HALF : PatLeaf <
521 (fpimm),
522 [{return N->isExactlyValue(0.5);}]
523>;
524
Tom Stellard75aadc22012-12-11 21:25:42 +0000525/* Generic helper patterns for intrinsics */
526/* -------------------------------------- */
527
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000528class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000529 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000530 (fpow f32:$src0, f32:$src1),
531 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000532>;
533
534/* Other helper patterns */
535/* --------------------- */
536
537/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000538class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000539 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000540 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000541 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000542 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000543> {
544 let SubtargetPredicate = TruePredicate;
545}
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
547/* Insert element pattern */
548class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000549 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000550 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000551 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000552 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000553> {
554 let SubtargetPredicate = TruePredicate;
555}
Tom Stellard75aadc22012-12-11 21:25:42 +0000556
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000557// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
558// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000559// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000560class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000561 (dt (bitconvert (st rc:$src0))),
562 (dt rc:$src0)
563>;
564
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000565// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
566// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000567class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000568 (vt (AMDGPUdwordaddr (vt rc:$addr))),
569 (vt rc:$addr)
570>;
571
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000572// BFI_INT patterns
573
Matt Arsenault7d858d82014-11-02 23:46:54 +0000574multiclass BFIPatterns <Instruction BFI_INT,
575 Instruction LoadImm32,
576 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000577 // Definition from ISA doc:
578 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000579 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000580 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
581 (BFI_INT $x, $y, $z)
582 >;
583
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000584 // 64-bit version
585 def : AMDGPUPat <
586 (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))),
587 (REG_SEQUENCE RC64,
588 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
589 (i32 (EXTRACT_SUBREG $y, sub0)),
590 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
591 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
592 (i32 (EXTRACT_SUBREG $y, sub1)),
593 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
594 >;
595
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000596 // SHA-256 Ch function
597 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000598 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000599 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
600 (BFI_INT $x, $y, $z)
601 >;
602
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000603 // 64-bit version
604 def : AMDGPUPat <
605 (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))),
606 (REG_SEQUENCE RC64,
607 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
608 (i32 (EXTRACT_SUBREG $y, sub0)),
609 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
610 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
611 (i32 (EXTRACT_SUBREG $y, sub1)),
612 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
613 >;
614
Matt Arsenault90c75932017-10-03 00:06:41 +0000615 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000616 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000617 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000618 >;
619
Matt Arsenault90c75932017-10-03 00:06:41 +0000620 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000621 (f32 (fcopysign f32:$src0, f64:$src1)),
622 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
623 (i32 (EXTRACT_SUBREG $src1, sub1)))
624 >;
625
Matt Arsenault90c75932017-10-03 00:06:41 +0000626 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000627 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000628 (REG_SEQUENCE RC64,
629 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000630 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000631 (i32 (EXTRACT_SUBREG $src0, sub1)),
632 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
633 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000634
Matt Arsenault90c75932017-10-03 00:06:41 +0000635 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000636 (f64 (fcopysign f64:$src0, f32:$src1)),
637 (REG_SEQUENCE RC64,
638 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000639 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000640 (i32 (EXTRACT_SUBREG $src0, sub1)),
641 $src1), sub1)
642 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000643}
644
Tom Stellardeac65dd2013-05-03 17:21:20 +0000645// SHA-256 Ma patterns
646
647// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000648multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> {
649 def : AMDGPUPat <
650 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
651 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
652 >;
653
654 def : AMDGPUPat <
655 (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))),
656 (REG_SEQUENCE RC64,
657 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)),
658 (i32 (EXTRACT_SUBREG $y, sub0))),
659 (i32 (EXTRACT_SUBREG $z, sub0)),
660 (i32 (EXTRACT_SUBREG $y, sub0))), sub0,
661 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)),
662 (i32 (EXTRACT_SUBREG $y, sub1))),
663 (i32 (EXTRACT_SUBREG $z, sub1)),
664 (i32 (EXTRACT_SUBREG $y, sub1))), sub1)
665 >;
666}
Tom Stellardeac65dd2013-05-03 17:21:20 +0000667
Tom Stellard2b971eb2013-05-10 02:09:45 +0000668// Bitfield extract patterns
669
Marek Olsak949f5da2015-03-24 13:40:34 +0000670def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
671 return isMask_32(N->getZExtValue());
672}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000673
Marek Olsak949f5da2015-03-24 13:40:34 +0000674def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000675 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000676 MVT::i32);
677}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000678
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000679multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000680 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000681 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
682 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
683 >;
684
Matt Arsenault90c75932017-10-03 00:06:41 +0000685 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000686 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
687 (UBFE $src, (i32 0), $width)
688 >;
689
Matt Arsenault90c75932017-10-03 00:06:41 +0000690 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000691 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
692 (SBFE $src, (i32 0), $width)
693 >;
694}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000695
Tom Stellard5643c4a2013-05-20 15:02:19 +0000696// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000697class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000698 (rotr i32:$src0, i32:$src1),
699 (BIT_ALIGN $src0, $src0, $src1)
700>;
701
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000702// This matches 16 permutations of
703// max(min(x, y), min(max(x, y), z))
704class IntMed3Pat<Instruction med3Inst,
705 SDPatternOperator max,
706 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000707 SDPatternOperator min_oneuse,
Matt Arsenault90c75932017-10-03 00:06:41 +0000708 ValueType vt = i32> : AMDGPUPat<
Matt Arsenault10268f92017-02-27 22:40:39 +0000709 (max (min_oneuse vt:$src0, vt:$src1),
710 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000711 (med3Inst $src0, $src1, $src2)
712>;
713
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000714// Special conversion patterns
715
716def cvt_rpi_i32_f32 : PatFrag <
717 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000718 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
719 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000720>;
721
722def cvt_flr_i32_f32 : PatFrag <
723 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000724 (fp_to_sint (ffloor $src)),
725 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000726>;
727
Matt Arsenault90c75932017-10-03 00:06:41 +0000728class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000729 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000730 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
731 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000732>;
733
Matt Arsenault90c75932017-10-03 00:06:41 +0000734class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000735 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000736 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
737 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000738>;
739
Matt Arsenault90c75932017-10-03 00:06:41 +0000740class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000741 (fdiv FP_ONE, vt:$src),
742 (RcpInst $src)
743>;
744
Matt Arsenault90c75932017-10-03 00:06:41 +0000745class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000746 (AMDGPUrcp (fsqrt vt:$src)),
747 (RsqInst $src)
748>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000749
Tom Stellard75aadc22012-12-11 21:25:42 +0000750include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000751include "R700Instructions.td"
752include "EvergreenInstructions.td"
753include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000754
755include "SIInstrInfo.td"
756