| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 1 | //===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains instruction defs that are common to all hw codegen |
| 11 | // targets. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 15 | class AMDGPUInst <dag outs, dag ins, string asm = "", |
| 16 | list<dag> pattern = []> : Instruction { |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 17 | field bit isRegisterLoad = 0; |
| 18 | field bit isRegisterStore = 0; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 19 | |
| 20 | let Namespace = "AMDGPU"; |
| 21 | let OutOperandList = outs; |
| 22 | let InOperandList = ins; |
| 23 | let AsmString = asm; |
| 24 | let Pattern = pattern; |
| 25 | let Itinerary = NullALU; |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 26 | |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 27 | // SoftFail is a field the disassembler can use to provide a way for |
| 28 | // instructions to not match without killing the whole decode process. It is |
| 29 | // mainly used for ARM, but Tablegen expects this field to exist or it fails |
| 30 | // to build the decode table. |
| 31 | field bits<64> SoftFail = 0; |
| 32 | |
| 33 | let DecoderNamespace = Namespace; |
| Matt Arsenault | 37fefd6 | 2016-06-10 02:18:02 +0000 | [diff] [blame] | 34 | |
| Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 35 | let TSFlags{63} = isRegisterLoad; |
| 36 | let TSFlags{62} = isRegisterStore; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 37 | } |
| 38 | |
| Matt Arsenault | 648e422 | 2016-07-14 05:23:23 +0000 | [diff] [blame] | 39 | class AMDGPUShaderInst <dag outs, dag ins, string asm = "", |
| 40 | list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | |
| 42 | field bits<32> Inst = 0xffffffff; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 43 | } |
| 44 | |
| Stanislav Mekhanoshin | 06cab79 | 2017-08-30 03:03:38 +0000 | [diff] [blame] | 45 | def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">; |
| 46 | def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">; |
| 47 | def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">; |
| 48 | def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">; |
| 49 | def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">; |
| 50 | def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">; |
| Matt Arsenault | 1d07774 | 2014-07-15 20:18:24 +0000 | [diff] [blame] | 51 | def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">; |
| Jan Vesely | 39aeab4 | 2017-12-04 23:07:28 +0000 | [diff] [blame] | 52 | def FMA : Predicate<"Subtarget->hasFMA()">; |
| Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 53 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 54 | def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>; |
| 55 | |
| Dmitry Preobrazhensky | c7d35a0 | 2017-04-26 15:34:19 +0000 | [diff] [blame] | 56 | def u16ImmTarget : AsmOperandClass { |
| 57 | let Name = "U16Imm"; |
| 58 | let RenderMethod = "addImmOperands"; |
| 59 | } |
| 60 | |
| 61 | def s16ImmTarget : AsmOperandClass { |
| 62 | let Name = "S16Imm"; |
| 63 | let RenderMethod = "addImmOperands"; |
| 64 | } |
| 65 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 66 | let OperandType = "OPERAND_IMMEDIATE" in { |
| 67 | |
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 68 | def u32imm : Operand<i32> { |
| 69 | let PrintMethod = "printU32ImmOperand"; |
| 70 | } |
| 71 | |
| 72 | def u16imm : Operand<i16> { |
| 73 | let PrintMethod = "printU16ImmOperand"; |
| Dmitry Preobrazhensky | c7d35a0 | 2017-04-26 15:34:19 +0000 | [diff] [blame] | 74 | let ParserMatchClass = u16ImmTarget; |
| 75 | } |
| 76 | |
| 77 | def s16imm : Operand<i16> { |
| 78 | let PrintMethod = "printU16ImmOperand"; |
| 79 | let ParserMatchClass = s16ImmTarget; |
| Matt Arsenault | 4d7d383 | 2014-04-15 22:32:49 +0000 | [diff] [blame] | 80 | } |
| 81 | |
| 82 | def u8imm : Operand<i8> { |
| 83 | let PrintMethod = "printU8ImmOperand"; |
| 84 | } |
| 85 | |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 86 | } // End OperandType = "OPERAND_IMMEDIATE" |
| 87 | |
| Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 88 | //===--------------------------------------------------------------------===// |
| 89 | // Custom Operands |
| 90 | //===--------------------------------------------------------------------===// |
| 91 | def brtarget : Operand<OtherVT>; |
| 92 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 93 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 94 | // Misc. PatFrags |
| 95 | //===----------------------------------------------------------------------===// |
| 96 | |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 97 | class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag< |
| 98 | (ops node:$src0), |
| 99 | (op $src0), |
| 100 | [{ return N->hasOneUse(); }] |
| 101 | >; |
| 102 | |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 103 | class HasOneUseBinOp<SDPatternOperator op> : PatFrag< |
| 104 | (ops node:$src0, node:$src1), |
| 105 | (op $src0, $src1), |
| 106 | [{ return N->hasOneUse(); }] |
| 107 | >; |
| 108 | |
| 109 | class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag< |
| 110 | (ops node:$src0, node:$src1, node:$src2), |
| 111 | (op $src0, $src1, $src2), |
| 112 | [{ return N->hasOneUse(); }] |
| 113 | >; |
| 114 | |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 115 | def trunc_oneuse : HasOneUseUnaryOp<trunc>; |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 116 | |
| 117 | let Properties = [SDNPCommutative, SDNPAssociative] in { |
| 118 | def smax_oneuse : HasOneUseBinOp<smax>; |
| 119 | def smin_oneuse : HasOneUseBinOp<smin>; |
| 120 | def umax_oneuse : HasOneUseBinOp<umax>; |
| 121 | def umin_oneuse : HasOneUseBinOp<umin>; |
| 122 | def fminnum_oneuse : HasOneUseBinOp<fminnum>; |
| 123 | def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>; |
| 124 | def and_oneuse : HasOneUseBinOp<and>; |
| 125 | def or_oneuse : HasOneUseBinOp<or>; |
| 126 | def xor_oneuse : HasOneUseBinOp<xor>; |
| 127 | } // Properties = [SDNPCommutative, SDNPAssociative] |
| 128 | |
| 129 | def sub_oneuse : HasOneUseBinOp<sub>; |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 130 | |
| 131 | def srl_oneuse : HasOneUseBinOp<srl>; |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 132 | def shl_oneuse : HasOneUseBinOp<shl>; |
| 133 | |
| 134 | def select_oneuse : HasOneUseTernaryOp<select>; |
| 135 | |
| Matt Arsenault | e1cd482 | 2017-11-13 00:22:09 +0000 | [diff] [blame] | 136 | def srl_16 : PatFrag< |
| 137 | (ops node:$src0), (srl_oneuse node:$src0, (i32 16)) |
| 138 | >; |
| 139 | |
| 140 | |
| 141 | def hi_i16_elt : PatFrag< |
| 142 | (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0)))) |
| 143 | >; |
| 144 | |
| 145 | |
| 146 | def hi_f16_elt : PatLeaf< |
| 147 | (vt), [{ |
| 148 | if (N->getOpcode() != ISD::BITCAST) |
| 149 | return false; |
| 150 | SDValue Tmp = N->getOperand(0); |
| 151 | |
| 152 | if (Tmp.getOpcode() != ISD::SRL) |
| 153 | return false; |
| 154 | if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1)) |
| 155 | return RHS->getZExtValue() == 16; |
| 156 | return false; |
| 157 | }]>; |
| 158 | |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 159 | //===----------------------------------------------------------------------===// |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 160 | // PatLeafs for floating-point comparisons |
| 161 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 162 | |
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 163 | def COND_OEQ : PatLeaf < |
| 164 | (cond), |
| 165 | [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}] |
| 166 | >; |
| 167 | |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 168 | def COND_ONE : PatLeaf < |
| 169 | (cond), |
| 170 | [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}] |
| 171 | >; |
| 172 | |
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 173 | def COND_OGT : PatLeaf < |
| 174 | (cond), |
| 175 | [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}] |
| 176 | >; |
| 177 | |
| Tom Stellard | 0351ea2 | 2013-09-28 02:50:50 +0000 | [diff] [blame] | 178 | def COND_OGE : PatLeaf < |
| 179 | (cond), |
| 180 | [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}] |
| 181 | >; |
| 182 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 183 | def COND_OLT : PatLeaf < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 184 | (cond), |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 185 | [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 186 | >; |
| 187 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 188 | def COND_OLE : PatLeaf < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 189 | (cond), |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 190 | [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}] |
| 191 | >; |
| 192 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 193 | def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>; |
| 194 | def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>; |
| 195 | |
| 196 | //===----------------------------------------------------------------------===// |
| Matt Arsenault | 8b989ef | 2014-12-11 22:15:39 +0000 | [diff] [blame] | 197 | // PatLeafs for unsigned / unordered comparisons |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 198 | //===----------------------------------------------------------------------===// |
| 199 | |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 200 | def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>; |
| 201 | def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>; |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 202 | def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>; |
| 203 | def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>; |
| 204 | def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>; |
| 205 | def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>; |
| 206 | |
| Matt Arsenault | 9cded7a | 2014-12-11 22:15:35 +0000 | [diff] [blame] | 207 | // XXX - For some reason R600 version is preferring to use unordered |
| 208 | // for setne? |
| 209 | def COND_UNE_NE : PatLeaf < |
| 210 | (cond), |
| 211 | [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}] |
| 212 | >; |
| 213 | |
| Tom Stellard | c084533 | 2013-11-22 23:07:58 +0000 | [diff] [blame] | 214 | //===----------------------------------------------------------------------===// |
| 215 | // PatLeafs for signed comparisons |
| 216 | //===----------------------------------------------------------------------===// |
| 217 | |
| 218 | def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>; |
| 219 | def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>; |
| 220 | def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>; |
| 221 | def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>; |
| 222 | |
| 223 | //===----------------------------------------------------------------------===// |
| 224 | // PatLeafs for integer equality |
| 225 | //===----------------------------------------------------------------------===// |
| 226 | |
| 227 | def COND_EQ : PatLeaf < |
| 228 | (cond), |
| 229 | [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}] |
| 230 | >; |
| 231 | |
| 232 | def COND_NE : PatLeaf < |
| 233 | (cond), |
| 234 | [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}] |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 235 | >; |
| 236 | |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 237 | def COND_NULL : PatLeaf < |
| 238 | (cond), |
| Tom Stellard | aa9a1a8 | 2014-08-01 02:05:57 +0000 | [diff] [blame] | 239 | [{(void)N; return false;}] |
| Christian Konig | b19849a | 2013-02-21 15:17:04 +0000 | [diff] [blame] | 240 | >; |
| 241 | |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 242 | |
| 243 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 244 | // Load/Store Pattern Fragments |
| 245 | //===----------------------------------------------------------------------===// |
| 246 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 247 | class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 248 | return cast<MemSDNode>(N)->getAlignment() % 8 == 0; |
| 249 | }]>; |
| 250 | |
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 251 | class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{ |
| 252 | return cast<MemSDNode>(N)->getAlignment() >= 16; |
| 253 | }]>; |
| 254 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 255 | class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>; |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 256 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 257 | class StoreFrag<SDPatternOperator op> : PatFrag < |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 258 | (ops node:$value, node:$ptr), (op node:$value, node:$ptr) |
| 259 | >; |
| 260 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 261 | class StoreHi16<SDPatternOperator op> : PatFrag < |
| 262 | (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr) |
| 263 | >; |
| Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 264 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 265 | class PrivateAddress : CodePatPred<[{ |
| 266 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS; |
| 267 | }]>; |
| 268 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 269 | class ConstantAddress : CodePatPred<[{ |
| 270 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS; |
| 271 | }]>; |
| 272 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 273 | class LocalAddress : CodePatPred<[{ |
| 274 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS; |
| 275 | }]>; |
| 276 | |
| 277 | class GlobalAddress : CodePatPred<[{ |
| 278 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS; |
| 279 | }]>; |
| 280 | |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 281 | class GlobalLoadAddress : CodePatPred<[{ |
| 282 | auto AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 283 | return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS; |
| 284 | }]>; |
| 285 | |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 286 | class FlatLoadAddress : CodePatPred<[{ |
| 287 | const auto AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 288 | return AS == AMDGPUASI.FLAT_ADDRESS || |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 289 | AS == AMDGPUASI.GLOBAL_ADDRESS || |
| 290 | AS == AMDGPUASI.CONSTANT_ADDRESS; |
| 291 | }]>; |
| 292 | |
| 293 | class FlatStoreAddress : CodePatPred<[{ |
| 294 | const auto AS = cast<MemSDNode>(N)->getAddressSpace(); |
| 295 | return AS == AMDGPUASI.FLAT_ADDRESS || |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 296 | AS == AMDGPUASI.GLOBAL_ADDRESS; |
| 297 | }]>; |
| 298 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 299 | class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr), |
| 300 | (ld_node node:$ptr), [{ |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 301 | LoadSDNode *L = cast<LoadSDNode>(N); |
| 302 | return L->getExtensionType() == ISD::ZEXTLOAD || |
| 303 | L->getExtensionType() == ISD::EXTLOAD; |
| 304 | }]>; |
| 305 | |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 306 | def az_extload : AZExtLoadBase <unindexedload>; |
| 307 | |
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 308 | def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 309 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8; |
| 310 | }]>; |
| 311 | |
| Tom Stellard | 33dd04b | 2013-07-23 01:47:52 +0000 | [diff] [blame] | 312 | def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 313 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16; |
| 314 | }]>; |
| 315 | |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 316 | def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{ |
| 317 | return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32; |
| 318 | }]>; |
| 319 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 320 | class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress; |
| 321 | class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress; |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 322 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 323 | class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress; |
| 324 | class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 325 | |
| Matt Arsenault | b81495d | 2017-09-20 05:01:53 +0000 | [diff] [blame] | 326 | class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress; |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 327 | class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress; |
| Tom Stellard | 31209cc | 2013-07-15 19:00:09 +0000 | [diff] [blame] | 328 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 329 | class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress; |
| 330 | class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress; |
| 331 | |
| 332 | class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress; |
| 333 | |
| 334 | |
| 335 | def load_private : PrivateLoad <load>; |
| 336 | def az_extloadi8_private : PrivateLoad <az_extloadi8>; |
| 337 | def sextloadi8_private : PrivateLoad <sextloadi8>; |
| 338 | def az_extloadi16_private : PrivateLoad <az_extloadi16>; |
| 339 | def sextloadi16_private : PrivateLoad <sextloadi16>; |
| 340 | |
| 341 | def store_private : PrivateStore <store>; |
| 342 | def truncstorei8_private : PrivateStore<truncstorei8>; |
| 343 | def truncstorei16_private : PrivateStore <truncstorei16>; |
| 344 | def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress; |
| 345 | def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress; |
| 346 | |
| 347 | |
| 348 | def load_global : GlobalLoad <load>; |
| 349 | def sextloadi8_global : GlobalLoad <sextloadi8>; |
| 350 | def az_extloadi8_global : GlobalLoad <az_extloadi8>; |
| 351 | def sextloadi16_global : GlobalLoad <sextloadi16>; |
| 352 | def az_extloadi16_global : GlobalLoad <az_extloadi16>; |
| 353 | def atomic_load_global : GlobalLoad<atomic_load>; |
| 354 | |
| 355 | def store_global : GlobalStore <store>; |
| Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 356 | def truncstorei8_global : GlobalStore <truncstorei8>; |
| 357 | def truncstorei16_global : GlobalStore <truncstorei16>; |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 358 | def store_atomic_global : GlobalStore<atomic_store>; |
| 359 | def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress; |
| 360 | def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 361 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 362 | def load_local : LocalLoad <load>; |
| 363 | def az_extloadi8_local : LocalLoad <az_extloadi8>; |
| 364 | def sextloadi8_local : LocalLoad <sextloadi8>; |
| 365 | def az_extloadi16_local : LocalLoad <az_extloadi16>; |
| 366 | def sextloadi16_local : LocalLoad <sextloadi16>; |
| Matt Arsenault | fcc213f | 2017-09-20 03:20:09 +0000 | [diff] [blame] | 367 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 368 | def store_local : LocalStore <store>; |
| 369 | def truncstorei8_local : LocalStore <truncstorei8>; |
| 370 | def truncstorei16_local : LocalStore <truncstorei16>; |
| 371 | def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress; |
| 372 | def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 373 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 374 | def load_align8_local : Aligned8Bytes < |
| 375 | (ops node:$ptr), (load_local node:$ptr) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 376 | >; |
| 377 | |
| Farhana Aleen | a7cb311 | 2018-03-09 17:41:39 +0000 | [diff] [blame] | 378 | def load_align16_local : Aligned16Bytes < |
| 379 | (ops node:$ptr), (load_local node:$ptr) |
| 380 | >; |
| 381 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 382 | def store_align8_local : Aligned8Bytes < |
| 383 | (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr) |
| Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 384 | >; |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 385 | |
| Farhana Aleen | c6c9dc8 | 2018-03-16 18:12:00 +0000 | [diff] [blame] | 386 | def store_align16_local : Aligned16Bytes < |
| 387 | (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr) |
| 388 | >; |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 389 | |
| 390 | def load_flat : FlatLoad <load>; |
| 391 | def az_extloadi8_flat : FlatLoad <az_extloadi8>; |
| 392 | def sextloadi8_flat : FlatLoad <sextloadi8>; |
| 393 | def az_extloadi16_flat : FlatLoad <az_extloadi16>; |
| 394 | def sextloadi16_flat : FlatLoad <sextloadi16>; |
| 395 | def atomic_load_flat : FlatLoad<atomic_load>; |
| 396 | |
| 397 | def store_flat : FlatStore <store>; |
| 398 | def truncstorei8_flat : FlatStore <truncstorei8>; |
| 399 | def truncstorei16_flat : FlatStore <truncstorei16>; |
| 400 | def atomic_store_flat : FlatStore <atomic_store>; |
| 401 | def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress; |
| 402 | def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress; |
| 403 | |
| 404 | |
| 405 | def constant_load : ConstantLoad<load>; |
| 406 | def sextloadi8_constant : ConstantLoad <sextloadi8>; |
| 407 | def az_extloadi8_constant : ConstantLoad <az_extloadi8>; |
| 408 | def sextloadi16_constant : ConstantLoad <sextloadi16>; |
| 409 | def az_extloadi16_constant : ConstantLoad <az_extloadi16>; |
| 410 | |
| 411 | |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 412 | class local_binary_atomic_op<SDNode atomic_op> : |
| 413 | PatFrag<(ops node:$ptr, node:$value), |
| 414 | (atomic_op node:$ptr, node:$value), [{ |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 415 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS; |
| Tom Stellard | 13c68ef | 2013-09-05 18:38:09 +0000 | [diff] [blame] | 416 | }]>; |
| 417 | |
| Matt Arsenault | 7257410 | 2014-06-11 18:08:34 +0000 | [diff] [blame] | 418 | def atomic_swap_local : local_binary_atomic_op<atomic_swap>; |
| 419 | def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>; |
| 420 | def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>; |
| 421 | def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>; |
| 422 | def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>; |
| 423 | def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>; |
| 424 | def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>; |
| 425 | def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>; |
| 426 | def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>; |
| 427 | def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>; |
| 428 | def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>; |
| Aaron Watry | 372cecf | 2013-09-06 20:17:42 +0000 | [diff] [blame] | 429 | |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 430 | def mskor_global : PatFrag<(ops node:$val, node:$ptr), |
| 431 | (AMDGPUstore_mskor node:$val, node:$ptr), [{ |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 432 | return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS; |
| Tom Stellard | d3ee8c1 | 2013-08-16 01:12:06 +0000 | [diff] [blame] | 433 | }]>; |
| 434 | |
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 435 | class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag< |
| Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 436 | (ops node:$ptr, node:$cmp, node:$swap), |
| 437 | (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{ |
| 438 | AtomicSDNode *AN = cast<AtomicSDNode>(N); |
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 439 | return AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS; |
| 440 | }]>; |
| Matt Arsenault | c793e1d | 2014-06-11 18:08:48 +0000 | [diff] [blame] | 441 | |
| Matt Arsenault | a030e26 | 2017-10-23 17:16:43 +0000 | [diff] [blame] | 442 | def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>; |
| Matt Arsenault | caa0ec2 | 2014-06-11 18:08:54 +0000 | [diff] [blame] | 443 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 444 | multiclass global_binary_atomic_op<SDNode atomic_op> { |
| 445 | def "" : PatFrag< |
| 446 | (ops node:$ptr, node:$value), |
| 447 | (atomic_op node:$ptr, node:$value), |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 448 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>; |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 449 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 450 | def _noret : PatFrag< |
| 451 | (ops node:$ptr, node:$value), |
| 452 | (atomic_op node:$ptr, node:$value), |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 453 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; |
| Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 454 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 455 | def _ret : PatFrag< |
| 456 | (ops node:$ptr, node:$value), |
| 457 | (atomic_op node:$ptr, node:$value), |
| Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 458 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 459 | } |
| 460 | |
| 461 | defm atomic_swap_global : global_binary_atomic_op<atomic_swap>; |
| 462 | defm atomic_add_global : global_binary_atomic_op<atomic_load_add>; |
| 463 | defm atomic_and_global : global_binary_atomic_op<atomic_load_and>; |
| 464 | defm atomic_max_global : global_binary_atomic_op<atomic_load_max>; |
| 465 | defm atomic_min_global : global_binary_atomic_op<atomic_load_min>; |
| 466 | defm atomic_or_global : global_binary_atomic_op<atomic_load_or>; |
| 467 | defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>; |
| 468 | defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>; |
| 469 | defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>; |
| 470 | defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>; |
| 471 | |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 472 | // Legacy. |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 473 | def AMDGPUatomic_cmp_swap_global : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 474 | (ops node:$ptr, node:$value), |
| 475 | (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress; |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 476 | |
| 477 | def atomic_cmp_swap_global : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 478 | (ops node:$ptr, node:$cmp, node:$value), |
| 479 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress; |
| 480 | |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 481 | |
| 482 | def atomic_cmp_swap_global_noret : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 483 | (ops node:$ptr, node:$cmp, node:$value), |
| 484 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 485 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>; |
| Jan Vesely | 206a510 | 2016-12-23 15:34:51 +0000 | [diff] [blame] | 486 | |
| 487 | def atomic_cmp_swap_global_ret : PatFrag< |
| Matt Arsenault | bc68383 | 2017-09-20 03:43:35 +0000 | [diff] [blame] | 488 | (ops node:$ptr, node:$cmp, node:$value), |
| 489 | (atomic_cmp_swap node:$ptr, node:$cmp, node:$value), |
| 490 | [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>; |
| Tom Stellard | 354a43c | 2016-04-01 18:27:37 +0000 | [diff] [blame] | 491 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 492 | //===----------------------------------------------------------------------===// |
| 493 | // Misc Pattern Fragments |
| 494 | //===----------------------------------------------------------------------===// |
| 495 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 496 | class Constants { |
| 497 | int TWO_PI = 0x40c90fdb; |
| 498 | int PI = 0x40490fdb; |
| 499 | int TWO_PI_INV = 0x3e22f983; |
| NAKAMURA Takumi | 4bb85f9 | 2013-10-28 04:07:23 +0000 | [diff] [blame] | 500 | int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding |
| Matt Arsenault | ce84130 | 2016-12-22 03:05:37 +0000 | [diff] [blame] | 501 | int FP16_ONE = 0x3C00; |
| Matt Arsenault | eb522e6 | 2017-02-27 22:15:25 +0000 | [diff] [blame] | 502 | int V2FP16_ONE = 0x3C003C00; |
| Matt Arsenault | aeca2fa | 2014-05-31 06:47:42 +0000 | [diff] [blame] | 503 | int FP32_ONE = 0x3f800000; |
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 504 | int FP32_NEG_ONE = 0xbf800000; |
| Matt Arsenault | 9cd9071 | 2016-04-14 01:42:16 +0000 | [diff] [blame] | 505 | int FP64_ONE = 0x3ff0000000000000; |
| Matt Arsenault | 7fb961f | 2016-07-22 17:01:21 +0000 | [diff] [blame] | 506 | int FP64_NEG_ONE = 0xbff0000000000000; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 507 | } |
| 508 | def CONST : Constants; |
| 509 | |
| 510 | def FP_ZERO : PatLeaf < |
| 511 | (fpimm), |
| 512 | [{return N->getValueAPF().isZero();}] |
| 513 | >; |
| 514 | |
| 515 | def FP_ONE : PatLeaf < |
| 516 | (fpimm), |
| 517 | [{return N->isExactlyValue(1.0);}] |
| 518 | >; |
| 519 | |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 520 | def FP_HALF : PatLeaf < |
| 521 | (fpimm), |
| 522 | [{return N->isExactlyValue(0.5);}] |
| 523 | >; |
| 524 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 525 | /* Generic helper patterns for intrinsics */ |
| 526 | /* -------------------------------------- */ |
| 527 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 528 | class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul> |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 529 | : AMDGPUPat < |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 530 | (fpow f32:$src0, f32:$src1), |
| 531 | (exp_ieee (mul f32:$src1, (log_ieee f32:$src0))) |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 532 | >; |
| 533 | |
| 534 | /* Other helper patterns */ |
| 535 | /* --------------------- */ |
| 536 | |
| 537 | /* Extract element pattern */ |
| Matt Arsenault | 530dde4 | 2014-02-26 23:00:58 +0000 | [diff] [blame] | 538 | class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 539 | SubRegIndex sub_reg> |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 540 | : AMDGPUPat< |
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 541 | (sub_type (extractelt vec_type:$src, sub_idx)), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 542 | (EXTRACT_SUBREG $src, sub_reg) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 543 | > { |
| 544 | let SubtargetPredicate = TruePredicate; |
| 545 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 546 | |
| 547 | /* Insert element pattern */ |
| 548 | class Insert_Element <ValueType elem_type, ValueType vec_type, |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 549 | int sub_idx, SubRegIndex sub_reg> |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 550 | : AMDGPUPat < |
| Matt Arsenault | fbd9bbf | 2015-12-11 19:20:16 +0000 | [diff] [blame] | 551 | (insertelt vec_type:$vec, elem_type:$elem, sub_idx), |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 552 | (INSERT_SUBREG $vec, $elem, sub_reg) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 553 | > { |
| 554 | let SubtargetPredicate = TruePredicate; |
| 555 | } |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 556 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 557 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 558 | // can handle COPY instructions. |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 559 | // bitconvert pattern |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 560 | class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 561 | (dt (bitconvert (st rc:$src0))), |
| 562 | (dt rc:$src0) |
| 563 | >; |
| 564 | |
| Tom Stellard | 40b7f1f | 2013-05-02 15:30:12 +0000 | [diff] [blame] | 565 | // XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer |
| 566 | // can handle COPY instructions. |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 567 | class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat < |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 568 | (vt (AMDGPUdwordaddr (vt rc:$addr))), |
| 569 | (vt rc:$addr) |
| 570 | >; |
| 571 | |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 572 | // BFI_INT patterns |
| 573 | |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 574 | multiclass BFIPatterns <Instruction BFI_INT, |
| 575 | Instruction LoadImm32, |
| 576 | RegisterClass RC64> { |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 577 | // Definition from ISA doc: |
| 578 | // (y & x) | (z & ~x) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 579 | def : AMDGPUPat < |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 580 | (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))), |
| 581 | (BFI_INT $x, $y, $z) |
| 582 | >; |
| 583 | |
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 584 | // 64-bit version |
| 585 | def : AMDGPUPat < |
| 586 | (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))), |
| 587 | (REG_SEQUENCE RC64, |
| 588 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)), |
| 589 | (i32 (EXTRACT_SUBREG $y, sub0)), |
| 590 | (i32 (EXTRACT_SUBREG $z, sub0))), sub0, |
| 591 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)), |
| 592 | (i32 (EXTRACT_SUBREG $y, sub1)), |
| 593 | (i32 (EXTRACT_SUBREG $z, sub1))), sub1) |
| 594 | >; |
| 595 | |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 596 | // SHA-256 Ch function |
| 597 | // z ^ (x & (y ^ z)) |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 598 | def : AMDGPUPat < |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 599 | (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))), |
| 600 | (BFI_INT $x, $y, $z) |
| 601 | >; |
| 602 | |
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 603 | // 64-bit version |
| 604 | def : AMDGPUPat < |
| 605 | (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))), |
| 606 | (REG_SEQUENCE RC64, |
| 607 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)), |
| 608 | (i32 (EXTRACT_SUBREG $y, sub0)), |
| 609 | (i32 (EXTRACT_SUBREG $z, sub0))), sub0, |
| 610 | (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)), |
| 611 | (i32 (EXTRACT_SUBREG $y, sub1)), |
| 612 | (i32 (EXTRACT_SUBREG $z, sub1))), sub1) |
| 613 | >; |
| 614 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 615 | def : AMDGPUPat < |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 616 | (fcopysign f32:$src0, f32:$src1), |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 617 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1) |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 618 | >; |
| 619 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 620 | def : AMDGPUPat < |
| Konstantin Zhuravlyov | 7d88275 | 2017-01-13 19:49:25 +0000 | [diff] [blame] | 621 | (f32 (fcopysign f32:$src0, f64:$src1)), |
| 622 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, |
| 623 | (i32 (EXTRACT_SUBREG $src1, sub1))) |
| 624 | >; |
| 625 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 626 | def : AMDGPUPat < |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 627 | (f64 (fcopysign f64:$src0, f64:$src1)), |
| Matt Arsenault | 7d858d8 | 2014-11-02 23:46:54 +0000 | [diff] [blame] | 628 | (REG_SEQUENCE RC64, |
| 629 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 630 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), |
| Matt Arsenault | 6e43965 | 2014-06-10 19:00:20 +0000 | [diff] [blame] | 631 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 632 | (i32 (EXTRACT_SUBREG $src1, sub1))), sub1) |
| 633 | >; |
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 634 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 635 | def : AMDGPUPat < |
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 636 | (f64 (fcopysign f64:$src0, f32:$src1)), |
| 637 | (REG_SEQUENCE RC64, |
| 638 | (i32 (EXTRACT_SUBREG $src0, sub0)), sub0, |
| Tom Stellard | 115a615 | 2016-11-10 16:02:37 +0000 | [diff] [blame] | 639 | (BFI_INT (LoadImm32 (i32 0x7fffffff)), |
| Valery Pykhtin | e55fd41 | 2016-10-20 16:17:54 +0000 | [diff] [blame] | 640 | (i32 (EXTRACT_SUBREG $src0, sub1)), |
| 641 | $src1), sub1) |
| 642 | >; |
| Tom Stellard | 9d10c4c | 2013-04-19 02:11:06 +0000 | [diff] [blame] | 643 | } |
| 644 | |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 645 | // SHA-256 Ma patterns |
| 646 | |
| 647 | // ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y |
| Matt Arsenault | a18b3bc | 2018-02-07 00:21:34 +0000 | [diff] [blame] | 648 | multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> { |
| 649 | def : AMDGPUPat < |
| 650 | (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))), |
| 651 | (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y) |
| 652 | >; |
| 653 | |
| 654 | def : AMDGPUPat < |
| 655 | (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))), |
| 656 | (REG_SEQUENCE RC64, |
| 657 | (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)), |
| 658 | (i32 (EXTRACT_SUBREG $y, sub0))), |
| 659 | (i32 (EXTRACT_SUBREG $z, sub0)), |
| 660 | (i32 (EXTRACT_SUBREG $y, sub0))), sub0, |
| 661 | (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)), |
| 662 | (i32 (EXTRACT_SUBREG $y, sub1))), |
| 663 | (i32 (EXTRACT_SUBREG $z, sub1)), |
| 664 | (i32 (EXTRACT_SUBREG $y, sub1))), sub1) |
| 665 | >; |
| 666 | } |
| Tom Stellard | eac65dd | 2013-05-03 17:21:20 +0000 | [diff] [blame] | 667 | |
| Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 668 | // Bitfield extract patterns |
| 669 | |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 670 | def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{ |
| 671 | return isMask_32(N->getZExtValue()); |
| 672 | }]>; |
| Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 673 | |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 674 | def IMMPopCount : SDNodeXForm<imm, [{ |
| Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 675 | return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N), |
| Marek Olsak | 949f5da | 2015-03-24 13:40:34 +0000 | [diff] [blame] | 676 | MVT::i32); |
| 677 | }]>; |
| Tom Stellard | a2a4b8e | 2014-01-23 18:49:33 +0000 | [diff] [blame] | 678 | |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 679 | multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> { |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 680 | def : AMDGPUPat < |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 681 | (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)), |
| 682 | (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask)))) |
| 683 | >; |
| 684 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 685 | def : AMDGPUPat < |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 686 | (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), |
| 687 | (UBFE $src, (i32 0), $width) |
| 688 | >; |
| 689 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 690 | def : AMDGPUPat < |
| Matt Arsenault | a9e16e6 | 2017-02-23 00:23:43 +0000 | [diff] [blame] | 691 | (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)), |
| 692 | (SBFE $src, (i32 0), $width) |
| 693 | >; |
| 694 | } |
| Tom Stellard | 2b971eb | 2013-05-10 02:09:45 +0000 | [diff] [blame] | 695 | |
| Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 696 | // rotr pattern |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 697 | class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat < |
| Tom Stellard | 5643c4a | 2013-05-20 15:02:19 +0000 | [diff] [blame] | 698 | (rotr i32:$src0, i32:$src1), |
| 699 | (BIT_ALIGN $src0, $src0, $src1) |
| 700 | >; |
| 701 | |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 702 | // This matches 16 permutations of |
| 703 | // max(min(x, y), min(max(x, y), z)) |
| 704 | class IntMed3Pat<Instruction med3Inst, |
| 705 | SDPatternOperator max, |
| 706 | SDPatternOperator max_oneuse, |
| Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 707 | SDPatternOperator min_oneuse, |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 708 | ValueType vt = i32> : AMDGPUPat< |
| Matt Arsenault | 10268f9 | 2017-02-27 22:40:39 +0000 | [diff] [blame] | 709 | (max (min_oneuse vt:$src0, vt:$src1), |
| 710 | (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)), |
| Matt Arsenault | c89f291 | 2016-03-07 21:54:48 +0000 | [diff] [blame] | 711 | (med3Inst $src0, $src1, $src2) |
| 712 | >; |
| 713 | |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 714 | // Special conversion patterns |
| 715 | |
| 716 | def cvt_rpi_i32_f32 : PatFrag < |
| 717 | (ops node:$src), |
| Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 718 | (fp_to_sint (ffloor (fadd $src, FP_HALF))), |
| 719 | [{ (void) N; return TM.Options.NoNaNsFPMath; }] |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 720 | >; |
| 721 | |
| 722 | def cvt_flr_i32_f32 : PatFrag < |
| 723 | (ops node:$src), |
| Matt Arsenault | 08ad328 | 2015-01-31 21:28:13 +0000 | [diff] [blame] | 724 | (fp_to_sint (ffloor $src)), |
| 725 | [{ (void)N; return TM.Options.NoNaNsFPMath; }] |
| Matt Arsenault | eeb2a7e | 2015-01-15 23:58:35 +0000 | [diff] [blame] | 726 | >; |
| 727 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 728 | class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat < |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 729 | (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2), |
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 730 | !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)), |
| 731 | (Inst $src0, $src1, $src2)) |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 732 | >; |
| 733 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 734 | class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat < |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 735 | (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2), |
| Dmitry Preobrazhensky | ff64aa5 | 2017-08-16 13:51:56 +0000 | [diff] [blame] | 736 | !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)), |
| 737 | (Inst $src0, $src1, $src2)) |
| Matt Arsenault | eb26020 | 2014-05-22 18:00:15 +0000 | [diff] [blame] | 738 | >; |
| 739 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 740 | class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat < |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 741 | (fdiv FP_ONE, vt:$src), |
| 742 | (RcpInst $src) |
| 743 | >; |
| 744 | |
| Matt Arsenault | 90c7593 | 2017-10-03 00:06:41 +0000 | [diff] [blame] | 745 | class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat < |
| Matt Arsenault | 0bbcd8b | 2015-02-14 04:30:08 +0000 | [diff] [blame] | 746 | (AMDGPUrcp (fsqrt vt:$src)), |
| 747 | (RsqInst $src) |
| 748 | >; |
| Matt Arsenault | a0050b0 | 2014-06-19 01:19:19 +0000 | [diff] [blame] | 749 | |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 750 | include "R600Instructions.td" |
| Tom Stellard | 2c1c9de | 2014-03-24 16:07:25 +0000 | [diff] [blame] | 751 | include "R700Instructions.td" |
| 752 | include "EvergreenInstructions.td" |
| 753 | include "CaymanInstructions.td" |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 754 | |
| 755 | include "SIInstrInfo.td" |
| 756 | |