blob: 12950518444edde514f4c74e547bcb75effe9dc3 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000064 RawFrmDst = 9,
Craig Topperac172e22012-07-30 04:48:12 +000065 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000066 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
67 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
68 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000069 RawFrmImm8 = 43,
70 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000071#define MAP(from, to) MRM_##from = to,
72 MRM_MAPPING
73#undef MAP
74 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000075 };
Craig Topperac172e22012-07-30 04:48:12 +000076
Sean Callanan04cc3072009-12-19 02:59:52 +000077 enum {
78 TB = 1,
79 REP = 2,
80 D8 = 3, D9 = 4, DA = 5, DB = 6,
81 DC = 7, DD = 8, DE = 9, DF = 10,
82 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000083 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000084 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
Craig Topperad607082014-01-14 08:07:10 +000085 XOP8 = 20, XOP9 = 21, XOPA = 22, PD = 23, T8PD = 24, TAPD = 25
Sean Callanan04cc3072009-12-19 02:59:52 +000086 };
87}
Sean Callanandde9c122010-02-12 23:39:46 +000088
89// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000090// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000091//
92// If the row corresponds to a single byte (i.e., 8f), then add an entry for
93// that byte to ONE_BYTE_EXTENSION_TABLES.
94//
Craig Topperac172e22012-07-30 04:48:12 +000095// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000096// the second byte to TWO_BYTE_EXTENSION_TABLES.
97//
98// If the row corresponds to some other set of bytes, you will need to modify
99// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +0000100// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +0000101// new combination are 0f 38 or 0f 3a, you just have to add maps called
102// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
103// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
104// in RecognizableInstr::emitDecodePath().
105
Sean Callanan04cc3072009-12-19 02:59:52 +0000106#define ONE_BYTE_EXTENSION_TABLES \
107 EXTENSION_TABLE(80) \
108 EXTENSION_TABLE(81) \
109 EXTENSION_TABLE(82) \
110 EXTENSION_TABLE(83) \
111 EXTENSION_TABLE(8f) \
112 EXTENSION_TABLE(c0) \
113 EXTENSION_TABLE(c1) \
114 EXTENSION_TABLE(c6) \
115 EXTENSION_TABLE(c7) \
116 EXTENSION_TABLE(d0) \
117 EXTENSION_TABLE(d1) \
118 EXTENSION_TABLE(d2) \
119 EXTENSION_TABLE(d3) \
120 EXTENSION_TABLE(f6) \
121 EXTENSION_TABLE(f7) \
122 EXTENSION_TABLE(fe) \
123 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000124
Sean Callanan04cc3072009-12-19 02:59:52 +0000125#define TWO_BYTE_EXTENSION_TABLES \
126 EXTENSION_TABLE(00) \
127 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000128 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000129 EXTENSION_TABLE(18) \
130 EXTENSION_TABLE(71) \
131 EXTENSION_TABLE(72) \
132 EXTENSION_TABLE(73) \
133 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000134 EXTENSION_TABLE(ba) \
135 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000136
Craig Topper27ad1252011-10-15 20:46:47 +0000137#define THREE_BYTE_38_EXTENSION_TABLES \
138 EXTENSION_TABLE(F3)
139
Craig Topper9e3e38a2013-10-03 05:17:48 +0000140#define XOP9_MAP_EXTENSION_TABLES \
141 EXTENSION_TABLE(01) \
142 EXTENSION_TABLE(02)
143
Sean Callanan04cc3072009-12-19 02:59:52 +0000144using namespace X86Disassembler;
145
146/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000147/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000148/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
149/// 0b11.
150///
151/// @param form - The form of the instruction.
152/// @return - true if the form implies that a ModR/M byte is required, false
153/// otherwise.
154static bool needsModRMForDecode(uint8_t form) {
155 if (form == X86Local::MRMDestReg ||
156 form == X86Local::MRMDestMem ||
157 form == X86Local::MRMSrcReg ||
158 form == X86Local::MRMSrcMem ||
159 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
160 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
161 return true;
162 else
163 return false;
164}
165
166/// isRegFormat - Indicates whether a particular form requires the Mod field of
167/// the ModR/M byte to be 0b11.
168///
169/// @param form - The form of the instruction.
170/// @return - true if the form implies that Mod must be 0b11, false
171/// otherwise.
172static bool isRegFormat(uint8_t form) {
173 if (form == X86Local::MRMDestReg ||
174 form == X86Local::MRMSrcReg ||
175 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
176 return true;
177 else
178 return false;
179}
180
181/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
182/// Useful for switch statements and the like.
183///
184/// @param init - A reference to the BitsInit to be decoded.
185/// @return - The field, with the first bit in the BitsInit as the lowest
186/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000187static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000188 int width = init.getNumBits();
189
190 assert(width <= 8 && "Field is too large for uint8_t!");
191
192 int index;
193 uint8_t mask = 0x01;
194
195 uint8_t ret = 0;
196
197 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000198 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000199 ret |= mask;
200
201 mask <<= 1;
202 }
203
204 return ret;
205}
206
207/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
208/// name of the field.
209///
210/// @param rec - The record from which to extract the value.
211/// @param name - The name of the field in the record.
212/// @return - The field, as translated by byteFromBitsInit().
213static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000214 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000215 return byteFromBitsInit(*bits);
216}
217
218RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
219 const CodeGenInstruction &insn,
220 InstrUID uid) {
221 UID = uid;
222
223 Rec = insn.TheDef;
224 Name = Rec->getName();
225 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000226
Sean Callanan04cc3072009-12-19 02:59:52 +0000227 if (!Rec->isSubClassOf("X86Inst")) {
228 ShouldBeEmitted = false;
229 return;
230 }
Craig Topperac172e22012-07-30 04:48:12 +0000231
Sean Callanan04cc3072009-12-19 02:59:52 +0000232 Prefix = byteFromRec(Rec, "Prefix");
233 Opcode = byteFromRec(Rec, "Opcode");
234 Form = byteFromRec(Rec, "FormBits");
Craig Topperac172e22012-07-30 04:48:12 +0000235
Sean Callanan04cc3072009-12-19 02:59:52 +0000236 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topperb7c7f382014-01-15 05:02:02 +0000237 HasOpSize16Prefix = Rec->getValueAsBit("hasOpSize16Prefix");
Craig Topper6491c802012-02-27 01:54:29 +0000238 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000239 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000240 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000241 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000242 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000243 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000244 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000245 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000246 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
247 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
248 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000249 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000250 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000251 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
252 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000253 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000254
Sean Callanan04cc3072009-12-19 02:59:52 +0000255 Name = Rec->getName();
256 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000257
Chris Lattnerd8adec72010-11-01 04:03:32 +0000258 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000259
Craig Topper3f23c1a2012-09-19 06:37:45 +0000260 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000261
Eli Friedman03180362011-07-16 02:41:28 +0000262 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000263 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000264 Is64Bit = false;
265 // FIXME: Is there some better way to check for In64BitMode?
266 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
267 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000268 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
269 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000270 Is32Bit = true;
271 break;
272 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000273 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000274 Is64Bit = true;
275 break;
276 }
277 }
Eli Friedman03180362011-07-16 02:41:28 +0000278
Sean Callanan04cc3072009-12-19 02:59:52 +0000279 ShouldBeEmitted = true;
280}
Craig Topperac172e22012-07-30 04:48:12 +0000281
Sean Callanan04cc3072009-12-19 02:59:52 +0000282void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000283 const CodeGenInstruction &insn,
284 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000285{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000286 // Ignore "asm parser only" instructions.
287 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
288 return;
Craig Topperac172e22012-07-30 04:48:12 +0000289
Sean Callanan04cc3072009-12-19 02:59:52 +0000290 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000291
Craig Topper83b7e242014-01-02 03:58:45 +0000292 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000293
Sean Callanan04cc3072009-12-19 02:59:52 +0000294 if (recogInstr.shouldBeEmitted())
295 recogInstr.emitDecodePath(tables);
296}
297
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000298#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
299 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
300 (HasEVEX_KZ ? n##_KZ : \
301 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000302
Sean Callanan04cc3072009-12-19 02:59:52 +0000303InstructionContext RecognizableInstr::insnContext() const {
304 InstructionContext insnContext;
305
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000306 if (HasEVEXPrefix) {
307 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000308 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
309 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000310 }
311 // VEX_L & VEX_W
312 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000313 if (HasOpSizePrefix || Prefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000314 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
315 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
316 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
317 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
318 Prefix == X86Local::TAXD)
319 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
320 else
321 insnContext = EVEX_KB(IC_EVEX_L_W);
322 } else if (HasVEX_LPrefix) {
323 // VEX_L
Craig Topperae11aed2014-01-14 07:41:20 +0000324 if (HasOpSizePrefix || Prefix == X86Local::PD ||
325 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000326 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
327 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
328 insnContext = EVEX_KB(IC_EVEX_L_XS);
329 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
330 Prefix == X86Local::TAXD)
331 insnContext = EVEX_KB(IC_EVEX_L_XD);
332 else
333 insnContext = EVEX_KB(IC_EVEX_L);
334 }
335 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
336 // EVEX_L2 & VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000337 if (HasOpSizePrefix || Prefix == X86Local::PD ||
338 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000339 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
340 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
341 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
342 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
343 Prefix == X86Local::TAXD)
344 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
345 else
346 insnContext = EVEX_KB(IC_EVEX_L2_W);
347 } else if (HasEVEX_L2Prefix) {
348 // EVEX_L2
Craig Topperae11aed2014-01-14 07:41:20 +0000349 if (HasOpSizePrefix || Prefix == X86Local::PD ||
350 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000351 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
352 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
Craig Topperae11aed2014-01-14 07:41:20 +0000353 Prefix == X86Local::TAXD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000354 insnContext = EVEX_KB(IC_EVEX_L2_XD);
355 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
356 insnContext = EVEX_KB(IC_EVEX_L2_XS);
357 else
358 insnContext = EVEX_KB(IC_EVEX_L2);
359 }
360 else if (HasVEX_WPrefix) {
361 // VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000362 if (HasOpSizePrefix || Prefix == X86Local::PD ||
363 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000364 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
365 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
366 insnContext = EVEX_KB(IC_EVEX_W_XS);
367 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
368 Prefix == X86Local::TAXD)
369 insnContext = EVEX_KB(IC_EVEX_W_XD);
370 else
371 insnContext = EVEX_KB(IC_EVEX_W);
372 }
373 // No L, no W
Craig Topperae11aed2014-01-14 07:41:20 +0000374 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
375 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000376 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
377 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
378 Prefix == X86Local::TAXD)
379 insnContext = EVEX_KB(IC_EVEX_XD);
380 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
381 insnContext = EVEX_KB(IC_EVEX_XS);
382 else
383 insnContext = EVEX_KB(IC_EVEX);
384 /// eof EVEX
385 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000386 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000387 if (HasOpSizePrefix || Prefix == X86Local::PD ||
388 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000389 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000390 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
391 insnContext = IC_VEX_L_W_XS;
392 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
393 Prefix == X86Local::TAXD)
394 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000395 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000396 insnContext = IC_VEX_L_W;
Craig Topperae11aed2014-01-14 07:41:20 +0000397 } else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
398 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
399 HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000400 insnContext = IC_VEX_L_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000401 else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
402 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
403 HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000404 insnContext = IC_VEX_W_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000405 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
406 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000407 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000408 else if (HasVEX_LPrefix &&
409 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000410 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000411 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
412 Prefix == X86Local::T8XD ||
413 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000414 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000415 else if (HasVEX_WPrefix &&
416 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000417 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000418 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
419 Prefix == X86Local::T8XD ||
420 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000421 insnContext = IC_VEX_W_XD;
422 else if (HasVEX_WPrefix)
423 insnContext = IC_VEX_W;
424 else if (HasVEX_LPrefix)
425 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000426 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
427 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000428 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000429 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000430 insnContext = IC_VEX_XS;
431 else
432 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000433 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000434 if (HasREX_WPrefix && (HasOpSizePrefix || Prefix == X86Local::PD ||
435 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000436 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000437 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
438 Prefix == X86Local::T8XD ||
439 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000440 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000441 else if (HasOpSizePrefix &&
442 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000443 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000444 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
445 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000447 else if (HasAdSizePrefix)
448 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000449 else if (HasREX_WPrefix &&
450 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000451 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000452 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
453 Prefix == X86Local::T8XD ||
454 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000455 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000456 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
457 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000458 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000459 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000460 insnContext = IC_64BIT_XS;
461 else if (HasREX_WPrefix)
462 insnContext = IC_64BIT_REXW;
463 else
464 insnContext = IC_64BIT;
465 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000466 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
467 Prefix == X86Local::T8XD ||
468 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000469 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000470 else if (HasOpSizePrefix &&
471 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000472 insnContext = IC_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000473 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
474 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000475 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000476 else if (HasAdSizePrefix)
477 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000478 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
479 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000480 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000481 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
482 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000483 insnContext = IC_XS;
484 else
485 insnContext = IC;
486 }
487
488 return insnContext;
489}
Craig Topperac172e22012-07-30 04:48:12 +0000490
Sean Callanan04cc3072009-12-19 02:59:52 +0000491RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000492 ///////////////////
493 // FILTER_STRONG
494 //
Craig Topperac172e22012-07-30 04:48:12 +0000495
Sean Callanan04cc3072009-12-19 02:59:52 +0000496 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000497
Craig Topper6f4ad802012-07-30 05:39:34 +0000498 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000499
Craig Topper5165cf72014-01-05 04:32:42 +0000500 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000501 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000502
Craig Topperac172e22012-07-30 04:48:12 +0000503
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000504 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
505 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000506
Sean Callananc3fd5232011-03-15 01:23:15 +0000507
508 /////////////////
509 // FILTER_WEAK
510 //
511
Craig Topperac172e22012-07-30 04:48:12 +0000512
Sean Callanan04cc3072009-12-19 02:59:52 +0000513 // Filter out instructions with a LOCK prefix;
514 // prefer forms that do not have the prefix
515 if (HasLockPrefix)
516 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000517
Sean Callanan04cc3072009-12-19 02:59:52 +0000518 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000519
Craig Topperd9e16692014-01-05 06:55:48 +0000520 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000521 return FILTER_WEAK;
522
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000523 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
524 // For now, just prefer the REP versions.
525 if (Name == "XACQUIRE_PREFIX" ||
526 Name == "XRELEASE_PREFIX")
527 return FILTER_WEAK;
528
Sean Callanan04cc3072009-12-19 02:59:52 +0000529 return FILTER_NORMAL;
530}
Sean Callananc3fd5232011-03-15 01:23:15 +0000531
Craig Topperf7755df2012-07-12 06:52:41 +0000532void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
533 unsigned &physicalOperandIndex,
534 unsigned &numPhysicalOperands,
535 const unsigned *operandMapping,
536 OperandEncoding (*encodingFromString)
537 (const std::string&,
538 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000539 if (optional) {
540 if (physicalOperandIndex >= numPhysicalOperands)
541 return;
542 } else {
543 assert(physicalOperandIndex < numPhysicalOperands);
544 }
Craig Topperac172e22012-07-30 04:48:12 +0000545
Sean Callanan04cc3072009-12-19 02:59:52 +0000546 while (operandMapping[operandIndex] != operandIndex) {
547 Spec->operands[operandIndex].encoding = ENCODING_DUP;
548 Spec->operands[operandIndex].type =
549 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
550 ++operandIndex;
551 }
Craig Topperac172e22012-07-30 04:48:12 +0000552
Sean Callanan04cc3072009-12-19 02:59:52 +0000553 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000554
Sean Callanan04cc3072009-12-19 02:59:52 +0000555 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
556 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000557 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000558 HasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +0000559 HasOpSizePrefix,
560 HasOpSize16Prefix);
Craig Topperac172e22012-07-30 04:48:12 +0000561
Sean Callanan04cc3072009-12-19 02:59:52 +0000562 ++operandIndex;
563 ++physicalOperandIndex;
564}
565
Craig Topper83b7e242014-01-02 03:58:45 +0000566void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000567 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000568
Craig Topper6f4ad802012-07-30 05:39:34 +0000569 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000570 return;
Craig Topperac172e22012-07-30 04:48:12 +0000571
Sean Callanan04cc3072009-12-19 02:59:52 +0000572 switch (filter()) {
573 case FILTER_WEAK:
574 Spec->filtered = true;
575 break;
576 case FILTER_STRONG:
577 ShouldBeEmitted = false;
578 return;
579 case FILTER_NORMAL:
580 break;
581 }
Craig Topperac172e22012-07-30 04:48:12 +0000582
Sean Callanan04cc3072009-12-19 02:59:52 +0000583 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000584
Chris Lattnerd8adec72010-11-01 04:03:32 +0000585 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000586
Sean Callanan04cc3072009-12-19 02:59:52 +0000587 unsigned numOperands = OperandList.size();
588 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000589
Sean Callanan04cc3072009-12-19 02:59:52 +0000590 // operandMapping maps from operands in OperandList to their originals.
591 // If operandMapping[i] != i, then the entry is a duplicate.
592 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000593 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000594
Craig Topperf7755df2012-07-12 06:52:41 +0000595 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000596 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000597 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000598 OperandList[operandIndex].Constraints[0];
599 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000600 operandMapping[operandIndex] = operandIndex;
601 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000602 } else {
603 ++numPhysicalOperands;
604 operandMapping[operandIndex] = operandIndex;
605 }
606 } else {
607 ++numPhysicalOperands;
608 operandMapping[operandIndex] = operandIndex;
609 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000610 }
Craig Topperac172e22012-07-30 04:48:12 +0000611
Sean Callanan04cc3072009-12-19 02:59:52 +0000612#define HANDLE_OPERAND(class) \
613 handleOperand(false, \
614 operandIndex, \
615 physicalOperandIndex, \
616 numPhysicalOperands, \
617 operandMapping, \
618 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000619
Sean Callanan04cc3072009-12-19 02:59:52 +0000620#define HANDLE_OPTIONAL(class) \
621 handleOperand(true, \
622 operandIndex, \
623 physicalOperandIndex, \
624 numPhysicalOperands, \
625 operandMapping, \
626 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000627
Sean Callanan04cc3072009-12-19 02:59:52 +0000628 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000629 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000630 // physicalOperandIndex should always be < numPhysicalOperands
631 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000632
Sean Callanan04cc3072009-12-19 02:59:52 +0000633 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000634 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000635 case X86Local::RawFrmSrc:
636 HANDLE_OPERAND(relocation);
637 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000638 case X86Local::RawFrmDst:
639 HANDLE_OPERAND(relocation);
640 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000641 case X86Local::RawFrm:
642 // Operand 1 (optional) is an address or immediate.
643 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000644 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000645 "Unexpected number of operands for RawFrm");
646 HANDLE_OPTIONAL(relocation)
647 HANDLE_OPTIONAL(immediate)
648 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000649 case X86Local::RawFrmMemOffs:
650 // Operand 1 is an address.
651 HANDLE_OPERAND(relocation);
652 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000653 case X86Local::AddRegFrm:
654 // Operand 1 is added to the opcode.
655 // Operand 2 (optional) is an address.
656 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
657 "Unexpected number of operands for AddRegFrm");
658 HANDLE_OPERAND(opcodeModifier)
659 HANDLE_OPTIONAL(relocation)
660 break;
661 case X86Local::MRMDestReg:
662 // Operand 1 is a register operand in the R/M field.
663 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000664 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000665 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000666 if (HasVEX_4VPrefix)
667 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
668 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
669 else
670 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
671 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000672
Sean Callanan04cc3072009-12-19 02:59:52 +0000673 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000674
675 if (HasVEX_4VPrefix)
676 // FIXME: In AVX, the register below becomes the one encoded
677 // in ModRMVEX and the one above the one in the VEX.VVVV field
678 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000679
Sean Callanan04cc3072009-12-19 02:59:52 +0000680 HANDLE_OPERAND(roRegister)
681 HANDLE_OPTIONAL(immediate)
682 break;
683 case X86Local::MRMDestMem:
684 // Operand 1 is a memory operand (possibly SIB-extended)
685 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000686 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000687 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000688 if (HasVEX_4VPrefix)
689 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
690 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
691 else
692 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
693 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000694 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000695
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000696 if (HasEVEX_K)
697 HANDLE_OPERAND(writemaskRegister)
698
Craig Topper4f2fba12011-08-30 07:09:35 +0000699 if (HasVEX_4VPrefix)
700 // FIXME: In AVX, the register below becomes the one encoded
701 // in ModRMVEX and the one above the one in the VEX.VVVV field
702 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000703
Sean Callanan04cc3072009-12-19 02:59:52 +0000704 HANDLE_OPERAND(roRegister)
705 HANDLE_OPTIONAL(immediate)
706 break;
707 case X86Local::MRMSrcReg:
708 // Operand 1 is a register operand in the Reg/Opcode field.
709 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000710 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000711 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000712 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000713
Craig Topperaea148c2011-10-16 07:55:05 +0000714 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000715 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000716 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000717 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000718 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000719 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000720
Sean Callananc3fd5232011-03-15 01:23:15 +0000721 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000722
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000723 if (HasEVEX_K)
724 HANDLE_OPERAND(writemaskRegister)
725
Craig Topperaea148c2011-10-16 07:55:05 +0000726 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000727 // FIXME: In AVX, the register below becomes the one encoded
728 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000729 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000730
Craig Topper03a0bed2011-12-30 05:20:36 +0000731 if (HasMemOp4Prefix)
732 HANDLE_OPERAND(immediate)
733
Sean Callananc3fd5232011-03-15 01:23:15 +0000734 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000735
Craig Topperaea148c2011-10-16 07:55:05 +0000736 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000737 HANDLE_OPERAND(vvvvRegister)
738
Craig Topper2ba766a2011-12-30 06:23:39 +0000739 if (!HasMemOp4Prefix)
740 HANDLE_OPTIONAL(immediate)
741 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000742 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000743 break;
744 case X86Local::MRMSrcMem:
745 // Operand 1 is a register operand in the Reg/Opcode field.
746 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000747 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000748 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000749
750 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000751 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000752 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000753 else
754 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
755 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000756
Sean Callanan04cc3072009-12-19 02:59:52 +0000757 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000758
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000759 if (HasEVEX_K)
760 HANDLE_OPERAND(writemaskRegister)
761
Craig Topperaea148c2011-10-16 07:55:05 +0000762 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000763 // FIXME: In AVX, the register below becomes the one encoded
764 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000765 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000766
Craig Topper03a0bed2011-12-30 05:20:36 +0000767 if (HasMemOp4Prefix)
768 HANDLE_OPERAND(immediate)
769
Sean Callanan04cc3072009-12-19 02:59:52 +0000770 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000771
Craig Topperaea148c2011-10-16 07:55:05 +0000772 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000773 HANDLE_OPERAND(vvvvRegister)
774
Craig Topper2ba766a2011-12-30 06:23:39 +0000775 if (!HasMemOp4Prefix)
776 HANDLE_OPTIONAL(immediate)
777 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000778 break;
779 case X86Local::MRM0r:
780 case X86Local::MRM1r:
781 case X86Local::MRM2r:
782 case X86Local::MRM3r:
783 case X86Local::MRM4r:
784 case X86Local::MRM5r:
785 case X86Local::MRM6r:
786 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000787 {
788 // Operand 1 is a register operand in the R/M field.
789 // Operand 2 (optional) is an immediate or relocation.
790 // Operand 3 (optional) is an immediate.
791 unsigned kOp = (HasEVEX_K) ? 1:0;
792 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
793 if (numPhysicalOperands > 3 + kOp + Op4v)
794 llvm_unreachable("Unexpected number of operands for MRMnr");
795 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000796 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000797 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000798
799 if (HasEVEX_K)
800 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000801 HANDLE_OPTIONAL(rmRegister)
802 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000803 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000804 break;
805 case X86Local::MRM0m:
806 case X86Local::MRM1m:
807 case X86Local::MRM2m:
808 case X86Local::MRM3m:
809 case X86Local::MRM4m:
810 case X86Local::MRM5m:
811 case X86Local::MRM6m:
812 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000813 {
814 // Operand 1 is a memory operand (possibly SIB-extended)
815 // Operand 2 (optional) is an immediate or relocation.
816 unsigned kOp = (HasEVEX_K) ? 1:0;
817 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
818 if (numPhysicalOperands < 1 + kOp + Op4v ||
819 numPhysicalOperands > 2 + kOp + Op4v)
820 llvm_unreachable("Unexpected number of operands for MRMnm");
821 }
Craig Topper27ad1252011-10-15 20:46:47 +0000822 if (HasVEX_4VPrefix)
823 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000824 if (HasEVEX_K)
825 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000826 HANDLE_OPERAND(memory)
827 HANDLE_OPTIONAL(relocation)
828 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000829 case X86Local::RawFrmImm8:
830 // operand 1 is a 16-bit immediate
831 // operand 2 is an 8-bit immediate
832 assert(numPhysicalOperands == 2 &&
833 "Unexpected number of operands for X86Local::RawFrmImm8");
834 HANDLE_OPERAND(immediate)
835 HANDLE_OPERAND(immediate)
836 break;
837 case X86Local::RawFrmImm16:
838 // operand 1 is a 16-bit immediate
839 // operand 2 is a 16-bit immediate
840 HANDLE_OPERAND(immediate)
841 HANDLE_OPERAND(immediate)
842 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000843 case X86Local::MRM_F8:
844 if (Opcode == 0xc6) {
845 assert(numPhysicalOperands == 1 &&
846 "Unexpected number of operands for X86Local::MRM_F8");
847 HANDLE_OPERAND(immediate)
848 } else if (Opcode == 0xc7) {
849 assert(numPhysicalOperands == 1 &&
850 "Unexpected number of operands for X86Local::MRM_F8");
851 HANDLE_OPERAND(relocation)
852 }
853 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000854 case X86Local::MRM_C1:
855 case X86Local::MRM_C2:
856 case X86Local::MRM_C3:
857 case X86Local::MRM_C4:
858 case X86Local::MRM_C8:
859 case X86Local::MRM_C9:
860 case X86Local::MRM_CA:
861 case X86Local::MRM_CB:
862 case X86Local::MRM_E8:
863 case X86Local::MRM_F0:
864 case X86Local::MRM_F9:
865 case X86Local::MRM_D0:
866 case X86Local::MRM_D1:
867 case X86Local::MRM_D4:
868 case X86Local::MRM_D5:
869 case X86Local::MRM_D6:
870 case X86Local::MRM_D8:
871 case X86Local::MRM_D9:
872 case X86Local::MRM_DA:
873 case X86Local::MRM_DB:
874 case X86Local::MRM_DC:
875 case X86Local::MRM_DD:
876 case X86Local::MRM_DE:
877 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000878 // Ignored.
879 break;
880 }
Craig Topperac172e22012-07-30 04:48:12 +0000881
Sean Callanan04cc3072009-12-19 02:59:52 +0000882 #undef HANDLE_OPERAND
883 #undef HANDLE_OPTIONAL
884}
885
886void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
887 // Special cases where the LLVM tables are not complete
888
Sean Callanandde9c122010-02-12 23:39:46 +0000889#define MAP(from, to) \
890 case X86Local::MRM_##from: \
891 filter = new ExactFilter(0x##from); \
892 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000893
894 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000895
896 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000897 uint8_t opcodeToSet = 0;
898
899 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000900 default: llvm_unreachable("Invalid prefix!");
Craig Topperae11aed2014-01-14 07:41:20 +0000901 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
902 case X86Local::PD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000903 case X86Local::XD:
904 case X86Local::XS:
905 case X86Local::TB:
906 opcodeType = TWOBYTE;
907
908 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000909 default:
910 if (needsModRMForDecode(Form))
911 filter = new ModFilter(isRegFormat(Form));
912 else
913 filter = new DumbFilter();
914 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000915#define EXTENSION_TABLE(n) case 0x##n:
916 TWO_BYTE_EXTENSION_TABLES
917#undef EXTENSION_TABLE
918 switch (Form) {
919 default:
920 llvm_unreachable("Unhandled two-byte extended opcode");
921 case X86Local::MRM0r:
922 case X86Local::MRM1r:
923 case X86Local::MRM2r:
924 case X86Local::MRM3r:
925 case X86Local::MRM4r:
926 case X86Local::MRM5r:
927 case X86Local::MRM6r:
928 case X86Local::MRM7r:
929 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
930 break;
931 case X86Local::MRM0m:
932 case X86Local::MRM1m:
933 case X86Local::MRM2m:
934 case X86Local::MRM3m:
935 case X86Local::MRM4m:
936 case X86Local::MRM5m:
937 case X86Local::MRM6m:
938 case X86Local::MRM7m:
939 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
940 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000941 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000942 } // switch (Form)
943 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000944 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000945 opcodeToSet = Opcode;
946 break;
947 case X86Local::T8:
Craig Topperae11aed2014-01-14 07:41:20 +0000948 case X86Local::T8PD:
Craig Topper96fa5972011-10-16 16:50:08 +0000949 case X86Local::T8XD:
950 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000951 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000952 switch (Opcode) {
953 default:
954 if (needsModRMForDecode(Form))
955 filter = new ModFilter(isRegFormat(Form));
956 else
957 filter = new DumbFilter();
958 break;
959#define EXTENSION_TABLE(n) case 0x##n:
960 THREE_BYTE_38_EXTENSION_TABLES
961#undef EXTENSION_TABLE
962 switch (Form) {
963 default:
964 llvm_unreachable("Unhandled two-byte extended opcode");
965 case X86Local::MRM0r:
966 case X86Local::MRM1r:
967 case X86Local::MRM2r:
968 case X86Local::MRM3r:
969 case X86Local::MRM4r:
970 case X86Local::MRM5r:
971 case X86Local::MRM6r:
972 case X86Local::MRM7r:
973 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
974 break;
975 case X86Local::MRM0m:
976 case X86Local::MRM1m:
977 case X86Local::MRM2m:
978 case X86Local::MRM3m:
979 case X86Local::MRM4m:
980 case X86Local::MRM5m:
981 case X86Local::MRM6m:
982 case X86Local::MRM7m:
983 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
984 break;
985 MRM_MAPPING
986 } // switch (Form)
987 break;
988 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000989 opcodeToSet = Opcode;
990 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000991 case X86Local::P_TA:
Craig Topperae11aed2014-01-14 07:41:20 +0000992 case X86Local::TAPD:
Craig Topper980d5982011-10-23 07:34:00 +0000993 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000994 opcodeType = THREEBYTE_3A;
995 if (needsModRMForDecode(Form))
996 filter = new ModFilter(isRegFormat(Form));
997 else
998 filter = new DumbFilter();
999 opcodeToSet = Opcode;
1000 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +00001001 case X86Local::A6:
1002 opcodeType = THREEBYTE_A6;
1003 if (needsModRMForDecode(Form))
1004 filter = new ModFilter(isRegFormat(Form));
1005 else
1006 filter = new DumbFilter();
1007 opcodeToSet = Opcode;
1008 break;
1009 case X86Local::A7:
1010 opcodeType = THREEBYTE_A7;
1011 if (needsModRMForDecode(Form))
1012 filter = new ModFilter(isRegFormat(Form));
1013 else
1014 filter = new DumbFilter();
1015 opcodeToSet = Opcode;
1016 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +00001017 case X86Local::XOP8:
1018 opcodeType = XOP8_MAP;
1019 if (needsModRMForDecode(Form))
1020 filter = new ModFilter(isRegFormat(Form));
1021 else
1022 filter = new DumbFilter();
1023 opcodeToSet = Opcode;
1024 break;
1025 case X86Local::XOP9:
1026 opcodeType = XOP9_MAP;
1027 switch (Opcode) {
1028 default:
1029 if (needsModRMForDecode(Form))
1030 filter = new ModFilter(isRegFormat(Form));
1031 else
1032 filter = new DumbFilter();
1033 break;
1034#define EXTENSION_TABLE(n) case 0x##n:
1035 XOP9_MAP_EXTENSION_TABLES
1036#undef EXTENSION_TABLE
1037 switch (Form) {
1038 default:
1039 llvm_unreachable("Unhandled XOP9 extended opcode");
1040 case X86Local::MRM0r:
1041 case X86Local::MRM1r:
1042 case X86Local::MRM2r:
1043 case X86Local::MRM3r:
1044 case X86Local::MRM4r:
1045 case X86Local::MRM5r:
1046 case X86Local::MRM6r:
1047 case X86Local::MRM7r:
1048 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1049 break;
1050 case X86Local::MRM0m:
1051 case X86Local::MRM1m:
1052 case X86Local::MRM2m:
1053 case X86Local::MRM3m:
1054 case X86Local::MRM4m:
1055 case X86Local::MRM5m:
1056 case X86Local::MRM6m:
1057 case X86Local::MRM7m:
1058 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1059 break;
1060 MRM_MAPPING
1061 } // switch (Form)
1062 break;
1063 } // switch (Opcode)
1064 opcodeToSet = Opcode;
1065 break;
1066 case X86Local::XOPA:
1067 opcodeType = XOPA_MAP;
1068 if (needsModRMForDecode(Form))
1069 filter = new ModFilter(isRegFormat(Form));
1070 else
1071 filter = new DumbFilter();
1072 opcodeToSet = Opcode;
1073 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001074 case X86Local::D8:
1075 case X86Local::D9:
1076 case X86Local::DA:
1077 case X86Local::DB:
1078 case X86Local::DC:
1079 case X86Local::DD:
1080 case X86Local::DE:
1081 case X86Local::DF:
1082 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001083 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001084 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001085 filter = new ExactFilter(Opcode);
Sean Callanan04cc3072009-12-19 02:59:52 +00001086 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1087 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001088 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001089 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001090 opcodeType = ONEBYTE;
1091 switch (Opcode) {
1092#define EXTENSION_TABLE(n) case 0x##n:
1093 ONE_BYTE_EXTENSION_TABLES
1094#undef EXTENSION_TABLE
1095 switch (Form) {
1096 default:
1097 llvm_unreachable("Fell through the cracks of a single-byte "
1098 "extended opcode");
1099 case X86Local::MRM0r:
1100 case X86Local::MRM1r:
1101 case X86Local::MRM2r:
1102 case X86Local::MRM3r:
1103 case X86Local::MRM4r:
1104 case X86Local::MRM5r:
1105 case X86Local::MRM6r:
1106 case X86Local::MRM7r:
1107 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1108 break;
1109 case X86Local::MRM0m:
1110 case X86Local::MRM1m:
1111 case X86Local::MRM2m:
1112 case X86Local::MRM3m:
1113 case X86Local::MRM4m:
1114 case X86Local::MRM5m:
1115 case X86Local::MRM6m:
1116 case X86Local::MRM7m:
1117 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1118 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001119 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001120 } // switch (Form)
1121 break;
1122 case 0xd8:
1123 case 0xd9:
1124 case 0xda:
1125 case 0xdb:
1126 case 0xdc:
1127 case 0xdd:
1128 case 0xde:
1129 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001130 switch (Form) {
1131 default:
1132 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001133 case X86Local::MRM0r:
1134 case X86Local::MRM1r:
1135 case X86Local::MRM2r:
1136 case X86Local::MRM3r:
1137 case X86Local::MRM4r:
1138 case X86Local::MRM5r:
1139 case X86Local::MRM6r:
1140 case X86Local::MRM7r:
1141 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1142 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001143 case X86Local::MRM0m:
1144 case X86Local::MRM1m:
1145 case X86Local::MRM2m:
1146 case X86Local::MRM3m:
1147 case X86Local::MRM4m:
1148 case X86Local::MRM5m:
1149 case X86Local::MRM6m:
1150 case X86Local::MRM7m:
1151 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1152 break;
1153 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001154 break;
1155 default:
1156 if (needsModRMForDecode(Form))
1157 filter = new ModFilter(isRegFormat(Form));
1158 else
1159 filter = new DumbFilter();
1160 break;
1161 } // switch (Opcode)
1162 opcodeToSet = Opcode;
1163 } // switch (Prefix)
1164
1165 assert(opcodeType != (OpcodeType)-1 &&
1166 "Opcode type not set");
1167 assert(filter && "Filter not set");
1168
1169 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001170 assert(((opcodeToSet & 7) == 0) &&
1171 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001172
Craig Topper623b0d62014-01-01 14:22:37 +00001173 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001174
Craig Topper623b0d62014-01-01 14:22:37 +00001175 for (currentOpcode = opcodeToSet;
1176 currentOpcode < opcodeToSet + 8;
1177 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001178 tables.setTableFields(opcodeType,
1179 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001180 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001181 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001182 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001183 } else {
1184 tables.setTableFields(opcodeType,
1185 insnContext(),
1186 opcodeToSet,
1187 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001188 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001189 }
Craig Topperac172e22012-07-30 04:48:12 +00001190
Sean Callanan04cc3072009-12-19 02:59:52 +00001191 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001192
Sean Callanandde9c122010-02-12 23:39:46 +00001193#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001194}
1195
1196#define TYPE(str, type) if (s == str) return type;
1197OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001198 bool hasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +00001199 bool hasOpSizePrefix,
1200 bool hasOpSize16Prefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001201 if(hasREX_WPrefix) {
1202 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1203 // is special.
1204 TYPE("GR32", TYPE_R32)
1205 }
Craig Topperb7c7f382014-01-15 05:02:02 +00001206 if(hasOpSizePrefix) {
1207 // For instructions with an OpSize prefix, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001208 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001209 TYPE("GR16", TYPE_Rv)
1210 TYPE("i16imm", TYPE_IMMv)
1211 }
1212 if(hasOpSize16Prefix) {
1213 // For instructions with an OpSize16 prefix, a declared 32-bit register or
1214 // immediate encoding is special.
1215 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001216 }
1217 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001218 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001219 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001220 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001221 TYPE("i32mem", TYPE_Mv)
1222 TYPE("i32imm", TYPE_IMMv)
1223 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001224 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001225 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001226 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001227 TYPE("i64mem", TYPE_Mv)
1228 TYPE("i64i32imm", TYPE_IMM64)
1229 TYPE("i64i8imm", TYPE_IMM64)
1230 TYPE("GR64", TYPE_R64)
1231 TYPE("i8mem", TYPE_M8)
1232 TYPE("i8imm", TYPE_IMM8)
1233 TYPE("GR8", TYPE_R8)
1234 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001235 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001236 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001237 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001238 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001239 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001240 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001241 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001242 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001243 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001244 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001245 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001246 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001247 TYPE("RST", TYPE_ST)
1248 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001249 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001250 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001251 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001252 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001253 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001254 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001255 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001256 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001257 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001258 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001259 TYPE("brtarget8", TYPE_REL8)
1260 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001261 TYPE("lea32mem", TYPE_LEA)
1262 TYPE("lea64_32mem", TYPE_LEA)
1263 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001264 TYPE("VR64", TYPE_MM64)
1265 TYPE("i64imm", TYPE_IMMv)
1266 TYPE("opaque32mem", TYPE_M1616)
1267 TYPE("opaque48mem", TYPE_M1632)
1268 TYPE("opaque80mem", TYPE_M1664)
1269 TYPE("opaque512mem", TYPE_M512)
1270 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1271 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001272 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001273 TYPE("srcidx8", TYPE_SRCIDX8)
1274 TYPE("srcidx16", TYPE_SRCIDX16)
1275 TYPE("srcidx32", TYPE_SRCIDX32)
1276 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001277 TYPE("dstidx8", TYPE_DSTIDX8)
1278 TYPE("dstidx16", TYPE_DSTIDX16)
1279 TYPE("dstidx32", TYPE_DSTIDX32)
1280 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001281 TYPE("offset8", TYPE_MOFFS8)
1282 TYPE("offset16", TYPE_MOFFS16)
1283 TYPE("offset32", TYPE_MOFFS32)
1284 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001285 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001286 TYPE("VR256X", TYPE_XMM256)
1287 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001288 TYPE("VK1", TYPE_VK1)
1289 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001290 TYPE("VK8", TYPE_VK8)
1291 TYPE("VK8WM", TYPE_VK8)
1292 TYPE("VK16", TYPE_VK16)
1293 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001294 TYPE("GR16_NOAX", TYPE_Rv)
1295 TYPE("GR32_NOAX", TYPE_Rv)
1296 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001297 TYPE("vx32mem", TYPE_M32)
1298 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001299 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001300 TYPE("vx64mem", TYPE_M64)
1301 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001302 TYPE("vy64xmem", TYPE_M64)
1303 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001304 errs() << "Unhandled type string " << s << "\n";
1305 llvm_unreachable("Unhandled type string");
1306}
1307#undef TYPE
1308
1309#define ENCODING(str, encoding) if (s == str) return encoding;
1310OperandEncoding RecognizableInstr::immediateEncodingFromString
1311 (const std::string &s,
1312 bool hasOpSizePrefix) {
1313 if(!hasOpSizePrefix) {
1314 // For instructions without an OpSize prefix, a declared 16-bit register or
1315 // immediate encoding is special.
1316 ENCODING("i16imm", ENCODING_IW)
1317 }
1318 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001319 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001320 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001321 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001322 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001323 ENCODING("i16imm", ENCODING_Iv)
1324 ENCODING("i16i8imm", ENCODING_IB)
1325 ENCODING("i32imm", ENCODING_Iv)
1326 ENCODING("i64i32imm", ENCODING_ID)
1327 ENCODING("i64i8imm", ENCODING_IB)
1328 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001329 // This is not a typo. Instructions like BLENDVPD put
1330 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001331 ENCODING("FR32", ENCODING_IB)
1332 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001333 ENCODING("VR128", ENCODING_IB)
1334 ENCODING("VR256", ENCODING_IB)
1335 ENCODING("FR32X", ENCODING_IB)
1336 ENCODING("FR64X", ENCODING_IB)
1337 ENCODING("VR128X", ENCODING_IB)
1338 ENCODING("VR256X", ENCODING_IB)
1339 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001340 errs() << "Unhandled immediate encoding " << s << "\n";
1341 llvm_unreachable("Unhandled immediate encoding");
1342}
1343
1344OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1345 (const std::string &s,
1346 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001347 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001348 ENCODING("GR16", ENCODING_RM)
1349 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001350 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001351 ENCODING("GR64", ENCODING_RM)
1352 ENCODING("GR8", ENCODING_RM)
1353 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001354 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001355 ENCODING("FR64", ENCODING_RM)
1356 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001357 ENCODING("FR64X", ENCODING_RM)
1358 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001359 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001360 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001361 ENCODING("VR256X", ENCODING_RM)
1362 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001363 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001364 ENCODING("VK8", ENCODING_RM)
1365 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001366 errs() << "Unhandled R/M register encoding " << s << "\n";
1367 llvm_unreachable("Unhandled R/M register encoding");
1368}
1369
1370OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1371 (const std::string &s,
1372 bool hasOpSizePrefix) {
1373 ENCODING("GR16", ENCODING_REG)
1374 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001375 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001376 ENCODING("GR64", ENCODING_REG)
1377 ENCODING("GR8", ENCODING_REG)
1378 ENCODING("VR128", ENCODING_REG)
1379 ENCODING("FR64", ENCODING_REG)
1380 ENCODING("FR32", ENCODING_REG)
1381 ENCODING("VR64", ENCODING_REG)
1382 ENCODING("SEGMENT_REG", ENCODING_REG)
1383 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001384 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001385 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001386 ENCODING("VR256X", ENCODING_REG)
1387 ENCODING("VR128X", ENCODING_REG)
1388 ENCODING("FR64X", ENCODING_REG)
1389 ENCODING("FR32X", ENCODING_REG)
1390 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001391 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001392 ENCODING("VK8", ENCODING_REG)
1393 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001394 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001395 ENCODING("VK8WM", ENCODING_REG)
1396 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001397 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1398 llvm_unreachable("Unhandled reg/opcode register encoding");
1399}
1400
Sean Callananc3fd5232011-03-15 01:23:15 +00001401OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1402 (const std::string &s,
1403 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001404 ENCODING("GR32", ENCODING_VVVV)
1405 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001406 ENCODING("FR32", ENCODING_VVVV)
1407 ENCODING("FR64", ENCODING_VVVV)
1408 ENCODING("VR128", ENCODING_VVVV)
1409 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001410 ENCODING("FR32X", ENCODING_VVVV)
1411 ENCODING("FR64X", ENCODING_VVVV)
1412 ENCODING("VR128X", ENCODING_VVVV)
1413 ENCODING("VR256X", ENCODING_VVVV)
1414 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001415 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001416 ENCODING("VK8", ENCODING_VVVV)
1417 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001418 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1419 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1420}
1421
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001422OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1423 (const std::string &s,
1424 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001425 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001426 ENCODING("VK8WM", ENCODING_WRITEMASK)
1427 ENCODING("VK16WM", ENCODING_WRITEMASK)
1428 errs() << "Unhandled mask register encoding " << s << "\n";
1429 llvm_unreachable("Unhandled mask register encoding");
1430}
1431
Sean Callanan04cc3072009-12-19 02:59:52 +00001432OperandEncoding RecognizableInstr::memoryEncodingFromString
1433 (const std::string &s,
1434 bool hasOpSizePrefix) {
1435 ENCODING("i16mem", ENCODING_RM)
1436 ENCODING("i32mem", ENCODING_RM)
1437 ENCODING("i64mem", ENCODING_RM)
1438 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001439 ENCODING("ssmem", ENCODING_RM)
1440 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001441 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001442 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001443 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001444 ENCODING("f64mem", ENCODING_RM)
1445 ENCODING("f32mem", ENCODING_RM)
1446 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001447 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001448 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001449 ENCODING("f80mem", ENCODING_RM)
1450 ENCODING("lea32mem", ENCODING_RM)
1451 ENCODING("lea64_32mem", ENCODING_RM)
1452 ENCODING("lea64mem", ENCODING_RM)
1453 ENCODING("opaque32mem", ENCODING_RM)
1454 ENCODING("opaque48mem", ENCODING_RM)
1455 ENCODING("opaque80mem", ENCODING_RM)
1456 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001457 ENCODING("vx32mem", ENCODING_RM)
1458 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001459 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001460 ENCODING("vx64mem", ENCODING_RM)
1461 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001462 ENCODING("vy64xmem", ENCODING_RM)
1463 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001464 errs() << "Unhandled memory encoding " << s << "\n";
1465 llvm_unreachable("Unhandled memory encoding");
1466}
1467
1468OperandEncoding RecognizableInstr::relocationEncodingFromString
1469 (const std::string &s,
1470 bool hasOpSizePrefix) {
1471 if(!hasOpSizePrefix) {
1472 // For instructions without an OpSize prefix, a declared 16-bit register or
1473 // immediate encoding is special.
1474 ENCODING("i16imm", ENCODING_IW)
1475 }
1476 ENCODING("i16imm", ENCODING_Iv)
1477 ENCODING("i16i8imm", ENCODING_IB)
1478 ENCODING("i32imm", ENCODING_Iv)
1479 ENCODING("i32i8imm", ENCODING_IB)
1480 ENCODING("i64i32imm", ENCODING_ID)
1481 ENCODING("i64i8imm", ENCODING_IB)
1482 ENCODING("i8imm", ENCODING_IB)
1483 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001484 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001485 ENCODING("i32imm_pcrel", ENCODING_ID)
1486 ENCODING("brtarget", ENCODING_Iv)
1487 ENCODING("brtarget8", ENCODING_IB)
1488 ENCODING("i64imm", ENCODING_IO)
1489 ENCODING("offset8", ENCODING_Ia)
1490 ENCODING("offset16", ENCODING_Ia)
1491 ENCODING("offset32", ENCODING_Ia)
1492 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001493 ENCODING("srcidx8", ENCODING_SI)
1494 ENCODING("srcidx16", ENCODING_SI)
1495 ENCODING("srcidx32", ENCODING_SI)
1496 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001497 ENCODING("dstidx8", ENCODING_DI)
1498 ENCODING("dstidx16", ENCODING_DI)
1499 ENCODING("dstidx32", ENCODING_DI)
1500 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001501 errs() << "Unhandled relocation encoding " << s << "\n";
1502 llvm_unreachable("Unhandled relocation encoding");
1503}
1504
1505OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1506 (const std::string &s,
1507 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001508 ENCODING("GR32", ENCODING_Rv)
1509 ENCODING("GR64", ENCODING_RO)
1510 ENCODING("GR16", ENCODING_Rv)
1511 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001512 ENCODING("GR16_NOAX", ENCODING_Rv)
1513 ENCODING("GR32_NOAX", ENCODING_Rv)
1514 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001515 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1516 llvm_unreachable("Unhandled opcode modifier encoding");
1517}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001518#undef ENCODING