blob: 6b827db6faa807f4c5085194cbfe6a6f89656789 [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPUInstructionSelector.cpp ----------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the InstructionSelector class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "AMDGPUInstructionSelector.h"
15#include "AMDGPUInstrInfo.h"
16#include "AMDGPURegisterBankInfo.h"
17#include "AMDGPURegisterInfo.h"
18#include "AMDGPUSubtarget.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000019#include "AMDGPUTargetMachine.h"
Matt Arsenaultb1cc4f52018-06-25 16:17:48 +000020#include "SIMachineFunctionInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard1dc90202018-05-10 20:53:06 +000022#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
23#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
Aditya Nandakumar18b3f9d2018-01-17 19:31:33 +000024#include "llvm/CodeGen/GlobalISel/Utils.h"
Tom Stellardca166212017-01-30 21:56:46 +000025#include "llvm/CodeGen/MachineBasicBlock.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstr.h"
28#include "llvm/CodeGen/MachineInstrBuilder.h"
29#include "llvm/CodeGen/MachineRegisterInfo.h"
30#include "llvm/IR/Type.h"
31#include "llvm/Support/Debug.h"
32#include "llvm/Support/raw_ostream.h"
33
34#define DEBUG_TYPE "amdgpu-isel"
35
36using namespace llvm;
37
Tom Stellard1dc90202018-05-10 20:53:06 +000038#define GET_GLOBALISEL_IMPL
Tom Stellard5bfbae52018-07-11 20:59:01 +000039#define AMDGPUSubtarget GCNSubtarget
Tom Stellard1dc90202018-05-10 20:53:06 +000040#include "AMDGPUGenGlobalISel.inc"
41#undef GET_GLOBALISEL_IMPL
Tom Stellard5bfbae52018-07-11 20:59:01 +000042#undef AMDGPUSubtarget
Tom Stellard1dc90202018-05-10 20:53:06 +000043
Tom Stellardca166212017-01-30 21:56:46 +000044AMDGPUInstructionSelector::AMDGPUInstructionSelector(
Tom Stellard5bfbae52018-07-11 20:59:01 +000045 const GCNSubtarget &STI, const AMDGPURegisterBankInfo &RBI,
Tom Stellard1dc90202018-05-10 20:53:06 +000046 const AMDGPUTargetMachine &TM)
Tom Stellardca166212017-01-30 21:56:46 +000047 : InstructionSelector(), TII(*STI.getInstrInfo()),
Tom Stellard1dc90202018-05-10 20:53:06 +000048 TRI(*STI.getRegisterInfo()), RBI(RBI), TM(TM),
49 STI(STI),
50 EnableLateStructurizeCFG(AMDGPUTargetMachine::EnableLateStructurizeCFG),
51#define GET_GLOBALISEL_PREDICATES_INIT
52#include "AMDGPUGenGlobalISel.inc"
53#undef GET_GLOBALISEL_PREDICATES_INIT
54#define GET_GLOBALISEL_TEMPORARIES_INIT
55#include "AMDGPUGenGlobalISel.inc"
56#undef GET_GLOBALISEL_TEMPORARIES_INIT
Tom Stellard1dc90202018-05-10 20:53:06 +000057{
58}
59
60const char *AMDGPUInstructionSelector::getName() { return DEBUG_TYPE; }
Tom Stellardca166212017-01-30 21:56:46 +000061
Matt Arsenault2ab25f92019-07-01 16:06:02 +000062static bool isSCC(Register Reg, const MachineRegisterInfo &MRI) {
63 if (TargetRegisterInfo::isPhysicalRegister(Reg))
64 return Reg == AMDGPU::SCC;
Tom Stellard8b1c53b2019-06-17 16:27:43 +000065
66 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
67 const TargetRegisterClass *RC =
68 RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
Matt Arsenault1daad912019-07-01 15:23:04 +000069 if (RC) {
70 if (RC->getID() != AMDGPU::SReg_32_XM0RegClassID)
71 return false;
72 const LLT Ty = MRI.getType(Reg);
73 return Ty.isValid() && Ty.getSizeInBits() == 1;
74 }
Tom Stellard8b1c53b2019-06-17 16:27:43 +000075
76 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
77 return RB->getID() == AMDGPU::SCCRegBankID;
78}
79
Matt Arsenault2ab25f92019-07-01 16:06:02 +000080bool AMDGPUInstructionSelector::isVCC(Register Reg,
81 const MachineRegisterInfo &MRI) const {
82 if (TargetRegisterInfo::isPhysicalRegister(Reg))
83 return Reg == TRI.getVCC();
Matt Arsenault9f992c22019-07-01 13:22:07 +000084
85 auto &RegClassOrBank = MRI.getRegClassOrRegBank(Reg);
86 const TargetRegisterClass *RC =
87 RegClassOrBank.dyn_cast<const TargetRegisterClass*>();
88 if (RC) {
Matt Arsenault2ab25f92019-07-01 16:06:02 +000089 return RC->hasSuperClassEq(TRI.getBoolRC()) &&
Matt Arsenault9f992c22019-07-01 13:22:07 +000090 MRI.getType(Reg).getSizeInBits() == 1;
91 }
92
93 const RegisterBank *RB = RegClassOrBank.get<const RegisterBank *>();
94 return RB->getID() == AMDGPU::VCCRegBankID;
95}
96
Tom Stellard1e0edad2018-05-10 21:20:10 +000097bool AMDGPUInstructionSelector::selectCOPY(MachineInstr &I) const {
98 MachineBasicBlock *BB = I.getParent();
99 MachineFunction *MF = BB->getParent();
100 MachineRegisterInfo &MRI = MF->getRegInfo();
101 I.setDesc(TII.get(TargetOpcode::COPY));
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000102
103 // Special case for COPY from the scc register bank. The scc register bank
104 // is modeled using 32-bit sgprs.
105 const MachineOperand &Src = I.getOperand(1);
106 unsigned SrcReg = Src.getReg();
107 if (!TargetRegisterInfo::isPhysicalRegister(SrcReg) && isSCC(SrcReg, MRI)) {
Matt Arsenault9f992c22019-07-01 13:22:07 +0000108 unsigned DstReg = I.getOperand(0).getReg();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000109
Matt Arsenault9f992c22019-07-01 13:22:07 +0000110 // Specially handle scc->vcc copies.
Matt Arsenault2ab25f92019-07-01 16:06:02 +0000111 if (isVCC(DstReg, MRI)) {
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000112 const DebugLoc &DL = I.getDebugLoc();
Matt Arsenault9f992c22019-07-01 13:22:07 +0000113 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CMP_NE_U32_e64), DstReg)
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000114 .addImm(0)
115 .addReg(SrcReg);
116 if (!MRI.getRegClassOrNull(SrcReg))
117 MRI.setRegClass(SrcReg, TRI.getConstrainedRegClassForOperand(Src, MRI));
118 I.eraseFromParent();
119 return true;
120 }
121 }
122
Tom Stellard1e0edad2018-05-10 21:20:10 +0000123 for (const MachineOperand &MO : I.operands()) {
124 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
125 continue;
126
127 const TargetRegisterClass *RC =
128 TRI.getConstrainedRegClassForOperand(MO, MRI);
129 if (!RC)
130 continue;
131 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
132 }
133 return true;
134}
135
Matt Arsenaulte1006252019-07-01 16:32:47 +0000136bool AMDGPUInstructionSelector::selectPHI(MachineInstr &I) const {
137 MachineBasicBlock *BB = I.getParent();
138 MachineFunction *MF = BB->getParent();
139 MachineRegisterInfo &MRI = MF->getRegInfo();
140
141 const Register DefReg = I.getOperand(0).getReg();
142 const LLT DefTy = MRI.getType(DefReg);
143
144 // TODO: Verify this doesn't have insane operands (i.e. VGPR to SGPR copy)
145
146 const RegClassOrRegBank &RegClassOrBank =
147 MRI.getRegClassOrRegBank(DefReg);
148
149 const TargetRegisterClass *DefRC
150 = RegClassOrBank.dyn_cast<const TargetRegisterClass *>();
151 if (!DefRC) {
152 if (!DefTy.isValid()) {
153 LLVM_DEBUG(dbgs() << "PHI operand has no type, not a gvreg?\n");
154 return false;
155 }
156
157 const RegisterBank &RB = *RegClassOrBank.get<const RegisterBank *>();
158 if (RB.getID() == AMDGPU::SCCRegBankID) {
159 LLVM_DEBUG(dbgs() << "illegal scc phi\n");
160 return false;
161 }
162
163 DefRC = TRI.getRegClassForTypeOnBank(DefTy, RB, MRI);
164 if (!DefRC) {
165 LLVM_DEBUG(dbgs() << "PHI operand has unexpected size/bank\n");
166 return false;
167 }
168 }
169
170 I.setDesc(TII.get(TargetOpcode::PHI));
171 return RBI.constrainGenericRegister(DefReg, *DefRC, MRI);
172}
173
Tom Stellardca166212017-01-30 21:56:46 +0000174MachineOperand
175AMDGPUInstructionSelector::getSubOperand64(MachineOperand &MO,
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000176 const TargetRegisterClass &SubRC,
Tom Stellardca166212017-01-30 21:56:46 +0000177 unsigned SubIdx) const {
178
179 MachineInstr *MI = MO.getParent();
180 MachineBasicBlock *BB = MO.getParent()->getParent();
181 MachineFunction *MF = BB->getParent();
182 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000183 Register DstReg = MRI.createVirtualRegister(&SubRC);
Tom Stellardca166212017-01-30 21:56:46 +0000184
185 if (MO.isReg()) {
186 unsigned ComposedSubIdx = TRI.composeSubRegIndices(MO.getSubReg(), SubIdx);
187 unsigned Reg = MO.getReg();
188 BuildMI(*BB, MI, MI->getDebugLoc(), TII.get(AMDGPU::COPY), DstReg)
189 .addReg(Reg, 0, ComposedSubIdx);
190
191 return MachineOperand::CreateReg(DstReg, MO.isDef(), MO.isImplicit(),
192 MO.isKill(), MO.isDead(), MO.isUndef(),
193 MO.isEarlyClobber(), 0, MO.isDebug(),
194 MO.isInternalRead());
195 }
196
197 assert(MO.isImm());
198
199 APInt Imm(64, MO.getImm());
200
201 switch (SubIdx) {
202 default:
203 llvm_unreachable("do not know to split immediate with this sub index.");
204 case AMDGPU::sub0:
205 return MachineOperand::CreateImm(Imm.getLoBits(32).getSExtValue());
206 case AMDGPU::sub1:
207 return MachineOperand::CreateImm(Imm.getHiBits(32).getSExtValue());
208 }
209}
210
Tom Stellard390a5f42018-07-13 21:05:14 +0000211static int64_t getConstant(const MachineInstr *MI) {
212 return MI->getOperand(1).getCImm()->getSExtValue();
213}
214
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000215bool AMDGPUInstructionSelector::selectG_ADD_SUB(MachineInstr &I) const {
Tom Stellardca166212017-01-30 21:56:46 +0000216 MachineBasicBlock *BB = I.getParent();
217 MachineFunction *MF = BB->getParent();
218 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000219 Register DstReg = I.getOperand(0).getReg();
220 const DebugLoc &DL = I.getDebugLoc();
221 unsigned Size = RBI.getSizeInBits(DstReg, MRI, TRI);
222 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
223 const bool IsSALU = DstRB->getID() == AMDGPU::SGPRRegBankID;
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000224 const bool Sub = I.getOpcode() == TargetOpcode::G_SUB;
Tom Stellardca166212017-01-30 21:56:46 +0000225
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000226 if (Size == 32) {
227 if (IsSALU) {
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000228 const unsigned Opc = Sub ? AMDGPU::S_SUB_U32 : AMDGPU::S_ADD_U32;
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000229 MachineInstr *Add =
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000230 BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000231 .add(I.getOperand(1))
232 .add(I.getOperand(2));
233 I.eraseFromParent();
234 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
235 }
Tom Stellardca166212017-01-30 21:56:46 +0000236
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000237 if (STI.hasAddNoCarry()) {
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000238 const unsigned Opc = Sub ? AMDGPU::V_SUB_U32_e64 : AMDGPU::V_ADD_U32_e64;
239 I.setDesc(TII.get(Opc));
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000240 I.addOperand(*MF, MachineOperand::CreateImm(0));
241 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
242 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
243 }
Tom Stellardca166212017-01-30 21:56:46 +0000244
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000245 const unsigned Opc = Sub ? AMDGPU::V_SUB_I32_e64 : AMDGPU::V_ADD_I32_e64;
246
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000247 Register UnusedCarry = MRI.createVirtualRegister(TRI.getWaveMaskRegClass());
248 MachineInstr *Add
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000249 = BuildMI(*BB, &I, DL, TII.get(Opc), DstReg)
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000250 .addDef(UnusedCarry, RegState::Dead)
251 .add(I.getOperand(1))
252 .add(I.getOperand(2))
253 .addImm(0);
254 I.eraseFromParent();
255 return constrainSelectedInstRegOperands(*Add, TII, TRI, RBI);
Tom Stellardca166212017-01-30 21:56:46 +0000256 }
257
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000258 assert(!Sub && "illegal sub should not reach here");
259
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000260 const TargetRegisterClass &RC
261 = IsSALU ? AMDGPU::SReg_64_XEXECRegClass : AMDGPU::VReg_64RegClass;
262 const TargetRegisterClass &HalfRC
263 = IsSALU ? AMDGPU::SReg_32RegClass : AMDGPU::VGPR_32RegClass;
264
265 MachineOperand Lo1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub0));
266 MachineOperand Lo2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub0));
267 MachineOperand Hi1(getSubOperand64(I.getOperand(1), HalfRC, AMDGPU::sub1));
268 MachineOperand Hi2(getSubOperand64(I.getOperand(2), HalfRC, AMDGPU::sub1));
269
270 Register DstLo = MRI.createVirtualRegister(&HalfRC);
271 Register DstHi = MRI.createVirtualRegister(&HalfRC);
272
273 if (IsSALU) {
274 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADD_U32), DstLo)
275 .add(Lo1)
276 .add(Lo2);
277 BuildMI(*BB, &I, DL, TII.get(AMDGPU::S_ADDC_U32), DstHi)
278 .add(Hi1)
279 .add(Hi2);
280 } else {
281 const TargetRegisterClass *CarryRC = TRI.getWaveMaskRegClass();
282 Register CarryReg = MRI.createVirtualRegister(CarryRC);
283 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADD_I32_e64), DstLo)
284 .addDef(CarryReg)
285 .add(Lo1)
286 .add(Lo2)
287 .addImm(0);
Matt Arsenault70a4d3f2019-07-02 14:40:22 +0000288 MachineInstr *Addc = BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_ADDC_U32_e64), DstHi)
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000289 .addDef(MRI.createVirtualRegister(CarryRC), RegState::Dead)
290 .add(Hi1)
291 .add(Hi2)
292 .addReg(CarryReg, RegState::Kill)
293 .addImm(0);
Matt Arsenault70a4d3f2019-07-02 14:40:22 +0000294
295 if (!constrainSelectedInstRegOperands(*Addc, TII, TRI, RBI))
296 return false;
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000297 }
298
299 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
300 .addReg(DstLo)
301 .addImm(AMDGPU::sub0)
302 .addReg(DstHi)
303 .addImm(AMDGPU::sub1);
304
Matt Arsenault70a4d3f2019-07-02 14:40:22 +0000305
306 if (!RBI.constrainGenericRegister(DstReg, RC, MRI))
Matt Arsenault0a52e9d2019-07-01 16:34:48 +0000307 return false;
308
Tom Stellardca166212017-01-30 21:56:46 +0000309 I.eraseFromParent();
310 return true;
311}
312
Tom Stellard41f32192019-02-28 23:37:48 +0000313bool AMDGPUInstructionSelector::selectG_EXTRACT(MachineInstr &I) const {
314 MachineBasicBlock *BB = I.getParent();
315 MachineFunction *MF = BB->getParent();
316 MachineRegisterInfo &MRI = MF->getRegInfo();
317 assert(I.getOperand(2).getImm() % 32 == 0);
318 unsigned SubReg = TRI.getSubRegFromChannel(I.getOperand(2).getImm() / 32);
319 const DebugLoc &DL = I.getDebugLoc();
320 MachineInstr *Copy = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::COPY),
321 I.getOperand(0).getReg())
322 .addReg(I.getOperand(1).getReg(), 0, SubReg);
323
324 for (const MachineOperand &MO : Copy->operands()) {
325 const TargetRegisterClass *RC =
326 TRI.getConstrainedRegClassForOperand(MO, MRI);
327 if (!RC)
328 continue;
329 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
330 }
331 I.eraseFromParent();
332 return true;
333}
334
Matt Arsenault9b7ffc42019-07-09 14:02:20 +0000335bool AMDGPUInstructionSelector::selectG_MERGE_VALUES(MachineInstr &MI) const {
336 MachineBasicBlock *BB = MI.getParent();
337 MachineFunction *MF = BB->getParent();
338 MachineRegisterInfo &MRI = MF->getRegInfo();
339 Register DstReg = MI.getOperand(0).getReg();
340 LLT DstTy = MRI.getType(DstReg);
341 LLT SrcTy = MRI.getType(MI.getOperand(1).getReg());
342
343 const unsigned SrcSize = SrcTy.getSizeInBits();
Matt Arsenaulta65913e2019-07-15 17:26:43 +0000344 if (SrcSize < 32)
345 return false;
346
Matt Arsenault9b7ffc42019-07-09 14:02:20 +0000347 const DebugLoc &DL = MI.getDebugLoc();
348 const RegisterBank *DstBank = RBI.getRegBank(DstReg, MRI, TRI);
349 const unsigned DstSize = DstTy.getSizeInBits();
350 const TargetRegisterClass *DstRC =
351 TRI.getRegClassForSizeOnBank(DstSize, *DstBank, MRI);
352 if (!DstRC)
353 return false;
354
355 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(DstRC, SrcSize / 8);
356 MachineInstrBuilder MIB =
357 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::REG_SEQUENCE), DstReg);
358 for (int I = 0, E = MI.getNumOperands() - 1; I != E; ++I) {
359 MachineOperand &Src = MI.getOperand(I + 1);
360 MIB.addReg(Src.getReg(), getUndefRegState(Src.isUndef()));
361 MIB.addImm(SubRegs[I]);
362
363 const TargetRegisterClass *SrcRC
364 = TRI.getConstrainedRegClassForOperand(Src, MRI);
365 if (SrcRC && !RBI.constrainGenericRegister(Src.getReg(), *SrcRC, MRI))
366 return false;
367 }
368
369 if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI))
370 return false;
371
372 MI.eraseFromParent();
373 return true;
374}
375
Matt Arsenault872f38b2019-07-09 14:02:26 +0000376bool AMDGPUInstructionSelector::selectG_UNMERGE_VALUES(MachineInstr &MI) const {
377 MachineBasicBlock *BB = MI.getParent();
378 MachineFunction *MF = BB->getParent();
379 MachineRegisterInfo &MRI = MF->getRegInfo();
380 const int NumDst = MI.getNumOperands() - 1;
381
382 MachineOperand &Src = MI.getOperand(NumDst);
383
384 Register SrcReg = Src.getReg();
385 Register DstReg0 = MI.getOperand(0).getReg();
386 LLT DstTy = MRI.getType(DstReg0);
387 LLT SrcTy = MRI.getType(SrcReg);
388
389 const unsigned DstSize = DstTy.getSizeInBits();
390 const unsigned SrcSize = SrcTy.getSizeInBits();
391 const DebugLoc &DL = MI.getDebugLoc();
392 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, MRI, TRI);
393
394 const TargetRegisterClass *SrcRC =
395 TRI.getRegClassForSizeOnBank(SrcSize, *SrcBank, MRI);
396 if (!SrcRC || !RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI))
397 return false;
398
399 const unsigned SrcFlags = getUndefRegState(Src.isUndef());
400
401 // Note we could have mixed SGPR and VGPR destination banks for an SGPR
402 // source, and this relies on the fact that the same subregister indices are
403 // used for both.
404 ArrayRef<int16_t> SubRegs = TRI.getRegSplitParts(SrcRC, DstSize / 8);
405 for (int I = 0, E = NumDst; I != E; ++I) {
406 MachineOperand &Dst = MI.getOperand(I);
407 BuildMI(*BB, &MI, DL, TII.get(TargetOpcode::COPY), Dst.getReg())
408 .addReg(SrcReg, SrcFlags, SubRegs[I]);
409
410 const TargetRegisterClass *DstRC =
411 TRI.getConstrainedRegClassForOperand(Dst, MRI);
412 if (DstRC && !RBI.constrainGenericRegister(Dst.getReg(), *DstRC, MRI))
413 return false;
414 }
415
416 MI.eraseFromParent();
417 return true;
418}
419
Tom Stellardca166212017-01-30 21:56:46 +0000420bool AMDGPUInstructionSelector::selectG_GEP(MachineInstr &I) const {
Matt Arsenaulte6d10f92019-07-09 14:05:11 +0000421 return selectG_ADD_SUB(I);
Tom Stellardca166212017-01-30 21:56:46 +0000422}
423
Tom Stellard3f1c6fe2018-06-21 23:38:20 +0000424bool AMDGPUInstructionSelector::selectG_IMPLICIT_DEF(MachineInstr &I) const {
425 MachineBasicBlock *BB = I.getParent();
426 MachineFunction *MF = BB->getParent();
427 MachineRegisterInfo &MRI = MF->getRegInfo();
428 const MachineOperand &MO = I.getOperand(0);
Matt Arsenaultf8a841b2019-06-24 16:24:03 +0000429
430 // FIXME: Interface for getConstrainedRegClassForOperand needs work. The
431 // regbank check here is to know why getConstrainedRegClassForOperand failed.
432 const TargetRegisterClass *RC = TRI.getConstrainedRegClassForOperand(MO, MRI);
433 if ((!RC && !MRI.getRegBankOrNull(MO.getReg())) ||
434 (RC && RBI.constrainGenericRegister(MO.getReg(), *RC, MRI))) {
435 I.setDesc(TII.get(TargetOpcode::IMPLICIT_DEF));
436 return true;
437 }
438
439 return false;
Tom Stellard3f1c6fe2018-06-21 23:38:20 +0000440}
441
Tom Stellard33634d1b2019-03-01 00:50:26 +0000442bool AMDGPUInstructionSelector::selectG_INSERT(MachineInstr &I) const {
443 MachineBasicBlock *BB = I.getParent();
444 MachineFunction *MF = BB->getParent();
445 MachineRegisterInfo &MRI = MF->getRegInfo();
446 unsigned SubReg = TRI.getSubRegFromChannel(I.getOperand(3).getImm() / 32);
447 DebugLoc DL = I.getDebugLoc();
448 MachineInstr *Ins = BuildMI(*BB, &I, DL, TII.get(TargetOpcode::INSERT_SUBREG))
449 .addDef(I.getOperand(0).getReg())
450 .addReg(I.getOperand(1).getReg())
451 .addReg(I.getOperand(2).getReg())
452 .addImm(SubReg);
453
454 for (const MachineOperand &MO : Ins->operands()) {
455 if (!MO.isReg())
456 continue;
457 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()))
458 continue;
459
460 const TargetRegisterClass *RC =
461 TRI.getConstrainedRegClassForOperand(MO, MRI);
462 if (!RC)
463 continue;
464 RBI.constrainGenericRegister(MO.getReg(), *RC, MRI);
465 }
466 I.eraseFromParent();
467 return true;
468}
469
Matt Arsenault50be3482019-07-02 14:52:16 +0000470bool AMDGPUInstructionSelector::selectG_INTRINSIC(
471 MachineInstr &I, CodeGenCoverage &CoverageInfo) const {
Matt Arsenaultfee19492019-06-17 17:01:27 +0000472 unsigned IntrinsicID = I.getOperand(I.getNumExplicitDefs()).getIntrinsicID();
Tom Stellarda9284732018-06-14 19:26:37 +0000473 switch (IntrinsicID) {
Tom Stellardac684712018-07-13 22:16:03 +0000474 case Intrinsic::maxnum:
475 case Intrinsic::minnum:
Tom Stellarda9284732018-06-14 19:26:37 +0000476 case Intrinsic::amdgcn_cvt_pkrtz:
477 return selectImpl(I, CoverageInfo);
Matt Arsenault50be3482019-07-02 14:52:16 +0000478 default:
479 return selectImpl(I, CoverageInfo);
Tom Stellarda9284732018-06-14 19:26:37 +0000480 }
Tom Stellarda9284732018-06-14 19:26:37 +0000481}
482
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000483static int getV_CMPOpcode(CmpInst::Predicate P, unsigned Size) {
484 if (Size != 32 && Size != 64)
485 return -1;
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000486 switch (P) {
487 default:
488 llvm_unreachable("Unknown condition code!");
489 case CmpInst::ICMP_NE:
490 return Size == 32 ? AMDGPU::V_CMP_NE_U32_e64 : AMDGPU::V_CMP_NE_U64_e64;
491 case CmpInst::ICMP_EQ:
492 return Size == 32 ? AMDGPU::V_CMP_EQ_U32_e64 : AMDGPU::V_CMP_EQ_U64_e64;
493 case CmpInst::ICMP_SGT:
494 return Size == 32 ? AMDGPU::V_CMP_GT_I32_e64 : AMDGPU::V_CMP_GT_I64_e64;
495 case CmpInst::ICMP_SGE:
496 return Size == 32 ? AMDGPU::V_CMP_GE_I32_e64 : AMDGPU::V_CMP_GE_I64_e64;
497 case CmpInst::ICMP_SLT:
498 return Size == 32 ? AMDGPU::V_CMP_LT_I32_e64 : AMDGPU::V_CMP_LT_I64_e64;
499 case CmpInst::ICMP_SLE:
500 return Size == 32 ? AMDGPU::V_CMP_LE_I32_e64 : AMDGPU::V_CMP_LE_I64_e64;
501 case CmpInst::ICMP_UGT:
502 return Size == 32 ? AMDGPU::V_CMP_GT_U32_e64 : AMDGPU::V_CMP_GT_U64_e64;
503 case CmpInst::ICMP_UGE:
504 return Size == 32 ? AMDGPU::V_CMP_GE_U32_e64 : AMDGPU::V_CMP_GE_U64_e64;
505 case CmpInst::ICMP_ULT:
506 return Size == 32 ? AMDGPU::V_CMP_LT_U32_e64 : AMDGPU::V_CMP_LT_U64_e64;
507 case CmpInst::ICMP_ULE:
508 return Size == 32 ? AMDGPU::V_CMP_LE_U32_e64 : AMDGPU::V_CMP_LE_U64_e64;
509 }
510}
511
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000512int AMDGPUInstructionSelector::getS_CMPOpcode(CmpInst::Predicate P,
513 unsigned Size) const {
514 if (Size == 64) {
515 if (!STI.hasScalarCompareEq64())
516 return -1;
517
518 switch (P) {
519 case CmpInst::ICMP_NE:
520 return AMDGPU::S_CMP_LG_U64;
521 case CmpInst::ICMP_EQ:
522 return AMDGPU::S_CMP_EQ_U64;
523 default:
524 return -1;
525 }
526 }
527
528 if (Size != 32)
529 return -1;
530
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000531 switch (P) {
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000532 case CmpInst::ICMP_NE:
533 return AMDGPU::S_CMP_LG_U32;
534 case CmpInst::ICMP_EQ:
535 return AMDGPU::S_CMP_EQ_U32;
536 case CmpInst::ICMP_SGT:
537 return AMDGPU::S_CMP_GT_I32;
538 case CmpInst::ICMP_SGE:
539 return AMDGPU::S_CMP_GE_I32;
540 case CmpInst::ICMP_SLT:
541 return AMDGPU::S_CMP_LT_I32;
542 case CmpInst::ICMP_SLE:
543 return AMDGPU::S_CMP_LE_I32;
544 case CmpInst::ICMP_UGT:
545 return AMDGPU::S_CMP_GT_U32;
546 case CmpInst::ICMP_UGE:
547 return AMDGPU::S_CMP_GE_U32;
548 case CmpInst::ICMP_ULT:
549 return AMDGPU::S_CMP_LT_U32;
550 case CmpInst::ICMP_ULE:
551 return AMDGPU::S_CMP_LE_U32;
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000552 default:
553 llvm_unreachable("Unknown condition code!");
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000554 }
555}
556
557bool AMDGPUInstructionSelector::selectG_ICMP(MachineInstr &I) const {
558 MachineBasicBlock *BB = I.getParent();
559 MachineFunction *MF = BB->getParent();
560 MachineRegisterInfo &MRI = MF->getRegInfo();
561 DebugLoc DL = I.getDebugLoc();
562
563 unsigned SrcReg = I.getOperand(2).getReg();
564 unsigned Size = RBI.getSizeInBits(SrcReg, MRI, TRI);
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000565
566 auto Pred = (CmpInst::Predicate)I.getOperand(1).getPredicate();
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000567
568 unsigned CCReg = I.getOperand(0).getReg();
569 if (isSCC(CCReg, MRI)) {
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000570 int Opcode = getS_CMPOpcode(Pred, Size);
571 if (Opcode == -1)
572 return false;
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000573 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode))
574 .add(I.getOperand(2))
575 .add(I.getOperand(3));
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +0000576 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CCReg)
577 .addReg(AMDGPU::SCC);
578 bool Ret =
579 constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI) &&
580 RBI.constrainGenericRegister(CCReg, AMDGPU::SReg_32RegClass, MRI);
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000581 I.eraseFromParent();
582 return Ret;
583 }
584
Matt Arsenault3b7668a2019-07-01 13:34:26 +0000585 int Opcode = getV_CMPOpcode(Pred, Size);
586 if (Opcode == -1)
587 return false;
588
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000589 MachineInstr *ICmp = BuildMI(*BB, &I, DL, TII.get(Opcode),
590 I.getOperand(0).getReg())
591 .add(I.getOperand(2))
592 .add(I.getOperand(3));
593 RBI.constrainGenericRegister(ICmp->getOperand(0).getReg(),
594 AMDGPU::SReg_64RegClass, MRI);
595 bool Ret = constrainSelectedInstRegOperands(*ICmp, TII, TRI, RBI);
596 I.eraseFromParent();
597 return Ret;
598}
599
Tom Stellard390a5f42018-07-13 21:05:14 +0000600static MachineInstr *
601buildEXP(const TargetInstrInfo &TII, MachineInstr *Insert, unsigned Tgt,
602 unsigned Reg0, unsigned Reg1, unsigned Reg2, unsigned Reg3,
603 unsigned VM, bool Compr, unsigned Enabled, bool Done) {
604 const DebugLoc &DL = Insert->getDebugLoc();
605 MachineBasicBlock &BB = *Insert->getParent();
606 unsigned Opcode = Done ? AMDGPU::EXP_DONE : AMDGPU::EXP;
607 return BuildMI(BB, Insert, DL, TII.get(Opcode))
608 .addImm(Tgt)
609 .addReg(Reg0)
610 .addReg(Reg1)
611 .addReg(Reg2)
612 .addReg(Reg3)
613 .addImm(VM)
614 .addImm(Compr)
615 .addImm(Enabled);
616}
617
618bool AMDGPUInstructionSelector::selectG_INTRINSIC_W_SIDE_EFFECTS(
Matt Arsenault50be3482019-07-02 14:52:16 +0000619 MachineInstr &I, CodeGenCoverage &CoverageInfo) const {
Tom Stellard390a5f42018-07-13 21:05:14 +0000620 MachineBasicBlock *BB = I.getParent();
621 MachineFunction *MF = BB->getParent();
622 MachineRegisterInfo &MRI = MF->getRegInfo();
623
624 unsigned IntrinsicID = I.getOperand(0).getIntrinsicID();
625 switch (IntrinsicID) {
626 case Intrinsic::amdgcn_exp: {
627 int64_t Tgt = getConstant(MRI.getVRegDef(I.getOperand(1).getReg()));
628 int64_t Enabled = getConstant(MRI.getVRegDef(I.getOperand(2).getReg()));
629 int64_t Done = getConstant(MRI.getVRegDef(I.getOperand(7).getReg()));
630 int64_t VM = getConstant(MRI.getVRegDef(I.getOperand(8).getReg()));
631
632 MachineInstr *Exp = buildEXP(TII, &I, Tgt, I.getOperand(3).getReg(),
633 I.getOperand(4).getReg(),
634 I.getOperand(5).getReg(),
635 I.getOperand(6).getReg(),
636 VM, false, Enabled, Done);
637
638 I.eraseFromParent();
639 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
640 }
641 case Intrinsic::amdgcn_exp_compr: {
642 const DebugLoc &DL = I.getDebugLoc();
643 int64_t Tgt = getConstant(MRI.getVRegDef(I.getOperand(1).getReg()));
644 int64_t Enabled = getConstant(MRI.getVRegDef(I.getOperand(2).getReg()));
645 unsigned Reg0 = I.getOperand(3).getReg();
646 unsigned Reg1 = I.getOperand(4).getReg();
647 unsigned Undef = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
648 int64_t Done = getConstant(MRI.getVRegDef(I.getOperand(5).getReg()));
649 int64_t VM = getConstant(MRI.getVRegDef(I.getOperand(6).getReg()));
650
651 BuildMI(*BB, &I, DL, TII.get(AMDGPU::IMPLICIT_DEF), Undef);
652 MachineInstr *Exp = buildEXP(TII, &I, Tgt, Reg0, Reg1, Undef, Undef, VM,
653 true, Enabled, Done);
654
655 I.eraseFromParent();
656 return constrainSelectedInstRegOperands(*Exp, TII, TRI, RBI);
657 }
Matt Arsenault50be3482019-07-02 14:52:16 +0000658 default:
659 return selectImpl(I, CoverageInfo);
Tom Stellard390a5f42018-07-13 21:05:14 +0000660 }
Tom Stellard390a5f42018-07-13 21:05:14 +0000661}
662
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000663bool AMDGPUInstructionSelector::selectG_SELECT(MachineInstr &I) const {
664 MachineBasicBlock *BB = I.getParent();
665 MachineFunction *MF = BB->getParent();
666 MachineRegisterInfo &MRI = MF->getRegInfo();
667 const DebugLoc &DL = I.getDebugLoc();
668
669 unsigned DstReg = I.getOperand(0).getReg();
670 unsigned Size = RBI.getSizeInBits(DstReg, MRI, TRI);
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000671 assert(Size <= 32 || Size == 64);
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000672 const MachineOperand &CCOp = I.getOperand(1);
673 unsigned CCReg = CCOp.getReg();
674 if (isSCC(CCReg, MRI)) {
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000675 unsigned SelectOpcode = Size == 64 ? AMDGPU::S_CSELECT_B64 :
676 AMDGPU::S_CSELECT_B32;
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000677 MachineInstr *CopySCC = BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
678 .addReg(CCReg);
679
680 // The generic constrainSelectedInstRegOperands doesn't work for the scc register
681 // bank, because it does not cover the register class that we used to represent
682 // for it. So we need to manually set the register class here.
683 if (!MRI.getRegClassOrNull(CCReg))
684 MRI.setRegClass(CCReg, TRI.getConstrainedRegClassForOperand(CCOp, MRI));
685 MachineInstr *Select = BuildMI(*BB, &I, DL, TII.get(SelectOpcode), DstReg)
686 .add(I.getOperand(2))
687 .add(I.getOperand(3));
688
689 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI) |
690 constrainSelectedInstRegOperands(*CopySCC, TII, TRI, RBI);
691 I.eraseFromParent();
692 return Ret;
693 }
694
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000695 // Wide VGPR select should have been split in RegBankSelect.
696 if (Size > 32)
697 return false;
698
Tom Stellard8b1c53b2019-06-17 16:27:43 +0000699 MachineInstr *Select =
700 BuildMI(*BB, &I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
701 .addImm(0)
702 .add(I.getOperand(3))
703 .addImm(0)
704 .add(I.getOperand(2))
705 .add(I.getOperand(1));
706
707 bool Ret = constrainSelectedInstRegOperands(*Select, TII, TRI, RBI);
708 I.eraseFromParent();
709 return Ret;
710}
711
Tom Stellardca166212017-01-30 21:56:46 +0000712bool AMDGPUInstructionSelector::selectG_STORE(MachineInstr &I) const {
713 MachineBasicBlock *BB = I.getParent();
Tom Stellard655fdd32018-05-11 23:12:49 +0000714 MachineFunction *MF = BB->getParent();
715 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellardca166212017-01-30 21:56:46 +0000716 DebugLoc DL = I.getDebugLoc();
Matt Arsenault89fc8bc2019-07-01 13:37:39 +0000717 unsigned PtrSize = RBI.getSizeInBits(I.getOperand(1).getReg(), MRI, TRI);
718 if (PtrSize != 64) {
719 LLVM_DEBUG(dbgs() << "Unhandled address space\n");
720 return false;
721 }
722
Tom Stellard655fdd32018-05-11 23:12:49 +0000723 unsigned StoreSize = RBI.getSizeInBits(I.getOperand(0).getReg(), MRI, TRI);
724 unsigned Opcode;
Tom Stellardca166212017-01-30 21:56:46 +0000725
726 // FIXME: Select store instruction based on address space
Tom Stellard655fdd32018-05-11 23:12:49 +0000727 switch (StoreSize) {
728 default:
729 return false;
730 case 32:
731 Opcode = AMDGPU::FLAT_STORE_DWORD;
732 break;
733 case 64:
734 Opcode = AMDGPU::FLAT_STORE_DWORDX2;
735 break;
736 case 96:
737 Opcode = AMDGPU::FLAT_STORE_DWORDX3;
738 break;
739 case 128:
740 Opcode = AMDGPU::FLAT_STORE_DWORDX4;
741 break;
742 }
743
744 MachineInstr *Flat = BuildMI(*BB, &I, DL, TII.get(Opcode))
Tom Stellardca166212017-01-30 21:56:46 +0000745 .add(I.getOperand(1))
746 .add(I.getOperand(0))
Matt Arsenaultfd023142017-06-12 15:55:58 +0000747 .addImm(0) // offset
748 .addImm(0) // glc
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +0000749 .addImm(0) // slc
750 .addImm(0); // dlc
Tom Stellardca166212017-01-30 21:56:46 +0000751
Matt Arsenault47ccafe2017-05-11 17:38:33 +0000752
Tom Stellardca166212017-01-30 21:56:46 +0000753 // Now that we selected an opcode, we need to constrain the register
754 // operands to use appropriate classes.
755 bool Ret = constrainSelectedInstRegOperands(*Flat, TII, TRI, RBI);
756
757 I.eraseFromParent();
758 return Ret;
759}
760
Matt Arsenaultdbb6c032019-06-24 18:02:18 +0000761static int sizeToSubRegIndex(unsigned Size) {
762 switch (Size) {
763 case 32:
764 return AMDGPU::sub0;
765 case 64:
766 return AMDGPU::sub0_sub1;
767 case 96:
768 return AMDGPU::sub0_sub1_sub2;
769 case 128:
770 return AMDGPU::sub0_sub1_sub2_sub3;
771 case 256:
772 return AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
773 default:
774 if (Size < 32)
775 return AMDGPU::sub0;
776 if (Size > 256)
777 return -1;
778 return sizeToSubRegIndex(PowerOf2Ceil(Size));
779 }
780}
781
782bool AMDGPUInstructionSelector::selectG_TRUNC(MachineInstr &I) const {
783 MachineBasicBlock *BB = I.getParent();
784 MachineFunction *MF = BB->getParent();
785 MachineRegisterInfo &MRI = MF->getRegInfo();
786
787 unsigned DstReg = I.getOperand(0).getReg();
788 unsigned SrcReg = I.getOperand(1).getReg();
789 const LLT DstTy = MRI.getType(DstReg);
790 const LLT SrcTy = MRI.getType(SrcReg);
791 if (!DstTy.isScalar())
792 return false;
793
794 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
795 const RegisterBank *SrcRB = RBI.getRegBank(SrcReg, MRI, TRI);
796 if (SrcRB != DstRB)
797 return false;
798
799 unsigned DstSize = DstTy.getSizeInBits();
800 unsigned SrcSize = SrcTy.getSizeInBits();
801
802 const TargetRegisterClass *SrcRC
803 = TRI.getRegClassForSizeOnBank(SrcSize, *SrcRB, MRI);
804 const TargetRegisterClass *DstRC
805 = TRI.getRegClassForSizeOnBank(DstSize, *DstRB, MRI);
806
807 if (SrcSize > 32) {
808 int SubRegIdx = sizeToSubRegIndex(DstSize);
809 if (SubRegIdx == -1)
810 return false;
811
812 // Deal with weird cases where the class only partially supports the subreg
813 // index.
814 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubRegIdx);
815 if (!SrcRC)
816 return false;
817
818 I.getOperand(1).setSubReg(SubRegIdx);
819 }
820
821 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
822 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
823 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
824 return false;
825 }
826
827 I.setDesc(TII.get(TargetOpcode::COPY));
828 return true;
829}
830
Matt Arsenault5dafcb92019-07-01 13:22:06 +0000831/// \returns true if a bitmask for \p Size bits will be an inline immediate.
832static bool shouldUseAndMask(unsigned Size, unsigned &Mask) {
833 Mask = maskTrailingOnes<unsigned>(Size);
834 int SignedMask = static_cast<int>(Mask);
835 return SignedMask >= -16 && SignedMask <= 64;
836}
837
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +0000838bool AMDGPUInstructionSelector::selectG_SZA_EXT(MachineInstr &I) const {
839 bool Signed = I.getOpcode() == AMDGPU::G_SEXT;
840 const DebugLoc &DL = I.getDebugLoc();
841 MachineBasicBlock &MBB = *I.getParent();
842 MachineFunction &MF = *MBB.getParent();
843 MachineRegisterInfo &MRI = MF.getRegInfo();
844 const unsigned DstReg = I.getOperand(0).getReg();
845 const unsigned SrcReg = I.getOperand(1).getReg();
846
847 const LLT DstTy = MRI.getType(DstReg);
848 const LLT SrcTy = MRI.getType(SrcReg);
849 const LLT S1 = LLT::scalar(1);
850 const unsigned SrcSize = SrcTy.getSizeInBits();
851 const unsigned DstSize = DstTy.getSizeInBits();
852 if (!DstTy.isScalar())
853 return false;
854
855 const RegisterBank *SrcBank = RBI.getRegBank(SrcReg, MRI, TRI);
856
857 if (SrcBank->getID() == AMDGPU::SCCRegBankID) {
858 if (SrcTy != S1 || DstSize > 64) // Invalid
859 return false;
860
861 unsigned Opcode =
862 DstSize > 32 ? AMDGPU::S_CSELECT_B64 : AMDGPU::S_CSELECT_B32;
863 const TargetRegisterClass *DstRC =
864 DstSize > 32 ? &AMDGPU::SReg_64RegClass : &AMDGPU::SReg_32RegClass;
865
866 // FIXME: Create an extra copy to avoid incorrectly constraining the result
867 // of the scc producer.
868 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
869 BuildMI(MBB, I, DL, TII.get(AMDGPU::COPY), TmpReg)
870 .addReg(SrcReg);
871 BuildMI(MBB, I, DL, TII.get(AMDGPU::COPY), AMDGPU::SCC)
872 .addReg(TmpReg);
873
874 // The instruction operands are backwards from what you would expect.
875 BuildMI(MBB, I, DL, TII.get(Opcode), DstReg)
876 .addImm(0)
877 .addImm(Signed ? -1 : 1);
878 return RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
879 }
880
881 if (SrcBank->getID() == AMDGPU::VCCRegBankID && DstSize <= 32) {
882 if (SrcTy != S1) // Invalid
883 return false;
884
885 MachineInstr *ExtI =
886 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_CNDMASK_B32_e64), DstReg)
887 .addImm(0) // src0_modifiers
888 .addImm(0) // src0
889 .addImm(0) // src1_modifiers
890 .addImm(Signed ? -1 : 1) // src1
891 .addUse(SrcReg);
892 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
893 }
894
895 if (I.getOpcode() == AMDGPU::G_ANYEXT)
896 return selectCOPY(I);
897
898 if (SrcBank->getID() == AMDGPU::VGPRRegBankID && DstSize <= 32) {
899 // 64-bit should have been split up in RegBankSelect
Matt Arsenault5dafcb92019-07-01 13:22:06 +0000900
901 // Try to use an and with a mask if it will save code size.
902 unsigned Mask;
903 if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
904 MachineInstr *ExtI =
905 BuildMI(MBB, I, DL, TII.get(AMDGPU::V_AND_B32_e32), DstReg)
906 .addImm(Mask)
907 .addReg(SrcReg);
908 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
909 }
910
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +0000911 const unsigned BFE = Signed ? AMDGPU::V_BFE_I32 : AMDGPU::V_BFE_U32;
912 MachineInstr *ExtI =
913 BuildMI(MBB, I, DL, TII.get(BFE), DstReg)
914 .addReg(SrcReg)
915 .addImm(0) // Offset
916 .addImm(SrcSize); // Width
917 return constrainSelectedInstRegOperands(*ExtI, TII, TRI, RBI);
918 }
919
920 if (SrcBank->getID() == AMDGPU::SGPRRegBankID && DstSize <= 64) {
921 if (!RBI.constrainGenericRegister(SrcReg, AMDGPU::SReg_32RegClass, MRI))
922 return false;
923
924 if (Signed && DstSize == 32 && (SrcSize == 8 || SrcSize == 16)) {
925 const unsigned SextOpc = SrcSize == 8 ?
926 AMDGPU::S_SEXT_I32_I8 : AMDGPU::S_SEXT_I32_I16;
927 BuildMI(MBB, I, DL, TII.get(SextOpc), DstReg)
928 .addReg(SrcReg);
929 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, MRI);
930 }
931
932 const unsigned BFE64 = Signed ? AMDGPU::S_BFE_I64 : AMDGPU::S_BFE_U64;
933 const unsigned BFE32 = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
934
935 // Scalar BFE is encoded as S1[5:0] = offset, S1[22:16]= width.
936 if (DstSize > 32 && SrcSize <= 32) {
937 // We need a 64-bit register source, but the high bits don't matter.
938 unsigned ExtReg
939 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
940 unsigned UndefReg
941 = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
942 BuildMI(MBB, I, DL, TII.get(AMDGPU::IMPLICIT_DEF), UndefReg);
943 BuildMI(MBB, I, DL, TII.get(AMDGPU::REG_SEQUENCE), ExtReg)
944 .addReg(SrcReg)
945 .addImm(AMDGPU::sub0)
946 .addReg(UndefReg)
947 .addImm(AMDGPU::sub1);
948
949 BuildMI(MBB, I, DL, TII.get(BFE64), DstReg)
950 .addReg(ExtReg)
951 .addImm(SrcSize << 16);
952
953 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_64RegClass, MRI);
954 }
955
Matt Arsenault5dafcb92019-07-01 13:22:06 +0000956 unsigned Mask;
957 if (!Signed && shouldUseAndMask(SrcSize, Mask)) {
958 BuildMI(MBB, I, DL, TII.get(AMDGPU::S_AND_B32), DstReg)
959 .addReg(SrcReg)
960 .addImm(Mask);
961 } else {
962 BuildMI(MBB, I, DL, TII.get(BFE32), DstReg)
963 .addReg(SrcReg)
964 .addImm(SrcSize << 16);
965 }
966
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +0000967 return RBI.constrainGenericRegister(DstReg, AMDGPU::SReg_32RegClass, MRI);
968 }
969
970 return false;
971}
972
Tom Stellardca166212017-01-30 21:56:46 +0000973bool AMDGPUInstructionSelector::selectG_CONSTANT(MachineInstr &I) const {
974 MachineBasicBlock *BB = I.getParent();
975 MachineFunction *MF = BB->getParent();
976 MachineRegisterInfo &MRI = MF->getRegInfo();
Tom Stellarde182b282018-05-15 17:57:09 +0000977 MachineOperand &ImmOp = I.getOperand(1);
Tom Stellardca166212017-01-30 21:56:46 +0000978
Tom Stellarde182b282018-05-15 17:57:09 +0000979 // The AMDGPU backend only supports Imm operands and not CImm or FPImm.
980 if (ImmOp.isFPImm()) {
981 const APInt &Imm = ImmOp.getFPImm()->getValueAPF().bitcastToAPInt();
982 ImmOp.ChangeToImmediate(Imm.getZExtValue());
983 } else if (ImmOp.isCImm()) {
984 ImmOp.ChangeToImmediate(ImmOp.getCImm()->getZExtValue());
985 }
986
987 unsigned DstReg = I.getOperand(0).getReg();
988 unsigned Size;
989 bool IsSgpr;
990 const RegisterBank *RB = MRI.getRegBankOrNull(I.getOperand(0).getReg());
991 if (RB) {
992 IsSgpr = RB->getID() == AMDGPU::SGPRRegBankID;
993 Size = MRI.getType(DstReg).getSizeInBits();
994 } else {
995 const TargetRegisterClass *RC = TRI.getRegClassForReg(MRI, DstReg);
996 IsSgpr = TRI.isSGPRClass(RC);
Tom Stellarda91ce172018-05-21 17:49:31 +0000997 Size = TRI.getRegSizeInBits(*RC);
Tom Stellarde182b282018-05-15 17:57:09 +0000998 }
999
1000 if (Size != 32 && Size != 64)
1001 return false;
1002
1003 unsigned Opcode = IsSgpr ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
Tom Stellardca166212017-01-30 21:56:46 +00001004 if (Size == 32) {
Tom Stellarde182b282018-05-15 17:57:09 +00001005 I.setDesc(TII.get(Opcode));
1006 I.addImplicitDefUseOperands(*MF);
Tom Stellardca166212017-01-30 21:56:46 +00001007 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1008 }
1009
Tom Stellardca166212017-01-30 21:56:46 +00001010 DebugLoc DL = I.getDebugLoc();
Tom Stellarde182b282018-05-15 17:57:09 +00001011 const TargetRegisterClass *RC = IsSgpr ? &AMDGPU::SReg_32_XM0RegClass :
1012 &AMDGPU::VGPR_32RegClass;
1013 unsigned LoReg = MRI.createVirtualRegister(RC);
1014 unsigned HiReg = MRI.createVirtualRegister(RC);
1015 const APInt &Imm = APInt(Size, I.getOperand(1).getImm());
Tom Stellardca166212017-01-30 21:56:46 +00001016
Tom Stellarde182b282018-05-15 17:57:09 +00001017 BuildMI(*BB, &I, DL, TII.get(Opcode), LoReg)
Tom Stellardca166212017-01-30 21:56:46 +00001018 .addImm(Imm.trunc(32).getZExtValue());
1019
Tom Stellarde182b282018-05-15 17:57:09 +00001020 BuildMI(*BB, &I, DL, TII.get(Opcode), HiReg)
Tom Stellardca166212017-01-30 21:56:46 +00001021 .addImm(Imm.ashr(32).getZExtValue());
1022
Tom Stellarde182b282018-05-15 17:57:09 +00001023 const MachineInstr *RS =
1024 BuildMI(*BB, &I, DL, TII.get(AMDGPU::REG_SEQUENCE), DstReg)
1025 .addReg(LoReg)
1026 .addImm(AMDGPU::sub0)
1027 .addReg(HiReg)
1028 .addImm(AMDGPU::sub1);
1029
Tom Stellardca166212017-01-30 21:56:46 +00001030 // We can't call constrainSelectedInstRegOperands here, because it doesn't
1031 // work for target independent opcodes
1032 I.eraseFromParent();
Tom Stellarde182b282018-05-15 17:57:09 +00001033 const TargetRegisterClass *DstRC =
1034 TRI.getConstrainedRegClassForOperand(RS->getOperand(0), MRI);
1035 if (!DstRC)
1036 return true;
1037 return RBI.constrainGenericRegister(DstReg, *DstRC, MRI);
Tom Stellardca166212017-01-30 21:56:46 +00001038}
1039
1040static bool isConstant(const MachineInstr &MI) {
1041 return MI.getOpcode() == TargetOpcode::G_CONSTANT;
1042}
1043
1044void AMDGPUInstructionSelector::getAddrModeInfo(const MachineInstr &Load,
1045 const MachineRegisterInfo &MRI, SmallVectorImpl<GEPInfo> &AddrInfo) const {
1046
1047 const MachineInstr *PtrMI = MRI.getUniqueVRegDef(Load.getOperand(1).getReg());
1048
1049 assert(PtrMI);
1050
1051 if (PtrMI->getOpcode() != TargetOpcode::G_GEP)
1052 return;
1053
1054 GEPInfo GEPInfo(*PtrMI);
1055
1056 for (unsigned i = 1, e = 3; i < e; ++i) {
1057 const MachineOperand &GEPOp = PtrMI->getOperand(i);
1058 const MachineInstr *OpDef = MRI.getUniqueVRegDef(GEPOp.getReg());
1059 assert(OpDef);
1060 if (isConstant(*OpDef)) {
1061 // FIXME: Is it possible to have multiple Imm parts? Maybe if we
1062 // are lacking other optimizations.
1063 assert(GEPInfo.Imm == 0);
1064 GEPInfo.Imm = OpDef->getOperand(1).getCImm()->getSExtValue();
1065 continue;
1066 }
1067 const RegisterBank *OpBank = RBI.getRegBank(GEPOp.getReg(), MRI, TRI);
1068 if (OpBank->getID() == AMDGPU::SGPRRegBankID)
1069 GEPInfo.SgprParts.push_back(GEPOp.getReg());
1070 else
1071 GEPInfo.VgprParts.push_back(GEPOp.getReg());
1072 }
1073
1074 AddrInfo.push_back(GEPInfo);
1075 getAddrModeInfo(*PtrMI, MRI, AddrInfo);
1076}
1077
Tom Stellard79b5c382019-02-20 21:02:37 +00001078bool AMDGPUInstructionSelector::isInstrUniform(const MachineInstr &MI) const {
Tom Stellardca166212017-01-30 21:56:46 +00001079 if (!MI.hasOneMemOperand())
1080 return false;
1081
1082 const MachineMemOperand *MMO = *MI.memoperands_begin();
1083 const Value *Ptr = MMO->getValue();
1084
1085 // UndefValue means this is a load of a kernel input. These are uniform.
1086 // Sometimes LDS instructions have constant pointers.
1087 // If Ptr is null, then that means this mem operand contains a
1088 // PseudoSourceValue like GOT.
1089 if (!Ptr || isa<UndefValue>(Ptr) || isa<Argument>(Ptr) ||
1090 isa<Constant>(Ptr) || isa<GlobalValue>(Ptr))
1091 return true;
1092
Matt Arsenault923712b2018-02-09 16:57:57 +00001093 if (MMO->getAddrSpace() == AMDGPUAS::CONSTANT_ADDRESS_32BIT)
1094 return true;
1095
Tom Stellardca166212017-01-30 21:56:46 +00001096 const Instruction *I = dyn_cast<Instruction>(Ptr);
1097 return I && I->getMetadata("amdgpu.uniform");
1098}
1099
Tom Stellardca166212017-01-30 21:56:46 +00001100bool AMDGPUInstructionSelector::hasVgprParts(ArrayRef<GEPInfo> AddrInfo) const {
1101 for (const GEPInfo &GEPInfo : AddrInfo) {
1102 if (!GEPInfo.VgprParts.empty())
1103 return true;
1104 }
1105 return false;
1106}
1107
Tom Stellardca166212017-01-30 21:56:46 +00001108bool AMDGPUInstructionSelector::selectG_LOAD(MachineInstr &I) const {
1109 MachineBasicBlock *BB = I.getParent();
1110 MachineFunction *MF = BB->getParent();
1111 MachineRegisterInfo &MRI = MF->getRegInfo();
Matt Arsenaulta3107272019-07-01 16:36:39 +00001112 const DebugLoc &DL = I.getDebugLoc();
1113 Register DstReg = I.getOperand(0).getReg();
1114 Register PtrReg = I.getOperand(1).getReg();
Tom Stellardca166212017-01-30 21:56:46 +00001115 unsigned LoadSize = RBI.getSizeInBits(DstReg, MRI, TRI);
1116 unsigned Opcode;
1117
Matt Arsenaulta3107272019-07-01 16:36:39 +00001118 if (MRI.getType(I.getOperand(1).getReg()).getSizeInBits() == 32) {
1119 LLVM_DEBUG(dbgs() << "Unhandled address space\n");
1120 return false;
1121 }
1122
Tom Stellardca166212017-01-30 21:56:46 +00001123 SmallVector<GEPInfo, 4> AddrInfo;
1124
1125 getAddrModeInfo(I, MRI, AddrInfo);
1126
Tom Stellardca166212017-01-30 21:56:46 +00001127 switch (LoadSize) {
Tom Stellardca166212017-01-30 21:56:46 +00001128 case 32:
1129 Opcode = AMDGPU::FLAT_LOAD_DWORD;
1130 break;
1131 case 64:
1132 Opcode = AMDGPU::FLAT_LOAD_DWORDX2;
1133 break;
Matt Arsenaulta3107272019-07-01 16:36:39 +00001134 default:
1135 LLVM_DEBUG(dbgs() << "Unhandled load size\n");
1136 return false;
Tom Stellardca166212017-01-30 21:56:46 +00001137 }
1138
1139 MachineInstr *Flat = BuildMI(*BB, &I, DL, TII.get(Opcode))
1140 .add(I.getOperand(0))
1141 .addReg(PtrReg)
Matt Arsenaultfd023142017-06-12 15:55:58 +00001142 .addImm(0) // offset
1143 .addImm(0) // glc
Stanislav Mekhanoshina6322942019-04-30 22:08:23 +00001144 .addImm(0) // slc
1145 .addImm(0); // dlc
Tom Stellardca166212017-01-30 21:56:46 +00001146
1147 bool Ret = constrainSelectedInstRegOperands(*Flat, TII, TRI, RBI);
1148 I.eraseFromParent();
1149 return Ret;
1150}
1151
Matt Arsenault64642802019-07-01 15:39:27 +00001152bool AMDGPUInstructionSelector::selectG_BRCOND(MachineInstr &I) const {
1153 MachineBasicBlock *BB = I.getParent();
1154 MachineFunction *MF = BB->getParent();
1155 MachineRegisterInfo &MRI = MF->getRegInfo();
1156 MachineOperand &CondOp = I.getOperand(0);
1157 Register CondReg = CondOp.getReg();
1158 const DebugLoc &DL = I.getDebugLoc();
1159
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001160 unsigned BrOpcode;
1161 Register CondPhysReg;
1162 const TargetRegisterClass *ConstrainRC;
1163
1164 // In SelectionDAG, we inspect the IR block for uniformity metadata to decide
1165 // whether the branch is uniform when selecting the instruction. In
1166 // GlobalISel, we should push that decision into RegBankSelect. Assume for now
1167 // RegBankSelect knows what it's doing if the branch condition is scc, even
1168 // though it currently does not.
Matt Arsenault64642802019-07-01 15:39:27 +00001169 if (isSCC(CondReg, MRI)) {
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001170 CondPhysReg = AMDGPU::SCC;
1171 BrOpcode = AMDGPU::S_CBRANCH_SCC1;
1172 ConstrainRC = &AMDGPU::SReg_32_XM0RegClass;
1173 } else if (isVCC(CondReg, MRI)) {
1174 // FIXME: Do we have to insert an and with exec here, like in SelectionDAG?
1175 // We sort of know that a VCC producer based on the register bank, that ands
1176 // inactive lanes with 0. What if there was a logical operation with vcc
1177 // producers in different blocks/with different exec masks?
1178 // FIXME: Should scc->vcc copies and with exec?
1179 CondPhysReg = TRI.getVCC();
1180 BrOpcode = AMDGPU::S_CBRANCH_VCCNZ;
1181 ConstrainRC = TRI.getBoolRC();
1182 } else
1183 return false;
Matt Arsenault64642802019-07-01 15:39:27 +00001184
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001185 if (!MRI.getRegClassOrNull(CondReg))
1186 MRI.setRegClass(CondReg, ConstrainRC);
Matt Arsenault64642802019-07-01 15:39:27 +00001187
Matt Arsenault2ab25f92019-07-01 16:06:02 +00001188 BuildMI(*BB, &I, DL, TII.get(AMDGPU::COPY), CondPhysReg)
1189 .addReg(CondReg);
1190 BuildMI(*BB, &I, DL, TII.get(BrOpcode))
1191 .addMBB(I.getOperand(1).getMBB());
1192
1193 I.eraseFromParent();
1194 return true;
Matt Arsenault64642802019-07-01 15:39:27 +00001195}
1196
Matt Arsenaultcda82f02019-07-01 15:48:18 +00001197bool AMDGPUInstructionSelector::selectG_FRAME_INDEX(MachineInstr &I) const {
1198 MachineBasicBlock *BB = I.getParent();
1199 MachineFunction *MF = BB->getParent();
1200 MachineRegisterInfo &MRI = MF->getRegInfo();
1201
1202 Register DstReg = I.getOperand(0).getReg();
1203 const RegisterBank *DstRB = RBI.getRegBank(DstReg, MRI, TRI);
1204 const bool IsVGPR = DstRB->getID() == AMDGPU::VGPRRegBankID;
1205 I.setDesc(TII.get(IsVGPR ? AMDGPU::V_MOV_B32_e32 : AMDGPU::S_MOV_B32));
1206 if (IsVGPR)
1207 I.addOperand(*MF, MachineOperand::CreateReg(AMDGPU::EXEC, false, true));
1208
1209 return RBI.constrainGenericRegister(
1210 DstReg, IsVGPR ? AMDGPU::VGPR_32RegClass : AMDGPU::SReg_32RegClass, MRI);
1211}
1212
Daniel Sandersf76f3152017-11-16 00:46:35 +00001213bool AMDGPUInstructionSelector::select(MachineInstr &I,
1214 CodeGenCoverage &CoverageInfo) const {
Matt Arsenaulte1006252019-07-01 16:32:47 +00001215 if (I.isPHI())
1216 return selectPHI(I);
Tom Stellardca166212017-01-30 21:56:46 +00001217
Tom Stellard7712ee82018-06-22 00:44:29 +00001218 if (!isPreISelGenericOpcode(I.getOpcode())) {
1219 if (I.isCopy())
1220 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +00001221 return true;
Tom Stellard7712ee82018-06-22 00:44:29 +00001222 }
Tom Stellardca166212017-01-30 21:56:46 +00001223
1224 switch (I.getOpcode()) {
Tom Stellard9e9dd302019-07-01 16:09:33 +00001225 case TargetOpcode::G_ADD:
Matt Arsenaulte6d10f92019-07-09 14:05:11 +00001226 case TargetOpcode::G_SUB:
1227 if (selectG_ADD_SUB(I))
Tom Stellard9e9dd302019-07-01 16:09:33 +00001228 return true;
1229 LLVM_FALLTHROUGH;
Tom Stellardca166212017-01-30 21:56:46 +00001230 default:
Tom Stellard1dc90202018-05-10 20:53:06 +00001231 return selectImpl(I, CoverageInfo);
Tom Stellard7c650782018-10-05 04:34:09 +00001232 case TargetOpcode::G_INTTOPTR:
Tom Stellard1e0edad2018-05-10 21:20:10 +00001233 case TargetOpcode::G_BITCAST:
1234 return selectCOPY(I);
Tom Stellardca166212017-01-30 21:56:46 +00001235 case TargetOpcode::G_CONSTANT:
Tom Stellarde182b282018-05-15 17:57:09 +00001236 case TargetOpcode::G_FCONSTANT:
Tom Stellardca166212017-01-30 21:56:46 +00001237 return selectG_CONSTANT(I);
Tom Stellard41f32192019-02-28 23:37:48 +00001238 case TargetOpcode::G_EXTRACT:
1239 return selectG_EXTRACT(I);
Matt Arsenault9b7ffc42019-07-09 14:02:20 +00001240 case TargetOpcode::G_MERGE_VALUES:
Matt Arsenaulta65913e2019-07-15 17:26:43 +00001241 case TargetOpcode::G_BUILD_VECTOR:
Matt Arsenault9b7ffc42019-07-09 14:02:20 +00001242 case TargetOpcode::G_CONCAT_VECTORS:
1243 return selectG_MERGE_VALUES(I);
Matt Arsenault872f38b2019-07-09 14:02:26 +00001244 case TargetOpcode::G_UNMERGE_VALUES:
1245 return selectG_UNMERGE_VALUES(I);
Tom Stellardca166212017-01-30 21:56:46 +00001246 case TargetOpcode::G_GEP:
1247 return selectG_GEP(I);
Tom Stellard3f1c6fe2018-06-21 23:38:20 +00001248 case TargetOpcode::G_IMPLICIT_DEF:
1249 return selectG_IMPLICIT_DEF(I);
Tom Stellard33634d1b2019-03-01 00:50:26 +00001250 case TargetOpcode::G_INSERT:
1251 return selectG_INSERT(I);
Tom Stellarda9284732018-06-14 19:26:37 +00001252 case TargetOpcode::G_INTRINSIC:
1253 return selectG_INTRINSIC(I, CoverageInfo);
Tom Stellard390a5f42018-07-13 21:05:14 +00001254 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
1255 return selectG_INTRINSIC_W_SIDE_EFFECTS(I, CoverageInfo);
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001256 case TargetOpcode::G_ICMP:
Matt Arsenault3b7668a2019-07-01 13:34:26 +00001257 if (selectG_ICMP(I))
1258 return true;
1259 return selectImpl(I, CoverageInfo);
Tom Stellardca166212017-01-30 21:56:46 +00001260 case TargetOpcode::G_LOAD:
Tom Stellard79b5c382019-02-20 21:02:37 +00001261 if (selectImpl(I, CoverageInfo))
1262 return true;
Tom Stellardca166212017-01-30 21:56:46 +00001263 return selectG_LOAD(I);
Tom Stellard8b1c53b2019-06-17 16:27:43 +00001264 case TargetOpcode::G_SELECT:
1265 return selectG_SELECT(I);
Tom Stellardca166212017-01-30 21:56:46 +00001266 case TargetOpcode::G_STORE:
1267 return selectG_STORE(I);
Matt Arsenaultdbb6c032019-06-24 18:02:18 +00001268 case TargetOpcode::G_TRUNC:
1269 return selectG_TRUNC(I);
Matt Arsenaultd7ffa2a2019-06-25 13:18:11 +00001270 case TargetOpcode::G_SEXT:
1271 case TargetOpcode::G_ZEXT:
1272 case TargetOpcode::G_ANYEXT:
1273 if (selectG_SZA_EXT(I)) {
1274 I.eraseFromParent();
1275 return true;
1276 }
1277
1278 return false;
Matt Arsenault64642802019-07-01 15:39:27 +00001279 case TargetOpcode::G_BRCOND:
1280 return selectG_BRCOND(I);
Matt Arsenaultcda82f02019-07-01 15:48:18 +00001281 case TargetOpcode::G_FRAME_INDEX:
1282 return selectG_FRAME_INDEX(I);
Matt Arsenaulted633992019-07-02 14:17:38 +00001283 case TargetOpcode::G_FENCE:
1284 // FIXME: Tablegen importer doesn't handle the imm operands correctly, and
1285 // is checking for G_CONSTANT
1286 I.setDesc(TII.get(AMDGPU::ATOMIC_FENCE));
1287 return true;
Tom Stellardca166212017-01-30 21:56:46 +00001288 }
1289 return false;
1290}
Tom Stellard1dc90202018-05-10 20:53:06 +00001291
Tom Stellard26fac0f2018-06-22 02:54:57 +00001292InstructionSelector::ComplexRendererFns
1293AMDGPUInstructionSelector::selectVCSRC(MachineOperand &Root) const {
1294 return {{
1295 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1296 }};
1297
1298}
1299
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001300std::pair<Register, unsigned>
1301AMDGPUInstructionSelector::selectVOP3ModsImpl(
1302 Register Src, const MachineRegisterInfo &MRI) const {
1303 unsigned Mods = 0;
1304 MachineInstr *MI = MRI.getVRegDef(Src);
1305
1306 if (MI && MI->getOpcode() == AMDGPU::G_FNEG) {
1307 Src = MI->getOperand(1).getReg();
1308 Mods |= SISrcMods::NEG;
1309 MI = MRI.getVRegDef(Src);
1310 }
1311
1312 if (MI && MI->getOpcode() == AMDGPU::G_FABS) {
1313 Src = MI->getOperand(1).getReg();
1314 Mods |= SISrcMods::ABS;
1315 }
1316
1317 return std::make_pair(Src, Mods);
1318}
1319
Tom Stellard1dc90202018-05-10 20:53:06 +00001320///
1321/// This will select either an SGPR or VGPR operand and will save us from
1322/// having to write an extra tablegen pattern.
1323InstructionSelector::ComplexRendererFns
1324AMDGPUInstructionSelector::selectVSRC0(MachineOperand &Root) const {
1325 return {{
1326 [=](MachineInstrBuilder &MIB) { MIB.add(Root); }
1327 }};
1328}
Tom Stellarddcc95e92018-05-11 05:44:16 +00001329
1330InstructionSelector::ComplexRendererFns
1331AMDGPUInstructionSelector::selectVOP3Mods0(MachineOperand &Root) const {
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001332 MachineRegisterInfo &MRI
1333 = Root.getParent()->getParent()->getParent()->getRegInfo();
1334
1335 Register Src;
1336 unsigned Mods;
1337 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg(), MRI);
1338
Tom Stellarddcc95e92018-05-11 05:44:16 +00001339 return {{
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001340 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1341 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); }, // src0_mods
1342 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1343 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
Tom Stellarddcc95e92018-05-11 05:44:16 +00001344 }};
1345}
Tom Stellard9a653572018-06-22 02:34:29 +00001346InstructionSelector::ComplexRendererFns
1347AMDGPUInstructionSelector::selectVOP3OMods(MachineOperand &Root) const {
1348 return {{
1349 [=](MachineInstrBuilder &MIB) { MIB.add(Root); },
1350 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); }, // clamp
1351 [=](MachineInstrBuilder &MIB) { MIB.addImm(0); } // omod
1352 }};
1353}
Tom Stellard46bbbc32018-06-13 22:30:47 +00001354
1355InstructionSelector::ComplexRendererFns
1356AMDGPUInstructionSelector::selectVOP3Mods(MachineOperand &Root) const {
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001357 MachineRegisterInfo &MRI
1358 = Root.getParent()->getParent()->getParent()->getRegInfo();
1359
1360 Register Src;
1361 unsigned Mods;
1362 std::tie(Src, Mods) = selectVOP3ModsImpl(Root.getReg(), MRI);
1363
Tom Stellard46bbbc32018-06-13 22:30:47 +00001364 return {{
Matt Arsenault4f64ade2019-07-01 15:18:56 +00001365 [=](MachineInstrBuilder &MIB) { MIB.addReg(Src); },
1366 [=](MachineInstrBuilder &MIB) { MIB.addImm(Mods); } // src_mods
Tom Stellard46bbbc32018-06-13 22:30:47 +00001367 }};
1368}
Tom Stellard79b5c382019-02-20 21:02:37 +00001369
1370InstructionSelector::ComplexRendererFns
1371AMDGPUInstructionSelector::selectSmrdImm(MachineOperand &Root) const {
1372 MachineRegisterInfo &MRI =
1373 Root.getParent()->getParent()->getParent()->getRegInfo();
1374
1375 SmallVector<GEPInfo, 4> AddrInfo;
1376 getAddrModeInfo(*Root.getParent(), MRI, AddrInfo);
1377
1378 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1379 return None;
1380
1381 const GEPInfo &GEPInfo = AddrInfo[0];
1382
1383 if (!AMDGPU::isLegalSMRDImmOffset(STI, GEPInfo.Imm))
1384 return None;
1385
1386 unsigned PtrReg = GEPInfo.SgprParts[0];
1387 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1388 return {{
1389 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1390 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1391 }};
1392}
1393
1394InstructionSelector::ComplexRendererFns
1395AMDGPUInstructionSelector::selectSmrdImm32(MachineOperand &Root) const {
1396 MachineRegisterInfo &MRI =
1397 Root.getParent()->getParent()->getParent()->getRegInfo();
1398
1399 SmallVector<GEPInfo, 4> AddrInfo;
1400 getAddrModeInfo(*Root.getParent(), MRI, AddrInfo);
1401
1402 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1403 return None;
1404
1405 const GEPInfo &GEPInfo = AddrInfo[0];
1406 unsigned PtrReg = GEPInfo.SgprParts[0];
1407 int64_t EncodedImm = AMDGPU::getSMRDEncodedOffset(STI, GEPInfo.Imm);
1408 if (!isUInt<32>(EncodedImm))
1409 return None;
1410
1411 return {{
1412 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1413 [=](MachineInstrBuilder &MIB) { MIB.addImm(EncodedImm); }
1414 }};
1415}
1416
1417InstructionSelector::ComplexRendererFns
1418AMDGPUInstructionSelector::selectSmrdSgpr(MachineOperand &Root) const {
1419 MachineInstr *MI = Root.getParent();
1420 MachineBasicBlock *MBB = MI->getParent();
1421 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
1422
1423 SmallVector<GEPInfo, 4> AddrInfo;
1424 getAddrModeInfo(*MI, MRI, AddrInfo);
1425
1426 // FIXME: We should shrink the GEP if the offset is known to be <= 32-bits,
1427 // then we can select all ptr + 32-bit offsets not just immediate offsets.
1428 if (AddrInfo.empty() || AddrInfo[0].SgprParts.size() != 1)
1429 return None;
1430
1431 const GEPInfo &GEPInfo = AddrInfo[0];
1432 if (!GEPInfo.Imm || !isUInt<32>(GEPInfo.Imm))
1433 return None;
1434
1435 // If we make it this far we have a load with an 32-bit immediate offset.
1436 // It is OK to select this using a sgpr offset, because we have already
1437 // failed trying to select this load into one of the _IMM variants since
1438 // the _IMM Patterns are considered before the _SGPR patterns.
1439 unsigned PtrReg = GEPInfo.SgprParts[0];
1440 unsigned OffsetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
1441 BuildMI(*MBB, MI, MI->getDebugLoc(), TII.get(AMDGPU::S_MOV_B32), OffsetReg)
1442 .addImm(GEPInfo.Imm);
1443 return {{
1444 [=](MachineInstrBuilder &MIB) { MIB.addReg(PtrReg); },
1445 [=](MachineInstrBuilder &MIB) { MIB.addReg(OffsetReg); }
1446 }};
1447}