Chris Lattner | a08186a | 2009-06-19 00:47:59 +0000 | [diff] [blame] | 1 | //===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file includes code for rendering MCInst instances as AT&T-style |
| 11 | // assembly. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 1cbd3de | 2009-09-13 19:30:11 +0000 | [diff] [blame] | 15 | #include "X86ATTInstPrinter.h" |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/X86BaseInfo.h" |
Evan Cheng | 3ddfbd3 | 2011-07-06 22:01:53 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/X86MCTargetDesc.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "X86InstComments.h" |
Chris Lattner | 7b26fce | 2009-08-22 20:48:53 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCAsmInfo.h" |
Daniel Dunbar | 73da11e | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCInstrInfo.h" |
Benjamin Kramer | 682de39 | 2012-03-30 23:13:40 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCRegisterInfo.h" |
Torok Edwin | 6dd2730 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 24 | #include "llvm/Support/ErrorHandling.h" |
Chris Lattner | 482bf69 | 2010-02-10 00:10:18 +0000 | [diff] [blame] | 25 | #include "llvm/Support/Format.h" |
David Greene | a31f96c | 2009-07-14 20:18:05 +0000 | [diff] [blame] | 26 | #include "llvm/Support/FormattedStream.h" |
Bill Wendling | bc3f790 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 27 | #include <map> |
Chris Lattner | a08186a | 2009-06-19 00:47:59 +0000 | [diff] [blame] | 28 | using namespace llvm; |
| 29 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 30 | #define DEBUG_TYPE "asm-printer" |
| 31 | |
Chris Lattner | 8d284c7 | 2009-06-19 23:59:57 +0000 | [diff] [blame] | 32 | // Include the auto-generated portion of the assembly writer. |
Bill Wendling | bc3f790 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 33 | #define PRINT_ALIAS_INSTR |
Chris Lattner | 8d284c7 | 2009-06-19 23:59:57 +0000 | [diff] [blame] | 34 | #include "X86GenAsmWriter.inc" |
Bill Wendling | bc3f790 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 35 | |
Rafael Espindola | d686052 | 2011-06-02 02:34:55 +0000 | [diff] [blame] | 36 | void X86ATTInstPrinter::printRegName(raw_ostream &OS, |
| 37 | unsigned RegNo) const { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 38 | OS << markup("<reg:") |
| 39 | << '%' << getRegisterName(RegNo) |
| 40 | << markup(">"); |
Rafael Espindola | 08600bc | 2011-05-30 20:20:15 +0000 | [diff] [blame] | 41 | } |
| 42 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 43 | void X86ATTInstPrinter::printInst(const MCInst *MI, raw_ostream &OS, |
Akira Hatanaka | b46d023 | 2015-03-27 20:36:02 +0000 | [diff] [blame^] | 44 | StringRef Annot, const MCSubtargetInfo &STI) { |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 45 | const MCInstrDesc &Desc = MII.get(MI->getOpcode()); |
| 46 | uint64_t TSFlags = Desc.TSFlags; |
| 47 | |
Chandler Carruth | 2317311 | 2014-09-03 22:46:44 +0000 | [diff] [blame] | 48 | // If verbose assembly is enabled, we can print some informative comments. |
| 49 | if (CommentStream) |
| 50 | HasCustomInstComment = |
| 51 | EmitAnyX86InstComments(MI, *CommentStream, getRegisterName); |
| 52 | |
Michael Liao | 425c0db | 2012-09-26 05:13:44 +0000 | [diff] [blame] | 53 | if (TSFlags & X86II::LOCK) |
| 54 | OS << "\tlock\n"; |
| 55 | |
Pavel Chupin | e6617fc | 2014-09-09 11:54:12 +0000 | [diff] [blame] | 56 | // Output CALLpcrel32 as "callq" in 64-bit mode. |
| 57 | // In Intel annotation it's always emitted as "call". |
| 58 | // |
| 59 | // TODO: Probably this hack should be redesigned via InstAlias in |
| 60 | // InstrInfo.td as soon as Requires clause is supported properly |
| 61 | // for InstAlias. |
| 62 | if (MI->getOpcode() == X86::CALLpcrel32 && |
Michael Kuperstein | 29704e7 | 2015-03-24 12:56:59 +0000 | [diff] [blame] | 63 | (getAvailableFeatures() & X86::Mode64Bit) != 0) { |
Pavel Chupin | e6617fc | 2014-09-09 11:54:12 +0000 | [diff] [blame] | 64 | OS << "\tcallq\t"; |
| 65 | printPCRelImm(MI, 0, OS); |
| 66 | } |
Eric Christopher | 2e3fbaa | 2011-04-18 21:28:11 +0000 | [diff] [blame] | 67 | // Try to print any aliases first. |
Pavel Chupin | e6617fc | 2014-09-09 11:54:12 +0000 | [diff] [blame] | 68 | else if (!printAliasInstr(MI, OS)) |
Bill Wendling | 7e07d6f | 2011-04-14 01:11:51 +0000 | [diff] [blame] | 69 | printInstruction(MI, OS); |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 70 | |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 71 | // Next always print the annotation. |
| 72 | printAnnotation(OS, Annot); |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 73 | } |
Bill Wendling | bc3f790 | 2011-04-07 21:20:06 +0000 | [diff] [blame] | 74 | |
Craig Topper | 6772eac | 2015-01-28 10:09:52 +0000 | [diff] [blame] | 75 | void X86ATTInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op, |
| 76 | raw_ostream &O) { |
| 77 | int64_t Imm = MI->getOperand(Op).getImm(); |
Craig Topper | f1c2016 | 2012-10-09 05:26:13 +0000 | [diff] [blame] | 78 | switch (Imm) { |
Craig Topper | ee9eef2 | 2014-12-26 06:36:28 +0000 | [diff] [blame] | 79 | default: llvm_unreachable("Invalid ssecc/avxcc argument!"); |
Craig Topper | f1c2016 | 2012-10-09 05:26:13 +0000 | [diff] [blame] | 80 | case 0: O << "eq"; break; |
| 81 | case 1: O << "lt"; break; |
| 82 | case 2: O << "le"; break; |
| 83 | case 3: O << "unord"; break; |
| 84 | case 4: O << "neq"; break; |
| 85 | case 5: O << "nlt"; break; |
| 86 | case 6: O << "nle"; break; |
| 87 | case 7: O << "ord"; break; |
| 88 | case 8: O << "eq_uq"; break; |
| 89 | case 9: O << "nge"; break; |
| 90 | case 0xa: O << "ngt"; break; |
| 91 | case 0xb: O << "false"; break; |
| 92 | case 0xc: O << "neq_oq"; break; |
| 93 | case 0xd: O << "ge"; break; |
| 94 | case 0xe: O << "gt"; break; |
| 95 | case 0xf: O << "true"; break; |
Elena Demikhovsky | 1adc1d5 | 2012-02-08 08:37:26 +0000 | [diff] [blame] | 96 | case 0x10: O << "eq_os"; break; |
| 97 | case 0x11: O << "lt_oq"; break; |
| 98 | case 0x12: O << "le_oq"; break; |
| 99 | case 0x13: O << "unord_s"; break; |
| 100 | case 0x14: O << "neq_us"; break; |
| 101 | case 0x15: O << "nlt_uq"; break; |
| 102 | case 0x16: O << "nle_uq"; break; |
| 103 | case 0x17: O << "ord_s"; break; |
| 104 | case 0x18: O << "eq_us"; break; |
| 105 | case 0x19: O << "nge_uq"; break; |
| 106 | case 0x1a: O << "ngt_uq"; break; |
| 107 | case 0x1b: O << "false_os"; break; |
| 108 | case 0x1c: O << "neq_os"; break; |
| 109 | case 0x1d: O << "ge_oq"; break; |
| 110 | case 0x1e: O << "gt_oq"; break; |
| 111 | case 0x1f: O << "true_us"; break; |
Chris Lattner | 8d284c7 | 2009-06-19 23:59:57 +0000 | [diff] [blame] | 112 | } |
| 113 | } |
| 114 | |
Craig Topper | 916708f | 2015-02-13 07:42:25 +0000 | [diff] [blame] | 115 | void X86ATTInstPrinter::printXOPCC(const MCInst *MI, unsigned Op, |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 116 | raw_ostream &O) { |
Craig Topper | 916708f | 2015-02-13 07:42:25 +0000 | [diff] [blame] | 117 | int64_t Imm = MI->getOperand(Op).getImm(); |
| 118 | switch (Imm) { |
| 119 | default: llvm_unreachable("Invalid xopcc argument!"); |
| 120 | case 0: O << "lt"; break; |
| 121 | case 1: O << "le"; break; |
| 122 | case 2: O << "gt"; break; |
| 123 | case 3: O << "ge"; break; |
| 124 | case 4: O << "eq"; break; |
| 125 | case 5: O << "neq"; break; |
| 126 | case 6: O << "false"; break; |
| 127 | case 7: O << "true"; break; |
| 128 | } |
| 129 | } |
| 130 | |
| 131 | void X86ATTInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op, |
| 132 | raw_ostream &O) { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 133 | int64_t Imm = MI->getOperand(Op).getImm() & 0x3; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 134 | switch (Imm) { |
| 135 | case 0: O << "{rn-sae}"; break; |
| 136 | case 1: O << "{rd-sae}"; break; |
| 137 | case 2: O << "{ru-sae}"; break; |
| 138 | case 3: O << "{rz-sae}"; break; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 139 | } |
| 140 | } |
Chad Rosier | 38e05a9 | 2012-09-10 22:50:57 +0000 | [diff] [blame] | 141 | /// printPCRelImm - This is used to print an immediate value that ends up |
Chris Lattner | 6211d7b | 2009-12-22 00:44:05 +0000 | [diff] [blame] | 142 | /// being encoded as a pc-relative value (e.g. for jumps and calls). These |
| 143 | /// print slightly differently than normal immediates. For example, a $ is not |
| 144 | /// emitted. |
Chad Rosier | 38e05a9 | 2012-09-10 22:50:57 +0000 | [diff] [blame] | 145 | void X86ATTInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo, |
| 146 | raw_ostream &O) { |
Chris Lattner | 9c21196 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 147 | const MCOperand &Op = MI->getOperand(OpNo); |
Chris Lattner | 9c21196 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 148 | if (Op.isImm()) |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 149 | O << formatImm(Op.getImm()); |
Chris Lattner | aa398f5 | 2009-09-14 01:34:40 +0000 | [diff] [blame] | 150 | else { |
| 151 | assert(Op.isExpr() && "unknown pcrel immediate operand"); |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 152 | // If a symbolic branch target was added as a constant expression then print |
| 153 | // that address in hex. |
| 154 | const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr()); |
| 155 | int64_t Address; |
| 156 | if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) { |
Daniel Malea | a3d4245 | 2013-08-01 21:18:16 +0000 | [diff] [blame] | 157 | O << formatHex((uint64_t)Address); |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 158 | } else { |
Kevin Enderby | 6fbcd8d | 2012-02-23 18:18:17 +0000 | [diff] [blame] | 159 | // Otherwise, just print the expression. |
| 160 | O << *Op.getExpr(); |
| 161 | } |
Chris Lattner | aa398f5 | 2009-09-14 01:34:40 +0000 | [diff] [blame] | 162 | } |
Chris Lattner | 9c21196 | 2009-06-20 19:34:09 +0000 | [diff] [blame] | 163 | } |
| 164 | |
Chris Lattner | 76c564b | 2010-04-04 04:47:45 +0000 | [diff] [blame] | 165 | void X86ATTInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
| 166 | raw_ostream &O) { |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 167 | const MCOperand &Op = MI->getOperand(OpNo); |
| 168 | if (Op.isReg()) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 169 | printRegName(O, Op.getReg()); |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 170 | } else if (Op.isImm()) { |
Kevin Enderby | 5b03f72 | 2011-09-02 20:01:23 +0000 | [diff] [blame] | 171 | // Print X86 immediates as signed values. |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 172 | O << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 173 | << '$' << formatImm((int64_t)Op.getImm()) |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 174 | << markup(">"); |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 175 | |
Chandler Carruth | 2317311 | 2014-09-03 22:46:44 +0000 | [diff] [blame] | 176 | // If there are no instruction-specific comments, add a comment clarifying |
| 177 | // the hex value of the immediate operand when it isn't in the range |
| 178 | // [-256,255]. |
| 179 | if (CommentStream && !HasCustomInstComment && |
| 180 | (Op.getImm() > 255 || Op.getImm() < -256)) |
Benjamin Kramer | f3da529 | 2011-11-05 08:57:40 +0000 | [diff] [blame] | 181 | *CommentStream << format("imm = 0x%" PRIX64 "\n", (uint64_t)Op.getImm()); |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 182 | |
Chris Lattner | aa398f5 | 2009-09-14 01:34:40 +0000 | [diff] [blame] | 183 | } else { |
| 184 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 185 | O << markup("<imm:") |
| 186 | << '$' << *Op.getExpr() |
| 187 | << markup(">"); |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 188 | } |
Chris Lattner | 8d284c7 | 2009-06-19 23:59:57 +0000 | [diff] [blame] | 189 | } |
| 190 | |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 191 | void X86ATTInstPrinter::printMemReference(const MCInst *MI, unsigned Op, |
| 192 | raw_ostream &O) { |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 193 | const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg); |
| 194 | const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg); |
| 195 | const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp); |
| 196 | const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg); |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 197 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 198 | O << markup("<mem:"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 199 | |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 200 | // If this has a segment register, print it. |
| 201 | if (SegReg.getReg()) { |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 202 | printOperand(MI, Op+X86::AddrSegmentReg, O); |
Chris Lattner | f469307 | 2010-07-08 23:46:44 +0000 | [diff] [blame] | 203 | O << ':'; |
| 204 | } |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 205 | |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 206 | if (DispSpec.isImm()) { |
| 207 | int64_t DispVal = DispSpec.getImm(); |
| 208 | if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 209 | O << formatImm(DispVal); |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 210 | } else { |
Chris Lattner | 2408306 | 2009-09-09 00:40:31 +0000 | [diff] [blame] | 211 | assert(DispSpec.isExpr() && "non-immediate displacement for LEA?"); |
Chris Lattner | c8f7717 | 2010-01-18 00:37:40 +0000 | [diff] [blame] | 212 | O << *DispSpec.getExpr(); |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 213 | } |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 214 | |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 215 | if (IndexReg.getReg() || BaseReg.getReg()) { |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 216 | O << '('; |
| 217 | if (BaseReg.getReg()) |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 218 | printOperand(MI, Op+X86::AddrBaseReg, O); |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 219 | |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 220 | if (IndexReg.getReg()) { |
| 221 | O << ','; |
Manuel Jacob | dcb78db | 2014-03-18 16:14:11 +0000 | [diff] [blame] | 222 | printOperand(MI, Op+X86::AddrIndexReg, O); |
| 223 | unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm(); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 224 | if (ScaleVal != 1) { |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 225 | O << ',' |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 226 | << markup("<imm:") |
Kevin Enderby | 168ffb3 | 2012-12-05 18:13:19 +0000 | [diff] [blame] | 227 | << ScaleVal // never printed in hex. |
Craig Topper | 75a5ba7 | 2013-07-31 02:00:15 +0000 | [diff] [blame] | 228 | << markup(">"); |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 229 | } |
Chris Lattner | 4682015 | 2009-06-20 00:49:26 +0000 | [diff] [blame] | 230 | } |
| 231 | O << ')'; |
| 232 | } |
Kevin Enderby | 62183c4 | 2012-10-22 22:31:46 +0000 | [diff] [blame] | 233 | |
Kevin Enderby | dccdac6 | 2012-10-23 22:52:52 +0000 | [diff] [blame] | 234 | O << markup(">"); |
Chris Lattner | 8d284c7 | 2009-06-19 23:59:57 +0000 | [diff] [blame] | 235 | } |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 236 | |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 237 | void X86ATTInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op, |
| 238 | raw_ostream &O) { |
| 239 | const MCOperand &SegReg = MI->getOperand(Op+1); |
| 240 | |
| 241 | O << markup("<mem:"); |
| 242 | |
| 243 | // If this has a segment register, print it. |
| 244 | if (SegReg.getReg()) { |
| 245 | printOperand(MI, Op+1, O); |
| 246 | O << ':'; |
| 247 | } |
| 248 | |
| 249 | O << "("; |
| 250 | printOperand(MI, Op, O); |
| 251 | O << ")"; |
| 252 | |
| 253 | O << markup(">"); |
| 254 | } |
| 255 | |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 256 | void X86ATTInstPrinter::printDstIdx(const MCInst *MI, unsigned Op, |
| 257 | raw_ostream &O) { |
| 258 | O << markup("<mem:"); |
| 259 | |
| 260 | O << "%es:("; |
| 261 | printOperand(MI, Op, O); |
| 262 | O << ")"; |
| 263 | |
| 264 | O << markup(">"); |
| 265 | } |
| 266 | |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 267 | void X86ATTInstPrinter::printMemOffset(const MCInst *MI, unsigned Op, |
| 268 | raw_ostream &O) { |
| 269 | const MCOperand &DispSpec = MI->getOperand(Op); |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 270 | const MCOperand &SegReg = MI->getOperand(Op+1); |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 271 | |
| 272 | O << markup("<mem:"); |
| 273 | |
Craig Topper | 35da3d1 | 2014-01-16 07:36:58 +0000 | [diff] [blame] | 274 | // If this has a segment register, print it. |
| 275 | if (SegReg.getReg()) { |
| 276 | printOperand(MI, Op+1, O); |
| 277 | O << ':'; |
| 278 | } |
| 279 | |
Craig Topper | 1885417 | 2013-08-25 22:23:38 +0000 | [diff] [blame] | 280 | if (DispSpec.isImm()) { |
| 281 | O << formatImm(DispSpec.getImm()); |
| 282 | } else { |
| 283 | assert(DispSpec.isExpr() && "non-immediate displacement?"); |
| 284 | O << *DispSpec.getExpr(); |
| 285 | } |
| 286 | |
| 287 | O << markup(">"); |
| 288 | } |
Craig Topper | 0271d10 | 2015-01-23 08:00:59 +0000 | [diff] [blame] | 289 | |
| 290 | void X86ATTInstPrinter::printU8Imm(const MCInst *MI, unsigned Op, |
| 291 | raw_ostream &O) { |
| 292 | O << markup("<imm:") |
| 293 | << '$' << formatImm(MI->getOperand(Op).getImm() & 0xff) |
| 294 | << markup(">"); |
| 295 | } |