blob: 735e76b0f5408607273456cf5c273e1349036f6c [file] [log] [blame]
Chris Lattnera08186a2009-06-19 00:47:59 +00001//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file includes code for rendering MCInst instances as AT&T-style
11// assembly.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1cbd3de2009-09-13 19:30:11 +000015#include "X86ATTInstPrinter.h"
Michael Liao425c0db2012-09-26 05:13:44 +000016#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng3ddfbd32011-07-06 22:01:53 +000017#include "MCTargetDesc/X86MCTargetDesc.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "X86InstComments.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000019#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbar73da11e2009-08-31 08:08:38 +000020#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000022#include "llvm/MC/MCInstrInfo.h"
Benjamin Kramer682de392012-03-30 23:13:40 +000023#include "llvm/MC/MCRegisterInfo.h"
Torok Edwin6dd27302009-07-08 18:01:40 +000024#include "llvm/Support/ErrorHandling.h"
Chris Lattner482bf692010-02-10 00:10:18 +000025#include "llvm/Support/Format.h"
David Greenea31f96c2009-07-14 20:18:05 +000026#include "llvm/Support/FormattedStream.h"
Bill Wendlingbc3f7902011-04-07 21:20:06 +000027#include <map>
Chris Lattnera08186a2009-06-19 00:47:59 +000028using namespace llvm;
29
Chandler Carruth84e68b22014-04-22 02:41:26 +000030#define DEBUG_TYPE "asm-printer"
31
Chris Lattner8d284c72009-06-19 23:59:57 +000032// Include the auto-generated portion of the assembly writer.
Bill Wendlingbc3f7902011-04-07 21:20:06 +000033#define PRINT_ALIAS_INSTR
Chris Lattner8d284c72009-06-19 23:59:57 +000034#include "X86GenAsmWriter.inc"
Bill Wendlingbc3f7902011-04-07 21:20:06 +000035
Rafael Espindolad6860522011-06-02 02:34:55 +000036void X86ATTInstPrinter::printRegName(raw_ostream &OS,
37 unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000038 OS << markup("<reg:")
39 << '%' << getRegisterName(RegNo)
40 << markup(">");
Rafael Espindola08600bc2011-05-30 20:20:15 +000041}
42
Owen Andersona0c3b972011-09-15 23:38:46 +000043void X86ATTInstPrinter::printInst(const MCInst *MI, raw_ostream &OS,
Akira Hatanakab46d0232015-03-27 20:36:02 +000044 StringRef Annot, const MCSubtargetInfo &STI) {
Michael Liao425c0db2012-09-26 05:13:44 +000045 const MCInstrDesc &Desc = MII.get(MI->getOpcode());
46 uint64_t TSFlags = Desc.TSFlags;
47
Chandler Carruth23173112014-09-03 22:46:44 +000048 // If verbose assembly is enabled, we can print some informative comments.
49 if (CommentStream)
50 HasCustomInstComment =
51 EmitAnyX86InstComments(MI, *CommentStream, getRegisterName);
52
Michael Liao425c0db2012-09-26 05:13:44 +000053 if (TSFlags & X86II::LOCK)
54 OS << "\tlock\n";
55
Pavel Chupine6617fc2014-09-09 11:54:12 +000056 // Output CALLpcrel32 as "callq" in 64-bit mode.
57 // In Intel annotation it's always emitted as "call".
58 //
59 // TODO: Probably this hack should be redesigned via InstAlias in
60 // InstrInfo.td as soon as Requires clause is supported properly
61 // for InstAlias.
62 if (MI->getOpcode() == X86::CALLpcrel32 &&
Michael Kuperstein29704e72015-03-24 12:56:59 +000063 (getAvailableFeatures() & X86::Mode64Bit) != 0) {
Pavel Chupine6617fc2014-09-09 11:54:12 +000064 OS << "\tcallq\t";
65 printPCRelImm(MI, 0, OS);
66 }
Eric Christopher2e3fbaa2011-04-18 21:28:11 +000067 // Try to print any aliases first.
Pavel Chupine6617fc2014-09-09 11:54:12 +000068 else if (!printAliasInstr(MI, OS))
Bill Wendling7e07d6f2011-04-14 01:11:51 +000069 printInstruction(MI, OS);
Craig Topper75a5ba72013-07-31 02:00:15 +000070
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +000071 // Next always print the annotation.
72 printAnnotation(OS, Annot);
Chris Lattner76c564b2010-04-04 04:47:45 +000073}
Bill Wendlingbc3f7902011-04-07 21:20:06 +000074
Craig Topper6772eac2015-01-28 10:09:52 +000075void X86ATTInstPrinter::printSSEAVXCC(const MCInst *MI, unsigned Op,
76 raw_ostream &O) {
77 int64_t Imm = MI->getOperand(Op).getImm();
Craig Topperf1c20162012-10-09 05:26:13 +000078 switch (Imm) {
Craig Topperee9eef22014-12-26 06:36:28 +000079 default: llvm_unreachable("Invalid ssecc/avxcc argument!");
Craig Topperf1c20162012-10-09 05:26:13 +000080 case 0: O << "eq"; break;
81 case 1: O << "lt"; break;
82 case 2: O << "le"; break;
83 case 3: O << "unord"; break;
84 case 4: O << "neq"; break;
85 case 5: O << "nlt"; break;
86 case 6: O << "nle"; break;
87 case 7: O << "ord"; break;
88 case 8: O << "eq_uq"; break;
89 case 9: O << "nge"; break;
90 case 0xa: O << "ngt"; break;
91 case 0xb: O << "false"; break;
92 case 0xc: O << "neq_oq"; break;
93 case 0xd: O << "ge"; break;
94 case 0xe: O << "gt"; break;
95 case 0xf: O << "true"; break;
Elena Demikhovsky1adc1d52012-02-08 08:37:26 +000096 case 0x10: O << "eq_os"; break;
97 case 0x11: O << "lt_oq"; break;
98 case 0x12: O << "le_oq"; break;
99 case 0x13: O << "unord_s"; break;
100 case 0x14: O << "neq_us"; break;
101 case 0x15: O << "nlt_uq"; break;
102 case 0x16: O << "nle_uq"; break;
103 case 0x17: O << "ord_s"; break;
104 case 0x18: O << "eq_us"; break;
105 case 0x19: O << "nge_uq"; break;
106 case 0x1a: O << "ngt_uq"; break;
107 case 0x1b: O << "false_os"; break;
108 case 0x1c: O << "neq_os"; break;
109 case 0x1d: O << "ge_oq"; break;
110 case 0x1e: O << "gt_oq"; break;
111 case 0x1f: O << "true_us"; break;
Chris Lattner8d284c72009-06-19 23:59:57 +0000112 }
113}
114
Craig Topper916708f2015-02-13 07:42:25 +0000115void X86ATTInstPrinter::printXOPCC(const MCInst *MI, unsigned Op,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000116 raw_ostream &O) {
Craig Topper916708f2015-02-13 07:42:25 +0000117 int64_t Imm = MI->getOperand(Op).getImm();
118 switch (Imm) {
119 default: llvm_unreachable("Invalid xopcc argument!");
120 case 0: O << "lt"; break;
121 case 1: O << "le"; break;
122 case 2: O << "gt"; break;
123 case 3: O << "ge"; break;
124 case 4: O << "eq"; break;
125 case 5: O << "neq"; break;
126 case 6: O << "false"; break;
127 case 7: O << "true"; break;
128 }
129}
130
131void X86ATTInstPrinter::printRoundingControl(const MCInst *MI, unsigned Op,
132 raw_ostream &O) {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000133 int64_t Imm = MI->getOperand(Op).getImm() & 0x3;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000134 switch (Imm) {
135 case 0: O << "{rn-sae}"; break;
136 case 1: O << "{rd-sae}"; break;
137 case 2: O << "{ru-sae}"; break;
138 case 3: O << "{rz-sae}"; break;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000139 }
140}
Chad Rosier38e05a92012-09-10 22:50:57 +0000141/// printPCRelImm - This is used to print an immediate value that ends up
Chris Lattner6211d7b2009-12-22 00:44:05 +0000142/// being encoded as a pc-relative value (e.g. for jumps and calls). These
143/// print slightly differently than normal immediates. For example, a $ is not
144/// emitted.
Chad Rosier38e05a92012-09-10 22:50:57 +0000145void X86ATTInstPrinter::printPCRelImm(const MCInst *MI, unsigned OpNo,
146 raw_ostream &O) {
Chris Lattner9c211962009-06-20 19:34:09 +0000147 const MCOperand &Op = MI->getOperand(OpNo);
Chris Lattner9c211962009-06-20 19:34:09 +0000148 if (Op.isImm())
Kevin Enderby168ffb32012-12-05 18:13:19 +0000149 O << formatImm(Op.getImm());
Chris Lattneraa398f52009-09-14 01:34:40 +0000150 else {
151 assert(Op.isExpr() && "unknown pcrel immediate operand");
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000152 // If a symbolic branch target was added as a constant expression then print
153 // that address in hex.
154 const MCConstantExpr *BranchTarget = dyn_cast<MCConstantExpr>(Op.getExpr());
155 int64_t Address;
156 if (BranchTarget && BranchTarget->EvaluateAsAbsolute(Address)) {
Daniel Maleaa3d42452013-08-01 21:18:16 +0000157 O << formatHex((uint64_t)Address);
Michael Liao5bf95782014-12-04 05:20:33 +0000158 } else {
Kevin Enderby6fbcd8d2012-02-23 18:18:17 +0000159 // Otherwise, just print the expression.
160 O << *Op.getExpr();
161 }
Chris Lattneraa398f52009-09-14 01:34:40 +0000162 }
Chris Lattner9c211962009-06-20 19:34:09 +0000163}
164
Chris Lattner76c564b2010-04-04 04:47:45 +0000165void X86ATTInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
166 raw_ostream &O) {
Chris Lattner46820152009-06-20 00:49:26 +0000167 const MCOperand &Op = MI->getOperand(OpNo);
168 if (Op.isReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000169 printRegName(O, Op.getReg());
Chris Lattner46820152009-06-20 00:49:26 +0000170 } else if (Op.isImm()) {
Kevin Enderby5b03f722011-09-02 20:01:23 +0000171 // Print X86 immediates as signed values.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000172 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000173 << '$' << formatImm((int64_t)Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000174 << markup(">");
Craig Topper75a5ba72013-07-31 02:00:15 +0000175
Chandler Carruth23173112014-09-03 22:46:44 +0000176 // If there are no instruction-specific comments, add a comment clarifying
177 // the hex value of the immediate operand when it isn't in the range
178 // [-256,255].
179 if (CommentStream && !HasCustomInstComment &&
180 (Op.getImm() > 255 || Op.getImm() < -256))
Benjamin Kramerf3da5292011-11-05 08:57:40 +0000181 *CommentStream << format("imm = 0x%" PRIX64 "\n", (uint64_t)Op.getImm());
Craig Topper75a5ba72013-07-31 02:00:15 +0000182
Chris Lattneraa398f52009-09-14 01:34:40 +0000183 } else {
184 assert(Op.isExpr() && "unknown operand kind in printOperand");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000185 O << markup("<imm:")
186 << '$' << *Op.getExpr()
187 << markup(">");
Chris Lattner46820152009-06-20 00:49:26 +0000188 }
Chris Lattner8d284c72009-06-19 23:59:57 +0000189}
190
Chris Lattnerf4693072010-07-08 23:46:44 +0000191void X86ATTInstPrinter::printMemReference(const MCInst *MI, unsigned Op,
192 raw_ostream &O) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000193 const MCOperand &BaseReg = MI->getOperand(Op+X86::AddrBaseReg);
194 const MCOperand &IndexReg = MI->getOperand(Op+X86::AddrIndexReg);
195 const MCOperand &DispSpec = MI->getOperand(Op+X86::AddrDisp);
196 const MCOperand &SegReg = MI->getOperand(Op+X86::AddrSegmentReg);
Craig Topper75a5ba72013-07-31 02:00:15 +0000197
Kevin Enderbydccdac62012-10-23 22:52:52 +0000198 O << markup("<mem:");
Kevin Enderby62183c42012-10-22 22:31:46 +0000199
Chris Lattnerf4693072010-07-08 23:46:44 +0000200 // If this has a segment register, print it.
201 if (SegReg.getReg()) {
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000202 printOperand(MI, Op+X86::AddrSegmentReg, O);
Chris Lattnerf4693072010-07-08 23:46:44 +0000203 O << ':';
204 }
Craig Topper75a5ba72013-07-31 02:00:15 +0000205
Chris Lattner46820152009-06-20 00:49:26 +0000206 if (DispSpec.isImm()) {
207 int64_t DispVal = DispSpec.getImm();
208 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg()))
Kevin Enderby168ffb32012-12-05 18:13:19 +0000209 O << formatImm(DispVal);
Chris Lattner46820152009-06-20 00:49:26 +0000210 } else {
Chris Lattner24083062009-09-09 00:40:31 +0000211 assert(DispSpec.isExpr() && "non-immediate displacement for LEA?");
Chris Lattnerc8f77172010-01-18 00:37:40 +0000212 O << *DispSpec.getExpr();
Chris Lattner46820152009-06-20 00:49:26 +0000213 }
Craig Topper75a5ba72013-07-31 02:00:15 +0000214
Chris Lattner46820152009-06-20 00:49:26 +0000215 if (IndexReg.getReg() || BaseReg.getReg()) {
Chris Lattner46820152009-06-20 00:49:26 +0000216 O << '(';
217 if (BaseReg.getReg())
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000218 printOperand(MI, Op+X86::AddrBaseReg, O);
Craig Topper75a5ba72013-07-31 02:00:15 +0000219
Chris Lattner46820152009-06-20 00:49:26 +0000220 if (IndexReg.getReg()) {
221 O << ',';
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000222 printOperand(MI, Op+X86::AddrIndexReg, O);
223 unsigned ScaleVal = MI->getOperand(Op+X86::AddrScaleAmt).getImm();
Kevin Enderby62183c42012-10-22 22:31:46 +0000224 if (ScaleVal != 1) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000225 O << ','
Craig Topper75a5ba72013-07-31 02:00:15 +0000226 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000227 << ScaleVal // never printed in hex.
Craig Topper75a5ba72013-07-31 02:00:15 +0000228 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000229 }
Chris Lattner46820152009-06-20 00:49:26 +0000230 }
231 O << ')';
232 }
Kevin Enderby62183c42012-10-22 22:31:46 +0000233
Kevin Enderbydccdac62012-10-23 22:52:52 +0000234 O << markup(">");
Chris Lattner8d284c72009-06-19 23:59:57 +0000235}
Craig Topper18854172013-08-25 22:23:38 +0000236
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000237void X86ATTInstPrinter::printSrcIdx(const MCInst *MI, unsigned Op,
238 raw_ostream &O) {
239 const MCOperand &SegReg = MI->getOperand(Op+1);
240
241 O << markup("<mem:");
242
243 // If this has a segment register, print it.
244 if (SegReg.getReg()) {
245 printOperand(MI, Op+1, O);
246 O << ':';
247 }
248
249 O << "(";
250 printOperand(MI, Op, O);
251 O << ")";
252
253 O << markup(">");
254}
255
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000256void X86ATTInstPrinter::printDstIdx(const MCInst *MI, unsigned Op,
257 raw_ostream &O) {
258 O << markup("<mem:");
259
260 O << "%es:(";
261 printOperand(MI, Op, O);
262 O << ")";
263
264 O << markup(">");
265}
266
Craig Topper18854172013-08-25 22:23:38 +0000267void X86ATTInstPrinter::printMemOffset(const MCInst *MI, unsigned Op,
268 raw_ostream &O) {
269 const MCOperand &DispSpec = MI->getOperand(Op);
Craig Topper35da3d12014-01-16 07:36:58 +0000270 const MCOperand &SegReg = MI->getOperand(Op+1);
Craig Topper18854172013-08-25 22:23:38 +0000271
272 O << markup("<mem:");
273
Craig Topper35da3d12014-01-16 07:36:58 +0000274 // If this has a segment register, print it.
275 if (SegReg.getReg()) {
276 printOperand(MI, Op+1, O);
277 O << ':';
278 }
279
Craig Topper18854172013-08-25 22:23:38 +0000280 if (DispSpec.isImm()) {
281 O << formatImm(DispSpec.getImm());
282 } else {
283 assert(DispSpec.isExpr() && "non-immediate displacement?");
284 O << *DispSpec.getExpr();
285 }
286
287 O << markup(">");
288}
Craig Topper0271d102015-01-23 08:00:59 +0000289
290void X86ATTInstPrinter::printU8Imm(const MCInst *MI, unsigned Op,
291 raw_ostream &O) {
292 O << markup("<imm:")
293 << '$' << formatImm(MI->getOperand(Op).getImm() & 0xff)
294 << markup(">");
295}