blob: c665bc38f4b20f23d49a04bc406cef48b6b6d011 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
12//
13//===----------------------------------------------------------------------===//
14//
15
16#include "AMDGPUMCInstLower.h"
17#include "AMDGPUAsmPrinter.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018#include "AMDGPUSubtarget.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUTargetMachine.h"
Tom Stellarded699252013-10-12 05:02:51 +000020#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellardc721a232014-05-16 20:56:47 +000021#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/Constants.h"
Marek Olsaka93603d2015-01-15 18:42:51 +000025#include "llvm/IR/Function.h"
Tom Stellard067c8152014-07-21 14:01:14 +000026#include "llvm/IR/GlobalVariable.h"
Tom Stellarded699252013-10-12 05:02:51 +000027#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard067c8152014-07-21 14:01:14 +000028#include "llvm/MC/MCContext.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000029#include "llvm/MC/MCExpr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000030#include "llvm/MC/MCInst.h"
Tom Stellarded699252013-10-12 05:02:51 +000031#include "llvm/MC/MCObjectStreamer.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032#include "llvm/MC/MCStreamer.h"
33#include "llvm/Support/ErrorHandling.h"
Tom Stellarded699252013-10-12 05:02:51 +000034#include "llvm/Support/Format.h"
35#include <algorithm>
Tom Stellard75aadc22012-12-11 21:25:42 +000036
37using namespace llvm;
38
Matt Arsenault11f74022016-10-06 17:19:11 +000039#include "AMDGPUGenMCPseudoLowering.inc"
40
Tom Stellard1b9748c2016-09-26 17:29:25 +000041AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st,
42 const AsmPrinter &ap):
43 Ctx(ctx), ST(st), AP(ap) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000044
Tom Stellard418beb72016-07-13 14:23:33 +000045static MCSymbolRefExpr::VariantKind getVariantKind(unsigned MOFlags) {
46 switch (MOFlags) {
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +000047 default:
48 return MCSymbolRefExpr::VK_None;
49 case SIInstrInfo::MO_GOTPCREL:
50 return MCSymbolRefExpr::VK_GOTPCREL;
51 case SIInstrInfo::MO_GOTPCREL32_LO:
52 return MCSymbolRefExpr::VK_AMDGPU_GOTPCREL32_LO;
53 case SIInstrInfo::MO_GOTPCREL32_HI:
54 return MCSymbolRefExpr::VK_AMDGPU_GOTPCREL32_HI;
55 case SIInstrInfo::MO_REL32_LO:
56 return MCSymbolRefExpr::VK_AMDGPU_REL32_LO;
57 case SIInstrInfo::MO_REL32_HI:
58 return MCSymbolRefExpr::VK_AMDGPU_REL32_HI;
Tom Stellard418beb72016-07-13 14:23:33 +000059 }
60}
61
Matt Arsenault6bc43d82016-10-06 16:20:41 +000062const MCExpr *AMDGPUMCInstLower::getLongBranchBlockExpr(
63 const MachineBasicBlock &SrcBB,
64 const MachineOperand &MO) const {
65 const MCExpr *DestBBSym
66 = MCSymbolRefExpr::create(MO.getMBB()->getSymbol(), Ctx);
67 const MCExpr *SrcBBSym = MCSymbolRefExpr::create(SrcBB.getSymbol(), Ctx);
68
69 assert(SrcBB.front().getOpcode() == AMDGPU::S_GETPC_B64 &&
70 ST.getInstrInfo()->get(AMDGPU::S_GETPC_B64).Size == 4);
71
72 // s_getpc_b64 returns the address of next instruction.
73 const MCConstantExpr *One = MCConstantExpr::create(4, Ctx);
74 SrcBBSym = MCBinaryExpr::createAdd(SrcBBSym, One, Ctx);
75
76 if (MO.getTargetFlags() == AMDGPU::TF_LONG_BRANCH_FORWARD)
77 return MCBinaryExpr::createSub(DestBBSym, SrcBBSym, Ctx);
78
79 assert(MO.getTargetFlags() == AMDGPU::TF_LONG_BRANCH_BACKWARD);
80 return MCBinaryExpr::createSub(SrcBBSym, DestBBSym, Ctx);
81}
82
Matt Arsenault11f74022016-10-06 17:19:11 +000083bool AMDGPUMCInstLower::lowerOperand(const MachineOperand &MO,
84 MCOperand &MCOp) const {
85 switch (MO.getType()) {
86 default:
87 llvm_unreachable("unknown operand type");
88 case MachineOperand::MO_Immediate:
89 MCOp = MCOperand::createImm(MO.getImm());
90 return true;
91 case MachineOperand::MO_Register:
92 MCOp = MCOperand::createReg(AMDGPU::getMCReg(MO.getReg(), ST));
93 return true;
94 case MachineOperand::MO_MachineBasicBlock: {
95 if (MO.getTargetFlags() != 0) {
96 MCOp = MCOperand::createExpr(
97 getLongBranchBlockExpr(*MO.getParent()->getParent(), MO));
98 } else {
99 MCOp = MCOperand::createExpr(
100 MCSymbolRefExpr::create(MO.getMBB()->getSymbol(), Ctx));
101 }
102
103 return true;
104 }
105 case MachineOperand::MO_GlobalAddress: {
106 const GlobalValue *GV = MO.getGlobal();
107 SmallString<128> SymbolName;
108 AP.getNameWithPrefix(SymbolName, GV);
109 MCSymbol *Sym = Ctx.getOrCreateSymbol(SymbolName);
110 const MCExpr *SymExpr =
111 MCSymbolRefExpr::create(Sym, getVariantKind(MO.getTargetFlags()),Ctx);
112 const MCExpr *Expr = MCBinaryExpr::createAdd(SymExpr,
113 MCConstantExpr::create(MO.getOffset(), Ctx), Ctx);
114 MCOp = MCOperand::createExpr(Expr);
115 return true;
116 }
117 case MachineOperand::MO_ExternalSymbol: {
118 MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(MO.getSymbolName()));
119 Sym->setExternal(true);
120 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::create(Sym, Ctx);
121 MCOp = MCOperand::createExpr(Expr);
122 return true;
123 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000124 case MachineOperand::MO_RegisterMask:
125 // Regmasks are like implicit defs.
126 return false;
Matt Arsenault11f74022016-10-06 17:19:11 +0000127 }
128}
129
Tom Stellard75aadc22012-12-11 21:25:42 +0000130void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000131 unsigned Opcode = MI->getOpcode();
Tom Stellardc721a232014-05-16 20:56:47 +0000132
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000133 // FIXME: Should be able to handle this with emitPseudoExpansionLowering. We
134 // need to select it to the subtarget specific version, and there's no way to
135 // do that with a single pseudo source operation.
136 if (Opcode == AMDGPU::S_SETPC_B64_return)
137 Opcode = AMDGPU::S_SETPC_B64;
Marek Olsaka93603d2015-01-15 18:42:51 +0000138
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000139 int MCOpcode = ST.getInstrInfo()->pseudoToMCOpcode(Opcode);
Marek Olsaka93603d2015-01-15 18:42:51 +0000140 if (MCOpcode == -1) {
141 LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext();
142 C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have "
143 "a target-specific version: " + Twine(MI->getOpcode()));
144 }
145
146 OutMI.setOpcode(MCOpcode);
Tom Stellard75aadc22012-12-11 21:25:42 +0000147
David Blaikie2f771122014-04-05 22:42:04 +0000148 for (const MachineOperand &MO : MI->explicit_operands()) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000149 MCOperand MCOp;
Matt Arsenault11f74022016-10-06 17:19:11 +0000150 lowerOperand(MO, MCOp);
Tom Stellard75aadc22012-12-11 21:25:42 +0000151 OutMI.addOperand(MCOp);
152 }
153}
154
Matt Arsenault11f74022016-10-06 17:19:11 +0000155bool AMDGPUAsmPrinter::lowerOperand(const MachineOperand &MO,
156 MCOperand &MCOp) const {
157 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
158 AMDGPUMCInstLower MCInstLowering(OutContext, STI, *this);
159 return MCInstLowering.lowerOperand(MO, MCOp);
160}
161
Yaxun Liu8f844f32017-02-07 00:43:21 +0000162const MCExpr *AMDGPUAsmPrinter::lowerConstant(const Constant *CV) {
163 // TargetMachine does not support llvm-style cast. Use C++-style cast.
164 // This is safe since TM is always of type AMDGPUTargetMachine or its
165 // derived class.
166 auto *AT = static_cast<AMDGPUTargetMachine*>(&TM);
167 auto *CE = dyn_cast<ConstantExpr>(CV);
168
169 // Lower null pointers in private and local address space.
170 // Clang generates addrspacecast for null pointers in private and local
171 // address space, which needs to be lowered.
172 if (CE && CE->getOpcode() == Instruction::AddrSpaceCast) {
173 auto Op = CE->getOperand(0);
174 auto SrcAddr = Op->getType()->getPointerAddressSpace();
175 if (Op->isNullValue() && AT->getNullPointerValue(SrcAddr) == 0) {
176 auto DstAddr = CE->getType()->getPointerAddressSpace();
177 return MCConstantExpr::create(AT->getNullPointerValue(DstAddr),
178 OutContext);
179 }
180 }
181 return AsmPrinter::lowerConstant(CV);
182}
183
Tom Stellard75aadc22012-12-11 21:25:42 +0000184void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Matt Arsenault11f74022016-10-06 17:19:11 +0000185 if (emitPseudoExpansionLowering(*OutStreamer, MI))
186 return;
187
Eric Christopher7edca432015-02-19 01:10:53 +0000188 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard1b9748c2016-09-26 17:29:25 +0000189 AMDGPUMCInstLower MCInstLowering(OutContext, STI, *this);
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Tom Stellard9b9e9262014-02-28 21:36:41 +0000191 StringRef Err;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000192 if (!STI.getInstrInfo()->verifyInstruction(*MI, Err)) {
Michel Danzer302f83a2016-03-16 09:10:42 +0000193 LLVMContext &C = MI->getParent()->getParent()->getFunction()->getContext();
194 C.emitError("Illegal instruction detected: " + Err);
Matthias Braun8c209aa2017-01-28 02:02:38 +0000195 MI->print(errs());
Tom Stellard9b9e9262014-02-28 21:36:41 +0000196 }
Michel Danzer302f83a2016-03-16 09:10:42 +0000197
Tom Stellard75aadc22012-12-11 21:25:42 +0000198 if (MI->isBundle()) {
199 const MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000200 MachineBasicBlock::const_instr_iterator I = ++MI->getIterator();
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000201 while (I != MBB->instr_end() && I->isInsideBundle()) {
202 EmitInstruction(&*I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000203 ++I;
204 }
205 } else {
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000206 // We don't want SI_MASK_BRANCH/SI_RETURN_TO_EPILOG encoded. They are
207 // placeholder terminator instructions and should only be printed as
208 // comments.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000209 if (MI->getOpcode() == AMDGPU::SI_MASK_BRANCH) {
210 if (isVerbose()) {
211 SmallVector<char, 16> BBStr;
212 raw_svector_ostream Str(BBStr);
213
Matt Arsenaulta74374a2016-07-08 00:55:44 +0000214 const MachineBasicBlock *MBB = MI->getOperand(0).getMBB();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000215 const MCSymbolRefExpr *Expr
216 = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
217 Expr->print(Str, MAI);
218 OutStreamer->emitRawComment(" mask branch " + BBStr);
219 }
220
221 return;
222 }
223
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000224 if (MI->getOpcode() == AMDGPU::SI_RETURN_TO_EPILOG) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000225 if (isVerbose())
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000226 OutStreamer->emitRawComment(" return to shader part epilog");
Matt Arsenault9babdf42016-06-22 20:15:28 +0000227 return;
228 }
229
Stanislav Mekhanoshinea91cca2016-11-15 19:00:15 +0000230 if (MI->getOpcode() == AMDGPU::WAVE_BARRIER) {
231 if (isVerbose())
232 OutStreamer->emitRawComment(" wave barrier");
233 return;
234 }
235
Yaxun Liu15a96b12017-04-21 19:32:02 +0000236 if (MI->getOpcode() == AMDGPU::SI_MASKED_UNREACHABLE) {
237 if (isVerbose())
238 OutStreamer->emitRawComment(" divergent unreachable");
239 return;
240 }
241
Tom Stellard75aadc22012-12-11 21:25:42 +0000242 MCInst TmpInst;
243 MCInstLowering.lower(MI, TmpInst);
Lang Hames9ff69c82015-04-24 19:11:51 +0000244 EmitToStreamer(*OutStreamer, TmpInst);
Tom Stellarded699252013-10-12 05:02:51 +0000245
Eric Christopher7edca432015-02-19 01:10:53 +0000246 if (STI.dumpCode()) {
Tom Stellarded699252013-10-12 05:02:51 +0000247 // Disassemble instruction/operands to text.
248 DisasmLines.resize(DisasmLines.size() + 1);
249 std::string &DisasmLine = DisasmLines.back();
250 raw_string_ostream DisasmStream(DisasmLine);
251
Eric Christopherd9134482014-08-04 21:25:23 +0000252 AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000253 *STI.getInstrInfo(),
254 *STI.getRegisterInfo());
255 InstPrinter.printInst(&TmpInst, DisasmStream, StringRef(), STI);
Tom Stellarded699252013-10-12 05:02:51 +0000256
257 // Disassemble instruction/operands to hex representation.
258 SmallVector<MCFixup, 4> Fixups;
259 SmallVector<char, 16> CodeBytes;
260 raw_svector_ostream CodeStream(CodeBytes);
261
Tom Stellardb81f4aa2015-05-04 16:45:08 +0000262 auto &ObjStreamer = static_cast<MCObjectStreamer&>(*OutStreamer);
263 MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
Jim Grosbach91df21f2015-05-15 19:13:16 +0000264 InstEmitter.encodeInstruction(TmpInst, CodeStream, Fixups,
Eric Christopher7792e322015-01-30 23:24:40 +0000265 MF->getSubtarget<MCSubtargetInfo>());
Tom Stellarded699252013-10-12 05:02:51 +0000266 HexLines.resize(HexLines.size() + 1);
267 std::string &HexLine = HexLines.back();
268 raw_string_ostream HexStream(HexLine);
269
270 for (size_t i = 0; i < CodeBytes.size(); i += 4) {
271 unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
272 HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
273 }
274
275 DisasmStream.flush();
276 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
277 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000278 }
279}