blob: d25c9e6847161f975a746d9ccc4ad1c0fa15d912 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000629 if (!isPPC64) {
630 // These libcalls are not available in 32-bit.
631 setLibcallName(RTLIB::SHL_I128, nullptr);
632 setLibcallName(RTLIB::SRL_I128, nullptr);
633 setLibcallName(RTLIB::SRA_I128, nullptr);
634 }
635
Evan Cheng39e90022012-07-02 22:39:56 +0000636 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000637 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000638 setExceptionPointerRegister(PPC::X3);
639 setExceptionSelectorRegister(PPC::X4);
640 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000641 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000642 setExceptionPointerRegister(PPC::R3);
643 setExceptionSelectorRegister(PPC::R4);
644 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000645
Chris Lattnerf4184352006-03-01 04:57:39 +0000646 // We have target-specific dag combine patterns for the following nodes:
647 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000648 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000649 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000650 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000651 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000652 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000653 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000654 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000655
Hal Finkel46043ed2014-03-01 21:36:57 +0000656 setTargetDAGCombine(ISD::SIGN_EXTEND);
657 setTargetDAGCombine(ISD::ZERO_EXTEND);
658 setTargetDAGCombine(ISD::ANY_EXTEND);
659
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000661 setTargetDAGCombine(ISD::TRUNCATE);
662 setTargetDAGCombine(ISD::SETCC);
663 setTargetDAGCombine(ISD::SELECT_CC);
664 }
665
Hal Finkel2e103312013-04-03 04:01:11 +0000666 // Use reciprocal estimates.
667 if (TM.Options.UnsafeFPMath) {
668 setTargetDAGCombine(ISD::FDIV);
669 setTargetDAGCombine(ISD::FSQRT);
670 }
671
Dale Johannesen10432e52007-10-19 00:59:18 +0000672 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000673 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000674 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000675 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
676 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000677 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
678 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000679 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
680 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
681 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
682 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
683 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000684 }
685
Hal Finkel940ab932014-02-28 00:27:01 +0000686 // With 32 condition bits, we don't need to sink (and duplicate) compares
687 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000689 setHasMultipleConditionRegisters();
690
Hal Finkel65298572011-10-17 18:53:03 +0000691 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000692 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000693 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000696 // Temporary workaround for the inability of PPC64 JIT to handle jump
697 // tables.
698 setSupportJumpTables(false);
699
Eli Friedman30a49e92011-08-03 21:06:02 +0000700 setInsertFencesForAtomic(true);
701
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000702 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000703 setSchedulingPreference(Sched::Source);
704 else
705 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000706
Chris Lattnerf22556d2005-08-16 17:14:42 +0000707 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000708
709 // The Freescale cores does better with aggressive inlining of memcpy and
710 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000711 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
712 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000713 MaxStoresPerMemset = 32;
714 MaxStoresPerMemsetOptSize = 16;
715 MaxStoresPerMemcpy = 32;
716 MaxStoresPerMemcpyOptSize = 8;
717 MaxStoresPerMemmove = 32;
718 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000719
720 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000721 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000722}
723
Hal Finkel262a2242013-09-12 23:20:06 +0000724/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
725/// the desired ByVal argument alignment.
726static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
727 unsigned MaxMaxAlign) {
728 if (MaxAlign == MaxMaxAlign)
729 return;
730 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
731 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
732 MaxAlign = 32;
733 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
734 MaxAlign = 16;
735 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
736 unsigned EltAlign = 0;
737 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
738 if (EltAlign > MaxAlign)
739 MaxAlign = EltAlign;
740 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
741 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
742 unsigned EltAlign = 0;
743 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
744 if (EltAlign > MaxAlign)
745 MaxAlign = EltAlign;
746 if (MaxAlign == MaxMaxAlign)
747 break;
748 }
749 }
750}
751
Dale Johannesencbde4c22008-02-28 22:31:51 +0000752/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
753/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000754unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000755 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000756 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000757 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000758
759 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000760 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000761 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
762 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
763 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000764 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000765}
766
Chris Lattner347ed8a2006-01-09 23:52:17 +0000767const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
768 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000769 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000770 case PPCISD::FSEL: return "PPCISD::FSEL";
771 case PPCISD::FCFID: return "PPCISD::FCFID";
772 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
773 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000774 case PPCISD::FRE: return "PPCISD::FRE";
775 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::STFIWX: return "PPCISD::STFIWX";
777 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
778 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
779 case PPCISD::VPERM: return "PPCISD::VPERM";
780 case PPCISD::Hi: return "PPCISD::Hi";
781 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000782 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000783 case PPCISD::LOAD: return "PPCISD::LOAD";
784 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
786 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
787 case PPCISD::SRL: return "PPCISD::SRL";
788 case PPCISD::SRA: return "PPCISD::SRA";
789 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000790 case PPCISD::CALL: return "PPCISD::CALL";
791 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000792 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000793 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000795 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
796 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000797 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000798 case PPCISD::VCMP: return "PPCISD::VCMP";
799 case PPCISD::VCMPo: return "PPCISD::VCMPo";
800 case PPCISD::LBRX: return "PPCISD::LBRX";
801 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::LARX: return "PPCISD::LARX";
803 case PPCISD::STCX: return "PPCISD::STCX";
804 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000805 case PPCISD::BDNZ: return "PPCISD::BDNZ";
806 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000807 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000808 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000809 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000810 case PPCISD::CR6SET: return "PPCISD::CR6SET";
811 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000812 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
813 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
814 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000815 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000816 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
817 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000818 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000819 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
820 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
821 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000822 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
823 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
824 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
825 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
826 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000827 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000828 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000829 }
830}
831
Matt Arsenault758659232013-05-18 00:21:46 +0000832EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000833 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000834 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000835 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000836}
837
Chris Lattner4211ca92006-04-14 06:01:58 +0000838//===----------------------------------------------------------------------===//
839// Node matching predicates, for use by the tblgen matching code.
840//===----------------------------------------------------------------------===//
841
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000842/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000843static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000845 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000846 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000847 // Maybe this has already been legalized into the constant pool?
848 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000849 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000850 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000851 }
852 return false;
853}
854
Chris Lattnere8b83b42006-04-06 17:23:16 +0000855/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
856/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000857static bool isConstantOrUndef(int Op, int Val) {
858 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000859}
860
861/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
862/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000863bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
864 SelectionDAG &DAG) {
865 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000866 if (!isUnary) {
867 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000868 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000869 return false;
870 } else {
871 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000872 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
873 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000874 return false;
875 }
Chris Lattner1d338192006-04-06 18:26:28 +0000876 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000877}
878
879/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
880/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000881bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
882 SelectionDAG &DAG) {
883 unsigned j, k;
884 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
885 j = 0;
886 k = 1;
887 } else {
888 j = 2;
889 k = 3;
890 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000891 if (!isUnary) {
892 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000893 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
894 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
896 } else {
897 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000898 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
899 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
900 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
901 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000902 return false;
903 }
Chris Lattner1d338192006-04-06 18:26:28 +0000904 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000905}
906
Chris Lattnerf38e0332006-04-06 22:02:42 +0000907/// isVMerge - Common function, used to match vmrg* shuffles.
908///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000909static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000910 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000911 if (N->getValueType(0) != MVT::v16i8)
912 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000913 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
914 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000915
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000916 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
917 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000918 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000919 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000920 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000921 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000922 return false;
923 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000924 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000925}
926
927/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000928/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000929/// The ShuffleKind distinguishes between big-endian merges with two
930/// different inputs (0), either-endian merges with two identical inputs (1),
931/// and little-endian merges with two different inputs (2). For the latter,
932/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000933bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000934 unsigned ShuffleKind, SelectionDAG &DAG) {
Bill Schmidtf910a062014-06-10 14:35:01 +0000935 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000936 if (ShuffleKind == 1) // unary
937 return isVMerge(N, UnitSize, 0, 0);
938 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000939 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000940 else
941 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000942 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000943 if (ShuffleKind == 1) // unary
944 return isVMerge(N, UnitSize, 8, 8);
945 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000946 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000947 else
948 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000949 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000950}
951
952/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000953/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000954/// The ShuffleKind distinguishes between big-endian merges with two
955/// different inputs (0), either-endian merges with two identical inputs (1),
956/// and little-endian merges with two different inputs (2). For the latter,
957/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000958bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000959 unsigned ShuffleKind, SelectionDAG &DAG) {
Bill Schmidtf910a062014-06-10 14:35:01 +0000960 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000961 if (ShuffleKind == 1) // unary
962 return isVMerge(N, UnitSize, 8, 8);
963 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000964 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000965 else
966 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000967 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000968 if (ShuffleKind == 1) // unary
969 return isVMerge(N, UnitSize, 0, 0);
970 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000972 else
973 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000974 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000975}
976
977
Chris Lattner1d338192006-04-06 18:26:28 +0000978/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
979/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000980int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000981 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000982 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000983
984 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000985
Chris Lattner1d338192006-04-06 18:26:28 +0000986 // Find the first non-undef value in the shuffle mask.
987 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000988 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000989 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000990
Chris Lattner1d338192006-04-06 18:26:28 +0000991 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000992
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000993 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000994 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000995 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000996 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000997
Bill Schmidtf910a062014-06-10 14:35:01 +0000998 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
999
1000 ShiftAmt += i;
1001
1002 if (!isUnary) {
1003 // Check the rest of the elements to see if they are consecutive.
1004 for (++i; i != 16; ++i)
1005 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
1006 return -1;
1007 } else {
1008 // Check the rest of the elements to see if they are consecutive.
1009 for (++i; i != 16; ++i)
1010 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
1011 return -1;
1012 }
1013
1014 } else { // Big Endian
1015
1016 ShiftAmt -= i;
1017
1018 if (!isUnary) {
1019 // Check the rest of the elements to see if they are consecutive.
1020 for (++i; i != 16; ++i)
1021 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1022 return -1;
1023 } else {
1024 // Check the rest of the elements to see if they are consecutive.
1025 for (++i; i != 16; ++i)
1026 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1027 return -1;
1028 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001029 }
Chris Lattner1d338192006-04-06 18:26:28 +00001030 return ShiftAmt;
1031}
Chris Lattnerffc47562006-03-20 06:33:01 +00001032
1033/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1034/// specifies a splat of a single element that is suitable for input to
1035/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001036bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001037 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001038 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001039
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001040 // This is a splat operation if each element of the permute is the same, and
1041 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001042 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001043
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001044 // FIXME: Handle UNDEF elements too!
1045 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001046 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001047
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048 // Check that the indices are consecutive, in the case of a multi-byte element
1049 // splatted with a v16i8 mask.
1050 for (unsigned i = 1; i != EltSize; ++i)
1051 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001052 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001053
Chris Lattner95c7adc2006-04-04 17:25:31 +00001054 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001055 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001056 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001057 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001058 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001059 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001060 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001061}
1062
Evan Cheng581d2792007-07-30 07:51:22 +00001063/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1064/// are -0.0.
1065bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001066 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1067
1068 APInt APVal, APUndef;
1069 unsigned BitSize;
1070 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001071
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001072 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001073 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001074 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001075
Evan Cheng581d2792007-07-30 07:51:22 +00001076 return false;
1077}
1078
Chris Lattnerffc47562006-03-20 06:33:01 +00001079/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1080/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001081unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1082 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1084 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001085 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1086 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1087 else
1088 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001089}
1090
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001091/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001092/// by using a vspltis[bhw] instruction of the specified element size, return
1093/// the constant being splatted. The ByteSize field indicates the number of
1094/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001095SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001096 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001097
1098 // If ByteSize of the splat is bigger than the element size of the
1099 // build_vector, then we have a case where we are checking for a splat where
1100 // multiple elements of the buildvector are folded together into a single
1101 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1102 unsigned EltSize = 16/N->getNumOperands();
1103 if (EltSize < ByteSize) {
1104 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001105 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001106 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001107
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001108 // See if all of the elements in the buildvector agree across.
1109 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1110 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1111 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001112 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001113
Scott Michelcf0da6c2009-02-17 22:15:04 +00001114
Craig Topper062a2ba2014-04-25 05:30:21 +00001115 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001116 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1117 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001118 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001119 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001120
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001121 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1122 // either constant or undef values that are identical for each chunk. See
1123 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001124
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 // Check to see if all of the leading entries are either 0 or -1. If
1126 // neither, then this won't fit into the immediate field.
1127 bool LeadingZero = true;
1128 bool LeadingOnes = true;
1129 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001130 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001131
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001132 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1133 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1134 }
1135 // Finally, check the least significant entry.
1136 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001137 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001138 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001139 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001140 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001141 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001142 }
1143 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001144 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001145 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001146 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001147 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001148 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001150
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001151 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001152 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001153
Chris Lattner2771e2c2006-03-25 06:12:06 +00001154 // Check to see if this buildvec has a single non-undef value in its elements.
1155 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1156 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001157 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001158 OpVal = N->getOperand(i);
1159 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001160 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001161 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Craig Topper062a2ba2014-04-25 05:30:21 +00001163 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001164
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001165 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001166 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001167 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001168 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001170 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001171 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001172 }
1173
1174 // If the splat value is larger than the element value, then we can never do
1175 // this splat. The only case that we could fit the replicated bits into our
1176 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001177 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001178
Chris Lattner2771e2c2006-03-25 06:12:06 +00001179 // If the element value is larger than the splat value, cut it in half and
1180 // check to see if the two halves are equal. Continue doing this until we
1181 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1182 while (ValSizeInBytes > ByteSize) {
1183 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001184
Chris Lattner2771e2c2006-03-25 06:12:06 +00001185 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001186 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1187 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001188 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001189 }
1190
1191 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001192 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001193
Evan Chengb1ddc982006-03-26 09:52:32 +00001194 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001195 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001196
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001197 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001198 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001199 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001200 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001201}
1202
Chris Lattner4211ca92006-04-14 06:01:58 +00001203//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001204// Addressing Mode Selection
1205//===----------------------------------------------------------------------===//
1206
1207/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1208/// or 64-bit immediate, and if the value can be accurately represented as a
1209/// sign extension from a 16-bit value. If so, this returns true and the
1210/// immediate.
1211static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001212 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001213 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001214
Dan Gohmaneffb8942008-09-12 16:56:44 +00001215 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001216 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001217 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001218 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001219 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001220}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001221static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001222 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001223}
1224
1225
1226/// SelectAddressRegReg - Given the specified addressed, check to see if it
1227/// can be represented as an indexed [r+r] operation. Returns false if it
1228/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001229bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1230 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001231 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001232 short imm = 0;
1233 if (N.getOpcode() == ISD::ADD) {
1234 if (isIntS16Immediate(N.getOperand(1), imm))
1235 return false; // r+i
1236 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1237 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001238
Chris Lattnera801fced2006-11-08 02:15:41 +00001239 Base = N.getOperand(0);
1240 Index = N.getOperand(1);
1241 return true;
1242 } else if (N.getOpcode() == ISD::OR) {
1243 if (isIntS16Immediate(N.getOperand(1), imm))
1244 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001245
Chris Lattnera801fced2006-11-08 02:15:41 +00001246 // If this is an or of disjoint bitfields, we can codegen this as an add
1247 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1248 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001249 APInt LHSKnownZero, LHSKnownOne;
1250 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001251 DAG.computeKnownBits(N.getOperand(0),
1252 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001253
Dan Gohmanf19609a2008-02-27 01:23:58 +00001254 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001255 DAG.computeKnownBits(N.getOperand(1),
1256 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001257 // If all of the bits are known zero on the LHS or RHS, the add won't
1258 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001259 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001260 Base = N.getOperand(0);
1261 Index = N.getOperand(1);
1262 return true;
1263 }
1264 }
1265 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001266
Chris Lattnera801fced2006-11-08 02:15:41 +00001267 return false;
1268}
1269
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001270// If we happen to be doing an i64 load or store into a stack slot that has
1271// less than a 4-byte alignment, then the frame-index elimination may need to
1272// use an indexed load or store instruction (because the offset may not be a
1273// multiple of 4). The extra register needed to hold the offset comes from the
1274// register scavenger, and it is possible that the scavenger will need to use
1275// an emergency spill slot. As a result, we need to make sure that a spill slot
1276// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1277// stack slot.
1278static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1279 // FIXME: This does not handle the LWA case.
1280 if (VT != MVT::i64)
1281 return;
1282
Hal Finkel7ab3db52013-07-10 15:29:01 +00001283 // NOTE: We'll exclude negative FIs here, which come from argument
1284 // lowering, because there are no known test cases triggering this problem
1285 // using packed structures (or similar). We can remove this exclusion if
1286 // we find such a test case. The reason why this is so test-case driven is
1287 // because this entire 'fixup' is only to prevent crashes (from the
1288 // register scavenger) on not-really-valid inputs. For example, if we have:
1289 // %a = alloca i1
1290 // %b = bitcast i1* %a to i64*
1291 // store i64* a, i64 b
1292 // then the store should really be marked as 'align 1', but is not. If it
1293 // were marked as 'align 1' then the indexed form would have been
1294 // instruction-selected initially, and the problem this 'fixup' is preventing
1295 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001296 if (FrameIdx < 0)
1297 return;
1298
1299 MachineFunction &MF = DAG.getMachineFunction();
1300 MachineFrameInfo *MFI = MF.getFrameInfo();
1301
1302 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1303 if (Align >= 4)
1304 return;
1305
1306 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1307 FuncInfo->setHasNonRISpills();
1308}
1309
Chris Lattnera801fced2006-11-08 02:15:41 +00001310/// Returns true if the address N can be represented by a base register plus
1311/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001312/// represented as reg+reg. If Aligned is true, only accept displacements
1313/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001314bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001315 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001316 SelectionDAG &DAG,
1317 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001318 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001319 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001320 // If this can be more profitably realized as r+r, fail.
1321 if (SelectAddressRegReg(N, Disp, Base, DAG))
1322 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001323
Chris Lattnera801fced2006-11-08 02:15:41 +00001324 if (N.getOpcode() == ISD::ADD) {
1325 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001326 if (isIntS16Immediate(N.getOperand(1), imm) &&
1327 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001328 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001329 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1330 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001331 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 } else {
1333 Base = N.getOperand(0);
1334 }
1335 return true; // [r+i]
1336 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1337 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001338 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001339 && "Cannot handle constant offsets yet!");
1340 Disp = N.getOperand(1).getOperand(0); // The global address.
1341 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001342 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001343 Disp.getOpcode() == ISD::TargetConstantPool ||
1344 Disp.getOpcode() == ISD::TargetJumpTable);
1345 Base = N.getOperand(0);
1346 return true; // [&g+r]
1347 }
1348 } else if (N.getOpcode() == ISD::OR) {
1349 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001350 if (isIntS16Immediate(N.getOperand(1), imm) &&
1351 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 // If this is an or of disjoint bitfields, we can codegen this as an add
1353 // (for better address arithmetic) if the LHS and RHS of the OR are
1354 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001355 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001356 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001357
Dan Gohmanf19609a2008-02-27 01:23:58 +00001358 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001359 // If all of the bits are known zero on the LHS or RHS, the add won't
1360 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001361 if (FrameIndexSDNode *FI =
1362 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1363 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1364 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1365 } else {
1366 Base = N.getOperand(0);
1367 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001368 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001369 return true;
1370 }
1371 }
1372 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1373 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001374
Chris Lattnera801fced2006-11-08 02:15:41 +00001375 // If this address fits entirely in a 16-bit sext immediate field, codegen
1376 // this as "d, 0"
1377 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001378 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001379 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001380 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001381 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 return true;
1383 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001384
1385 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001386 if ((CN->getValueType(0) == MVT::i32 ||
1387 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1388 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001389 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001390
Chris Lattnera801fced2006-11-08 02:15:41 +00001391 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001392 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001393
Owen Anderson9f944592009-08-11 20:47:22 +00001394 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1395 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001396 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001397 return true;
1398 }
1399 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001400
Chris Lattnera801fced2006-11-08 02:15:41 +00001401 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001402 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001403 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001404 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1405 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 Base = N;
1407 return true; // [r+0]
1408}
1409
1410/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1411/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001412bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1413 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001414 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001415 // Check to see if we can easily represent this as an [r+r] address. This
1416 // will fail if it thinks that the address is more profitably represented as
1417 // reg+imm, e.g. where imm = 0.
1418 if (SelectAddressRegReg(N, Base, Index, DAG))
1419 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001420
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 // If the operand is an addition, always emit this as [r+r], since this is
1422 // better (for code size, and execution, as the memop does the add for free)
1423 // than emitting an explicit add.
1424 if (N.getOpcode() == ISD::ADD) {
1425 Base = N.getOperand(0);
1426 Index = N.getOperand(1);
1427 return true;
1428 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001429
Chris Lattnera801fced2006-11-08 02:15:41 +00001430 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001431 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001432 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001433 Index = N;
1434 return true;
1435}
1436
Chris Lattnera801fced2006-11-08 02:15:41 +00001437/// getPreIndexedAddressParts - returns true by value, base pointer and
1438/// offset pointer and addressing mode by reference if the node's address
1439/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001440bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1441 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001442 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001443 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001444 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001445
Ulrich Weigande90b0222013-03-22 14:58:48 +00001446 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001447 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001448 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001449 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001450 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1451 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001452 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001453 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001454 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001455 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001456 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001457 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001458 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001459 } else
1460 return false;
1461
Chris Lattner68371252006-11-14 01:38:31 +00001462 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001463 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001464 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001465
Ulrich Weigande90b0222013-03-22 14:58:48 +00001466 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1467
1468 // Common code will reject creating a pre-inc form if the base pointer
1469 // is a frame index, or if N is a store and the base pointer is either
1470 // the same as or a predecessor of the value being stored. Check for
1471 // those situations here, and try with swapped Base/Offset instead.
1472 bool Swap = false;
1473
1474 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1475 Swap = true;
1476 else if (!isLoad) {
1477 SDValue Val = cast<StoreSDNode>(N)->getValue();
1478 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1479 Swap = true;
1480 }
1481
1482 if (Swap)
1483 std::swap(Base, Offset);
1484
Hal Finkelca542be2012-06-20 15:43:03 +00001485 AM = ISD::PRE_INC;
1486 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001487 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001488
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001489 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001490 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001491 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001492 return false;
1493 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001494 // LDU/STU need an address with at least 4-byte alignment.
1495 if (Alignment < 4)
1496 return false;
1497
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001498 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001499 return false;
1500 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001501
Chris Lattnerb314b152006-11-11 00:08:42 +00001502 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001503 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1504 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001505 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001506 LD->getExtensionType() == ISD::SEXTLOAD &&
1507 isa<ConstantSDNode>(Offset))
1508 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001509 }
1510
Chris Lattnerce645542006-11-10 02:08:47 +00001511 AM = ISD::PRE_INC;
1512 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001513}
1514
1515//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001516// LowerOperation implementation
1517//===----------------------------------------------------------------------===//
1518
Chris Lattneredb9d842010-11-15 02:46:57 +00001519/// GetLabelAccessInfo - Return true if we should reference labels using a
1520/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1521static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001522 unsigned &LoOpFlags,
1523 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001524 HiOpFlags = PPCII::MO_HA;
1525 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001526
Hal Finkel3ee2af72014-07-18 23:29:49 +00001527 // Don't use the pic base if not in PIC relocation model.
1528 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1529
Chris Lattnerdd6df842010-11-15 03:13:19 +00001530 if (isPIC) {
1531 HiOpFlags |= PPCII::MO_PIC_FLAG;
1532 LoOpFlags |= PPCII::MO_PIC_FLAG;
1533 }
1534
1535 // If this is a reference to a global value that requires a non-lazy-ptr, make
1536 // sure that instruction lowering adds it.
1537 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1538 HiOpFlags |= PPCII::MO_NLP_FLAG;
1539 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001540
Chris Lattnerdd6df842010-11-15 03:13:19 +00001541 if (GV->hasHiddenVisibility()) {
1542 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1543 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1544 }
1545 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001546
Chris Lattneredb9d842010-11-15 02:46:57 +00001547 return isPIC;
1548}
1549
1550static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1551 SelectionDAG &DAG) {
1552 EVT PtrVT = HiPart.getValueType();
1553 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001554 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001555
1556 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1557 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001558
Chris Lattneredb9d842010-11-15 02:46:57 +00001559 // With PIC, the first instruction is actually "GR+hi(&G)".
1560 if (isPIC)
1561 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1562 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001563
Chris Lattneredb9d842010-11-15 02:46:57 +00001564 // Generate non-pic code that has direct accesses to the constant pool.
1565 // The address of the global is just (hi(&g)+lo(&g)).
1566 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1567}
1568
Scott Michelcf0da6c2009-02-17 22:15:04 +00001569SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001570 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001571 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001572 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001573 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001574
Roman Divackyace47072012-08-24 16:26:02 +00001575 // 64-bit SVR4 ABI code is always position-independent.
1576 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001577 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001578 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001579 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001580 DAG.getRegister(PPC::X2, MVT::i64));
1581 }
1582
Chris Lattneredb9d842010-11-15 02:46:57 +00001583 unsigned MOHiFlag, MOLoFlag;
1584 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001585
1586 if (isPIC && Subtarget.isSVR4ABI()) {
1587 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1588 PPCII::MO_PIC_FLAG);
1589 SDLoc DL(CP);
1590 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1591 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1592 }
1593
Chris Lattneredb9d842010-11-15 02:46:57 +00001594 SDValue CPIHi =
1595 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1596 SDValue CPILo =
1597 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1598 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001599}
1600
Dan Gohman21cea8a2010-04-17 15:26:15 +00001601SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001602 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001603 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001604
Roman Divackyace47072012-08-24 16:26:02 +00001605 // 64-bit SVR4 ABI code is always position-independent.
1606 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001607 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001608 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001609 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001610 DAG.getRegister(PPC::X2, MVT::i64));
1611 }
1612
Chris Lattneredb9d842010-11-15 02:46:57 +00001613 unsigned MOHiFlag, MOLoFlag;
1614 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001615
1616 if (isPIC && Subtarget.isSVR4ABI()) {
1617 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1618 PPCII::MO_PIC_FLAG);
1619 SDLoc DL(GA);
1620 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1621 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1622 }
1623
Chris Lattneredb9d842010-11-15 02:46:57 +00001624 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1625 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1626 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001627}
1628
Dan Gohman21cea8a2010-04-17 15:26:15 +00001629SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1630 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001631 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001632
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001633 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001634
Chris Lattneredb9d842010-11-15 02:46:57 +00001635 unsigned MOHiFlag, MOLoFlag;
1636 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001637 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1638 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001639 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1640}
1641
Roman Divackye3f15c982012-06-04 17:36:38 +00001642SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1643 SelectionDAG &DAG) const {
1644
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001645 // FIXME: TLS addresses currently use medium model code sequences,
1646 // which is the most useful form. Eventually support for small and
1647 // large models could be added if users need it, at the cost of
1648 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001649 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001650 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001651 const GlobalValue *GV = GA->getGlobal();
1652 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001653 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001654
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001655 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001656
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001657 if (Model == TLSModel::LocalExec) {
1658 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001659 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001660 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001661 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001662 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1663 is64bit ? MVT::i64 : MVT::i32);
1664 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1665 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1666 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001667
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001668 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001669 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001670 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1671 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001672 SDValue GOTPtr;
1673 if (is64bit) {
1674 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1675 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1676 PtrVT, GOTReg, TGA);
1677 } else
1678 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001679 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001680 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001681 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001682 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001683
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001684 if (Model == TLSModel::GeneralDynamic) {
1685 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001686 SDValue GOTPtr;
1687 if (is64bit) {
1688 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1689 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1690 GOTReg, TGA);
1691 } else {
1692 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1693 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001694 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001695 GOTPtr, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001696
1697 // We need a chain node, and don't have one handy. The underlying
1698 // call has no side effects, so using the function entry node
1699 // suffices.
1700 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001701 Chain = DAG.getCopyToReg(Chain, dl,
1702 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1703 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1704 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001705 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1706 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001707 // The return value from GET_TLS_ADDR really is in X3 already, but
1708 // some hacks are needed here to tie everything together. The extra
1709 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001710 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
1711 return DAG.getCopyFromReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, PtrVT);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001712 }
1713
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001714 if (Model == TLSModel::LocalDynamic) {
1715 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001716 SDValue GOTPtr;
1717 if (is64bit) {
1718 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1719 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1720 GOTReg, TGA);
1721 } else {
1722 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1723 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001724 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001725 GOTPtr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001726
1727 // We need a chain node, and don't have one handy. The underlying
1728 // call has no side effects, so using the function entry node
1729 // suffices.
1730 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001731 Chain = DAG.getCopyToReg(Chain, dl,
1732 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1733 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1734 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001735 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1736 PtrVT, ParmReg, TGA);
1737 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1738 // some hacks are needed here to tie everything together. The extra
1739 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001740 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001741 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001742 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001743 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1744 }
1745
1746 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001747}
1748
Chris Lattneredb9d842010-11-15 02:46:57 +00001749SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1750 SelectionDAG &DAG) const {
1751 EVT PtrVT = Op.getValueType();
1752 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001753 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001754 const GlobalValue *GV = GSDN->getGlobal();
1755
Chris Lattneredb9d842010-11-15 02:46:57 +00001756 // 64-bit SVR4 ABI code is always position-independent.
1757 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001758 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001759 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1760 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1761 DAG.getRegister(PPC::X2, MVT::i64));
1762 }
1763
Chris Lattnerdd6df842010-11-15 03:13:19 +00001764 unsigned MOHiFlag, MOLoFlag;
1765 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001766
Hal Finkel3ee2af72014-07-18 23:29:49 +00001767 if (isPIC && Subtarget.isSVR4ABI()) {
1768 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1769 GSDN->getOffset(),
1770 PPCII::MO_PIC_FLAG);
1771 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1772 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1773 }
1774
Chris Lattnerdd6df842010-11-15 03:13:19 +00001775 SDValue GAHi =
1776 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1777 SDValue GALo =
1778 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001779
Chris Lattnerdd6df842010-11-15 03:13:19 +00001780 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001781
Chris Lattnerdd6df842010-11-15 03:13:19 +00001782 // If the global reference is actually to a non-lazy-pointer, we have to do an
1783 // extra load to get the address of the global.
1784 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1785 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001786 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001787 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001788}
1789
Dan Gohman21cea8a2010-04-17 15:26:15 +00001790SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001791 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001792 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001793
Hal Finkel777c9dd2014-03-29 16:04:40 +00001794 if (Op.getValueType() == MVT::v2i64) {
1795 // When the operands themselves are v2i64 values, we need to do something
1796 // special because VSX has no underlying comparison operations for these.
1797 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1798 // Equality can be handled by casting to the legal type for Altivec
1799 // comparisons, everything else needs to be expanded.
1800 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1801 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1802 DAG.getSetCC(dl, MVT::v4i32,
1803 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1804 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1805 CC));
1806 }
1807
1808 return SDValue();
1809 }
1810
1811 // We handle most of these in the usual way.
1812 return Op;
1813 }
1814
Chris Lattner4211ca92006-04-14 06:01:58 +00001815 // If we're comparing for equality to zero, expose the fact that this is
1816 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1817 // fold the new nodes.
1818 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1819 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001820 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001821 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001822 if (VT.bitsLT(MVT::i32)) {
1823 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001824 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001825 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001826 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001827 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1828 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001829 DAG.getConstant(Log2b, MVT::i32));
1830 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001831 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001832 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001833 // optimized. FIXME: revisit this when we can custom lower all setcc
1834 // optimizations.
1835 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001836 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001837 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001838
Chris Lattner4211ca92006-04-14 06:01:58 +00001839 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001840 // by xor'ing the rhs with the lhs, which is faster than setting a
1841 // condition register, reading it back out, and masking the correct bit. The
1842 // normal approach here uses sub to do this instead of xor. Using xor exposes
1843 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001844 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001845 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001846 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001847 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001848 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001849 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001850 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001851 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001852}
1853
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001854SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001855 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001856 SDNode *Node = Op.getNode();
1857 EVT VT = Node->getValueType(0);
1858 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1859 SDValue InChain = Node->getOperand(0);
1860 SDValue VAListPtr = Node->getOperand(1);
1861 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001862 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001863
Roman Divacky4394e682011-06-28 15:30:42 +00001864 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1865
1866 // gpr_index
1867 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1868 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001869 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001870 InChain = GprIndex.getValue(1);
1871
1872 if (VT == MVT::i64) {
1873 // Check if GprIndex is even
1874 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1875 DAG.getConstant(1, MVT::i32));
1876 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1877 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1878 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1879 DAG.getConstant(1, MVT::i32));
1880 // Align GprIndex to be even if it isn't
1881 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1882 GprIndex);
1883 }
1884
1885 // fpr index is 1 byte after gpr
1886 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1887 DAG.getConstant(1, MVT::i32));
1888
1889 // fpr
1890 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1891 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001892 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001893 InChain = FprIndex.getValue(1);
1894
1895 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1896 DAG.getConstant(8, MVT::i32));
1897
1898 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1899 DAG.getConstant(4, MVT::i32));
1900
1901 // areas
1902 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001903 MachinePointerInfo(), false, false,
1904 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001905 InChain = OverflowArea.getValue(1);
1906
1907 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001908 MachinePointerInfo(), false, false,
1909 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001910 InChain = RegSaveArea.getValue(1);
1911
1912 // select overflow_area if index > 8
1913 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1914 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1915
Roman Divacky4394e682011-06-28 15:30:42 +00001916 // adjustment constant gpr_index * 4/8
1917 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1918 VT.isInteger() ? GprIndex : FprIndex,
1919 DAG.getConstant(VT.isInteger() ? 4 : 8,
1920 MVT::i32));
1921
1922 // OurReg = RegSaveArea + RegConstant
1923 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1924 RegConstant);
1925
1926 // Floating types are 32 bytes into RegSaveArea
1927 if (VT.isFloatingPoint())
1928 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1929 DAG.getConstant(32, MVT::i32));
1930
1931 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1932 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1933 VT.isInteger() ? GprIndex : FprIndex,
1934 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1935 MVT::i32));
1936
1937 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1938 VT.isInteger() ? VAListPtr : FprPtr,
1939 MachinePointerInfo(SV),
1940 MVT::i8, false, false, 0);
1941
1942 // determine if we should load from reg_save_area or overflow_area
1943 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1944
1945 // increase overflow_area by 4/8 if gpr/fpr > 8
1946 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1947 DAG.getConstant(VT.isInteger() ? 4 : 8,
1948 MVT::i32));
1949
1950 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1951 OverflowAreaPlusN);
1952
1953 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1954 OverflowAreaPtr,
1955 MachinePointerInfo(),
1956 MVT::i32, false, false, 0);
1957
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001958 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001959 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001960}
1961
Roman Divackyc3825df2013-07-25 21:36:47 +00001962SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1963 const PPCSubtarget &Subtarget) const {
1964 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1965
1966 // We have to copy the entire va_list struct:
1967 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1968 return DAG.getMemcpy(Op.getOperand(0), Op,
1969 Op.getOperand(1), Op.getOperand(2),
1970 DAG.getConstant(12, MVT::i32), 8, false, true,
1971 MachinePointerInfo(), MachinePointerInfo());
1972}
1973
Duncan Sandsa0984362011-09-06 13:37:06 +00001974SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1975 SelectionDAG &DAG) const {
1976 return Op.getOperand(0);
1977}
1978
1979SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1980 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001981 SDValue Chain = Op.getOperand(0);
1982 SDValue Trmp = Op.getOperand(1); // trampoline
1983 SDValue FPtr = Op.getOperand(2); // nested function
1984 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001985 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001986
Owen Anderson53aa7a92009-08-10 22:56:29 +00001987 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001988 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001989 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001990 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001991 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001992
Scott Michelcf0da6c2009-02-17 22:15:04 +00001993 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001994 TargetLowering::ArgListEntry Entry;
1995
1996 Entry.Ty = IntPtrTy;
1997 Entry.Node = Trmp; Args.push_back(Entry);
1998
1999 // TrampSize == (isPPC64 ? 48 : 40);
2000 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002001 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002002 Args.push_back(Entry);
2003
2004 Entry.Node = FPtr; Args.push_back(Entry);
2005 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002006
Bill Wendling95e1af22008-09-17 00:30:57 +00002007 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002008 TargetLowering::CallLoweringInfo CLI(DAG);
2009 CLI.setDebugLoc(dl).setChain(Chain)
2010 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002011 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2012 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002013
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002014 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002015 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002016}
2017
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002018SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002019 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002020 MachineFunction &MF = DAG.getMachineFunction();
2021 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2022
Andrew Trickef9de2a2013-05-25 02:42:55 +00002023 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002024
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002025 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002026 // vastart just stores the address of the VarArgsFrameIndex slot into the
2027 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002028 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002029 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002030 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002031 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2032 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002033 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002034 }
2035
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002036 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002037 // We suppose the given va_list is already allocated.
2038 //
2039 // typedef struct {
2040 // char gpr; /* index into the array of 8 GPRs
2041 // * stored in the register save area
2042 // * gpr=0 corresponds to r3,
2043 // * gpr=1 to r4, etc.
2044 // */
2045 // char fpr; /* index into the array of 8 FPRs
2046 // * stored in the register save area
2047 // * fpr=0 corresponds to f1,
2048 // * fpr=1 to f2, etc.
2049 // */
2050 // char *overflow_arg_area;
2051 // /* location on stack that holds
2052 // * the next overflow argument
2053 // */
2054 // char *reg_save_area;
2055 // /* where r3:r10 and f1:f8 (if saved)
2056 // * are stored
2057 // */
2058 // } va_list[1];
2059
2060
Dan Gohman31ae5862010-04-17 14:41:14 +00002061 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2062 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002063
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002064
Owen Anderson53aa7a92009-08-10 22:56:29 +00002065 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002066
Dan Gohman31ae5862010-04-17 14:41:14 +00002067 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2068 PtrVT);
2069 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2070 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002071
Duncan Sands13237ac2008-06-06 12:08:01 +00002072 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002073 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002074
Duncan Sands13237ac2008-06-06 12:08:01 +00002075 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002076 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002077
2078 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002079 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002080
Dan Gohman2d489b52008-02-06 22:27:42 +00002081 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002082
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002083 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002084 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002085 Op.getOperand(1),
2086 MachinePointerInfo(SV),
2087 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002088 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002089 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002090 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002091
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002092 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002093 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002094 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2095 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002096 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002097 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002098 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002099
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002100 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002101 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002102 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2103 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002104 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002105 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002106 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002107
2108 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002109 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2110 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002111 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002112
Chris Lattner4211ca92006-04-14 06:01:58 +00002113}
2114
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002115#include "PPCGenCallingConv.inc"
2116
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002117// Function whose sole purpose is to kill compiler warnings
2118// stemming from unused functions included from PPCGenCallingConv.inc.
2119CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002120 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002121}
2122
Bill Schmidt230b4512013-06-12 16:39:22 +00002123bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2124 CCValAssign::LocInfo &LocInfo,
2125 ISD::ArgFlagsTy &ArgFlags,
2126 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002127 return true;
2128}
2129
Bill Schmidt230b4512013-06-12 16:39:22 +00002130bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2131 MVT &LocVT,
2132 CCValAssign::LocInfo &LocInfo,
2133 ISD::ArgFlagsTy &ArgFlags,
2134 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002135 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002136 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2137 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2138 };
2139 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002140
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002141 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2142
2143 // Skip one register if the first unallocated register has an even register
2144 // number and there are still argument registers available which have not been
2145 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2146 // need to skip a register if RegNum is odd.
2147 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2148 State.AllocateReg(ArgRegs[RegNum]);
2149 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002150
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002151 // Always return false here, as this function only makes sure that the first
2152 // unallocated register has an odd register number and does not actually
2153 // allocate a register for the current argument.
2154 return false;
2155}
2156
Bill Schmidt230b4512013-06-12 16:39:22 +00002157bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2158 MVT &LocVT,
2159 CCValAssign::LocInfo &LocInfo,
2160 ISD::ArgFlagsTy &ArgFlags,
2161 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002162 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002163 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2164 PPC::F8
2165 };
2166
2167 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002168
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002169 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2170
2171 // If there is only one Floating-point register left we need to put both f64
2172 // values of a split ppc_fp128 value on the stack.
2173 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2174 State.AllocateReg(ArgRegs[RegNum]);
2175 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002176
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002177 // Always return false here, as this function only makes sure that the two f64
2178 // values a ppc_fp128 value is split into are both passed in registers or both
2179 // passed on the stack and does not actually allocate a register for the
2180 // current argument.
2181 return false;
2182}
2183
Chris Lattner43df5b32007-02-25 05:34:32 +00002184/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002185/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002186static const MCPhysReg *GetFPR() {
2187 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002188 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002189 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002190 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002191
Chris Lattner43df5b32007-02-25 05:34:32 +00002192 return FPR;
2193}
2194
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002195/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2196/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002197static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002198 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002199 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002200 if (Flags.isByVal())
2201 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002202
2203 // Round up to multiples of the pointer size, except for array members,
2204 // which are always packed.
2205 if (!Flags.isInConsecutiveRegs())
2206 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002207
2208 return ArgSize;
2209}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002210
2211/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2212/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002213static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2214 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002215 unsigned PtrByteSize) {
2216 unsigned Align = PtrByteSize;
2217
2218 // Altivec parameters are padded to a 16 byte boundary.
2219 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2220 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2221 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2222 Align = 16;
2223
2224 // ByVal parameters are aligned as requested.
2225 if (Flags.isByVal()) {
2226 unsigned BVAlign = Flags.getByValAlign();
2227 if (BVAlign > PtrByteSize) {
2228 if (BVAlign % PtrByteSize != 0)
2229 llvm_unreachable(
2230 "ByVal alignment is not a multiple of the pointer size");
2231
2232 Align = BVAlign;
2233 }
2234 }
2235
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002236 // Array members are always packed to their original alignment.
2237 if (Flags.isInConsecutiveRegs()) {
2238 // If the array member was split into multiple registers, the first
2239 // needs to be aligned to the size of the full type. (Except for
2240 // ppcf128, which is only aligned as its f64 components.)
2241 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2242 Align = OrigVT.getStoreSize();
2243 else
2244 Align = ArgVT.getStoreSize();
2245 }
2246
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002247 return Align;
2248}
2249
Ulrich Weigand8658f172014-07-20 23:43:15 +00002250/// CalculateStackSlotUsed - Return whether this argument will use its
2251/// stack slot (instead of being passed in registers). ArgOffset,
2252/// AvailableFPRs, and AvailableVRs must hold the current argument
2253/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002254static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2255 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002256 unsigned PtrByteSize,
2257 unsigned LinkageSize,
2258 unsigned ParamAreaSize,
2259 unsigned &ArgOffset,
2260 unsigned &AvailableFPRs,
2261 unsigned &AvailableVRs) {
2262 bool UseMemory = false;
2263
2264 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002265 unsigned Align =
2266 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002267 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2268 // If there's no space left in the argument save area, we must
2269 // use memory (this check also catches zero-sized arguments).
2270 if (ArgOffset >= LinkageSize + ParamAreaSize)
2271 UseMemory = true;
2272
2273 // Allocate argument on the stack.
2274 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002275 if (Flags.isInConsecutiveRegsLast())
2276 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002277 // If we overran the argument save area, we must use memory
2278 // (this check catches arguments passed partially in memory)
2279 if (ArgOffset > LinkageSize + ParamAreaSize)
2280 UseMemory = true;
2281
2282 // However, if the argument is actually passed in an FPR or a VR,
2283 // we don't use memory after all.
2284 if (!Flags.isByVal()) {
2285 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2286 if (AvailableFPRs > 0) {
2287 --AvailableFPRs;
2288 return false;
2289 }
2290 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2291 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2292 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2293 if (AvailableVRs > 0) {
2294 --AvailableVRs;
2295 return false;
2296 }
2297 }
2298
2299 return UseMemory;
2300}
2301
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002302/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2303/// ensure minimum alignment required for target.
2304static unsigned EnsureStackAlignment(const TargetMachine &Target,
2305 unsigned NumBytes) {
2306 unsigned TargetAlign = Target.getFrameLowering()->getStackAlignment();
2307 unsigned AlignMask = TargetAlign - 1;
2308 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2309 return NumBytes;
2310}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002311
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002312SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002313PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002314 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002315 const SmallVectorImpl<ISD::InputArg>
2316 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002317 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002318 SmallVectorImpl<SDValue> &InVals)
2319 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002320 if (Subtarget.isSVR4ABI()) {
2321 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002322 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2323 dl, DAG, InVals);
2324 else
2325 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2326 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002327 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002328 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2329 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002330 }
2331}
2332
2333SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002334PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002335 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002336 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002337 const SmallVectorImpl<ISD::InputArg>
2338 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002339 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002340 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002341
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002342 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002343 // +-----------------------------------+
2344 // +--> | Back chain |
2345 // | +-----------------------------------+
2346 // | | Floating-point register save area |
2347 // | +-----------------------------------+
2348 // | | General register save area |
2349 // | +-----------------------------------+
2350 // | | CR save word |
2351 // | +-----------------------------------+
2352 // | | VRSAVE save word |
2353 // | +-----------------------------------+
2354 // | | Alignment padding |
2355 // | +-----------------------------------+
2356 // | | Vector register save area |
2357 // | +-----------------------------------+
2358 // | | Local variable space |
2359 // | +-----------------------------------+
2360 // | | Parameter list area |
2361 // | +-----------------------------------+
2362 // | | LR save word |
2363 // | +-----------------------------------+
2364 // SP--> +--- | Back chain |
2365 // +-----------------------------------+
2366 //
2367 // Specifications:
2368 // System V Application Binary Interface PowerPC Processor Supplement
2369 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002370
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002371 MachineFunction &MF = DAG.getMachineFunction();
2372 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002373 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002374
Owen Anderson53aa7a92009-08-10 22:56:29 +00002375 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002376 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002377 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2378 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002379 unsigned PtrByteSize = 4;
2380
2381 // Assign locations to all of the incoming arguments.
2382 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002383 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002384 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002385
2386 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002387 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002388 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002389
Bill Schmidtef17c142013-02-06 17:33:58 +00002390 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002391
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002392 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2393 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002394
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002395 // Arguments stored in registers.
2396 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002397 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002398 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002399
Owen Anderson9f944592009-08-11 20:47:22 +00002400 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002401 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002402 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002403 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002404 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002405 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002406 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002407 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002408 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002409 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002410 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002411 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002412 RC = &PPC::VSFRCRegClass;
2413 else
2414 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002415 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002416 case MVT::v16i8:
2417 case MVT::v8i16:
2418 case MVT::v4i32:
2419 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002420 RC = &PPC::VRRCRegClass;
2421 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002422 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002423 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002424 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002425 break;
2426 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002427
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002428 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002429 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002430 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2431 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2432
2433 if (ValVT == MVT::i1)
2434 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002435
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002436 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002437 } else {
2438 // Argument stored in memory.
2439 assert(VA.isMemLoc());
2440
Hal Finkel940ab932014-02-28 00:27:01 +00002441 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002442 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002443 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002444
2445 // Create load nodes to retrieve arguments from the stack.
2446 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002447 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2448 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002449 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002450 }
2451 }
2452
2453 // Assign locations to all of the incoming aggregate by value arguments.
2454 // Aggregates passed by value are stored in the local variable space of the
2455 // caller's stack frame, right above the parameter list area.
2456 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002457 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002458 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002459
2460 // Reserve stack space for the allocations in CCInfo.
2461 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2462
Bill Schmidtef17c142013-02-06 17:33:58 +00002463 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002464
2465 // Area that is at least reserved in the caller of this function.
2466 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002467 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002468
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002469 // Set the size that is at least reserved in caller of this function. Tail
2470 // call optimized function's reserved stack space needs to be aligned so that
2471 // taking the difference between two stack areas will result in an aligned
2472 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002473 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2474 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002475
2476 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002477
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002478 // If the function takes variable number of arguments, make a frame index for
2479 // the start of the first vararg value... for expansion of llvm.va_start.
2480 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002481 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002482 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2483 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2484 };
2485 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2486
Craig Topper840beec2014-04-04 05:16:06 +00002487 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2489 PPC::F8
2490 };
2491 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2492
Dan Gohman31ae5862010-04-17 14:41:14 +00002493 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2494 NumGPArgRegs));
2495 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2496 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002497
2498 // Make room for NumGPArgRegs and NumFPArgRegs.
2499 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002500 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002501
Dan Gohman31ae5862010-04-17 14:41:14 +00002502 FuncInfo->setVarArgsStackOffset(
2503 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002504 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002505
Dan Gohman31ae5862010-04-17 14:41:14 +00002506 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2507 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002508
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002509 // The fixed integer arguments of a variadic function are stored to the
2510 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2511 // the result of va_next.
2512 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2513 // Get an existing live-in vreg, or add a new one.
2514 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2515 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002516 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002517
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002518 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002519 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2520 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002521 MemOps.push_back(Store);
2522 // Increment the address by four for the next argument to store
2523 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2524 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2525 }
2526
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002527 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2528 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002529 // The double arguments are stored to the VarArgsFrameIndex
2530 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002531 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2532 // Get an existing live-in vreg, or add a new one.
2533 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2534 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002535 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002536
Owen Anderson9f944592009-08-11 20:47:22 +00002537 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002538 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2539 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002540 MemOps.push_back(Store);
2541 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002542 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002543 PtrVT);
2544 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2545 }
2546 }
2547
2548 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002549 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002550
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002551 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002552}
2553
Bill Schmidt57d6de52012-10-23 15:51:16 +00002554// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2555// value to MVT::i64 and then truncate to the correct register size.
2556SDValue
2557PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2558 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002559 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002560 if (Flags.isSExt())
2561 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2562 DAG.getValueType(ObjectVT));
2563 else if (Flags.isZExt())
2564 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2565 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002566
Hal Finkel940ab932014-02-28 00:27:01 +00002567 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002568}
2569
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002570SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002571PPCTargetLowering::LowerFormalArguments_64SVR4(
2572 SDValue Chain,
2573 CallingConv::ID CallConv, bool isVarArg,
2574 const SmallVectorImpl<ISD::InputArg>
2575 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002576 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002577 SmallVectorImpl<SDValue> &InVals) const {
2578 // TODO: add description of PPC stack frame format, or at least some docs.
2579 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002580 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002581 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002582 MachineFunction &MF = DAG.getMachineFunction();
2583 MachineFrameInfo *MFI = MF.getFrameInfo();
2584 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2585
2586 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2587 // Potential tail calls could cause overwriting of argument stack slots.
2588 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2589 (CallConv == CallingConv::Fast));
2590 unsigned PtrByteSize = 8;
2591
Ulrich Weigand8658f172014-07-20 23:43:15 +00002592 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2593 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002594
Craig Topper840beec2014-04-04 05:16:06 +00002595 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002596 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2597 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2598 };
2599
Craig Topper840beec2014-04-04 05:16:06 +00002600 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002601
Craig Topper840beec2014-04-04 05:16:06 +00002602 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002603 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2604 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2605 };
Craig Topper840beec2014-04-04 05:16:06 +00002606 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002607 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2608 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2609 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002610
2611 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2612 const unsigned Num_FPR_Regs = 13;
2613 const unsigned Num_VR_Regs = array_lengthof(VR);
2614
Ulrich Weigand8658f172014-07-20 23:43:15 +00002615 // Do a first pass over the arguments to determine whether the ABI
2616 // guarantees that our caller has allocated the parameter save area
2617 // on its stack frame. In the ELFv1 ABI, this is always the case;
2618 // in the ELFv2 ABI, it is true if this is a vararg function or if
2619 // any parameter is located in a stack slot.
2620
2621 bool HasParameterArea = !isELFv2ABI || isVarArg;
2622 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2623 unsigned NumBytes = LinkageSize;
2624 unsigned AvailableFPRs = Num_FPR_Regs;
2625 unsigned AvailableVRs = Num_VR_Regs;
2626 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002627 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002628 PtrByteSize, LinkageSize, ParamAreaSize,
2629 NumBytes, AvailableFPRs, AvailableVRs))
2630 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002631
2632 // Add DAG nodes to load the arguments or copy them out of registers. On
2633 // entry to a function on PPC, the arguments start after the linkage area,
2634 // although the first ones are often in registers.
2635
Ulrich Weigand8658f172014-07-20 23:43:15 +00002636 unsigned ArgOffset = LinkageSize;
2637 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002638 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002639 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002640 unsigned CurArgIdx = 0;
2641 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002642 SDValue ArgVal;
2643 bool needsLoad = false;
2644 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002645 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002646 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002647 unsigned ArgSize = ObjSize;
2648 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002649 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2650 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002651
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002652 /* Respect alignment of argument on the stack. */
2653 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002654 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002655 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002656 unsigned CurArgOffset = ArgOffset;
2657
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002658 /* Compute GPR index associated with argument offset. */
2659 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2660 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002661
2662 // FIXME the codegen can be much improved in some cases.
2663 // We do not have to keep everything in memory.
2664 if (Flags.isByVal()) {
2665 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2666 ObjSize = Flags.getByValSize();
2667 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002668 // Empty aggregate parameters do not take up registers. Examples:
2669 // struct { } a;
2670 // union { } b;
2671 // int c[0];
2672 // etc. However, we have to provide a place-holder in InVals, so
2673 // pretend we have an 8-byte item at the current address for that
2674 // purpose.
2675 if (!ObjSize) {
2676 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2677 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2678 InVals.push_back(FIN);
2679 continue;
2680 }
Hal Finkel262a2242013-09-12 23:20:06 +00002681
Ulrich Weigand24195972014-07-20 22:36:52 +00002682 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002683 // by the argument. If the argument is (fully or partially) on
2684 // the stack, or if the argument is fully in registers but the
2685 // caller has allocated the parameter save anyway, we can refer
2686 // directly to the caller's stack frame. Otherwise, create a
2687 // local copy in our own frame.
2688 int FI;
2689 if (HasParameterArea ||
2690 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
2691 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, true);
2692 else
2693 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002694 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002695
Ulrich Weigand24195972014-07-20 22:36:52 +00002696 // Handle aggregates smaller than 8 bytes.
2697 if (ObjSize < PtrByteSize) {
2698 // The value of the object is its address, which differs from the
2699 // address of the enclosing doubleword on big-endian systems.
2700 SDValue Arg = FIN;
2701 if (!isLittleEndian) {
2702 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2703 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2704 }
2705 InVals.push_back(Arg);
2706
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002707 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002708 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002709 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002710 SDValue Store;
2711
2712 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2713 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2714 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002715 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002716 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002717 ObjType, false, false, 0);
2718 } else {
2719 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2720 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002721 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002722 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002723 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002724 false, false, 0);
2725 }
2726
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002727 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002728 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002729 // Whether we copied from a register or not, advance the offset
2730 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002731 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002732 continue;
2733 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002734
Ulrich Weigand24195972014-07-20 22:36:52 +00002735 // The value of the object is its address, which is the address of
2736 // its first stack doubleword.
2737 InVals.push_back(FIN);
2738
2739 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002740 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002741 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002742 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002743
2744 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2745 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2746 SDValue Addr = FIN;
2747 if (j) {
2748 SDValue Off = DAG.getConstant(j, PtrVT);
2749 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002750 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002751 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2752 MachinePointerInfo(FuncArg, j),
2753 false, false, 0);
2754 MemOps.push_back(Store);
2755 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002756 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002757 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002758 continue;
2759 }
2760
2761 switch (ObjectVT.getSimpleVT().SimpleTy) {
2762 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002763 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002764 case MVT::i32:
2765 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002766 // These can be scalar arguments or elements of an integer array type
2767 // passed directly. Clang may use those instead of "byval" aggregate
2768 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002769 if (GPR_idx != Num_GPR_Regs) {
2770 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2771 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2772
Hal Finkel940ab932014-02-28 00:27:01 +00002773 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002774 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2775 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002776 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002777 } else {
2778 needsLoad = true;
2779 ArgSize = PtrByteSize;
2780 }
2781 ArgOffset += 8;
2782 break;
2783
2784 case MVT::f32:
2785 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002786 // These can be scalar arguments or elements of a float array type
2787 // passed directly. The latter are used to implement ELFv2 homogenous
2788 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002789 if (FPR_idx != Num_FPR_Regs) {
2790 unsigned VReg;
2791
2792 if (ObjectVT == MVT::f32)
2793 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2794 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002795 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002796 &PPC::VSFRCRegClass :
2797 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002798
2799 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2800 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002801 } else if (GPR_idx != Num_GPR_Regs) {
2802 // This can only ever happen in the presence of f32 array types,
2803 // since otherwise we never run out of FPRs before running out
2804 // of GPRs.
2805 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2806 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2807
2808 if (ObjectVT == MVT::f32) {
2809 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2810 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2811 DAG.getConstant(32, MVT::i32));
2812 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2813 }
2814
2815 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002816 } else {
2817 needsLoad = true;
2818 }
2819
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002820 // When passing an array of floats, the array occupies consecutive
2821 // space in the argument area; only round up to the next doubleword
2822 // at the end of the array. Otherwise, each float takes 8 bytes.
2823 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2824 ArgOffset += ArgSize;
2825 if (Flags.isInConsecutiveRegsLast())
2826 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002827 break;
2828 case MVT::v4f32:
2829 case MVT::v4i32:
2830 case MVT::v8i16:
2831 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002832 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002833 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002834 // These can be scalar arguments or elements of a vector array type
2835 // passed directly. The latter are used to implement ELFv2 homogenous
2836 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002837 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002838 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2839 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2840 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002841 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002842 ++VR_idx;
2843 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002844 needsLoad = true;
2845 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002846 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002847 break;
2848 }
2849
2850 // We need to load the argument to a virtual register if we determined
2851 // above that we ran out of physical registers of the appropriate type.
2852 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002853 if (ObjSize < ArgSize && !isLittleEndian)
2854 CurArgOffset += ArgSize - ObjSize;
2855 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002856 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2857 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2858 false, false, false, 0);
2859 }
2860
2861 InVals.push_back(ArgVal);
2862 }
2863
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002864 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002865 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002866 if (HasParameterArea)
2867 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2868 else
2869 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002870
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002871 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002872 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002873 // taking the difference between two stack areas will result in an aligned
2874 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002875 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2876 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002877
2878 // If the function takes variable number of arguments, make a frame index for
2879 // the start of the first vararg value... for expansion of llvm.va_start.
2880 if (isVarArg) {
2881 int Depth = ArgOffset;
2882
2883 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002884 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002885 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2886
2887 // If this function is vararg, store any remaining integer argument regs
2888 // to their spots on the stack so that they may be loaded by deferencing the
2889 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002890 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2891 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002892 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2893 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2894 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2895 MachinePointerInfo(), false, false, 0);
2896 MemOps.push_back(Store);
2897 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002898 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002899 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2900 }
2901 }
2902
2903 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002904 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002905
2906 return Chain;
2907}
2908
2909SDValue
2910PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002911 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002912 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002913 const SmallVectorImpl<ISD::InputArg>
2914 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002915 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002916 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002917 // TODO: add description of PPC stack frame format, or at least some docs.
2918 //
2919 MachineFunction &MF = DAG.getMachineFunction();
2920 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002921 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002922
Owen Anderson53aa7a92009-08-10 22:56:29 +00002923 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002924 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002925 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002926 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2927 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002928 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002929
Ulrich Weigand8658f172014-07-20 23:43:15 +00002930 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2931 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002932 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002933 // Area that is at least reserved in caller of this function.
2934 unsigned MinReservedArea = ArgOffset;
2935
Craig Topper840beec2014-04-04 05:16:06 +00002936 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002937 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2938 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2939 };
Craig Topper840beec2014-04-04 05:16:06 +00002940 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002941 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2942 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2943 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002944
Craig Topper840beec2014-04-04 05:16:06 +00002945 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002946
Craig Topper840beec2014-04-04 05:16:06 +00002947 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002948 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2949 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2950 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002951
Owen Andersone2f23a32007-09-07 04:06:50 +00002952 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002953 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002954 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002955
2956 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002957
Craig Topper840beec2014-04-04 05:16:06 +00002958 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002959
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002960 // In 32-bit non-varargs functions, the stack space for vectors is after the
2961 // stack space for non-vectors. We do not use this space unless we have
2962 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002963 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002964 // that out...for the pathological case, compute VecArgOffset as the
2965 // start of the vector parameter area. Computing VecArgOffset is the
2966 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002967 unsigned VecArgOffset = ArgOffset;
2968 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002969 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002970 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002971 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002972 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002973
Duncan Sandsd97eea32008-03-21 09:14:45 +00002974 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002975 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002976 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002977 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002978 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2979 VecArgOffset += ArgSize;
2980 continue;
2981 }
2982
Owen Anderson9f944592009-08-11 20:47:22 +00002983 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002984 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002985 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002986 case MVT::i32:
2987 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002988 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002989 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002990 case MVT::i64: // PPC64
2991 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002992 // FIXME: We are guaranteed to be !isPPC64 at this point.
2993 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002994 VecArgOffset += 8;
2995 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002996 case MVT::v4f32:
2997 case MVT::v4i32:
2998 case MVT::v8i16:
2999 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003000 // Nothing to do, we're only looking at Nonvector args here.
3001 break;
3002 }
3003 }
3004 }
3005 // We've found where the vector parameter area in memory is. Skip the
3006 // first 12 parameters; these don't use that memory.
3007 VecArgOffset = ((VecArgOffset+15)/16)*16;
3008 VecArgOffset += 12*16;
3009
Chris Lattner4302e8f2006-05-16 18:18:50 +00003010 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003011 // entry to a function on PPC, the arguments start after the linkage area,
3012 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003013
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003014 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003015 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003016 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003017 unsigned CurArgIdx = 0;
3018 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003019 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003020 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003021 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003022 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003023 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003024 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003025 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3026 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003027
Chris Lattner318f0d22006-05-16 18:51:52 +00003028 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003029
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003030 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003031 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3032 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003033 if (isVarArg || isPPC64) {
3034 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003035 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003036 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003037 PtrByteSize);
3038 } else nAltivecParamsAtEnd++;
3039 } else
3040 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003041 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003042 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003043 PtrByteSize);
3044
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003045 // FIXME the codegen can be much improved in some cases.
3046 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003047 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003048 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003049 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003050 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003051 // Objects of size 1 and 2 are right justified, everything else is
3052 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003053 if (ObjSize==1 || ObjSize==2) {
3054 CurArgOffset = CurArgOffset + (4 - ObjSize);
3055 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003056 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00003057 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003058 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003059 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003060 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003061 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003062 unsigned VReg;
3063 if (isPPC64)
3064 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3065 else
3066 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003067 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003068 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003069 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003070 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003071 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003072 MemOps.push_back(Store);
3073 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003074 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003075
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003076 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003077
Dale Johannesen21a8f142008-03-08 01:41:42 +00003078 continue;
3079 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003080 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3081 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003082 // to memory. ArgOffset will be the address of the beginning
3083 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003084 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003085 unsigned VReg;
3086 if (isPPC64)
3087 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3088 else
3089 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003090 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003091 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003092 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003093 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003094 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003095 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003096 MemOps.push_back(Store);
3097 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003098 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003099 } else {
3100 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3101 break;
3102 }
3103 }
3104 continue;
3105 }
3106
Owen Anderson9f944592009-08-11 20:47:22 +00003107 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003108 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003109 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003110 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003111 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003112 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003113 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003114 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003115
3116 if (ObjectVT == MVT::i1)
3117 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3118
Bill Wendling968f32c2008-03-07 20:49:02 +00003119 ++GPR_idx;
3120 } else {
3121 needsLoad = true;
3122 ArgSize = PtrByteSize;
3123 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003124 // All int arguments reserve stack space in the Darwin ABI.
3125 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003126 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003127 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003128 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003129 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003130 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003131 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003132 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003133
Hal Finkel940ab932014-02-28 00:27:01 +00003134 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003135 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003136 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003137 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003138
Chris Lattnerec78cad2006-06-26 22:48:35 +00003139 ++GPR_idx;
3140 } else {
3141 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003142 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003143 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003144 // All int arguments reserve stack space in the Darwin ABI.
3145 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003146 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003147
Owen Anderson9f944592009-08-11 20:47:22 +00003148 case MVT::f32:
3149 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003150 // Every 4 bytes of argument space consumes one of the GPRs available for
3151 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003152 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003153 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003154 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003155 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003156 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003157 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003158 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003159
Owen Anderson9f944592009-08-11 20:47:22 +00003160 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003161 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003162 else
Devang Patelf3292b22011-02-21 23:21:26 +00003163 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003164
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003165 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003166 ++FPR_idx;
3167 } else {
3168 needsLoad = true;
3169 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003170
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003171 // All FP arguments reserve stack space in the Darwin ABI.
3172 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003173 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003174 case MVT::v4f32:
3175 case MVT::v4i32:
3176 case MVT::v8i16:
3177 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003178 // Note that vector arguments in registers don't reserve stack space,
3179 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003180 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003181 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003182 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003183 if (isVarArg) {
3184 while ((ArgOffset % 16) != 0) {
3185 ArgOffset += PtrByteSize;
3186 if (GPR_idx != Num_GPR_Regs)
3187 GPR_idx++;
3188 }
3189 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003190 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003191 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003192 ++VR_idx;
3193 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003194 if (!isVarArg && !isPPC64) {
3195 // Vectors go after all the nonvectors.
3196 CurArgOffset = VecArgOffset;
3197 VecArgOffset += 16;
3198 } else {
3199 // Vectors are aligned.
3200 ArgOffset = ((ArgOffset+15)/16)*16;
3201 CurArgOffset = ArgOffset;
3202 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003203 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003204 needsLoad = true;
3205 }
3206 break;
3207 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003208
Chris Lattner4302e8f2006-05-16 18:18:50 +00003209 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003210 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003211 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003212 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003213 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003214 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003215 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003216 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003217 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003218 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003219
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003220 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003221 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003222
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003223 // Allow for Altivec parameters at the end, if needed.
3224 if (nAltivecParamsAtEnd) {
3225 MinReservedArea = ((MinReservedArea+15)/16)*16;
3226 MinReservedArea += 16*nAltivecParamsAtEnd;
3227 }
3228
3229 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003230 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003231
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003232 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003233 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003234 // taking the difference between two stack areas will result in an aligned
3235 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003236 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3237 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003238
Chris Lattner4302e8f2006-05-16 18:18:50 +00003239 // If the function takes variable number of arguments, make a frame index for
3240 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003241 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003242 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003243
Dan Gohman31ae5862010-04-17 14:41:14 +00003244 FuncInfo->setVarArgsFrameIndex(
3245 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003246 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003247 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003248
Chris Lattner4302e8f2006-05-16 18:18:50 +00003249 // If this function is vararg, store any remaining integer argument regs
3250 // to their spots on the stack so that they may be loaded by deferencing the
3251 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003252 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003253 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003254
Chris Lattner2cca3852006-11-18 01:57:19 +00003255 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003256 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003257 else
Devang Patelf3292b22011-02-21 23:21:26 +00003258 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003259
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003260 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003261 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3262 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003263 MemOps.push_back(Store);
3264 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003265 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003266 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003267 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003268 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003269
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003270 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003271 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003272
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003273 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003274}
3275
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003276/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003277/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003278static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003279 unsigned ParamSize) {
3280
Dale Johannesen86dcae12009-11-24 01:09:07 +00003281 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003282
3283 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3284 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3285 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3286 // Remember only if the new adjustement is bigger.
3287 if (SPDiff < FI->getTailCallSPDelta())
3288 FI->setTailCallSPDelta(SPDiff);
3289
3290 return SPDiff;
3291}
3292
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003293/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3294/// for tail call optimization. Targets which want to do tail call
3295/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003296bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003297PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003298 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003299 bool isVarArg,
3300 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003301 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003302 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003303 return false;
3304
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003305 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003306 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003307 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003308
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003309 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003310 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003311 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3312 // Functions containing by val parameters are not supported.
3313 for (unsigned i = 0; i != Ins.size(); i++) {
3314 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3315 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003316 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003317
Alp Tokerf907b892013-12-05 05:44:44 +00003318 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003319 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3320 return true;
3321
3322 // At the moment we can only do local tail calls (in same module, hidden
3323 // or protected) if we are generating PIC.
3324 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3325 return G->getGlobal()->hasHiddenVisibility()
3326 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003327 }
3328
3329 return false;
3330}
3331
Chris Lattnereb755fc2006-05-17 19:00:46 +00003332/// isCallCompatibleAddress - Return the immediate to use if the specified
3333/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003334static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003335 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003336 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003337
Dan Gohmaneffb8942008-09-12 16:56:44 +00003338 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003339 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003340 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003341 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003342
Dan Gohmaneffb8942008-09-12 16:56:44 +00003343 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003344 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003345}
3346
Dan Gohmand78c4002008-05-13 00:00:25 +00003347namespace {
3348
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003349struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003350 SDValue Arg;
3351 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003352 int FrameIdx;
3353
3354 TailCallArgumentInfo() : FrameIdx(0) {}
3355};
3356
Dan Gohmand78c4002008-05-13 00:00:25 +00003357}
3358
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003359/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3360static void
3361StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003362 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003363 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3364 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003365 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003367 SDValue Arg = TailCallArgs[i].Arg;
3368 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003369 int FI = TailCallArgs[i].FrameIdx;
3370 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003371 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003372 MachinePointerInfo::getFixedStack(FI),
3373 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003374 }
3375}
3376
3377/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3378/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003379static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003380 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003381 SDValue Chain,
3382 SDValue OldRetAddr,
3383 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003384 int SPDiff,
3385 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003386 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003387 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003388 if (SPDiff) {
3389 // Calculate the new stack slot for the return address.
3390 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003391 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003392 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003393 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003394 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003395 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003396 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003397 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003398 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003399 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003400
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003401 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3402 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003403 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003404 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003405 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003406 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003407 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003408 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3409 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003410 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003411 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003412 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003413 }
3414 return Chain;
3415}
3416
3417/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3418/// the position of the argument.
3419static void
3420CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003421 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003422 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003423 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003424 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003425 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003426 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003427 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003428 TailCallArgumentInfo Info;
3429 Info.Arg = Arg;
3430 Info.FrameIdxOp = FIN;
3431 Info.FrameIdx = FI;
3432 TailCallArguments.push_back(Info);
3433}
3434
3435/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3436/// stack slot. Returns the chain as result and the loaded frame pointers in
3437/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003438SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003439 int SPDiff,
3440 SDValue Chain,
3441 SDValue &LROpOut,
3442 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003443 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003444 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003445 if (SPDiff) {
3446 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003447 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003448 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003449 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003450 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003451 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003452
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003453 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3454 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003455 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003456 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003457 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003458 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003459 Chain = SDValue(FPOpOut.getNode(), 1);
3460 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003461 }
3462 return Chain;
3463}
3464
Dale Johannesen85d41a12008-03-04 23:17:14 +00003465/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003466/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003467/// specified by the specific parameter attribute. The copy will be passed as
3468/// a byval function parameter.
3469/// Sometimes what we are copying is the end of a larger object, the part that
3470/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003471static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003472CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003473 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003474 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003475 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003476 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003477 false, false, MachinePointerInfo(),
3478 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003479}
Chris Lattner43df5b32007-02-25 05:34:32 +00003480
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003481/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3482/// tail calls.
3483static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003484LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3485 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003486 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003487 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3488 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003489 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003490 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003491 if (!isTailCall) {
3492 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003493 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003494 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003495 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003496 else
Owen Anderson9f944592009-08-11 20:47:22 +00003497 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003498 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003499 DAG.getConstant(ArgOffset, PtrVT));
3500 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003501 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3502 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003503 // Calculate and remember argument location.
3504 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3505 TailCallArguments);
3506}
3507
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003508static
3509void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003510 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003511 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003512 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003513 MachineFunction &MF = DAG.getMachineFunction();
3514
3515 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3516 // might overwrite each other in case of tail call optimization.
3517 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003518 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003519 InFlag = SDValue();
3520 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3521 MemOpChains2, dl);
3522 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003523 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003524
3525 // Store the return address to the appropriate stack slot.
3526 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3527 isPPC64, isDarwinABI, dl);
3528
3529 // Emit callseq_end just before tailcall node.
3530 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003531 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003532 InFlag = Chain.getValue(1);
3533}
3534
3535static
3536unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003537 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003538 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3539 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003540 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003541
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003542 bool isPPC64 = Subtarget.isPPC64();
3543 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003544 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003545
Owen Anderson53aa7a92009-08-10 22:56:29 +00003546 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003547 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003548 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003549
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003550 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003551
Torok Edwin31e90d22010-08-04 20:47:44 +00003552 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003553 if (!isSVR4ABI || !isPPC64)
3554 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3555 // If this is an absolute destination address, use the munged value.
3556 Callee = SDValue(Dest, 0);
3557 needIndirectCall = false;
3558 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003559
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003560 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3561 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3562 // Use indirect calls for ALL functions calls in JIT mode, since the
3563 // far-call stubs may be outside relocation limits for a BL instruction.
3564 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3565 unsigned OpFlags = 0;
Hal Finkel3ee2af72014-07-18 23:29:49 +00003566 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003567 (Subtarget.getTargetTriple().isMacOSX() &&
3568 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003569 (G->getGlobal()->isDeclaration() ||
Hal Finkel3ee2af72014-07-18 23:29:49 +00003570 G->getGlobal()->isWeakForLinker())) ||
3571 (Subtarget.isTargetELF() && !isPPC64 &&
3572 !G->getGlobal()->hasLocalLinkage() &&
3573 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003574 // PC-relative references to external symbols should go through $stub,
3575 // unless we're building with the leopard linker or later, which
3576 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003577 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003578 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003579
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003580 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3581 // every direct call is) turn it into a TargetGlobalAddress /
3582 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003583 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003584 Callee.getValueType(),
3585 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003586 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003587 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003588 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003589
Torok Edwin31e90d22010-08-04 20:47:44 +00003590 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003591 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003592
Hal Finkel3ee2af72014-07-18 23:29:49 +00003593 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3594 (Subtarget.getTargetTriple().isMacOSX() &&
3595 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3596 (Subtarget.isTargetELF() && !isPPC64 &&
3597 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003598 // PC-relative references to external symbols should go through $stub,
3599 // unless we're building with the leopard linker or later, which
3600 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003601 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003602 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003603
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003604 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3605 OpFlags);
3606 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003607 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003608
Torok Edwin31e90d22010-08-04 20:47:44 +00003609 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003610 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3611 // to do the call, we can't use PPCISD::CALL.
3612 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003613
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003614 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003615 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3616 // entry point, but to the function descriptor (the function entry point
3617 // address is part of the function descriptor though).
3618 // The function descriptor is a three doubleword structure with the
3619 // following fields: function entry point, TOC base address and
3620 // environment pointer.
3621 // Thus for a call through a function pointer, the following actions need
3622 // to be performed:
3623 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003624 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003625 // 2. Load the address of the function entry point from the function
3626 // descriptor.
3627 // 3. Load the TOC of the callee from the function descriptor into r2.
3628 // 4. Load the environment pointer from the function descriptor into
3629 // r11.
3630 // 5. Branch to the function entry point address.
3631 // 6. On return of the callee, the TOC of the caller needs to be
3632 // restored (this is done in FinishCall()).
3633 //
3634 // All those operations are flagged together to ensure that no other
3635 // operations can be scheduled in between. E.g. without flagging the
3636 // operations together, a TOC access in the caller could be scheduled
3637 // between the load of the callee TOC and the branch to the callee, which
3638 // results in the TOC access going through the TOC of the callee instead
3639 // of going through the TOC of the caller, which leads to incorrect code.
3640
3641 // Load the address of the function entry point from the function
3642 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003643 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003644 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003645 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003646 Chain = LoadFuncPtr.getValue(1);
3647 InFlag = LoadFuncPtr.getValue(2);
3648
3649 // Load environment pointer into r11.
3650 // Offset of the environment pointer within the function descriptor.
3651 SDValue PtrOff = DAG.getIntPtrConstant(16);
3652
3653 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3654 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3655 InFlag);
3656 Chain = LoadEnvPtr.getValue(1);
3657 InFlag = LoadEnvPtr.getValue(2);
3658
3659 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3660 InFlag);
3661 Chain = EnvVal.getValue(0);
3662 InFlag = EnvVal.getValue(1);
3663
3664 // Load TOC of the callee into r2. We are using a target-specific load
3665 // with r2 hard coded, because the result of a target-independent load
3666 // would never go directly into r2, since r2 is a reserved register (which
3667 // prevents the register allocator from allocating it), resulting in an
3668 // additional register being allocated and an unnecessary move instruction
3669 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003670 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003671 SDValue TOCOff = DAG.getIntPtrConstant(8);
3672 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003673 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003674 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003675 Chain = LoadTOCPtr.getValue(0);
3676 InFlag = LoadTOCPtr.getValue(1);
3677
3678 MTCTROps[0] = Chain;
3679 MTCTROps[1] = LoadFuncPtr;
3680 MTCTROps[2] = InFlag;
3681 }
3682
Craig Topper48d114b2014-04-26 18:35:24 +00003683 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003684 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003685 InFlag = Chain.getValue(1);
3686
3687 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003688 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003689 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003690 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003691 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003692 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003693 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003694 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003695 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003696 // Add CTR register as callee so a bctr can be emitted later.
3697 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003698 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003699 }
3700
3701 // If this is a direct call, pass the chain and the callee.
3702 if (Callee.getNode()) {
3703 Ops.push_back(Chain);
3704 Ops.push_back(Callee);
3705 }
3706 // If this is a tail call add stack pointer delta.
3707 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003708 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003709
3710 // Add argument registers to the end of the list so that they are known live
3711 // into the call.
3712 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3713 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3714 RegsToPass[i].second.getValueType()));
3715
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003716 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3717 if (Callee.getNode() && isELFv2ABI)
3718 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3719
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003720 return CallOpc;
3721}
3722
Roman Divacky76293062012-09-18 16:47:58 +00003723static
3724bool isLocalCall(const SDValue &Callee)
3725{
3726 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003727 return !G->getGlobal()->isDeclaration() &&
3728 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003729 return false;
3730}
3731
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003732SDValue
3733PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003734 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003735 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003736 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003737 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003738
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003739 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003740 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003741 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003742 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003743
3744 // Copy all of the result registers out of their specified physreg.
3745 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3746 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003747 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003748
3749 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3750 VA.getLocReg(), VA.getLocVT(), InFlag);
3751 Chain = Val.getValue(1);
3752 InFlag = Val.getValue(2);
3753
3754 switch (VA.getLocInfo()) {
3755 default: llvm_unreachable("Unknown loc info!");
3756 case CCValAssign::Full: break;
3757 case CCValAssign::AExt:
3758 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3759 break;
3760 case CCValAssign::ZExt:
3761 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3762 DAG.getValueType(VA.getValVT()));
3763 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3764 break;
3765 case CCValAssign::SExt:
3766 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3767 DAG.getValueType(VA.getValVT()));
3768 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3769 break;
3770 }
3771
3772 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003773 }
3774
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003775 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003776}
3777
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003778SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003779PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003780 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003781 SelectionDAG &DAG,
3782 SmallVector<std::pair<unsigned, SDValue>, 8>
3783 &RegsToPass,
3784 SDValue InFlag, SDValue Chain,
3785 SDValue &Callee,
3786 int SPDiff, unsigned NumBytes,
3787 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003788 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003789
3790 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003791 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003792 SmallVector<SDValue, 8> Ops;
3793 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3794 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003795 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003796
Hal Finkel5ab37802012-08-28 02:10:27 +00003797 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003798 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003799 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3800
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003801 // When performing tail call optimization the callee pops its arguments off
3802 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003803 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003804 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003805 (CallConv == CallingConv::Fast &&
3806 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003807
Roman Divackyef21be22012-03-06 16:41:49 +00003808 // Add a register mask operand representing the call-preserved registers.
3809 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3810 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3811 assert(Mask && "Missing call preserved mask for calling convention");
3812 Ops.push_back(DAG.getRegisterMask(Mask));
3813
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003814 if (InFlag.getNode())
3815 Ops.push_back(InFlag);
3816
3817 // Emit tail call.
3818 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003819 assert(((Callee.getOpcode() == ISD::Register &&
3820 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3821 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3822 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3823 isa<ConstantSDNode>(Callee)) &&
3824 "Expecting an global address, external symbol, absolute value or register");
3825
Craig Topper48d114b2014-04-26 18:35:24 +00003826 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003827 }
3828
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003829 // Add a NOP immediately after the branch instruction when using the 64-bit
3830 // SVR4 ABI. At link time, if caller and callee are in a different module and
3831 // thus have a different TOC, the call will be replaced with a call to a stub
3832 // function which saves the current TOC, loads the TOC of the callee and
3833 // branches to the callee. The NOP will be replaced with a load instruction
3834 // which restores the TOC of the caller from the TOC save slot of the current
3835 // stack frame. If caller and callee belong to the same module (and have the
3836 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003837
3838 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003839 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003840 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003841 // This is a call through a function pointer.
3842 // Restore the caller TOC from the save area into R2.
3843 // See PrepareCall() for more information about calls through function
3844 // pointers in the 64-bit SVR4 ABI.
3845 // We are using a target-specific load with r2 hard coded, because the
3846 // result of a target-independent load would never go directly into r2,
3847 // since r2 is a reserved register (which prevents the register allocator
3848 // from allocating it), resulting in an additional register being
3849 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003850 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003851 } else if ((CallOpc == PPCISD::CALL) &&
3852 (!isLocalCall(Callee) ||
3853 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003854 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003855 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003856 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003857 }
3858
Craig Topper48d114b2014-04-26 18:35:24 +00003859 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003860 InFlag = Chain.getValue(1);
3861
3862 if (needsTOCRestore) {
3863 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003864 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3865 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003866 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003867 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3868 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3869 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003870 InFlag = Chain.getValue(1);
3871 }
3872
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003873 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3874 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003875 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003876 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003877 InFlag = Chain.getValue(1);
3878
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003879 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3880 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003881}
3882
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003883SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003884PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003885 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003886 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003887 SDLoc &dl = CLI.DL;
3888 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3889 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3890 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003891 SDValue Chain = CLI.Chain;
3892 SDValue Callee = CLI.Callee;
3893 bool &isTailCall = CLI.IsTailCall;
3894 CallingConv::ID CallConv = CLI.CallConv;
3895 bool isVarArg = CLI.IsVarArg;
3896
Evan Cheng67a69dd2010-01-27 00:07:07 +00003897 if (isTailCall)
3898 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3899 Ins, DAG);
3900
Reid Kleckner5772b772014-04-24 20:14:34 +00003901 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3902 report_fatal_error("failed to perform tail call elimination on a call "
3903 "site marked musttail");
3904
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003905 if (Subtarget.isSVR4ABI()) {
3906 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003907 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3908 isTailCall, Outs, OutVals, Ins,
3909 dl, DAG, InVals);
3910 else
3911 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3912 isTailCall, Outs, OutVals, Ins,
3913 dl, DAG, InVals);
3914 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003915
Bill Schmidt57d6de52012-10-23 15:51:16 +00003916 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3917 isTailCall, Outs, OutVals, Ins,
3918 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003919}
3920
3921SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003922PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3923 CallingConv::ID CallConv, bool isVarArg,
3924 bool isTailCall,
3925 const SmallVectorImpl<ISD::OutputArg> &Outs,
3926 const SmallVectorImpl<SDValue> &OutVals,
3927 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003928 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003929 SmallVectorImpl<SDValue> &InVals) const {
3930 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003931 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003932
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003933 assert((CallConv == CallingConv::C ||
3934 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003935
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003936 unsigned PtrByteSize = 4;
3937
3938 MachineFunction &MF = DAG.getMachineFunction();
3939
3940 // Mark this function as potentially containing a function that contains a
3941 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3942 // and restoring the callers stack pointer in this functions epilog. This is
3943 // done because by tail calling the called function might overwrite the value
3944 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003945 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3946 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003947 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003948
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003949 // Count how many bytes are to be pushed on the stack, including the linkage
3950 // area, parameter list area and the part of the local variable space which
3951 // contains copies of aggregates which are passed by value.
3952
3953 // Assign locations to all of the outgoing arguments.
3954 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003955 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003956 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003957
3958 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003959 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3960 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003961
3962 if (isVarArg) {
3963 // Handle fixed and variable vector arguments differently.
3964 // Fixed vector arguments go into registers as long as registers are
3965 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003966 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003967
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003968 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003969 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003970 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003971 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003972
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003973 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003974 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3975 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003976 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003977 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3978 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003979 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003980
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003981 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003982#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003983 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003984 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003985#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003986 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003987 }
3988 }
3989 } else {
3990 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003991 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003992 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003993
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003994 // Assign locations to all of the outgoing aggregate by value arguments.
3995 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003996 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003997 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003998
3999 // Reserve stack space for the allocations in CCInfo.
4000 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4001
Bill Schmidtef17c142013-02-06 17:33:58 +00004002 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004003
4004 // Size of the linkage area, parameter list area and the part of the local
4005 // space variable where copies of aggregates which are passed by value are
4006 // stored.
4007 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004008
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004009 // Calculate by how many bytes the stack has to be adjusted in case of tail
4010 // call optimization.
4011 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4012
4013 // Adjust the stack pointer for the new arguments...
4014 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004015 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4016 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004017 SDValue CallSeqStart = Chain;
4018
4019 // Load the return address and frame pointer so it can be moved somewhere else
4020 // later.
4021 SDValue LROp, FPOp;
4022 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4023 dl);
4024
4025 // Set up a copy of the stack pointer for use loading and storing any
4026 // arguments that may not fit in the registers available for argument
4027 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004028 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004029
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004030 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4031 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4032 SmallVector<SDValue, 8> MemOpChains;
4033
Roman Divacky71038e72011-08-30 17:04:16 +00004034 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004035 // Walk the register/memloc assignments, inserting copies/loads.
4036 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4037 i != e;
4038 ++i) {
4039 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004040 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004041 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004042
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004043 if (Flags.isByVal()) {
4044 // Argument is an aggregate which is passed by value, thus we need to
4045 // create a copy of it in the local variable space of the current stack
4046 // frame (which is the stack frame of the caller) and pass the address of
4047 // this copy to the callee.
4048 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4049 CCValAssign &ByValVA = ByValArgLocs[j++];
4050 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004051
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004052 // Memory reserved in the local variable space of the callers stack frame.
4053 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004054
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004055 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4056 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004057
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004058 // Create a copy of the argument in the local area of the current
4059 // stack frame.
4060 SDValue MemcpyCall =
4061 CreateCopyOfByValArgument(Arg, PtrOff,
4062 CallSeqStart.getNode()->getOperand(0),
4063 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 // This must go outside the CALLSEQ_START..END.
4066 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004067 CallSeqStart.getNode()->getOperand(1),
4068 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004069 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4070 NewCallSeqStart.getNode());
4071 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004072
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004073 // Pass the address of the aggregate copy on the stack either in a
4074 // physical register or in the parameter list area of the current stack
4075 // frame to the callee.
4076 Arg = PtrOff;
4077 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004078
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004079 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004080 if (Arg.getValueType() == MVT::i1)
4081 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4082
Roman Divacky71038e72011-08-30 17:04:16 +00004083 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004084 // Put argument in a physical register.
4085 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4086 } else {
4087 // Put argument in the parameter list area of the current stack frame.
4088 assert(VA.isMemLoc());
4089 unsigned LocMemOffset = VA.getLocMemOffset();
4090
4091 if (!isTailCall) {
4092 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4093 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4094
4095 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004096 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004097 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004098 } else {
4099 // Calculate and remember argument location.
4100 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4101 TailCallArguments);
4102 }
4103 }
4104 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004105
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004106 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004107 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004108
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004109 // Build a sequence of copy-to-reg nodes chained together with token chain
4110 // and flag operands which copy the outgoing args into the appropriate regs.
4111 SDValue InFlag;
4112 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4113 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4114 RegsToPass[i].second, InFlag);
4115 InFlag = Chain.getValue(1);
4116 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004117
Hal Finkel5ab37802012-08-28 02:10:27 +00004118 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4119 // registers.
4120 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004121 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4122 SDValue Ops[] = { Chain, InFlag };
4123
Hal Finkel5ab37802012-08-28 02:10:27 +00004124 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004125 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004126
Hal Finkel5ab37802012-08-28 02:10:27 +00004127 InFlag = Chain.getValue(1);
4128 }
4129
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004130 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004131 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4132 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004133
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004134 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4135 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4136 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004137}
4138
Bill Schmidt57d6de52012-10-23 15:51:16 +00004139// Copy an argument into memory, being careful to do this outside the
4140// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004141SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004142PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4143 SDValue CallSeqStart,
4144 ISD::ArgFlagsTy Flags,
4145 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004146 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004147 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4148 CallSeqStart.getNode()->getOperand(0),
4149 Flags, DAG, dl);
4150 // The MEMCPY must go outside the CALLSEQ_START..END.
4151 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004152 CallSeqStart.getNode()->getOperand(1),
4153 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004154 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4155 NewCallSeqStart.getNode());
4156 return NewCallSeqStart;
4157}
4158
4159SDValue
4160PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004161 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004162 bool isTailCall,
4163 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004164 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004165 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004166 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004167 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004168
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004169 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004170 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004171 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004172
Bill Schmidt57d6de52012-10-23 15:51:16 +00004173 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4174 unsigned PtrByteSize = 8;
4175
4176 MachineFunction &MF = DAG.getMachineFunction();
4177
4178 // Mark this function as potentially containing a function that contains a
4179 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4180 // and restoring the callers stack pointer in this functions epilog. This is
4181 // done because by tail calling the called function might overwrite the value
4182 // in this function's (MF) stack pointer stack slot 0(SP).
4183 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4184 CallConv == CallingConv::Fast)
4185 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4186
Bill Schmidt57d6de52012-10-23 15:51:16 +00004187 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004188 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4189 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4190 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4191 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4192 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004193 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004194
4195 // Add up all the space actually used.
4196 for (unsigned i = 0; i != NumOps; ++i) {
4197 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4198 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004199 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004200
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004201 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004202 unsigned Align =
4203 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004204 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004205
4206 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004207 if (Flags.isInConsecutiveRegsLast())
4208 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004209 }
4210
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004211 unsigned NumBytesActuallyUsed = NumBytes;
4212
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004213 // The prolog code of the callee may store up to 8 GPR argument registers to
4214 // the stack, allowing va_start to index over them in memory if its varargs.
4215 // Because we cannot tell if this is needed on the caller side, we have to
4216 // conservatively assume that it is needed. As such, make sure we have at
4217 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004218 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004219 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004220
4221 // Tail call needs the stack to be aligned.
4222 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4223 CallConv == CallingConv::Fast)
4224 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004225
4226 // Calculate by how many bytes the stack has to be adjusted in case of tail
4227 // call optimization.
4228 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4229
4230 // To protect arguments on the stack from being clobbered in a tail call,
4231 // force all the loads to happen before doing any other lowering.
4232 if (isTailCall)
4233 Chain = DAG.getStackArgumentTokenFactor(Chain);
4234
4235 // Adjust the stack pointer for the new arguments...
4236 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004237 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4238 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004239 SDValue CallSeqStart = Chain;
4240
4241 // Load the return address and frame pointer so it can be move somewhere else
4242 // later.
4243 SDValue LROp, FPOp;
4244 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4245 dl);
4246
4247 // Set up a copy of the stack pointer for use loading and storing any
4248 // arguments that may not fit in the registers available for argument
4249 // passing.
4250 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4251
4252 // Figure out which arguments are going to go in registers, and which in
4253 // memory. Also, if this is a vararg function, floating point operations
4254 // must be stored to our stack, and loaded into integer regs as well, if
4255 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004256 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004257 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004258
Craig Topper840beec2014-04-04 05:16:06 +00004259 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004260 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4261 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4262 };
Craig Topper840beec2014-04-04 05:16:06 +00004263 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004264
Craig Topper840beec2014-04-04 05:16:06 +00004265 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004266 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4267 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4268 };
Craig Topper840beec2014-04-04 05:16:06 +00004269 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004270 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4271 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4272 };
4273
Bill Schmidt57d6de52012-10-23 15:51:16 +00004274 const unsigned NumGPRs = array_lengthof(GPR);
4275 const unsigned NumFPRs = 13;
4276 const unsigned NumVRs = array_lengthof(VR);
4277
4278 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4279 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4280
4281 SmallVector<SDValue, 8> MemOpChains;
4282 for (unsigned i = 0; i != NumOps; ++i) {
4283 SDValue Arg = OutVals[i];
4284 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004285 EVT ArgVT = Outs[i].VT;
4286 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004287
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004288 /* Respect alignment of argument on the stack. */
4289 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004290 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004291 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4292
4293 /* Compute GPR index associated with argument offset. */
4294 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4295 GPR_idx = std::min(GPR_idx, NumGPRs);
4296
Bill Schmidt57d6de52012-10-23 15:51:16 +00004297 // PtrOff will be used to store the current argument to the stack if a
4298 // register cannot be found for it.
4299 SDValue PtrOff;
4300
4301 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4302
4303 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4304
4305 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004306 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004307 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4308 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4309 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4310 }
4311
4312 // FIXME memcpy is used way more than necessary. Correctness first.
4313 // Note: "by value" is code for passing a structure by value, not
4314 // basic types.
4315 if (Flags.isByVal()) {
4316 // Note: Size includes alignment padding, so
4317 // struct x { short a; char b; }
4318 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4319 // These are the proper values we need for right-justifying the
4320 // aggregate in a parameter register.
4321 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004322
4323 // An empty aggregate parameter takes up no storage and no
4324 // registers.
4325 if (Size == 0)
4326 continue;
4327
Bill Schmidt57d6de52012-10-23 15:51:16 +00004328 // All aggregates smaller than 8 bytes must be passed right-justified.
4329 if (Size==1 || Size==2 || Size==4) {
4330 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4331 if (GPR_idx != NumGPRs) {
4332 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4333 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004334 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004335 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004336 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004337
4338 ArgOffset += PtrByteSize;
4339 continue;
4340 }
4341 }
4342
4343 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004344 SDValue AddPtr = PtrOff;
4345 if (!isLittleEndian) {
4346 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4347 PtrOff.getValueType());
4348 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4349 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004350 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4351 CallSeqStart,
4352 Flags, DAG, dl);
4353 ArgOffset += PtrByteSize;
4354 continue;
4355 }
4356 // Copy entire object into memory. There are cases where gcc-generated
4357 // code assumes it is there, even if it could be put entirely into
4358 // registers. (This is not what the doc says.)
4359
4360 // FIXME: The above statement is likely due to a misunderstanding of the
4361 // documents. All arguments must be copied into the parameter area BY
4362 // THE CALLEE in the event that the callee takes the address of any
4363 // formal argument. That has not yet been implemented. However, it is
4364 // reasonable to use the stack area as a staging area for the register
4365 // load.
4366
4367 // Skip this for small aggregates, as we will use the same slot for a
4368 // right-justified copy, below.
4369 if (Size >= 8)
4370 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4371 CallSeqStart,
4372 Flags, DAG, dl);
4373
4374 // When a register is available, pass a small aggregate right-justified.
4375 if (Size < 8 && GPR_idx != NumGPRs) {
4376 // The easiest way to get this right-justified in a register
4377 // is to copy the structure into the rightmost portion of a
4378 // local variable slot, then load the whole slot into the
4379 // register.
4380 // FIXME: The memcpy seems to produce pretty awful code for
4381 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004382 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004383 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004384 SDValue AddPtr = PtrOff;
4385 if (!isLittleEndian) {
4386 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4387 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4388 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004389 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4390 CallSeqStart,
4391 Flags, DAG, dl);
4392
4393 // Load the slot into the register.
4394 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4395 MachinePointerInfo(),
4396 false, false, false, 0);
4397 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004398 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004399
4400 // Done with this argument.
4401 ArgOffset += PtrByteSize;
4402 continue;
4403 }
4404
4405 // For aggregates larger than PtrByteSize, copy the pieces of the
4406 // object that fit into registers from the parameter save area.
4407 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4408 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4409 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4410 if (GPR_idx != NumGPRs) {
4411 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4412 MachinePointerInfo(),
4413 false, false, false, 0);
4414 MemOpChains.push_back(Load.getValue(1));
4415 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4416 ArgOffset += PtrByteSize;
4417 } else {
4418 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4419 break;
4420 }
4421 }
4422 continue;
4423 }
4424
Craig Topper56710102013-08-15 02:33:50 +00004425 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004426 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004427 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004428 case MVT::i32:
4429 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004430 // These can be scalar arguments or elements of an integer array type
4431 // passed directly. Clang may use those instead of "byval" aggregate
4432 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004433 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004434 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004435 } else {
4436 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4437 true, isTailCall, false, MemOpChains,
4438 TailCallArguments, dl);
4439 }
4440 ArgOffset += PtrByteSize;
4441 break;
4442 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004443 case MVT::f64: {
4444 // These can be scalar arguments or elements of a float array type
4445 // passed directly. The latter are used to implement ELFv2 homogenous
4446 // float aggregates.
4447
4448 // Named arguments go into FPRs first, and once they overflow, the
4449 // remaining arguments go into GPRs and then the parameter save area.
4450 // Unnamed arguments for vararg functions always go to GPRs and
4451 // then the parameter save area. For now, put all arguments to vararg
4452 // routines always in both locations (FPR *and* GPR or stack slot).
4453 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4454
4455 // First load the argument into the next available FPR.
4456 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004457 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4458
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004459 // Next, load the argument into GPR or stack slot if needed.
4460 if (!NeedGPROrStack)
4461 ;
4462 else if (GPR_idx != NumGPRs) {
4463 // In the non-vararg case, this can only ever happen in the
4464 // presence of f32 array types, since otherwise we never run
4465 // out of FPRs before running out of GPRs.
4466 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004467
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004468 // Double values are always passed in a single GPR.
4469 if (Arg.getValueType() != MVT::f32) {
4470 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004471
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004472 // Non-array float values are extended and passed in a GPR.
4473 } else if (!Flags.isInConsecutiveRegs()) {
4474 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4475 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4476
4477 // If we have an array of floats, we collect every odd element
4478 // together with its predecessor into one GPR.
4479 } else if (ArgOffset % PtrByteSize != 0) {
4480 SDValue Lo, Hi;
4481 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4482 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4483 if (!isLittleEndian)
4484 std::swap(Lo, Hi);
4485 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4486
4487 // The final element, if even, goes into the first half of a GPR.
4488 } else if (Flags.isInConsecutiveRegsLast()) {
4489 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4490 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4491 if (!isLittleEndian)
4492 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4493 DAG.getConstant(32, MVT::i32));
4494
4495 // Non-final even elements are skipped; they will be handled
4496 // together the with subsequent argument on the next go-around.
4497 } else
4498 ArgVal = SDValue();
4499
4500 if (ArgVal.getNode())
4501 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004502 } else {
4503 // Single-precision floating-point values are mapped to the
4504 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004505 if (Arg.getValueType() == MVT::f32 &&
4506 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004507 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4508 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4509 }
4510
4511 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4512 true, isTailCall, false, MemOpChains,
4513 TailCallArguments, dl);
4514 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004515 // When passing an array of floats, the array occupies consecutive
4516 // space in the argument area; only round up to the next doubleword
4517 // at the end of the array. Otherwise, each float takes 8 bytes.
4518 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4519 Flags.isInConsecutiveRegs()) ? 4 : 8;
4520 if (Flags.isInConsecutiveRegsLast())
4521 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004522 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004523 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004524 case MVT::v4f32:
4525 case MVT::v4i32:
4526 case MVT::v8i16:
4527 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004528 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004529 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004530 // These can be scalar arguments or elements of a vector array type
4531 // passed directly. The latter are used to implement ELFv2 homogenous
4532 // vector aggregates.
4533
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004534 // For a varargs call, named arguments go into VRs or on the stack as
4535 // usual; unnamed arguments always go to the stack or the corresponding
4536 // GPRs when within range. For now, we always put the value in both
4537 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004538 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004539 // We could elide this store in the case where the object fits
4540 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004541 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4542 MachinePointerInfo(), false, false, 0);
4543 MemOpChains.push_back(Store);
4544 if (VR_idx != NumVRs) {
4545 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4546 MachinePointerInfo(),
4547 false, false, false, 0);
4548 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004549
4550 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4551 Arg.getSimpleValueType() == MVT::v2i64) ?
4552 VSRH[VR_idx] : VR[VR_idx];
4553 ++VR_idx;
4554
4555 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004556 }
4557 ArgOffset += 16;
4558 for (unsigned i=0; i<16; i+=PtrByteSize) {
4559 if (GPR_idx == NumGPRs)
4560 break;
4561 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4562 DAG.getConstant(i, PtrVT));
4563 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4564 false, false, false, 0);
4565 MemOpChains.push_back(Load.getValue(1));
4566 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4567 }
4568 break;
4569 }
4570
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004571 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004572 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004573 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4574 Arg.getSimpleValueType() == MVT::v2i64) ?
4575 VSRH[VR_idx] : VR[VR_idx];
4576 ++VR_idx;
4577
4578 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004579 } else {
4580 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4581 true, isTailCall, true, MemOpChains,
4582 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004583 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004584 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004585 break;
4586 }
4587 }
4588
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004589 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004590 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004591
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004593 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004594
4595 // Check if this is an indirect call (MTCTR/BCTRL).
4596 // See PrepareCall() for more information about calls through function
4597 // pointers in the 64-bit SVR4 ABI.
4598 if (!isTailCall &&
4599 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004600 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004601 // Load r2 into a virtual register and store it to the TOC save area.
4602 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4603 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004604 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004605 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004606 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4607 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4608 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004609 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4610 // This does not mean the MTCTR instruction must use R12; it's easier
4611 // to model this as an extra parameter, so do that.
4612 if (isELFv2ABI)
4613 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004614 }
4615
4616 // Build a sequence of copy-to-reg nodes chained together with token chain
4617 // and flag operands which copy the outgoing args into the appropriate regs.
4618 SDValue InFlag;
4619 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4620 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4621 RegsToPass[i].second, InFlag);
4622 InFlag = Chain.getValue(1);
4623 }
4624
4625 if (isTailCall)
4626 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4627 FPOp, true, TailCallArguments);
4628
4629 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4630 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4631 Ins, InVals);
4632}
4633
4634SDValue
4635PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4636 CallingConv::ID CallConv, bool isVarArg,
4637 bool isTailCall,
4638 const SmallVectorImpl<ISD::OutputArg> &Outs,
4639 const SmallVectorImpl<SDValue> &OutVals,
4640 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004641 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004642 SmallVectorImpl<SDValue> &InVals) const {
4643
4644 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004645
Owen Anderson53aa7a92009-08-10 22:56:29 +00004646 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004647 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004648 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004649
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004650 MachineFunction &MF = DAG.getMachineFunction();
4651
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004652 // Mark this function as potentially containing a function that contains a
4653 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4654 // and restoring the callers stack pointer in this functions epilog. This is
4655 // done because by tail calling the called function might overwrite the value
4656 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004657 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4658 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004659 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4660
Chris Lattneraa40ec12006-05-16 22:56:08 +00004661 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004662 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004663 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004664 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4665 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004666 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004667
4668 // Add up all the space actually used.
4669 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4670 // they all go in registers, but we must reserve stack space for them for
4671 // possible use by the caller. In varargs or 64-bit calls, parameters are
4672 // assigned stack space in order, with padding so Altivec parameters are
4673 // 16-byte aligned.
4674 unsigned nAltivecParamsAtEnd = 0;
4675 for (unsigned i = 0; i != NumOps; ++i) {
4676 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4677 EVT ArgVT = Outs[i].VT;
4678 // Varargs Altivec parameters are padded to a 16 byte boundary.
4679 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4680 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4681 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4682 if (!isVarArg && !isPPC64) {
4683 // Non-varargs Altivec parameters go after all the non-Altivec
4684 // parameters; handle those later so we know how much padding we need.
4685 nAltivecParamsAtEnd++;
4686 continue;
4687 }
4688 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4689 NumBytes = ((NumBytes+15)/16)*16;
4690 }
4691 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4692 }
4693
4694 // Allow for Altivec parameters at the end, if needed.
4695 if (nAltivecParamsAtEnd) {
4696 NumBytes = ((NumBytes+15)/16)*16;
4697 NumBytes += 16*nAltivecParamsAtEnd;
4698 }
4699
4700 // The prolog code of the callee may store up to 8 GPR argument registers to
4701 // the stack, allowing va_start to index over them in memory if its varargs.
4702 // Because we cannot tell if this is needed on the caller side, we have to
4703 // conservatively assume that it is needed. As such, make sure we have at
4704 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004705 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004706
4707 // Tail call needs the stack to be aligned.
4708 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4709 CallConv == CallingConv::Fast)
4710 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004711
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004712 // Calculate by how many bytes the stack has to be adjusted in case of tail
4713 // call optimization.
4714 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004715
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004716 // To protect arguments on the stack from being clobbered in a tail call,
4717 // force all the loads to happen before doing any other lowering.
4718 if (isTailCall)
4719 Chain = DAG.getStackArgumentTokenFactor(Chain);
4720
Chris Lattnerb7552a82006-05-17 00:15:40 +00004721 // Adjust the stack pointer for the new arguments...
4722 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4724 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004725 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004726
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004727 // Load the return address and frame pointer so it can be move somewhere else
4728 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004729 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004730 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4731 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004732
Chris Lattnerb7552a82006-05-17 00:15:40 +00004733 // Set up a copy of the stack pointer for use loading and storing any
4734 // arguments that may not fit in the registers available for argument
4735 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004736 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004737 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004738 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004739 else
Owen Anderson9f944592009-08-11 20:47:22 +00004740 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004741
Chris Lattnerb7552a82006-05-17 00:15:40 +00004742 // Figure out which arguments are going to go in registers, and which in
4743 // memory. Also, if this is a vararg function, floating point operations
4744 // must be stored to our stack, and loaded into integer regs as well, if
4745 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004746 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004747 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004748
Craig Topper840beec2014-04-04 05:16:06 +00004749 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004750 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4751 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4752 };
Craig Topper840beec2014-04-04 05:16:06 +00004753 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004754 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4755 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4756 };
Craig Topper840beec2014-04-04 05:16:06 +00004757 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004758
Craig Topper840beec2014-04-04 05:16:06 +00004759 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004760 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4761 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4762 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004763 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004764 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004765 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004766
Craig Topper840beec2014-04-04 05:16:06 +00004767 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004768
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004769 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004770 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4771
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004772 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004773 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004774 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004775 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004776
Chris Lattnerb7552a82006-05-17 00:15:40 +00004777 // PtrOff will be used to store the current argument to the stack if a
4778 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004779 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004780
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004781 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004782
Dale Johannesen679073b2009-02-04 02:34:38 +00004783 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004784
4785 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004786 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004787 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4788 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004789 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004790 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004791
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004792 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004793 // Note: "by value" is code for passing a structure by value, not
4794 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004795 if (Flags.isByVal()) {
4796 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004797 // Very small objects are passed right-justified. Everything else is
4798 // passed left-justified.
4799 if (Size==1 || Size==2) {
4800 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004801 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004802 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004803 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004804 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004805 MemOpChains.push_back(Load.getValue(1));
4806 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004807
4808 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004809 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004810 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4811 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004812 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004813 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4814 CallSeqStart,
4815 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004816 ArgOffset += PtrByteSize;
4817 }
4818 continue;
4819 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004820 // Copy entire object into memory. There are cases where gcc-generated
4821 // code assumes it is there, even if it could be put entirely into
4822 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004823 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4824 CallSeqStart,
4825 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004826
4827 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4828 // copy the pieces of the object that fit into registers from the
4829 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004830 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004831 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004832 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004833 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004834 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4835 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004836 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004837 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004838 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004839 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004840 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004841 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004842 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004843 }
4844 }
4845 continue;
4846 }
4847
Craig Topper56710102013-08-15 02:33:50 +00004848 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004849 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004850 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004851 case MVT::i32:
4852 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004853 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004854 if (Arg.getValueType() == MVT::i1)
4855 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4856
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004857 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004858 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004859 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4860 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004861 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004862 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004863 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004864 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004865 case MVT::f32:
4866 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004867 if (FPR_idx != NumFPRs) {
4868 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4869
Chris Lattnerb7552a82006-05-17 00:15:40 +00004870 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004871 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4872 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004873 MemOpChains.push_back(Store);
4874
Chris Lattnerb7552a82006-05-17 00:15:40 +00004875 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004876 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004877 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004878 MachinePointerInfo(), false, false,
4879 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004880 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004881 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004882 }
Owen Anderson9f944592009-08-11 20:47:22 +00004883 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004884 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004885 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004886 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4887 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004888 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004889 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004890 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004891 }
4892 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004893 // If we have any FPRs remaining, we may also have GPRs remaining.
4894 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4895 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004896 if (GPR_idx != NumGPRs)
4897 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004898 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004899 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4900 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004901 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004902 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004903 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4904 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004905 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004906 if (isPPC64)
4907 ArgOffset += 8;
4908 else
Owen Anderson9f944592009-08-11 20:47:22 +00004909 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004910 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004911 case MVT::v4f32:
4912 case MVT::v4i32:
4913 case MVT::v8i16:
4914 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004915 if (isVarArg) {
4916 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004917 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004918 // V registers; in fact gcc does this only for arguments that are
4919 // prototyped, not for those that match the ... We do it for all
4920 // arguments, seems to work.
4921 while (ArgOffset % 16 !=0) {
4922 ArgOffset += PtrByteSize;
4923 if (GPR_idx != NumGPRs)
4924 GPR_idx++;
4925 }
4926 // We could elide this store in the case where the object fits
4927 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004928 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004929 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004930 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4931 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004932 MemOpChains.push_back(Store);
4933 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004934 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004935 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004936 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004937 MemOpChains.push_back(Load.getValue(1));
4938 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4939 }
4940 ArgOffset += 16;
4941 for (unsigned i=0; i<16; i+=PtrByteSize) {
4942 if (GPR_idx == NumGPRs)
4943 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004944 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004945 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004946 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004947 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004948 MemOpChains.push_back(Load.getValue(1));
4949 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4950 }
4951 break;
4952 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004953
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004954 // Non-varargs Altivec params generally go in registers, but have
4955 // stack space allocated at the end.
4956 if (VR_idx != NumVRs) {
4957 // Doesn't have GPR space allocated.
4958 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4959 } else if (nAltivecParamsAtEnd==0) {
4960 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004961 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4962 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004963 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004964 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004965 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004966 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004967 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004968 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004969 // If all Altivec parameters fit in registers, as they usually do,
4970 // they get stack space following the non-Altivec parameters. We
4971 // don't track this here because nobody below needs it.
4972 // If there are more Altivec parameters than fit in registers emit
4973 // the stores here.
4974 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4975 unsigned j = 0;
4976 // Offset is aligned; skip 1st 12 params which go in V registers.
4977 ArgOffset = ((ArgOffset+15)/16)*16;
4978 ArgOffset += 12*16;
4979 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004980 SDValue Arg = OutVals[i];
4981 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004982 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4983 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004984 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004985 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004986 // We are emitting Altivec params in order.
4987 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4988 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004989 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004990 ArgOffset += 16;
4991 }
4992 }
4993 }
4994 }
4995
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004996 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004997 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004998
Dale Johannesen90eab672010-03-09 20:15:42 +00004999 // On Darwin, R12 must contain the address of an indirect callee. This does
5000 // not mean the MTCTR instruction must use R12; it's easier to model this as
5001 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005002 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005003 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5004 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5005 !isBLACompatibleAddress(Callee, DAG))
5006 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5007 PPC::R12), Callee));
5008
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005009 // Build a sequence of copy-to-reg nodes chained together with token chain
5010 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005011 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005012 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005013 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005014 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005015 InFlag = Chain.getValue(1);
5016 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005017
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005018 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005019 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5020 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005021
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005022 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5023 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5024 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005025}
5026
Hal Finkel450128a2011-10-14 19:51:36 +00005027bool
5028PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5029 MachineFunction &MF, bool isVarArg,
5030 const SmallVectorImpl<ISD::OutputArg> &Outs,
5031 LLVMContext &Context) const {
5032 SmallVector<CCValAssign, 16> RVLocs;
5033 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
5034 RVLocs, Context);
5035 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5036}
5037
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005038SDValue
5039PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005040 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005041 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005042 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005043 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005044
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005045 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00005046 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00005047 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005048 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005049
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005050 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005051 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005052
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005053 // Copy the result values into the output registers.
5054 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5055 CCValAssign &VA = RVLocs[i];
5056 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005057
5058 SDValue Arg = OutVals[i];
5059
5060 switch (VA.getLocInfo()) {
5061 default: llvm_unreachable("Unknown loc info!");
5062 case CCValAssign::Full: break;
5063 case CCValAssign::AExt:
5064 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5065 break;
5066 case CCValAssign::ZExt:
5067 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5068 break;
5069 case CCValAssign::SExt:
5070 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5071 break;
5072 }
5073
5074 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005075 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005076 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005077 }
5078
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005079 RetOps[0] = Chain; // Update chain.
5080
5081 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005082 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005083 RetOps.push_back(Flag);
5084
Craig Topper48d114b2014-04-26 18:35:24 +00005085 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005086}
5087
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005088SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005089 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005090 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005091 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005092
Jim Laskeye4f4d042006-12-04 22:04:42 +00005093 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005094 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005095
5096 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005097 bool isPPC64 = Subtarget.isPPC64();
5098 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005099 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005100
5101 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005102 SDValue Chain = Op.getOperand(0);
5103 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005104
Jim Laskeye4f4d042006-12-04 22:04:42 +00005105 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005106 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5107 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005108 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005109
Jim Laskeye4f4d042006-12-04 22:04:42 +00005110 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005111 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005112
Jim Laskeye4f4d042006-12-04 22:04:42 +00005113 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005114 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005115 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005116}
5117
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005118
5119
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005120SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005121PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005122 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005123 bool isPPC64 = Subtarget.isPPC64();
5124 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005125 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005126
5127 // Get current frame pointer save index. The users of this index will be
5128 // primarily DYNALLOC instructions.
5129 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5130 int RASI = FI->getReturnAddrSaveIndex();
5131
5132 // If the frame pointer save index hasn't been defined yet.
5133 if (!RASI) {
5134 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005135 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005136 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005137 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005138 // Save the result.
5139 FI->setReturnAddrSaveIndex(RASI);
5140 }
5141 return DAG.getFrameIndex(RASI, PtrVT);
5142}
5143
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005144SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005145PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5146 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005147 bool isPPC64 = Subtarget.isPPC64();
5148 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005149 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005150
5151 // Get current frame pointer save index. The users of this index will be
5152 // primarily DYNALLOC instructions.
5153 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5154 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005155
Jim Laskey48850c12006-11-16 22:43:37 +00005156 // If the frame pointer save index hasn't been defined yet.
5157 if (!FPSI) {
5158 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005159 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005160 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005161
Jim Laskey48850c12006-11-16 22:43:37 +00005162 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005163 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005164 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005165 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005166 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005167 return DAG.getFrameIndex(FPSI, PtrVT);
5168}
Jim Laskey48850c12006-11-16 22:43:37 +00005169
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005170SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005171 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005172 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005173 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005174 SDValue Chain = Op.getOperand(0);
5175 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005176 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005177
Jim Laskey48850c12006-11-16 22:43:37 +00005178 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005179 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005180 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005181 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005182 DAG.getConstant(0, PtrVT), Size);
5183 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005184 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005185 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005186 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005187 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005188 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005189}
5190
Hal Finkel756810f2013-03-21 21:37:52 +00005191SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5192 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005193 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005194 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5195 DAG.getVTList(MVT::i32, MVT::Other),
5196 Op.getOperand(0), Op.getOperand(1));
5197}
5198
5199SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5200 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005201 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005202 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5203 Op.getOperand(0), Op.getOperand(1));
5204}
5205
Hal Finkel940ab932014-02-28 00:27:01 +00005206SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5207 assert(Op.getValueType() == MVT::i1 &&
5208 "Custom lowering only for i1 loads");
5209
5210 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5211
5212 SDLoc dl(Op);
5213 LoadSDNode *LD = cast<LoadSDNode>(Op);
5214
5215 SDValue Chain = LD->getChain();
5216 SDValue BasePtr = LD->getBasePtr();
5217 MachineMemOperand *MMO = LD->getMemOperand();
5218
5219 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5220 BasePtr, MVT::i8, MMO);
5221 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5222
5223 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005224 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005225}
5226
5227SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5228 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5229 "Custom lowering only for i1 stores");
5230
5231 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5232
5233 SDLoc dl(Op);
5234 StoreSDNode *ST = cast<StoreSDNode>(Op);
5235
5236 SDValue Chain = ST->getChain();
5237 SDValue BasePtr = ST->getBasePtr();
5238 SDValue Value = ST->getValue();
5239 MachineMemOperand *MMO = ST->getMemOperand();
5240
5241 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5242 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5243}
5244
5245// FIXME: Remove this once the ANDI glue bug is fixed:
5246SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5247 assert(Op.getValueType() == MVT::i1 &&
5248 "Custom lowering only for i1 results");
5249
5250 SDLoc DL(Op);
5251 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5252 Op.getOperand(0));
5253}
5254
Chris Lattner4211ca92006-04-14 06:01:58 +00005255/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5256/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005257SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005258 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005259 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5260 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005261 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005262
Hal Finkel81f87992013-04-07 22:11:09 +00005263 // We might be able to do better than this under some circumstances, but in
5264 // general, fsel-based lowering of select is a finite-math-only optimization.
5265 // For more information, see section F.3 of the 2.06 ISA specification.
5266 if (!DAG.getTarget().Options.NoInfsFPMath ||
5267 !DAG.getTarget().Options.NoNaNsFPMath)
5268 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005269
Hal Finkel81f87992013-04-07 22:11:09 +00005270 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005271
Owen Anderson53aa7a92009-08-10 22:56:29 +00005272 EVT ResVT = Op.getValueType();
5273 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005274 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5275 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005276 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005277
Chris Lattner4211ca92006-04-14 06:01:58 +00005278 // If the RHS of the comparison is a 0.0, we don't need to do the
5279 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005280 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005281 if (isFloatingPointZero(RHS))
5282 switch (CC) {
5283 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005284 case ISD::SETNE:
5285 std::swap(TV, FV);
5286 case ISD::SETEQ:
5287 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5288 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5289 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5290 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5291 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5292 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5293 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005294 case ISD::SETULT:
5295 case ISD::SETLT:
5296 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005297 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005298 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005299 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5300 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005301 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005302 case ISD::SETUGT:
5303 case ISD::SETGT:
5304 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005305 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005306 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005307 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5308 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005309 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005310 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005311 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005312
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005313 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005314 switch (CC) {
5315 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005316 case ISD::SETNE:
5317 std::swap(TV, FV);
5318 case ISD::SETEQ:
5319 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5320 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5321 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5322 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5323 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5324 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5325 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5326 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005327 case ISD::SETULT:
5328 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005329 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005330 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5331 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005332 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005333 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005334 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005335 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005336 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5337 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005338 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005339 case ISD::SETUGT:
5340 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005341 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005342 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5343 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005344 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005345 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005346 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005347 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005348 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5349 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005350 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005351 }
Eli Friedman5806e182009-05-28 04:31:08 +00005352 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005353}
5354
Chris Lattner57ee7c62007-11-28 18:44:47 +00005355// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005356SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005357 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005358 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005359 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005360 if (Src.getValueType() == MVT::f32)
5361 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005362
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005363 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005364 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005365 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005366 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005367 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005368 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005369 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005370 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005371 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005372 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005373 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005374 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005375 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5376 PPCISD::FCTIDUZ,
5377 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005378 break;
5379 }
Duncan Sands2a287912008-07-19 16:26:02 +00005380
Chris Lattner4211ca92006-04-14 06:01:58 +00005381 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005382 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5383 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005384 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5385 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5386 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005387
Chris Lattner06a49542007-10-15 20:14:52 +00005388 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005389 SDValue Chain;
5390 if (i32Stack) {
5391 MachineFunction &MF = DAG.getMachineFunction();
5392 MachineMemOperand *MMO =
5393 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5394 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5395 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005396 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005397 } else
5398 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5399 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005400
5401 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5402 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005403 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005404 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005405 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005406 MPI = MachinePointerInfo();
5407 }
5408
5409 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005410 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005411}
5412
Hal Finkelf6d45f22013-04-01 17:52:07 +00005413SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005414 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005415 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005416 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005417 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005418 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005419
Hal Finkel6a56b212014-03-05 22:14:00 +00005420 if (Op.getOperand(0).getValueType() == MVT::i1)
5421 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5422 DAG.getConstantFP(1.0, Op.getValueType()),
5423 DAG.getConstantFP(0.0, Op.getValueType()));
5424
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005425 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005426 "UINT_TO_FP is supported only with FPCVT");
5427
5428 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005429 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005430 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005431 (Op.getOpcode() == ISD::UINT_TO_FP ?
5432 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5433 (Op.getOpcode() == ISD::UINT_TO_FP ?
5434 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005435 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005436 MVT::f32 : MVT::f64;
5437
Owen Anderson9f944592009-08-11 20:47:22 +00005438 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005439 SDValue SINT = Op.getOperand(0);
5440 // When converting to single-precision, we actually need to convert
5441 // to double-precision first and then round to single-precision.
5442 // To avoid double-rounding effects during that operation, we have
5443 // to prepare the input operand. Bits that might be truncated when
5444 // converting to double-precision are replaced by a bit that won't
5445 // be lost at this stage, but is below the single-precision rounding
5446 // position.
5447 //
5448 // However, if -enable-unsafe-fp-math is in effect, accept double
5449 // rounding to avoid the extra overhead.
5450 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005451 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005452 !DAG.getTarget().Options.UnsafeFPMath) {
5453
5454 // Twiddle input to make sure the low 11 bits are zero. (If this
5455 // is the case, we are guaranteed the value will fit into the 53 bit
5456 // mantissa of an IEEE double-precision value without rounding.)
5457 // If any of those low 11 bits were not zero originally, make sure
5458 // bit 12 (value 2048) is set instead, so that the final rounding
5459 // to single-precision gets the correct result.
5460 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5461 SINT, DAG.getConstant(2047, MVT::i64));
5462 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5463 Round, DAG.getConstant(2047, MVT::i64));
5464 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5465 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5466 Round, DAG.getConstant(-2048, MVT::i64));
5467
5468 // However, we cannot use that value unconditionally: if the magnitude
5469 // of the input value is small, the bit-twiddling we did above might
5470 // end up visibly changing the output. Fortunately, in that case, we
5471 // don't need to twiddle bits since the original input will convert
5472 // exactly to double-precision floating-point already. Therefore,
5473 // construct a conditional to use the original value if the top 11
5474 // bits are all sign-bit copies, and use the rounded value computed
5475 // above otherwise.
5476 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5477 SINT, DAG.getConstant(53, MVT::i32));
5478 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5479 Cond, DAG.getConstant(1, MVT::i64));
5480 Cond = DAG.getSetCC(dl, MVT::i32,
5481 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5482
5483 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5484 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005485
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005486 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005487 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5488
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005489 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005490 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005491 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005492 return FP;
5493 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005494
Owen Anderson9f944592009-08-11 20:47:22 +00005495 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005496 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005497 // Since we only generate this in 64-bit mode, we can take advantage of
5498 // 64-bit registers. In particular, sign extend the input value into the
5499 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5500 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005501 MachineFunction &MF = DAG.getMachineFunction();
5502 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005503 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005504
Hal Finkelbeb296b2013-03-31 10:12:51 +00005505 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005506 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005507 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5508 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005509
Hal Finkelbeb296b2013-03-31 10:12:51 +00005510 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5511 MachinePointerInfo::getFixedStack(FrameIdx),
5512 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005513
Hal Finkelbeb296b2013-03-31 10:12:51 +00005514 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5515 "Expected an i32 store");
5516 MachineMemOperand *MMO =
5517 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5518 MachineMemOperand::MOLoad, 4, 4);
5519 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005520 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5521 PPCISD::LFIWZX : PPCISD::LFIWAX,
5522 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005523 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005524 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005525 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005526 "i32->FP without LFIWAX supported only on PPC64");
5527
Hal Finkelbeb296b2013-03-31 10:12:51 +00005528 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5529 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5530
5531 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5532 Op.getOperand(0));
5533
5534 // STD the extended value into the stack slot.
5535 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5536 MachinePointerInfo::getFixedStack(FrameIdx),
5537 false, false, 0);
5538
5539 // Load the value as a double.
5540 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5541 MachinePointerInfo::getFixedStack(FrameIdx),
5542 false, false, false, 0);
5543 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005544
Chris Lattner4211ca92006-04-14 06:01:58 +00005545 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005546 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005547 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005548 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005549 return FP;
5550}
5551
Dan Gohman21cea8a2010-04-17 15:26:15 +00005552SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5553 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005554 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005555 /*
5556 The rounding mode is in bits 30:31 of FPSR, and has the following
5557 settings:
5558 00 Round to nearest
5559 01 Round to 0
5560 10 Round to +inf
5561 11 Round to -inf
5562
5563 FLT_ROUNDS, on the other hand, expects the following:
5564 -1 Undefined
5565 0 Round to 0
5566 1 Round to nearest
5567 2 Round to +inf
5568 3 Round to -inf
5569
5570 To perform the conversion, we do:
5571 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5572 */
5573
5574 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005575 EVT VT = Op.getValueType();
5576 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005577
5578 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005579 EVT NodeTys[] = {
5580 MVT::f64, // return register
5581 MVT::Glue // unused in this context
5582 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005583 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005584
5585 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005586 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005587 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005588 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005589 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005590
5591 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005592 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005593 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005594 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005595 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005596
5597 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005598 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005599 DAG.getNode(ISD::AND, dl, MVT::i32,
5600 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005601 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005602 DAG.getNode(ISD::SRL, dl, MVT::i32,
5603 DAG.getNode(ISD::AND, dl, MVT::i32,
5604 DAG.getNode(ISD::XOR, dl, MVT::i32,
5605 CWD, DAG.getConstant(3, MVT::i32)),
5606 DAG.getConstant(3, MVT::i32)),
5607 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005608
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005609 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005610 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005611
Duncan Sands13237ac2008-06-06 12:08:01 +00005612 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005613 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005614}
5615
Dan Gohman21cea8a2010-04-17 15:26:15 +00005616SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005617 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005618 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005619 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005620 assert(Op.getNumOperands() == 3 &&
5621 VT == Op.getOperand(1).getValueType() &&
5622 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005623
Chris Lattner601b8652006-09-20 03:47:40 +00005624 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005625 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005626 SDValue Lo = Op.getOperand(0);
5627 SDValue Hi = Op.getOperand(1);
5628 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005629 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005630
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005631 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005632 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005633 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5634 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5635 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5636 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005637 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005638 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5639 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5640 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005641 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005642 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005643}
5644
Dan Gohman21cea8a2010-04-17 15:26:15 +00005645SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005646 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005647 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005648 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005649 assert(Op.getNumOperands() == 3 &&
5650 VT == Op.getOperand(1).getValueType() &&
5651 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005652
Dan Gohman8d2ead22008-03-07 20:36:53 +00005653 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005654 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005655 SDValue Lo = Op.getOperand(0);
5656 SDValue Hi = Op.getOperand(1);
5657 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005658 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005659
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005660 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005661 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005662 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5663 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5664 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5665 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005666 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005667 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5668 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5669 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005670 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005671 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005672}
5673
Dan Gohman21cea8a2010-04-17 15:26:15 +00005674SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005675 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005676 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005677 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005678 assert(Op.getNumOperands() == 3 &&
5679 VT == Op.getOperand(1).getValueType() &&
5680 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005681
Dan Gohman8d2ead22008-03-07 20:36:53 +00005682 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005683 SDValue Lo = Op.getOperand(0);
5684 SDValue Hi = Op.getOperand(1);
5685 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005686 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005687
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005688 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005689 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005690 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5691 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5692 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5693 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005694 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005695 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5696 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5697 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005698 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005699 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005700 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005701}
5702
5703//===----------------------------------------------------------------------===//
5704// Vector related lowering.
5705//
5706
Chris Lattner2a099c02006-04-17 06:00:21 +00005707/// BuildSplatI - Build a canonical splati of Val with an element size of
5708/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005709static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005710 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005711 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005712
Owen Anderson53aa7a92009-08-10 22:56:29 +00005713 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005714 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005715 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005716
Owen Anderson9f944592009-08-11 20:47:22 +00005717 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005718
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005719 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5720 if (Val == -1)
5721 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005722
Owen Anderson53aa7a92009-08-10 22:56:29 +00005723 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005724
Chris Lattner2a099c02006-04-17 06:00:21 +00005725 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005726 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005727 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005728 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005729 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005730 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005731}
5732
Hal Finkelcf2e9082013-05-24 23:00:14 +00005733/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5734/// specified intrinsic ID.
5735static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005736 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005737 EVT DestVT = MVT::Other) {
5738 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5739 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5740 DAG.getConstant(IID, MVT::i32), Op);
5741}
5742
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005743/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005744/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005745static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005746 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005747 EVT DestVT = MVT::Other) {
5748 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005749 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005750 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005751}
5752
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005753/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5754/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005755static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005756 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005757 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005758 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005759 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005760 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005761}
5762
5763
Chris Lattner264c9082006-04-17 17:55:10 +00005764/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5765/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005766static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005767 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005768 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005769 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5770 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005771
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005772 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005773 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005774 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005775 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005776 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005777}
5778
Chris Lattner19e90552006-04-14 05:19:18 +00005779// If this is a case we can't handle, return null and let the default
5780// expansion code take care of it. If we CAN select this case, and if it
5781// selects to a single instruction, return Op. Otherwise, if we can codegen
5782// this case more efficiently than a constant pool load, lower it to the
5783// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005784SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5785 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005786 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005787 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005788 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005789
Bob Wilson85cefe82009-03-02 23:24:16 +00005790 // Check if this is a splat of a constant value.
5791 APInt APSplatBits, APSplatUndef;
5792 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005793 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005794 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005795 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005796 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005797
Bob Wilson530e0382009-03-03 19:26:27 +00005798 unsigned SplatBits = APSplatBits.getZExtValue();
5799 unsigned SplatUndef = APSplatUndef.getZExtValue();
5800 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005801
Bob Wilson530e0382009-03-03 19:26:27 +00005802 // First, handle single instruction cases.
5803
5804 // All zeros?
5805 if (SplatBits == 0) {
5806 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005807 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5808 SDValue Z = DAG.getConstant(0, MVT::i32);
5809 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005810 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005811 }
Bob Wilson530e0382009-03-03 19:26:27 +00005812 return Op;
5813 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005814
Bob Wilson530e0382009-03-03 19:26:27 +00005815 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5816 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5817 (32-SplatBitSize));
5818 if (SextVal >= -16 && SextVal <= 15)
5819 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005820
5821
Bob Wilson530e0382009-03-03 19:26:27 +00005822 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005823
Bob Wilson530e0382009-03-03 19:26:27 +00005824 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005825 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5826 // If this value is in the range [17,31] and is odd, use:
5827 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5828 // If this value is in the range [-31,-17] and is odd, use:
5829 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5830 // Note the last two are three-instruction sequences.
5831 if (SextVal >= -32 && SextVal <= 31) {
5832 // To avoid having these optimizations undone by constant folding,
5833 // we convert to a pseudo that will be expanded later into one of
5834 // the above forms.
5835 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005836 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5837 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5838 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5839 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5840 if (VT == Op.getValueType())
5841 return RetVal;
5842 else
5843 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005844 }
5845
5846 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5847 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5848 // for fneg/fabs.
5849 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5850 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005851 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005852
5853 // Make the VSLW intrinsic, computing 0x8000_0000.
5854 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5855 OnesV, DAG, dl);
5856
5857 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005858 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005859 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005860 }
5861
Bill Schmidt4aedff82014-06-06 14:06:26 +00005862 // The remaining cases assume either big endian element order or
5863 // a splat-size that equates to the element size of the vector
5864 // to be built. An example that doesn't work for little endian is
5865 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5866 // and a vector element size of 16 bits. The code below will
5867 // produce the vector in big endian element order, which for little
5868 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5869
5870 // For now, just avoid these optimizations in that case.
5871 // FIXME: Develop correct optimizations for LE with mismatched
5872 // splat and element sizes.
5873
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005874 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005875 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5876 return SDValue();
5877
Bob Wilson530e0382009-03-03 19:26:27 +00005878 // Check to see if this is a wide variety of vsplti*, binop self cases.
5879 static const signed char SplatCsts[] = {
5880 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5881 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5882 };
5883
5884 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5885 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5886 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5887 int i = SplatCsts[idx];
5888
5889 // Figure out what shift amount will be used by altivec if shifted by i in
5890 // this splat size.
5891 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5892
5893 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005894 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005895 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005896 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5897 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5898 Intrinsic::ppc_altivec_vslw
5899 };
5900 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005901 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005902 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005903
Bob Wilson530e0382009-03-03 19:26:27 +00005904 // vsplti + srl self.
5905 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005906 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005907 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5908 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5909 Intrinsic::ppc_altivec_vsrw
5910 };
5911 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005912 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005913 }
5914
Bob Wilson530e0382009-03-03 19:26:27 +00005915 // vsplti + sra self.
5916 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005917 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005918 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5919 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5920 Intrinsic::ppc_altivec_vsraw
5921 };
5922 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005923 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005924 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005925
Bob Wilson530e0382009-03-03 19:26:27 +00005926 // vsplti + rol self.
5927 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5928 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005929 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005930 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5931 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5932 Intrinsic::ppc_altivec_vrlw
5933 };
5934 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005935 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005936 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005937
Bob Wilson530e0382009-03-03 19:26:27 +00005938 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005939 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005940 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005941 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005942 }
Bob Wilson530e0382009-03-03 19:26:27 +00005943 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005944 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005945 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005946 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005947 }
Bob Wilson530e0382009-03-03 19:26:27 +00005948 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005949 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005950 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005951 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5952 }
5953 }
5954
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005955 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005956}
5957
Chris Lattner071ad012006-04-17 05:28:54 +00005958/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5959/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005960static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005961 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005962 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005963 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005964 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005965 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005966
Chris Lattner071ad012006-04-17 05:28:54 +00005967 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005968 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005969 OP_VMRGHW,
5970 OP_VMRGLW,
5971 OP_VSPLTISW0,
5972 OP_VSPLTISW1,
5973 OP_VSPLTISW2,
5974 OP_VSPLTISW3,
5975 OP_VSLDOI4,
5976 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005977 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005978 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005979
Chris Lattner071ad012006-04-17 05:28:54 +00005980 if (OpNum == OP_COPY) {
5981 if (LHSID == (1*9+2)*9+3) return LHS;
5982 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5983 return RHS;
5984 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005985
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005986 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005987 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5988 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005989
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005990 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005991 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005992 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005993 case OP_VMRGHW:
5994 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5995 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5996 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5997 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5998 break;
5999 case OP_VMRGLW:
6000 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6001 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6002 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6003 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6004 break;
6005 case OP_VSPLTISW0:
6006 for (unsigned i = 0; i != 16; ++i)
6007 ShufIdxs[i] = (i&3)+0;
6008 break;
6009 case OP_VSPLTISW1:
6010 for (unsigned i = 0; i != 16; ++i)
6011 ShufIdxs[i] = (i&3)+4;
6012 break;
6013 case OP_VSPLTISW2:
6014 for (unsigned i = 0; i != 16; ++i)
6015 ShufIdxs[i] = (i&3)+8;
6016 break;
6017 case OP_VSPLTISW3:
6018 for (unsigned i = 0; i != 16; ++i)
6019 ShufIdxs[i] = (i&3)+12;
6020 break;
6021 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006022 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006023 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006024 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006025 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006026 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006027 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006028 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006029 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6030 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006031 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006032 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006033}
6034
Chris Lattner19e90552006-04-14 05:19:18 +00006035/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6036/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6037/// return the code it can be lowered into. Worst case, it can always be
6038/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006039SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006040 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006041 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006042 SDValue V1 = Op.getOperand(0);
6043 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006045 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006046 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006047
Chris Lattner19e90552006-04-14 05:19:18 +00006048 // Cases that are handled by instructions that take permute immediates
6049 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6050 // selected by the instruction selector.
6051 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006052 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6053 PPC::isSplatShuffleMask(SVOp, 2) ||
6054 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00006055 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
6056 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
6057 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006058 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6059 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6060 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6061 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6062 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6063 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006064 return Op;
6065 }
6066 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006067
Chris Lattner19e90552006-04-14 05:19:18 +00006068 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6069 // and produce a fixed permutation. If any of these match, do not lower to
6070 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006071 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Bill Schmidtf910a062014-06-10 14:35:01 +00006072 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
6073 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
6074 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006075 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6076 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6077 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6078 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6079 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6080 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006081 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006082
Chris Lattner071ad012006-04-17 05:28:54 +00006083 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6084 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006085 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006086
Chris Lattner071ad012006-04-17 05:28:54 +00006087 unsigned PFIndexes[4];
6088 bool isFourElementShuffle = true;
6089 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6090 unsigned EltNo = 8; // Start out undef.
6091 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006092 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006093 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006094
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006095 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006096 if ((ByteSource & 3) != j) {
6097 isFourElementShuffle = false;
6098 break;
6099 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006100
Chris Lattner071ad012006-04-17 05:28:54 +00006101 if (EltNo == 8) {
6102 EltNo = ByteSource/4;
6103 } else if (EltNo != ByteSource/4) {
6104 isFourElementShuffle = false;
6105 break;
6106 }
6107 }
6108 PFIndexes[i] = EltNo;
6109 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006110
6111 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006112 // perfect shuffle vector to determine if it is cost effective to do this as
6113 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006114 // For now, we skip this for little endian until such time as we have a
6115 // little-endian perfect shuffle table.
6116 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006117 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006118 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006119 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006120
Chris Lattner071ad012006-04-17 05:28:54 +00006121 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6122 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006123
Chris Lattner071ad012006-04-17 05:28:54 +00006124 // Determining when to avoid vperm is tricky. Many things affect the cost
6125 // of vperm, particularly how many times the perm mask needs to be computed.
6126 // For example, if the perm mask can be hoisted out of a loop or is already
6127 // used (perhaps because there are multiple permutes with the same shuffle
6128 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6129 // the loop requires an extra register.
6130 //
6131 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006132 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006133 // available, if this block is within a loop, we should avoid using vperm
6134 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006135 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006136 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006137 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006138
Chris Lattner19e90552006-04-14 05:19:18 +00006139 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6140 // vector that will get spilled to the constant pool.
6141 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006142
Chris Lattner19e90552006-04-14 05:19:18 +00006143 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6144 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006145
6146 // For little endian, the order of the input vectors is reversed, and
6147 // the permutation mask is complemented with respect to 31. This is
6148 // necessary to produce proper semantics with the big-endian-biased vperm
6149 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006150 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006151 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006152
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006153 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006154 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6155 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006156
Chris Lattner19e90552006-04-14 05:19:18 +00006157 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006158 if (isLittleEndian)
6159 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6160 MVT::i32));
6161 else
6162 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6163 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006164 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006165
Owen Anderson9f944592009-08-11 20:47:22 +00006166 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006167 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006168 if (isLittleEndian)
6169 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6170 V2, V1, VPermMask);
6171 else
6172 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6173 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006174}
6175
Chris Lattner9754d142006-04-18 17:59:36 +00006176/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6177/// altivec comparison. If it is, return true and fill in Opc/isDot with
6178/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006179static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006180 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006181 unsigned IntrinsicID =
6182 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006183 CompareOpc = -1;
6184 isDot = false;
6185 switch (IntrinsicID) {
6186 default: return false;
6187 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006188 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6189 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6190 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6191 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6192 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6193 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6194 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6195 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6196 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6197 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6198 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6199 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6200 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006201
Chris Lattner4211ca92006-04-14 06:01:58 +00006202 // Normal Comparisons.
6203 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6204 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6205 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6206 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6207 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6208 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6209 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6210 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6211 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6212 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6213 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6214 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6215 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6216 }
Chris Lattner9754d142006-04-18 17:59:36 +00006217 return true;
6218}
6219
6220/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6221/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006222SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006223 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006224 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6225 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006226 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006227 int CompareOpc;
6228 bool isDot;
6229 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006230 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006231
Chris Lattner9754d142006-04-18 17:59:36 +00006232 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006233 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006234 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006235 Op.getOperand(1), Op.getOperand(2),
6236 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006237 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006238 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006239
Chris Lattner4211ca92006-04-14 06:01:58 +00006240 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006241 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006242 Op.getOperand(2), // LHS
6243 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006244 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006245 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006246 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006247 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006248
Chris Lattner4211ca92006-04-14 06:01:58 +00006249 // Now that we have the comparison, emit a copy from the CR to a GPR.
6250 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006251 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006252 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006253 CompNode.getValue(1));
6254
Chris Lattner4211ca92006-04-14 06:01:58 +00006255 // Unpack the result based on how the target uses it.
6256 unsigned BitNo; // Bit # of CR6.
6257 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006258 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006259 default: // Can't happen, don't crash on invalid number though.
6260 case 0: // Return the value of the EQ bit of CR6.
6261 BitNo = 0; InvertBit = false;
6262 break;
6263 case 1: // Return the inverted value of the EQ bit of CR6.
6264 BitNo = 0; InvertBit = true;
6265 break;
6266 case 2: // Return the value of the LT bit of CR6.
6267 BitNo = 2; InvertBit = false;
6268 break;
6269 case 3: // Return the inverted value of the LT bit of CR6.
6270 BitNo = 2; InvertBit = true;
6271 break;
6272 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006273
Chris Lattner4211ca92006-04-14 06:01:58 +00006274 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006275 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6276 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006277 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006278 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6279 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006280
Chris Lattner4211ca92006-04-14 06:01:58 +00006281 // If we are supposed to, toggle the bit.
6282 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006283 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6284 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006285 return Flags;
6286}
6287
Hal Finkel5c0d1452014-03-30 13:22:59 +00006288SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6289 SelectionDAG &DAG) const {
6290 SDLoc dl(Op);
6291 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6292 // instructions), but for smaller types, we need to first extend up to v2i32
6293 // before doing going farther.
6294 if (Op.getValueType() == MVT::v2i64) {
6295 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6296 if (ExtVT != MVT::v2i32) {
6297 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6298 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6299 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6300 ExtVT.getVectorElementType(), 4)));
6301 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6302 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6303 DAG.getValueType(MVT::v2i32));
6304 }
6305
6306 return Op;
6307 }
6308
6309 return SDValue();
6310}
6311
Scott Michelcf0da6c2009-02-17 22:15:04 +00006312SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006313 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006314 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006315 // Create a stack slot that is 16-byte aligned.
6316 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006317 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006318 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006319 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006320
Chris Lattner4211ca92006-04-14 06:01:58 +00006321 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006322 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006323 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006324 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006325 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006326 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006327 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006328}
6329
Dan Gohman21cea8a2010-04-17 15:26:15 +00006330SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006331 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006332 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006333 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006334
Owen Anderson9f944592009-08-11 20:47:22 +00006335 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6336 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006337
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006338 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006339 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006340
Chris Lattner7e4398742006-04-18 03:43:48 +00006341 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006342 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6343 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6344 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006345
Chris Lattner7e4398742006-04-18 03:43:48 +00006346 // Low parts multiplied together, generating 32-bit results (we ignore the
6347 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006348 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006349 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006350
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006351 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006352 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006353 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006354 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006355 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006356 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6357 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006358 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006359
Owen Anderson9f944592009-08-11 20:47:22 +00006360 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006361
Chris Lattner96d50482006-04-18 04:28:57 +00006362 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006363 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006364 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006365 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006366 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006367
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006368 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006369 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006370 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006371 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006372
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006373 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006374 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006375 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006376 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006377
Bill Schmidt42995e82014-06-09 16:06:29 +00006378 // Merge the results together. Because vmuleub and vmuloub are
6379 // instructions with a big-endian bias, we must reverse the
6380 // element numbering and reverse the meaning of "odd" and "even"
6381 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006382 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006383 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006384 if (isLittleEndian) {
6385 Ops[i*2 ] = 2*i;
6386 Ops[i*2+1] = 2*i+16;
6387 } else {
6388 Ops[i*2 ] = 2*i+1;
6389 Ops[i*2+1] = 2*i+1+16;
6390 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006391 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006392 if (isLittleEndian)
6393 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6394 else
6395 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006396 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006397 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006398 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006399}
6400
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006401/// LowerOperation - Provide custom lowering hooks for some operations.
6402///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006403SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006404 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006405 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006406 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006407 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006408 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006409 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006410 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006411 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006412 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6413 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006414 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006415 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006416
6417 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006418 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006419
Roman Divackyc3825df2013-07-25 21:36:47 +00006420 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006421 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006422
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006423 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006424 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006425 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006426
Hal Finkel756810f2013-03-21 21:37:52 +00006427 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6428 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6429
Hal Finkel940ab932014-02-28 00:27:01 +00006430 case ISD::LOAD: return LowerLOAD(Op, DAG);
6431 case ISD::STORE: return LowerSTORE(Op, DAG);
6432 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006433 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006434 case ISD::FP_TO_UINT:
6435 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006436 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006437 case ISD::UINT_TO_FP:
6438 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006439 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006440
Chris Lattner4211ca92006-04-14 06:01:58 +00006441 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006442 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6443 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6444 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006445
Chris Lattner4211ca92006-04-14 06:01:58 +00006446 // Vector-related lowering.
6447 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6448 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6449 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6450 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006451 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006452 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006453
Hal Finkel25c19922013-05-15 21:37:41 +00006454 // For counter-based loop handling.
6455 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6456
Chris Lattnerf6a81562007-12-08 06:59:59 +00006457 // Frame & Return address.
6458 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006459 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006460 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006461}
6462
Duncan Sands6ed40142008-12-01 11:39:25 +00006463void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6464 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006465 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006466 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006467 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006468 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006469 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006470 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006471 case ISD::INTRINSIC_W_CHAIN: {
6472 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6473 Intrinsic::ppc_is_decremented_ctr_nonzero)
6474 break;
6475
6476 assert(N->getValueType(0) == MVT::i1 &&
6477 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006478 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006479 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6480 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6481 N->getOperand(1));
6482
6483 Results.push_back(NewInt);
6484 Results.push_back(NewInt.getValue(1));
6485 break;
6486 }
Roman Divacky4394e682011-06-28 15:30:42 +00006487 case ISD::VAARG: {
6488 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6489 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6490 return;
6491
6492 EVT VT = N->getValueType(0);
6493
6494 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006495 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006496
6497 Results.push_back(NewNode);
6498 Results.push_back(NewNode.getValue(1));
6499 }
6500 return;
6501 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006502 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006503 assert(N->getValueType(0) == MVT::ppcf128);
6504 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006505 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006506 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006507 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006508 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006509 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006510 DAG.getIntPtrConstant(1));
6511
Ulrich Weigand874fc622013-03-26 10:56:22 +00006512 // Add the two halves of the long double in round-to-zero mode.
6513 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006514
6515 // We know the low half is about to be thrown away, so just use something
6516 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006517 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006518 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006519 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006520 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006521 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006522 // LowerFP_TO_INT() can only handle f32 and f64.
6523 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6524 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006525 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006526 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006527 }
6528}
6529
6530
Chris Lattner4211ca92006-04-14 06:01:58 +00006531//===----------------------------------------------------------------------===//
6532// Other Lowering Code
6533//===----------------------------------------------------------------------===//
6534
Chris Lattner9b577f12005-08-26 21:23:58 +00006535MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006536PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006537 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006538 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006539 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6540
6541 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6542 MachineFunction *F = BB->getParent();
6543 MachineFunction::iterator It = BB;
6544 ++It;
6545
6546 unsigned dest = MI->getOperand(0).getReg();
6547 unsigned ptrA = MI->getOperand(1).getReg();
6548 unsigned ptrB = MI->getOperand(2).getReg();
6549 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006550 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006551
6552 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6553 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6554 F->insert(It, loopMBB);
6555 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006556 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006557 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006558 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006559
6560 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006561 unsigned TmpReg = (!BinOpcode) ? incr :
6562 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006563 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6564 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006565
6566 // thisMBB:
6567 // ...
6568 // fallthrough --> loopMBB
6569 BB->addSuccessor(loopMBB);
6570
6571 // loopMBB:
6572 // l[wd]arx dest, ptr
6573 // add r0, dest, incr
6574 // st[wd]cx. r0, ptr
6575 // bne- loopMBB
6576 // fallthrough --> exitMBB
6577 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006578 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006579 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006580 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006581 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6582 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006583 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006584 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006585 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006586 BB->addSuccessor(loopMBB);
6587 BB->addSuccessor(exitMBB);
6588
6589 // exitMBB:
6590 // ...
6591 BB = exitMBB;
6592 return BB;
6593}
6594
6595MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006596PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006597 MachineBasicBlock *BB,
6598 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006599 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006600 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006601 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6602 // In 64 bit mode we have to use 64 bits for addresses, even though the
6603 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6604 // registers without caring whether they're 32 or 64, but here we're
6605 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006606 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006607 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006608
6609 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6610 MachineFunction *F = BB->getParent();
6611 MachineFunction::iterator It = BB;
6612 ++It;
6613
6614 unsigned dest = MI->getOperand(0).getReg();
6615 unsigned ptrA = MI->getOperand(1).getReg();
6616 unsigned ptrB = MI->getOperand(2).getReg();
6617 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006618 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006619
6620 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6621 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6622 F->insert(It, loopMBB);
6623 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006624 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006625 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006626 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006627
6628 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006629 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006630 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6631 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006632 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6633 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6634 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6635 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6636 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6637 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6638 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6639 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6640 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6641 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006642 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006643 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006644 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006645
6646 // thisMBB:
6647 // ...
6648 // fallthrough --> loopMBB
6649 BB->addSuccessor(loopMBB);
6650
6651 // The 4-byte load must be aligned, while a char or short may be
6652 // anywhere in the word. Hence all this nasty bookkeeping code.
6653 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6654 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006655 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006656 // rlwinm ptr, ptr1, 0, 0, 29
6657 // slw incr2, incr, shift
6658 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6659 // slw mask, mask2, shift
6660 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006661 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006662 // add tmp, tmpDest, incr2
6663 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006664 // and tmp3, tmp, mask
6665 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006666 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006667 // bne- loopMBB
6668 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006669 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006670 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006671 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006672 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006673 .addReg(ptrA).addReg(ptrB);
6674 } else {
6675 Ptr1Reg = ptrB;
6676 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006677 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006678 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006679 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006680 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6681 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006682 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006683 .addReg(Ptr1Reg).addImm(0).addImm(61);
6684 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006685 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006686 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006687 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006688 .addReg(incr).addReg(ShiftReg);
6689 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006690 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006691 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006692 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6693 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006694 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006695 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006696 .addReg(Mask2Reg).addReg(ShiftReg);
6697
6698 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006699 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006700 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006701 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006702 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006703 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006704 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006705 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006706 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006707 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006708 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006709 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006710 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006711 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006712 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006713 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006714 BB->addSuccessor(loopMBB);
6715 BB->addSuccessor(exitMBB);
6716
6717 // exitMBB:
6718 // ...
6719 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006720 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6721 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006722 return BB;
6723}
6724
Hal Finkel756810f2013-03-21 21:37:52 +00006725llvm::MachineBasicBlock*
6726PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6727 MachineBasicBlock *MBB) const {
6728 DebugLoc DL = MI->getDebugLoc();
6729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6730
6731 MachineFunction *MF = MBB->getParent();
6732 MachineRegisterInfo &MRI = MF->getRegInfo();
6733
6734 const BasicBlock *BB = MBB->getBasicBlock();
6735 MachineFunction::iterator I = MBB;
6736 ++I;
6737
6738 // Memory Reference
6739 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6740 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6741
6742 unsigned DstReg = MI->getOperand(0).getReg();
6743 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6744 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6745 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6746 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6747
6748 MVT PVT = getPointerTy();
6749 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6750 "Invalid Pointer Size!");
6751 // For v = setjmp(buf), we generate
6752 //
6753 // thisMBB:
6754 // SjLjSetup mainMBB
6755 // bl mainMBB
6756 // v_restore = 1
6757 // b sinkMBB
6758 //
6759 // mainMBB:
6760 // buf[LabelOffset] = LR
6761 // v_main = 0
6762 //
6763 // sinkMBB:
6764 // v = phi(main, restore)
6765 //
6766
6767 MachineBasicBlock *thisMBB = MBB;
6768 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6769 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6770 MF->insert(I, mainMBB);
6771 MF->insert(I, sinkMBB);
6772
6773 MachineInstrBuilder MIB;
6774
6775 // Transfer the remainder of BB and its successor edges to sinkMBB.
6776 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006777 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006778 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6779
6780 // Note that the structure of the jmp_buf used here is not compatible
6781 // with that used by libc, and is not designed to be. Specifically, it
6782 // stores only those 'reserved' registers that LLVM does not otherwise
6783 // understand how to spill. Also, by convention, by the time this
6784 // intrinsic is called, Clang has already stored the frame address in the
6785 // first slot of the buffer and stack address in the third. Following the
6786 // X86 target code, we'll store the jump address in the second slot. We also
6787 // need to save the TOC pointer (R2) to handle jumps between shared
6788 // libraries, and that will be stored in the fourth slot. The thread
6789 // identifier (R13) is not affected.
6790
6791 // thisMBB:
6792 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6793 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006794 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006795
6796 // Prepare IP either in reg.
6797 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6798 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6799 unsigned BufReg = MI->getOperand(1).getReg();
6800
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006801 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006802 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6803 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006804 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006805 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006806 MIB.setMemRefs(MMOBegin, MMOEnd);
6807 }
6808
Hal Finkelf05d6c72013-07-17 23:50:51 +00006809 // Naked functions never have a base pointer, and so we use r1. For all
6810 // other functions, this decision must be delayed until during PEI.
6811 unsigned BaseReg;
6812 if (MF->getFunction()->getAttributes().hasAttribute(
6813 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006814 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006815 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006816 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006817
6818 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006819 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006820 .addReg(BaseReg)
6821 .addImm(BPOffset)
6822 .addReg(BufReg);
6823 MIB.setMemRefs(MMOBegin, MMOEnd);
6824
Hal Finkel756810f2013-03-21 21:37:52 +00006825 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006826 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006827 const PPCRegisterInfo *TRI =
6828 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6829 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006830
6831 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6832
6833 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6834 .addMBB(mainMBB);
6835 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6836
6837 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6838 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6839
6840 // mainMBB:
6841 // mainDstReg = 0
6842 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006843 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006844
6845 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006846 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006847 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6848 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006849 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006850 .addReg(BufReg);
6851 } else {
6852 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6853 .addReg(LabelReg)
6854 .addImm(LabelOffset)
6855 .addReg(BufReg);
6856 }
6857
6858 MIB.setMemRefs(MMOBegin, MMOEnd);
6859
6860 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6861 mainMBB->addSuccessor(sinkMBB);
6862
6863 // sinkMBB:
6864 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6865 TII->get(PPC::PHI), DstReg)
6866 .addReg(mainDstReg).addMBB(mainMBB)
6867 .addReg(restoreDstReg).addMBB(thisMBB);
6868
6869 MI->eraseFromParent();
6870 return sinkMBB;
6871}
6872
6873MachineBasicBlock *
6874PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6875 MachineBasicBlock *MBB) const {
6876 DebugLoc DL = MI->getDebugLoc();
6877 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6878
6879 MachineFunction *MF = MBB->getParent();
6880 MachineRegisterInfo &MRI = MF->getRegInfo();
6881
6882 // Memory Reference
6883 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6884 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6885
6886 MVT PVT = getPointerTy();
6887 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6888 "Invalid Pointer Size!");
6889
6890 const TargetRegisterClass *RC =
6891 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6892 unsigned Tmp = MRI.createVirtualRegister(RC);
6893 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6894 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6895 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006896 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6897 (Subtarget.isSVR4ABI() &&
6898 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6899 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006900
6901 MachineInstrBuilder MIB;
6902
6903 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6904 const int64_t SPOffset = 2 * PVT.getStoreSize();
6905 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006906 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006907
6908 unsigned BufReg = MI->getOperand(0).getReg();
6909
6910 // Reload FP (the jumped-to function may not have had a
6911 // frame pointer, and if so, then its r31 will be restored
6912 // as necessary).
6913 if (PVT == MVT::i64) {
6914 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6915 .addImm(0)
6916 .addReg(BufReg);
6917 } else {
6918 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6919 .addImm(0)
6920 .addReg(BufReg);
6921 }
6922 MIB.setMemRefs(MMOBegin, MMOEnd);
6923
6924 // Reload IP
6925 if (PVT == MVT::i64) {
6926 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006927 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006928 .addReg(BufReg);
6929 } else {
6930 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6931 .addImm(LabelOffset)
6932 .addReg(BufReg);
6933 }
6934 MIB.setMemRefs(MMOBegin, MMOEnd);
6935
6936 // Reload SP
6937 if (PVT == MVT::i64) {
6938 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006939 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006940 .addReg(BufReg);
6941 } else {
6942 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6943 .addImm(SPOffset)
6944 .addReg(BufReg);
6945 }
6946 MIB.setMemRefs(MMOBegin, MMOEnd);
6947
Hal Finkelf05d6c72013-07-17 23:50:51 +00006948 // Reload BP
6949 if (PVT == MVT::i64) {
6950 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6951 .addImm(BPOffset)
6952 .addReg(BufReg);
6953 } else {
6954 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6955 .addImm(BPOffset)
6956 .addReg(BufReg);
6957 }
6958 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006959
6960 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006961 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006962 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006963 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006964 .addReg(BufReg);
6965
6966 MIB.setMemRefs(MMOBegin, MMOEnd);
6967 }
6968
6969 // Jump
6970 BuildMI(*MBB, MI, DL,
6971 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6972 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6973
6974 MI->eraseFromParent();
6975 return MBB;
6976}
6977
Dale Johannesena32affb2008-08-28 17:53:09 +00006978MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006979PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006980 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006981 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6982 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6983 return emitEHSjLjSetJmp(MI, BB);
6984 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6985 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6986 return emitEHSjLjLongJmp(MI, BB);
6987 }
6988
Evan Cheng20350c42006-11-27 23:37:22 +00006989 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006990
6991 // To "insert" these instructions we actually have to insert their
6992 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006993 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006994 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006995 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006996
Dan Gohman3b460302008-07-07 23:14:23 +00006997 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006998
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006999 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007000 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7001 MI->getOpcode() == PPC::SELECT_I4 ||
7002 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007003 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007004 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7005 MI->getOpcode() == PPC::SELECT_CC_I8)
7006 Cond.push_back(MI->getOperand(4));
7007 else
7008 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007009 Cond.push_back(MI->getOperand(1));
7010
Hal Finkel460e94d2012-06-22 23:10:08 +00007011 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007012 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7013 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7014 Cond, MI->getOperand(2).getReg(),
7015 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007016 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7017 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7018 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7019 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007020 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
7021 MI->getOpcode() == PPC::SELECT_I4 ||
7022 MI->getOpcode() == PPC::SELECT_I8 ||
7023 MI->getOpcode() == PPC::SELECT_F4 ||
7024 MI->getOpcode() == PPC::SELECT_F8 ||
7025 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007026 // The incoming instruction knows the destination vreg to set, the
7027 // condition code register to branch on, the true/false values to
7028 // select between, and a branch opcode to use.
7029
7030 // thisMBB:
7031 // ...
7032 // TrueVal = ...
7033 // cmpTY ccX, r1, r2
7034 // bCC copy1MBB
7035 // fallthrough --> copy0MBB
7036 MachineBasicBlock *thisMBB = BB;
7037 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7038 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007039 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007040 F->insert(It, copy0MBB);
7041 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007042
7043 // Transfer the remainder of BB and its successor edges to sinkMBB.
7044 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007045 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007046 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7047
Evan Cheng32e376f2008-07-12 02:23:19 +00007048 // Next, add the true and fallthrough blocks as its successors.
7049 BB->addSuccessor(copy0MBB);
7050 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007051
Hal Finkel940ab932014-02-28 00:27:01 +00007052 if (MI->getOpcode() == PPC::SELECT_I4 ||
7053 MI->getOpcode() == PPC::SELECT_I8 ||
7054 MI->getOpcode() == PPC::SELECT_F4 ||
7055 MI->getOpcode() == PPC::SELECT_F8 ||
7056 MI->getOpcode() == PPC::SELECT_VRRC) {
7057 BuildMI(BB, dl, TII->get(PPC::BC))
7058 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7059 } else {
7060 unsigned SelectPred = MI->getOperand(4).getImm();
7061 BuildMI(BB, dl, TII->get(PPC::BCC))
7062 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7063 }
Dan Gohman34396292010-07-06 20:24:04 +00007064
Evan Cheng32e376f2008-07-12 02:23:19 +00007065 // copy0MBB:
7066 // %FalseValue = ...
7067 // # fallthrough to sinkMBB
7068 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007069
Evan Cheng32e376f2008-07-12 02:23:19 +00007070 // Update machine-CFG edges
7071 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007072
Evan Cheng32e376f2008-07-12 02:23:19 +00007073 // sinkMBB:
7074 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7075 // ...
7076 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007077 BuildMI(*BB, BB->begin(), dl,
7078 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007079 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7080 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7081 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007082 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7083 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7084 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7085 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007086 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7087 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7088 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7089 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007090
7091 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7092 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7093 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7094 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007095 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7096 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7097 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7098 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007099
7100 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7101 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7103 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7105 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7107 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007108
7109 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7110 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7112 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7114 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7116 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007117
7118 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007119 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007121 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007123 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007125 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007126
7127 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7128 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7130 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7132 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7134 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007135
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007136 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7137 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7138 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7139 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7140 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7141 BB = EmitAtomicBinary(MI, BB, false, 0);
7142 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7143 BB = EmitAtomicBinary(MI, BB, true, 0);
7144
Evan Cheng32e376f2008-07-12 02:23:19 +00007145 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7146 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7147 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7148
7149 unsigned dest = MI->getOperand(0).getReg();
7150 unsigned ptrA = MI->getOperand(1).getReg();
7151 unsigned ptrB = MI->getOperand(2).getReg();
7152 unsigned oldval = MI->getOperand(3).getReg();
7153 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007154 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007155
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007156 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7157 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7158 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007159 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007160 F->insert(It, loop1MBB);
7161 F->insert(It, loop2MBB);
7162 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007163 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007164 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007165 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007166 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007167
7168 // thisMBB:
7169 // ...
7170 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007171 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007172
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007173 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007174 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007175 // cmp[wd] dest, oldval
7176 // bne- midMBB
7177 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007178 // st[wd]cx. newval, ptr
7179 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007180 // b exitBB
7181 // midMBB:
7182 // st[wd]cx. dest, ptr
7183 // exitBB:
7184 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007185 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007186 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007187 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007188 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007189 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007190 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7191 BB->addSuccessor(loop2MBB);
7192 BB->addSuccessor(midMBB);
7193
7194 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007195 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007196 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007197 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007198 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007199 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007200 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007201 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007202
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007203 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007204 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007205 .addReg(dest).addReg(ptrA).addReg(ptrB);
7206 BB->addSuccessor(exitMBB);
7207
Evan Cheng32e376f2008-07-12 02:23:19 +00007208 // exitMBB:
7209 // ...
7210 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007211 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7212 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7213 // We must use 64-bit registers for addresses when targeting 64-bit,
7214 // since we're actually doing arithmetic on them. Other registers
7215 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007216 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007217 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7218
7219 unsigned dest = MI->getOperand(0).getReg();
7220 unsigned ptrA = MI->getOperand(1).getReg();
7221 unsigned ptrB = MI->getOperand(2).getReg();
7222 unsigned oldval = MI->getOperand(3).getReg();
7223 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007224 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007225
7226 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7227 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7228 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7229 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7230 F->insert(It, loop1MBB);
7231 F->insert(It, loop2MBB);
7232 F->insert(It, midMBB);
7233 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007234 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007235 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007236 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007237
7238 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007239 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00007240 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
7241 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007242 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7243 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7244 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7245 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7246 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7247 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7248 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7249 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7250 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7251 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7252 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7253 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7254 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7255 unsigned Ptr1Reg;
7256 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007257 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007258 // thisMBB:
7259 // ...
7260 // fallthrough --> loopMBB
7261 BB->addSuccessor(loop1MBB);
7262
7263 // The 4-byte load must be aligned, while a char or short may be
7264 // anywhere in the word. Hence all this nasty bookkeeping code.
7265 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7266 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007267 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007268 // rlwinm ptr, ptr1, 0, 0, 29
7269 // slw newval2, newval, shift
7270 // slw oldval2, oldval,shift
7271 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7272 // slw mask, mask2, shift
7273 // and newval3, newval2, mask
7274 // and oldval3, oldval2, mask
7275 // loop1MBB:
7276 // lwarx tmpDest, ptr
7277 // and tmp, tmpDest, mask
7278 // cmpw tmp, oldval3
7279 // bne- midMBB
7280 // loop2MBB:
7281 // andc tmp2, tmpDest, mask
7282 // or tmp4, tmp2, newval3
7283 // stwcx. tmp4, ptr
7284 // bne- loop1MBB
7285 // b exitBB
7286 // midMBB:
7287 // stwcx. tmpDest, ptr
7288 // exitBB:
7289 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007290 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007291 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007292 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007293 .addReg(ptrA).addReg(ptrB);
7294 } else {
7295 Ptr1Reg = ptrB;
7296 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007297 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007298 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007299 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007300 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7301 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007302 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007303 .addReg(Ptr1Reg).addImm(0).addImm(61);
7304 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007305 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007306 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007307 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007308 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007309 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007310 .addReg(oldval).addReg(ShiftReg);
7311 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007312 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007313 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007314 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7315 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7316 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007317 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007318 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007319 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007320 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007321 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007322 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007323 .addReg(OldVal2Reg).addReg(MaskReg);
7324
7325 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007326 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007327 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007328 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7329 .addReg(TmpDestReg).addReg(MaskReg);
7330 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007331 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007332 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007333 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7334 BB->addSuccessor(loop2MBB);
7335 BB->addSuccessor(midMBB);
7336
7337 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007338 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7339 .addReg(TmpDestReg).addReg(MaskReg);
7340 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7341 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7342 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007343 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007344 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007345 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007346 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007347 BB->addSuccessor(loop1MBB);
7348 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007349
Dale Johannesen340d2642008-08-30 00:08:53 +00007350 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007351 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007352 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007353 BB->addSuccessor(exitMBB);
7354
7355 // exitMBB:
7356 // ...
7357 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007358 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7359 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007360 } else if (MI->getOpcode() == PPC::FADDrtz) {
7361 // This pseudo performs an FADD with rounding mode temporarily forced
7362 // to round-to-zero. We emit this via custom inserter since the FPSCR
7363 // is not modeled at the SelectionDAG level.
7364 unsigned Dest = MI->getOperand(0).getReg();
7365 unsigned Src1 = MI->getOperand(1).getReg();
7366 unsigned Src2 = MI->getOperand(2).getReg();
7367 DebugLoc dl = MI->getDebugLoc();
7368
7369 MachineRegisterInfo &RegInfo = F->getRegInfo();
7370 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7371
7372 // Save FPSCR value.
7373 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7374
7375 // Set rounding mode to round-to-zero.
7376 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7377 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7378
7379 // Perform addition.
7380 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7381
7382 // Restore FPSCR value.
7383 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007384 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7385 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7386 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7387 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7388 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7389 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7390 PPC::ANDIo8 : PPC::ANDIo;
7391 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7392 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7393
7394 MachineRegisterInfo &RegInfo = F->getRegInfo();
7395 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7396 &PPC::GPRCRegClass :
7397 &PPC::G8RCRegClass);
7398
7399 DebugLoc dl = MI->getDebugLoc();
7400 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7401 .addReg(MI->getOperand(1).getReg()).addImm(1);
7402 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7403 MI->getOperand(0).getReg())
7404 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007405 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007406 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007407 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007408
Dan Gohman34396292010-07-06 20:24:04 +00007409 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007410 return BB;
7411}
7412
Chris Lattner4211ca92006-04-14 06:01:58 +00007413//===----------------------------------------------------------------------===//
7414// Target Optimization Hooks
7415//===----------------------------------------------------------------------===//
7416
Hal Finkelb0c810f2013-04-03 17:44:56 +00007417SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7418 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007419 if (DCI.isAfterLegalizeVectorOps())
7420 return SDValue();
7421
Hal Finkelb0c810f2013-04-03 17:44:56 +00007422 EVT VT = Op.getValueType();
7423
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007424 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7425 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7426 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7427 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007428
7429 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7430 // For the reciprocal, we need to find the zero of the function:
7431 // F(X) = A X - 1 [which has a zero at X = 1/A]
7432 // =>
7433 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7434 // does not require additional intermediate precision]
7435
7436 // Convergence is quadratic, so we essentially double the number of digits
7437 // correct after every iteration. The minimum architected relative
7438 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7439 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007440 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007441 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007442 ++Iterations;
7443
7444 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007445 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007446
7447 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007448 DAG.getConstantFP(1.0, VT.getScalarType());
7449 if (VT.isVector()) {
7450 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007451 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007452 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007453 FPOne, FPOne, FPOne, FPOne);
7454 }
7455
Hal Finkelb0c810f2013-04-03 17:44:56 +00007456 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007457 DCI.AddToWorklist(Est.getNode());
7458
7459 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7460 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007461 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007462 DCI.AddToWorklist(NewEst.getNode());
7463
Hal Finkelb0c810f2013-04-03 17:44:56 +00007464 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007465 DCI.AddToWorklist(NewEst.getNode());
7466
Hal Finkelb0c810f2013-04-03 17:44:56 +00007467 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007468 DCI.AddToWorklist(NewEst.getNode());
7469
Hal Finkelb0c810f2013-04-03 17:44:56 +00007470 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007471 DCI.AddToWorklist(Est.getNode());
7472 }
7473
7474 return Est;
7475 }
7476
7477 return SDValue();
7478}
7479
Hal Finkelb0c810f2013-04-03 17:44:56 +00007480SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007481 DAGCombinerInfo &DCI) const {
7482 if (DCI.isAfterLegalizeVectorOps())
7483 return SDValue();
7484
Hal Finkelb0c810f2013-04-03 17:44:56 +00007485 EVT VT = Op.getValueType();
7486
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007487 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7488 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7489 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7490 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007491
7492 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7493 // For the reciprocal sqrt, we need to find the zero of the function:
7494 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7495 // =>
7496 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7497 // As a result, we precompute A/2 prior to the iteration loop.
7498
7499 // Convergence is quadratic, so we essentially double the number of digits
7500 // correct after every iteration. The minimum architected relative
7501 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7502 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007503 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007504 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007505 ++Iterations;
7506
7507 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007508 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007509
Hal Finkelb0c810f2013-04-03 17:44:56 +00007510 SDValue FPThreeHalves =
7511 DAG.getConstantFP(1.5, VT.getScalarType());
7512 if (VT.isVector()) {
7513 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007514 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007515 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7516 FPThreeHalves, FPThreeHalves,
7517 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007518 }
7519
Hal Finkelb0c810f2013-04-03 17:44:56 +00007520 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007521 DCI.AddToWorklist(Est.getNode());
7522
7523 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7524 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007525 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007526 DCI.AddToWorklist(HalfArg.getNode());
7527
Hal Finkelb0c810f2013-04-03 17:44:56 +00007528 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007529 DCI.AddToWorklist(HalfArg.getNode());
7530
7531 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7532 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007533 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007534 DCI.AddToWorklist(NewEst.getNode());
7535
Hal Finkelb0c810f2013-04-03 17:44:56 +00007536 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007537 DCI.AddToWorklist(NewEst.getNode());
7538
Hal Finkelb0c810f2013-04-03 17:44:56 +00007539 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007540 DCI.AddToWorklist(NewEst.getNode());
7541
Hal Finkelb0c810f2013-04-03 17:44:56 +00007542 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007543 DCI.AddToWorklist(Est.getNode());
7544 }
7545
7546 return Est;
7547 }
7548
7549 return SDValue();
7550}
7551
Hal Finkel3604bf72014-08-01 01:02:01 +00007552static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007553 unsigned Bytes, int Dist,
7554 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007555 if (VT.getSizeInBits() / 8 != Bytes)
7556 return false;
7557
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007558 SDValue BaseLoc = Base->getBasePtr();
7559 if (Loc.getOpcode() == ISD::FrameIndex) {
7560 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7561 return false;
7562 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7563 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7564 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7565 int FS = MFI->getObjectSize(FI);
7566 int BFS = MFI->getObjectSize(BFI);
7567 if (FS != BFS || FS != (int)Bytes) return false;
7568 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7569 }
7570
7571 // Handle X+C
7572 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7573 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7574 return true;
7575
7576 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007577 const GlobalValue *GV1 = nullptr;
7578 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007579 int64_t Offset1 = 0;
7580 int64_t Offset2 = 0;
7581 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7582 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7583 if (isGA1 && isGA2 && GV1 == GV2)
7584 return Offset1 == (Offset2 + Dist*Bytes);
7585 return false;
7586}
7587
Hal Finkel3604bf72014-08-01 01:02:01 +00007588// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7589// not enforce equality of the chain operands.
7590static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7591 unsigned Bytes, int Dist,
7592 SelectionDAG &DAG) {
7593 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7594 EVT VT = LS->getMemoryVT();
7595 SDValue Loc = LS->getBasePtr();
7596 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7597 }
7598
7599 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7600 EVT VT;
7601 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7602 default: return false;
7603 case Intrinsic::ppc_altivec_lvx:
7604 case Intrinsic::ppc_altivec_lvxl:
7605 VT = MVT::v4i32;
7606 break;
7607 case Intrinsic::ppc_altivec_lvebx:
7608 VT = MVT::i8;
7609 break;
7610 case Intrinsic::ppc_altivec_lvehx:
7611 VT = MVT::i16;
7612 break;
7613 case Intrinsic::ppc_altivec_lvewx:
7614 VT = MVT::i32;
7615 break;
7616 }
7617
7618 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7619 }
7620
7621 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7622 EVT VT;
7623 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7624 default: return false;
7625 case Intrinsic::ppc_altivec_stvx:
7626 case Intrinsic::ppc_altivec_stvxl:
7627 VT = MVT::v4i32;
7628 break;
7629 case Intrinsic::ppc_altivec_stvebx:
7630 VT = MVT::i8;
7631 break;
7632 case Intrinsic::ppc_altivec_stvehx:
7633 VT = MVT::i16;
7634 break;
7635 case Intrinsic::ppc_altivec_stvewx:
7636 VT = MVT::i32;
7637 break;
7638 }
7639
7640 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7641 }
7642
7643 return false;
7644}
7645
Hal Finkel7d8a6912013-05-26 18:08:30 +00007646// Return true is there is a nearyby consecutive load to the one provided
7647// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007648// token factors and other loads (but nothing else). As a result, a true result
7649// indicates that it is safe to create a new consecutive load adjacent to the
7650// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007651static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7652 SDValue Chain = LD->getChain();
7653 EVT VT = LD->getMemoryVT();
7654
7655 SmallSet<SDNode *, 16> LoadRoots;
7656 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7657 SmallSet<SDNode *, 16> Visited;
7658
7659 // First, search up the chain, branching to follow all token-factor operands.
7660 // If we find a consecutive load, then we're done, otherwise, record all
7661 // nodes just above the top-level loads and token factors.
7662 while (!Queue.empty()) {
7663 SDNode *ChainNext = Queue.pop_back_val();
7664 if (!Visited.insert(ChainNext))
7665 continue;
7666
Hal Finkel3604bf72014-08-01 01:02:01 +00007667 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007668 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007669 return true;
7670
7671 if (!Visited.count(ChainLD->getChain().getNode()))
7672 Queue.push_back(ChainLD->getChain().getNode());
7673 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007674 for (const SDUse &O : ChainNext->ops())
7675 if (!Visited.count(O.getNode()))
7676 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007677 } else
7678 LoadRoots.insert(ChainNext);
7679 }
7680
7681 // Second, search down the chain, starting from the top-level nodes recorded
7682 // in the first phase. These top-level nodes are the nodes just above all
7683 // loads and token factors. Starting with their uses, recursively look though
7684 // all loads (just the chain uses) and token factors to find a consecutive
7685 // load.
7686 Visited.clear();
7687 Queue.clear();
7688
7689 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7690 IE = LoadRoots.end(); I != IE; ++I) {
7691 Queue.push_back(*I);
7692
7693 while (!Queue.empty()) {
7694 SDNode *LoadRoot = Queue.pop_back_val();
7695 if (!Visited.insert(LoadRoot))
7696 continue;
7697
Hal Finkel3604bf72014-08-01 01:02:01 +00007698 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007699 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007700 return true;
7701
7702 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7703 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007704 if (((isa<MemSDNode>(*UI) &&
7705 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007706 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7707 Queue.push_back(*UI);
7708 }
7709 }
7710
7711 return false;
7712}
7713
Hal Finkel940ab932014-02-28 00:27:01 +00007714SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7715 DAGCombinerInfo &DCI) const {
7716 SelectionDAG &DAG = DCI.DAG;
7717 SDLoc dl(N);
7718
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007719 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007720 "Expecting to be tracking CR bits");
7721 // If we're tracking CR bits, we need to be careful that we don't have:
7722 // trunc(binary-ops(zext(x), zext(y)))
7723 // or
7724 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7725 // such that we're unnecessarily moving things into GPRs when it would be
7726 // better to keep them in CR bits.
7727
7728 // Note that trunc here can be an actual i1 trunc, or can be the effective
7729 // truncation that comes from a setcc or select_cc.
7730 if (N->getOpcode() == ISD::TRUNCATE &&
7731 N->getValueType(0) != MVT::i1)
7732 return SDValue();
7733
7734 if (N->getOperand(0).getValueType() != MVT::i32 &&
7735 N->getOperand(0).getValueType() != MVT::i64)
7736 return SDValue();
7737
7738 if (N->getOpcode() == ISD::SETCC ||
7739 N->getOpcode() == ISD::SELECT_CC) {
7740 // If we're looking at a comparison, then we need to make sure that the
7741 // high bits (all except for the first) don't matter the result.
7742 ISD::CondCode CC =
7743 cast<CondCodeSDNode>(N->getOperand(
7744 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7745 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7746
7747 if (ISD::isSignedIntSetCC(CC)) {
7748 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7749 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7750 return SDValue();
7751 } else if (ISD::isUnsignedIntSetCC(CC)) {
7752 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7753 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7754 !DAG.MaskedValueIsZero(N->getOperand(1),
7755 APInt::getHighBitsSet(OpBits, OpBits-1)))
7756 return SDValue();
7757 } else {
7758 // This is neither a signed nor an unsigned comparison, just make sure
7759 // that the high bits are equal.
7760 APInt Op1Zero, Op1One;
7761 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007762 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7763 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007764
7765 // We don't really care about what is known about the first bit (if
7766 // anything), so clear it in all masks prior to comparing them.
7767 Op1Zero.clearBit(0); Op1One.clearBit(0);
7768 Op2Zero.clearBit(0); Op2One.clearBit(0);
7769
7770 if (Op1Zero != Op2Zero || Op1One != Op2One)
7771 return SDValue();
7772 }
7773 }
7774
7775 // We now know that the higher-order bits are irrelevant, we just need to
7776 // make sure that all of the intermediate operations are bit operations, and
7777 // all inputs are extensions.
7778 if (N->getOperand(0).getOpcode() != ISD::AND &&
7779 N->getOperand(0).getOpcode() != ISD::OR &&
7780 N->getOperand(0).getOpcode() != ISD::XOR &&
7781 N->getOperand(0).getOpcode() != ISD::SELECT &&
7782 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7783 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7784 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7785 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7786 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7787 return SDValue();
7788
7789 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7790 N->getOperand(1).getOpcode() != ISD::AND &&
7791 N->getOperand(1).getOpcode() != ISD::OR &&
7792 N->getOperand(1).getOpcode() != ISD::XOR &&
7793 N->getOperand(1).getOpcode() != ISD::SELECT &&
7794 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7795 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7796 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7797 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7798 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7799 return SDValue();
7800
7801 SmallVector<SDValue, 4> Inputs;
7802 SmallVector<SDValue, 8> BinOps, PromOps;
7803 SmallPtrSet<SDNode *, 16> Visited;
7804
7805 for (unsigned i = 0; i < 2; ++i) {
7806 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7807 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7808 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7809 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7810 isa<ConstantSDNode>(N->getOperand(i)))
7811 Inputs.push_back(N->getOperand(i));
7812 else
7813 BinOps.push_back(N->getOperand(i));
7814
7815 if (N->getOpcode() == ISD::TRUNCATE)
7816 break;
7817 }
7818
7819 // Visit all inputs, collect all binary operations (and, or, xor and
7820 // select) that are all fed by extensions.
7821 while (!BinOps.empty()) {
7822 SDValue BinOp = BinOps.back();
7823 BinOps.pop_back();
7824
7825 if (!Visited.insert(BinOp.getNode()))
7826 continue;
7827
7828 PromOps.push_back(BinOp);
7829
7830 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7831 // The condition of the select is not promoted.
7832 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7833 continue;
7834 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7835 continue;
7836
7837 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7838 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7839 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7840 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7841 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7842 Inputs.push_back(BinOp.getOperand(i));
7843 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7844 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7845 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7846 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7847 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7848 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7849 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7850 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7851 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7852 BinOps.push_back(BinOp.getOperand(i));
7853 } else {
7854 // We have an input that is not an extension or another binary
7855 // operation; we'll abort this transformation.
7856 return SDValue();
7857 }
7858 }
7859 }
7860
7861 // Make sure that this is a self-contained cluster of operations (which
7862 // is not quite the same thing as saying that everything has only one
7863 // use).
7864 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7865 if (isa<ConstantSDNode>(Inputs[i]))
7866 continue;
7867
7868 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7869 UE = Inputs[i].getNode()->use_end();
7870 UI != UE; ++UI) {
7871 SDNode *User = *UI;
7872 if (User != N && !Visited.count(User))
7873 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007874
7875 // Make sure that we're not going to promote the non-output-value
7876 // operand(s) or SELECT or SELECT_CC.
7877 // FIXME: Although we could sometimes handle this, and it does occur in
7878 // practice that one of the condition inputs to the select is also one of
7879 // the outputs, we currently can't deal with this.
7880 if (User->getOpcode() == ISD::SELECT) {
7881 if (User->getOperand(0) == Inputs[i])
7882 return SDValue();
7883 } else if (User->getOpcode() == ISD::SELECT_CC) {
7884 if (User->getOperand(0) == Inputs[i] ||
7885 User->getOperand(1) == Inputs[i])
7886 return SDValue();
7887 }
Hal Finkel940ab932014-02-28 00:27:01 +00007888 }
7889 }
7890
7891 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7892 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7893 UE = PromOps[i].getNode()->use_end();
7894 UI != UE; ++UI) {
7895 SDNode *User = *UI;
7896 if (User != N && !Visited.count(User))
7897 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007898
7899 // Make sure that we're not going to promote the non-output-value
7900 // operand(s) or SELECT or SELECT_CC.
7901 // FIXME: Although we could sometimes handle this, and it does occur in
7902 // practice that one of the condition inputs to the select is also one of
7903 // the outputs, we currently can't deal with this.
7904 if (User->getOpcode() == ISD::SELECT) {
7905 if (User->getOperand(0) == PromOps[i])
7906 return SDValue();
7907 } else if (User->getOpcode() == ISD::SELECT_CC) {
7908 if (User->getOperand(0) == PromOps[i] ||
7909 User->getOperand(1) == PromOps[i])
7910 return SDValue();
7911 }
Hal Finkel940ab932014-02-28 00:27:01 +00007912 }
7913 }
7914
7915 // Replace all inputs with the extension operand.
7916 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7917 // Constants may have users outside the cluster of to-be-promoted nodes,
7918 // and so we need to replace those as we do the promotions.
7919 if (isa<ConstantSDNode>(Inputs[i]))
7920 continue;
7921 else
7922 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7923 }
7924
7925 // Replace all operations (these are all the same, but have a different
7926 // (i1) return type). DAG.getNode will validate that the types of
7927 // a binary operator match, so go through the list in reverse so that
7928 // we've likely promoted both operands first. Any intermediate truncations or
7929 // extensions disappear.
7930 while (!PromOps.empty()) {
7931 SDValue PromOp = PromOps.back();
7932 PromOps.pop_back();
7933
7934 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7935 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7936 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7937 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7938 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7939 PromOp.getOperand(0).getValueType() != MVT::i1) {
7940 // The operand is not yet ready (see comment below).
7941 PromOps.insert(PromOps.begin(), PromOp);
7942 continue;
7943 }
7944
7945 SDValue RepValue = PromOp.getOperand(0);
7946 if (isa<ConstantSDNode>(RepValue))
7947 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7948
7949 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7950 continue;
7951 }
7952
7953 unsigned C;
7954 switch (PromOp.getOpcode()) {
7955 default: C = 0; break;
7956 case ISD::SELECT: C = 1; break;
7957 case ISD::SELECT_CC: C = 2; break;
7958 }
7959
7960 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7961 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7962 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7963 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7964 // The to-be-promoted operands of this node have not yet been
7965 // promoted (this should be rare because we're going through the
7966 // list backward, but if one of the operands has several users in
7967 // this cluster of to-be-promoted nodes, it is possible).
7968 PromOps.insert(PromOps.begin(), PromOp);
7969 continue;
7970 }
7971
7972 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7973 PromOp.getNode()->op_end());
7974
7975 // If there are any constant inputs, make sure they're replaced now.
7976 for (unsigned i = 0; i < 2; ++i)
7977 if (isa<ConstantSDNode>(Ops[C+i]))
7978 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7979
7980 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007981 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007982 }
7983
7984 // Now we're left with the initial truncation itself.
7985 if (N->getOpcode() == ISD::TRUNCATE)
7986 return N->getOperand(0);
7987
7988 // Otherwise, this is a comparison. The operands to be compared have just
7989 // changed type (to i1), but everything else is the same.
7990 return SDValue(N, 0);
7991}
7992
7993SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7994 DAGCombinerInfo &DCI) const {
7995 SelectionDAG &DAG = DCI.DAG;
7996 SDLoc dl(N);
7997
Hal Finkel940ab932014-02-28 00:27:01 +00007998 // If we're tracking CR bits, we need to be careful that we don't have:
7999 // zext(binary-ops(trunc(x), trunc(y)))
8000 // or
8001 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8002 // such that we're unnecessarily moving things into CR bits that can more
8003 // efficiently stay in GPRs. Note that if we're not certain that the high
8004 // bits are set as required by the final extension, we still may need to do
8005 // some masking to get the proper behavior.
8006
Hal Finkel46043ed2014-03-01 21:36:57 +00008007 // This same functionality is important on PPC64 when dealing with
8008 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8009 // the return values of functions. Because it is so similar, it is handled
8010 // here as well.
8011
Hal Finkel940ab932014-02-28 00:27:01 +00008012 if (N->getValueType(0) != MVT::i32 &&
8013 N->getValueType(0) != MVT::i64)
8014 return SDValue();
8015
Hal Finkel46043ed2014-03-01 21:36:57 +00008016 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008017 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008018 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008019 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008020 return SDValue();
8021
8022 if (N->getOperand(0).getOpcode() != ISD::AND &&
8023 N->getOperand(0).getOpcode() != ISD::OR &&
8024 N->getOperand(0).getOpcode() != ISD::XOR &&
8025 N->getOperand(0).getOpcode() != ISD::SELECT &&
8026 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8027 return SDValue();
8028
8029 SmallVector<SDValue, 4> Inputs;
8030 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8031 SmallPtrSet<SDNode *, 16> Visited;
8032
8033 // Visit all inputs, collect all binary operations (and, or, xor and
8034 // select) that are all fed by truncations.
8035 while (!BinOps.empty()) {
8036 SDValue BinOp = BinOps.back();
8037 BinOps.pop_back();
8038
8039 if (!Visited.insert(BinOp.getNode()))
8040 continue;
8041
8042 PromOps.push_back(BinOp);
8043
8044 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8045 // The condition of the select is not promoted.
8046 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8047 continue;
8048 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8049 continue;
8050
8051 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8052 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8053 Inputs.push_back(BinOp.getOperand(i));
8054 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8055 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8056 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8057 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8058 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8059 BinOps.push_back(BinOp.getOperand(i));
8060 } else {
8061 // We have an input that is not a truncation or another binary
8062 // operation; we'll abort this transformation.
8063 return SDValue();
8064 }
8065 }
8066 }
8067
8068 // Make sure that this is a self-contained cluster of operations (which
8069 // is not quite the same thing as saying that everything has only one
8070 // use).
8071 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8072 if (isa<ConstantSDNode>(Inputs[i]))
8073 continue;
8074
8075 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8076 UE = Inputs[i].getNode()->use_end();
8077 UI != UE; ++UI) {
8078 SDNode *User = *UI;
8079 if (User != N && !Visited.count(User))
8080 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008081
8082 // Make sure that we're not going to promote the non-output-value
8083 // operand(s) or SELECT or SELECT_CC.
8084 // FIXME: Although we could sometimes handle this, and it does occur in
8085 // practice that one of the condition inputs to the select is also one of
8086 // the outputs, we currently can't deal with this.
8087 if (User->getOpcode() == ISD::SELECT) {
8088 if (User->getOperand(0) == Inputs[i])
8089 return SDValue();
8090 } else if (User->getOpcode() == ISD::SELECT_CC) {
8091 if (User->getOperand(0) == Inputs[i] ||
8092 User->getOperand(1) == Inputs[i])
8093 return SDValue();
8094 }
Hal Finkel940ab932014-02-28 00:27:01 +00008095 }
8096 }
8097
8098 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8099 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8100 UE = PromOps[i].getNode()->use_end();
8101 UI != UE; ++UI) {
8102 SDNode *User = *UI;
8103 if (User != N && !Visited.count(User))
8104 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008105
8106 // Make sure that we're not going to promote the non-output-value
8107 // operand(s) or SELECT or SELECT_CC.
8108 // FIXME: Although we could sometimes handle this, and it does occur in
8109 // practice that one of the condition inputs to the select is also one of
8110 // the outputs, we currently can't deal with this.
8111 if (User->getOpcode() == ISD::SELECT) {
8112 if (User->getOperand(0) == PromOps[i])
8113 return SDValue();
8114 } else if (User->getOpcode() == ISD::SELECT_CC) {
8115 if (User->getOperand(0) == PromOps[i] ||
8116 User->getOperand(1) == PromOps[i])
8117 return SDValue();
8118 }
Hal Finkel940ab932014-02-28 00:27:01 +00008119 }
8120 }
8121
Hal Finkel46043ed2014-03-01 21:36:57 +00008122 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008123 bool ReallyNeedsExt = false;
8124 if (N->getOpcode() != ISD::ANY_EXTEND) {
8125 // If all of the inputs are not already sign/zero extended, then
8126 // we'll still need to do that at the end.
8127 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8128 if (isa<ConstantSDNode>(Inputs[i]))
8129 continue;
8130
8131 unsigned OpBits =
8132 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008133 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8134
Hal Finkel940ab932014-02-28 00:27:01 +00008135 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8136 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008137 APInt::getHighBitsSet(OpBits,
8138 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008139 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008140 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8141 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008142 ReallyNeedsExt = true;
8143 break;
8144 }
8145 }
8146 }
8147
8148 // Replace all inputs, either with the truncation operand, or a
8149 // truncation or extension to the final output type.
8150 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8151 // Constant inputs need to be replaced with the to-be-promoted nodes that
8152 // use them because they might have users outside of the cluster of
8153 // promoted nodes.
8154 if (isa<ConstantSDNode>(Inputs[i]))
8155 continue;
8156
8157 SDValue InSrc = Inputs[i].getOperand(0);
8158 if (Inputs[i].getValueType() == N->getValueType(0))
8159 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8160 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8161 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8162 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8163 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8164 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8165 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8166 else
8167 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8168 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8169 }
8170
8171 // Replace all operations (these are all the same, but have a different
8172 // (promoted) return type). DAG.getNode will validate that the types of
8173 // a binary operator match, so go through the list in reverse so that
8174 // we've likely promoted both operands first.
8175 while (!PromOps.empty()) {
8176 SDValue PromOp = PromOps.back();
8177 PromOps.pop_back();
8178
8179 unsigned C;
8180 switch (PromOp.getOpcode()) {
8181 default: C = 0; break;
8182 case ISD::SELECT: C = 1; break;
8183 case ISD::SELECT_CC: C = 2; break;
8184 }
8185
8186 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8187 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8188 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8189 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8190 // The to-be-promoted operands of this node have not yet been
8191 // promoted (this should be rare because we're going through the
8192 // list backward, but if one of the operands has several users in
8193 // this cluster of to-be-promoted nodes, it is possible).
8194 PromOps.insert(PromOps.begin(), PromOp);
8195 continue;
8196 }
8197
8198 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8199 PromOp.getNode()->op_end());
8200
8201 // If this node has constant inputs, then they'll need to be promoted here.
8202 for (unsigned i = 0; i < 2; ++i) {
8203 if (!isa<ConstantSDNode>(Ops[C+i]))
8204 continue;
8205 if (Ops[C+i].getValueType() == N->getValueType(0))
8206 continue;
8207
8208 if (N->getOpcode() == ISD::SIGN_EXTEND)
8209 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8210 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8211 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8212 else
8213 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8214 }
8215
8216 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008217 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008218 }
8219
8220 // Now we're left with the initial extension itself.
8221 if (!ReallyNeedsExt)
8222 return N->getOperand(0);
8223
Hal Finkel46043ed2014-03-01 21:36:57 +00008224 // To zero extend, just mask off everything except for the first bit (in the
8225 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008226 if (N->getOpcode() == ISD::ZERO_EXTEND)
8227 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008228 DAG.getConstant(APInt::getLowBitsSet(
8229 N->getValueSizeInBits(0), PromBits),
8230 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008231
8232 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8233 "Invalid extension type");
8234 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8235 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008236 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008237 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8238 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8239 N->getOperand(0), ShiftCst), ShiftCst);
8240}
8241
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008242SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8243 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008244 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008245 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008246 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008247 switch (N->getOpcode()) {
8248 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008249 case PPCISD::SHL:
8250 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008251 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008252 return N->getOperand(0);
8253 }
8254 break;
8255 case PPCISD::SRL:
8256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008257 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008258 return N->getOperand(0);
8259 }
8260 break;
8261 case PPCISD::SRA:
8262 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008263 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008264 C->isAllOnesValue()) // -1 >>s V -> -1.
8265 return N->getOperand(0);
8266 }
8267 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008268 case ISD::SIGN_EXTEND:
8269 case ISD::ZERO_EXTEND:
8270 case ISD::ANY_EXTEND:
8271 return DAGCombineExtBoolTrunc(N, DCI);
8272 case ISD::TRUNCATE:
8273 case ISD::SETCC:
8274 case ISD::SELECT_CC:
8275 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00008276 case ISD::FDIV: {
8277 assert(TM.Options.UnsafeFPMath &&
8278 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008279
Hal Finkel2e103312013-04-03 04:01:11 +00008280 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00008281 SDValue RV =
8282 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008283 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008284 DCI.AddToWorklist(RV.getNode());
8285 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8286 N->getOperand(0), RV);
8287 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00008288 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
8289 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8290 SDValue RV =
8291 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8292 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008293 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008294 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008295 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008296 N->getValueType(0), RV);
8297 DCI.AddToWorklist(RV.getNode());
8298 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8299 N->getOperand(0), RV);
8300 }
8301 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
8302 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8303 SDValue RV =
8304 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8305 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008306 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008307 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008308 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008309 N->getValueType(0), RV,
8310 N->getOperand(1).getOperand(1));
8311 DCI.AddToWorklist(RV.getNode());
8312 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8313 N->getOperand(0), RV);
8314 }
Hal Finkel2e103312013-04-03 04:01:11 +00008315 }
8316
Hal Finkelb0c810f2013-04-03 17:44:56 +00008317 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008318 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008319 DCI.AddToWorklist(RV.getNode());
8320 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8321 N->getOperand(0), RV);
8322 }
8323
8324 }
8325 break;
8326 case ISD::FSQRT: {
8327 assert(TM.Options.UnsafeFPMath &&
8328 "Reciprocal estimates require UnsafeFPMath");
8329
8330 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8331 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008332 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008333 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008334 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008335 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008336 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008337 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8338 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008339
8340 EVT VT = RV.getValueType();
8341
8342 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8343 if (VT.isVector()) {
8344 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8345 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8346 }
8347
8348 SDValue ZeroCmp =
8349 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8350 N->getOperand(0), Zero, ISD::SETEQ);
8351 DCI.AddToWorklist(ZeroCmp.getNode());
8352 DCI.AddToWorklist(RV.getNode());
8353
8354 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8355 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008356 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008357 }
Hal Finkel2e103312013-04-03 04:01:11 +00008358 }
8359
8360 }
8361 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008362 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008363 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008364 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8365 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8366 // We allow the src/dst to be either f32/f64, but the intermediate
8367 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008368 if (N->getOperand(0).getValueType() == MVT::i64 &&
8369 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008370 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008371 if (Val.getValueType() == MVT::f32) {
8372 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008373 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008374 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008375
Owen Anderson9f944592009-08-11 20:47:22 +00008376 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008377 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008378 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008379 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008380 if (N->getValueType(0) == MVT::f32) {
8381 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008382 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008383 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008384 }
8385 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008386 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008387 // If the intermediate type is i32, we can avoid the load/store here
8388 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008389 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008390 }
8391 }
8392 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008393 case ISD::STORE:
8394 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8395 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008396 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008397 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008398 N->getOperand(1).getValueType() == MVT::i32 &&
8399 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008400 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008401 if (Val.getValueType() == MVT::f32) {
8402 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008403 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008404 }
Owen Anderson9f944592009-08-11 20:47:22 +00008405 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008406 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008407
Hal Finkel60c75102013-04-01 15:37:53 +00008408 SDValue Ops[] = {
8409 N->getOperand(0), Val, N->getOperand(2),
8410 DAG.getValueType(N->getOperand(1).getValueType())
8411 };
8412
8413 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008414 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008415 cast<StoreSDNode>(N)->getMemoryVT(),
8416 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008417 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008418 return Val;
8419 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008420
Chris Lattnera7976d32006-07-10 20:56:58 +00008421 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008422 if (cast<StoreSDNode>(N)->isUnindexed() &&
8423 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008424 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008425 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008426 N->getOperand(1).getValueType() == MVT::i16 ||
8427 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008428 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008429 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008430 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008431 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008432 if (BSwapOp.getValueType() == MVT::i16)
8433 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008434
Dan Gohman48b185d2009-09-25 20:36:54 +00008435 SDValue Ops[] = {
8436 N->getOperand(0), BSwapOp, N->getOperand(2),
8437 DAG.getValueType(N->getOperand(1).getValueType())
8438 };
8439 return
8440 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008441 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008442 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008443 }
8444 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008445 case ISD::LOAD: {
8446 LoadSDNode *LD = cast<LoadSDNode>(N);
8447 EVT VT = LD->getValueType(0);
8448 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8449 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8450 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8451 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008452 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8453 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008454 LD->getAlignment() < ABIAlignment) {
8455 // This is a type-legal unaligned Altivec load.
8456 SDValue Chain = LD->getChain();
8457 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008458 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008459
8460 // This implements the loading of unaligned vectors as described in
8461 // the venerable Apple Velocity Engine overview. Specifically:
8462 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8463 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8464 //
8465 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008466 // loads into an alignment-based permutation-control instruction (lvsl
8467 // or lvsr), a series of regular vector loads (which always truncate
8468 // their input address to an aligned address), and a series of
8469 // permutations. The results of these permutations are the requested
8470 // loaded values. The trick is that the last "extra" load is not taken
8471 // from the address you might suspect (sizeof(vector) bytes after the
8472 // last requested load), but rather sizeof(vector) - 1 bytes after the
8473 // last requested vector. The point of this is to avoid a page fault if
8474 // the base address happened to be aligned. This works because if the
8475 // base address is aligned, then adding less than a full vector length
8476 // will cause the last vector in the sequence to be (re)loaded.
8477 // Otherwise, the next vector will be fetched as you might suspect was
8478 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008479
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008480 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008481 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008482 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8483 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008484 Intrinsic::ID Intr = (isLittleEndian ?
8485 Intrinsic::ppc_altivec_lvsr :
8486 Intrinsic::ppc_altivec_lvsl);
8487 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008488
8489 // Refine the alignment of the original load (a "new" load created here
8490 // which was identical to the first except for the alignment would be
8491 // merged with the existing node regardless).
8492 MachineFunction &MF = DAG.getMachineFunction();
8493 MachineMemOperand *MMO =
8494 MF.getMachineMemOperand(LD->getPointerInfo(),
8495 LD->getMemOperand()->getFlags(),
8496 LD->getMemoryVT().getStoreSize(),
8497 ABIAlignment);
8498 LD->refineAlignment(MMO);
8499 SDValue BaseLoad = SDValue(LD, 0);
8500
8501 // Note that the value of IncOffset (which is provided to the next
8502 // load's pointer info offset value, and thus used to calculate the
8503 // alignment), and the value of IncValue (which is actually used to
8504 // increment the pointer value) are different! This is because we
8505 // require the next load to appear to be aligned, even though it
8506 // is actually offset from the base pointer by a lesser amount.
8507 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008508 int IncValue = IncOffset;
8509
8510 // Walk (both up and down) the chain looking for another load at the real
8511 // (aligned) offset (the alignment of the other load does not matter in
8512 // this case). If found, then do not use the offset reduction trick, as
8513 // that will prevent the loads from being later combined (as they would
8514 // otherwise be duplicates).
8515 if (!findConsecutiveLoad(LD, DAG))
8516 --IncValue;
8517
Hal Finkelcf2e9082013-05-24 23:00:14 +00008518 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8519 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8520
Hal Finkelcf2e9082013-05-24 23:00:14 +00008521 SDValue ExtraLoad =
8522 DAG.getLoad(VT, dl, Chain, Ptr,
8523 LD->getPointerInfo().getWithOffset(IncOffset),
8524 LD->isVolatile(), LD->isNonTemporal(),
8525 LD->isInvariant(), ABIAlignment);
8526
8527 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8528 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8529
8530 if (BaseLoad.getValueType() != MVT::v4i32)
8531 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8532
8533 if (ExtraLoad.getValueType() != MVT::v4i32)
8534 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8535
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008536 // Because vperm has a big-endian bias, we must reverse the order
8537 // of the input vectors and complement the permute control vector
8538 // when generating little endian code. We have already handled the
8539 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8540 // and ExtraLoad here.
8541 SDValue Perm;
8542 if (isLittleEndian)
8543 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8544 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8545 else
8546 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8547 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008548
8549 if (VT != MVT::v4i32)
8550 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8551
8552 // Now we need to be really careful about how we update the users of the
8553 // original load. We cannot just call DCI.CombineTo (or
8554 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8555 // uses created here (the permutation for example) that need to stay.
8556 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8557 while (UI != UE) {
8558 SDUse &Use = UI.getUse();
8559 SDNode *User = *UI;
8560 // Note: BaseLoad is checked here because it might not be N, but a
8561 // bitcast of N.
8562 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8563 User == TF.getNode() || Use.getResNo() > 1) {
8564 ++UI;
8565 continue;
8566 }
8567
8568 SDValue To = Use.getResNo() ? TF : Perm;
8569 ++UI;
8570
8571 SmallVector<SDValue, 8> Ops;
Craig Topper66e588b2014-06-29 00:40:57 +00008572 for (const SDUse &O : User->ops()) {
8573 if (O == Use)
Hal Finkelcf2e9082013-05-24 23:00:14 +00008574 Ops.push_back(To);
8575 else
Craig Topper66e588b2014-06-29 00:40:57 +00008576 Ops.push_back(O);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008577 }
8578
Craig Topper8c0b4d02014-04-28 05:57:50 +00008579 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008580 }
8581
8582 return SDValue(N, 0);
8583 }
8584 }
8585 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008586 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008587 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008588 Intrinsic::ID Intr = (isLittleEndian ?
8589 Intrinsic::ppc_altivec_lvsr :
8590 Intrinsic::ppc_altivec_lvsl);
8591 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008592 N->getOperand(1)->getOpcode() == ISD::ADD) {
8593 SDValue Add = N->getOperand(1);
8594
8595 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8596 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8597 Add.getValueType().getScalarType().getSizeInBits()))) {
8598 SDNode *BasePtr = Add->getOperand(0).getNode();
8599 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8600 UE = BasePtr->use_end(); UI != UE; ++UI) {
8601 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8602 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008603 Intr) {
8604 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008605 // multiple of that one. The results will be the same, so use the
8606 // one we've just found instead.
8607
8608 return SDValue(*UI, 0);
8609 }
8610 }
8611 }
8612 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008613 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008614
8615 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008616 case ISD::BSWAP:
8617 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008618 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008619 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008620 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8621 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008622 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008623 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008624 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008625 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008626 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008627 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008628 LD->getChain(), // Chain
8629 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008630 DAG.getValueType(N->getValueType(0)) // VT
8631 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008632 SDValue BSLoad =
8633 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008634 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8635 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008636 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008637
Scott Michelcf0da6c2009-02-17 22:15:04 +00008638 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008639 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008640 if (N->getValueType(0) == MVT::i16)
8641 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008642
Chris Lattnera7976d32006-07-10 20:56:58 +00008643 // First, combine the bswap away. This makes the value produced by the
8644 // load dead.
8645 DCI.CombineTo(N, ResVal);
8646
8647 // Next, combine the load away, we give it a bogus result value but a real
8648 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008649 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008650
Chris Lattnera7976d32006-07-10 20:56:58 +00008651 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008652 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008653 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008654
Chris Lattner27f53452006-03-01 05:50:56 +00008655 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008656 case PPCISD::VCMP: {
8657 // If a VCMPo node already exists with exactly the same operands as this
8658 // node, use its result instead of this node (VCMPo computes both a CR6 and
8659 // a normal output).
8660 //
8661 if (!N->getOperand(0).hasOneUse() &&
8662 !N->getOperand(1).hasOneUse() &&
8663 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008664
Chris Lattnerd4058a52006-03-31 06:02:07 +00008665 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008666 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008667
Gabor Greiff304a7a2008-08-28 21:40:38 +00008668 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008669 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8670 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008671 if (UI->getOpcode() == PPCISD::VCMPo &&
8672 UI->getOperand(1) == N->getOperand(1) &&
8673 UI->getOperand(2) == N->getOperand(2) &&
8674 UI->getOperand(0) == N->getOperand(0)) {
8675 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008676 break;
8677 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008678
Chris Lattner518834c2006-04-18 18:28:22 +00008679 // If there is no VCMPo node, or if the flag value has a single use, don't
8680 // transform this.
8681 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8682 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008683
8684 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008685 // chain, this transformation is more complex. Note that multiple things
8686 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008687 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008688 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008689 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008690 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008691 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008692 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008693 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008694 FlagUser = User;
8695 break;
8696 }
8697 }
8698 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008699
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008700 // If the user is a MFOCRF instruction, we know this is safe.
8701 // Otherwise we give up for right now.
8702 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008703 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008704 }
8705 break;
8706 }
Hal Finkel940ab932014-02-28 00:27:01 +00008707 case ISD::BRCOND: {
8708 SDValue Cond = N->getOperand(1);
8709 SDValue Target = N->getOperand(2);
8710
8711 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8712 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8713 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8714
8715 // We now need to make the intrinsic dead (it cannot be instruction
8716 // selected).
8717 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8718 assert(Cond.getNode()->hasOneUse() &&
8719 "Counter decrement has more than one use");
8720
8721 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8722 N->getOperand(0), Target);
8723 }
8724 }
8725 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008726 case ISD::BR_CC: {
8727 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008728 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008729 // lowering is done pre-legalize, because the legalizer lowers the predicate
8730 // compare down to code that is difficult to reassemble.
8731 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008732 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008733
8734 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8735 // value. If so, pass-through the AND to get to the intrinsic.
8736 if (LHS.getOpcode() == ISD::AND &&
8737 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8738 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8739 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8740 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8741 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8742 isZero())
8743 LHS = LHS.getOperand(0);
8744
8745 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8746 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8747 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8748 isa<ConstantSDNode>(RHS)) {
8749 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8750 "Counter decrement comparison is not EQ or NE");
8751
8752 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8753 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8754 (CC == ISD::SETNE && !Val);
8755
8756 // We now need to make the intrinsic dead (it cannot be instruction
8757 // selected).
8758 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8759 assert(LHS.getNode()->hasOneUse() &&
8760 "Counter decrement has more than one use");
8761
8762 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8763 N->getOperand(0), N->getOperand(4));
8764 }
8765
Chris Lattner9754d142006-04-18 17:59:36 +00008766 int CompareOpc;
8767 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008768
Chris Lattner9754d142006-04-18 17:59:36 +00008769 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8770 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8771 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8772 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008773
Chris Lattner9754d142006-04-18 17:59:36 +00008774 // If this is a comparison against something other than 0/1, then we know
8775 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008776 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008777 if (Val != 0 && Val != 1) {
8778 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8779 return N->getOperand(0);
8780 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008781 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008782 N->getOperand(0), N->getOperand(4));
8783 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008784
Chris Lattner9754d142006-04-18 17:59:36 +00008785 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008786
Chris Lattner9754d142006-04-18 17:59:36 +00008787 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008788 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008789 LHS.getOperand(2), // LHS of compare
8790 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008791 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008792 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008793 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008794 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008795
Chris Lattner9754d142006-04-18 17:59:36 +00008796 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008797 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008798 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008799 default: // Can't happen, don't crash on invalid number though.
8800 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008801 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008802 break;
8803 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008804 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008805 break;
8806 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008807 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008808 break;
8809 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008810 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008811 break;
8812 }
8813
Owen Anderson9f944592009-08-11 20:47:22 +00008814 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8815 DAG.getConstant(CompOpc, MVT::i32),
8816 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008817 N->getOperand(4), CompNode.getValue(1));
8818 }
8819 break;
8820 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008821 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008822
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008823 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008824}
8825
Chris Lattner4211ca92006-04-14 06:01:58 +00008826//===----------------------------------------------------------------------===//
8827// Inline Assembly Support
8828//===----------------------------------------------------------------------===//
8829
Jay Foada0653a32014-05-14 21:14:37 +00008830void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8831 APInt &KnownZero,
8832 APInt &KnownOne,
8833 const SelectionDAG &DAG,
8834 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008835 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008836 switch (Op.getOpcode()) {
8837 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008838 case PPCISD::LBRX: {
8839 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008840 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008841 KnownZero = 0xFFFF0000;
8842 break;
8843 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008844 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008845 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008846 default: break;
8847 case Intrinsic::ppc_altivec_vcmpbfp_p:
8848 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8849 case Intrinsic::ppc_altivec_vcmpequb_p:
8850 case Intrinsic::ppc_altivec_vcmpequh_p:
8851 case Intrinsic::ppc_altivec_vcmpequw_p:
8852 case Intrinsic::ppc_altivec_vcmpgefp_p:
8853 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8854 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8855 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8856 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8857 case Intrinsic::ppc_altivec_vcmpgtub_p:
8858 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8859 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8860 KnownZero = ~1U; // All bits but the low one are known to be zero.
8861 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008862 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008863 }
8864 }
8865}
8866
8867
Chris Lattnerd6855142007-03-25 02:14:49 +00008868/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008869/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008870PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008871PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8872 if (Constraint.size() == 1) {
8873 switch (Constraint[0]) {
8874 default: break;
8875 case 'b':
8876 case 'r':
8877 case 'f':
8878 case 'v':
8879 case 'y':
8880 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008881 case 'Z':
8882 // FIXME: While Z does indicate a memory constraint, it specifically
8883 // indicates an r+r address (used in conjunction with the 'y' modifier
8884 // in the replacement string). Currently, we're forcing the base
8885 // register to be r0 in the asm printer (which is interpreted as zero)
8886 // and forming the complete address in the second register. This is
8887 // suboptimal.
8888 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008889 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008890 } else if (Constraint == "wc") { // individual CR bits.
8891 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008892 } else if (Constraint == "wa" || Constraint == "wd" ||
8893 Constraint == "wf" || Constraint == "ws") {
8894 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008895 }
8896 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008897}
8898
John Thompsone8360b72010-10-29 17:29:13 +00008899/// Examine constraint type and operand type and determine a weight value.
8900/// This object must already have been set up with the operand type
8901/// and the current alternative constraint selected.
8902TargetLowering::ConstraintWeight
8903PPCTargetLowering::getSingleConstraintMatchWeight(
8904 AsmOperandInfo &info, const char *constraint) const {
8905 ConstraintWeight weight = CW_Invalid;
8906 Value *CallOperandVal = info.CallOperandVal;
8907 // If we don't have a value, we can't do a match,
8908 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008909 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008910 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008911 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008912
John Thompsone8360b72010-10-29 17:29:13 +00008913 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008914 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8915 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008916 else if ((StringRef(constraint) == "wa" ||
8917 StringRef(constraint) == "wd" ||
8918 StringRef(constraint) == "wf") &&
8919 type->isVectorTy())
8920 return CW_Register;
8921 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8922 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008923
John Thompsone8360b72010-10-29 17:29:13 +00008924 switch (*constraint) {
8925 default:
8926 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8927 break;
8928 case 'b':
8929 if (type->isIntegerTy())
8930 weight = CW_Register;
8931 break;
8932 case 'f':
8933 if (type->isFloatTy())
8934 weight = CW_Register;
8935 break;
8936 case 'd':
8937 if (type->isDoubleTy())
8938 weight = CW_Register;
8939 break;
8940 case 'v':
8941 if (type->isVectorTy())
8942 weight = CW_Register;
8943 break;
8944 case 'y':
8945 weight = CW_Register;
8946 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008947 case 'Z':
8948 weight = CW_Memory;
8949 break;
John Thompsone8360b72010-10-29 17:29:13 +00008950 }
8951 return weight;
8952}
8953
Scott Michelcf0da6c2009-02-17 22:15:04 +00008954std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008955PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008956 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008957 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008958 // GCC RS6000 Constraint Letters
8959 switch (Constraint[0]) {
8960 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008961 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008962 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8963 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008964 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008965 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008966 return std::make_pair(0U, &PPC::G8RCRegClass);
8967 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008968 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008969 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008970 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008971 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008972 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008973 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008974 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008975 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008976 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008977 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008978 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008979 } else if (Constraint == "wc") { // an individual CR bit.
8980 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008981 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008982 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008983 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008984 } else if (Constraint == "ws") {
8985 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008986 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008987
Hal Finkelb176acb2013-08-03 12:25:10 +00008988 std::pair<unsigned, const TargetRegisterClass*> R =
8989 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8990
8991 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8992 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8993 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8994 // register.
8995 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8996 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008997 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008998 PPC::GPRCRegClass.contains(R.first)) {
8999 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
9000 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009001 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009002 &PPC::G8RCRegClass);
9003 }
9004
9005 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009006}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009007
Chris Lattner584a11a2006-11-02 01:44:04 +00009008
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009009/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009010/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009011void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009012 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009013 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009014 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009015 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009016
Eric Christopherde9399b2011-06-02 23:16:42 +00009017 // Only support length 1 constraints.
9018 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009019
Eric Christopherde9399b2011-06-02 23:16:42 +00009020 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009021 switch (Letter) {
9022 default: break;
9023 case 'I':
9024 case 'J':
9025 case 'K':
9026 case 'L':
9027 case 'M':
9028 case 'N':
9029 case 'O':
9030 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009031 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009032 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009033 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009034 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009035 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009036 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009037 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009038 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009039 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009040 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
9041 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009042 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009043 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009044 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009045 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009046 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009047 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009048 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009049 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009050 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009051 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009052 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009053 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009054 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009055 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009056 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009057 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009058 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009059 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009060 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009061 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009062 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009063 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009064 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009065 }
9066 break;
9067 }
9068 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009069
Gabor Greiff304a7a2008-08-28 21:40:38 +00009070 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009071 Ops.push_back(Result);
9072 return;
9073 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009074
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009075 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009076 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009077}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009078
Chris Lattner1eb94d92007-03-30 23:15:24 +00009079// isLegalAddressingMode - Return true if the addressing mode represented
9080// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009081bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009082 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009083 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009084
Chris Lattner1eb94d92007-03-30 23:15:24 +00009085 // PPC allows a sign-extended 16-bit immediate field.
9086 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9087 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009088
Chris Lattner1eb94d92007-03-30 23:15:24 +00009089 // No global is ever allowed as a base.
9090 if (AM.BaseGV)
9091 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009092
9093 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009094 switch (AM.Scale) {
9095 case 0: // "r+i" or just "i", depending on HasBaseReg.
9096 break;
9097 case 1:
9098 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9099 return false;
9100 // Otherwise we have r+r or r+i.
9101 break;
9102 case 2:
9103 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9104 return false;
9105 // Allow 2*r as r+r.
9106 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009107 default:
9108 // No other scales are supported.
9109 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009110 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009111
Chris Lattner1eb94d92007-03-30 23:15:24 +00009112 return true;
9113}
9114
Dan Gohman21cea8a2010-04-17 15:26:15 +00009115SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9116 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009117 MachineFunction &MF = DAG.getMachineFunction();
9118 MachineFrameInfo *MFI = MF.getFrameInfo();
9119 MFI->setReturnAddressIsTaken(true);
9120
Bill Wendling908bf812014-01-06 00:43:20 +00009121 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009122 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009123
Andrew Trickef9de2a2013-05-25 02:42:55 +00009124 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009125 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009126
Dale Johannesen81bfca72010-05-03 22:59:34 +00009127 // Make sure the function does not optimize away the store of the RA to
9128 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009129 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009130 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009131 bool isPPC64 = Subtarget.isPPC64();
9132 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009133
9134 if (Depth > 0) {
9135 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9136 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009137
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009138 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009139 isPPC64? MVT::i64 : MVT::i32);
9140 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9141 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9142 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009143 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009144 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009145
Chris Lattnerf6a81562007-12-08 06:59:59 +00009146 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009147 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009148 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009149 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009150}
9151
Dan Gohman21cea8a2010-04-17 15:26:15 +00009152SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9153 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009154 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009155 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009156
Owen Anderson53aa7a92009-08-10 22:56:29 +00009157 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009158 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009159
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009160 MachineFunction &MF = DAG.getMachineFunction();
9161 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009162 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009163
9164 // Naked functions never have a frame pointer, and so we use r1. For all
9165 // other functions, this decision must be delayed until during PEI.
9166 unsigned FrameReg;
9167 if (MF.getFunction()->getAttributes().hasAttribute(
9168 AttributeSet::FunctionIndex, Attribute::Naked))
9169 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9170 else
9171 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9172
Dale Johannesen81bfca72010-05-03 22:59:34 +00009173 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9174 PtrVT);
9175 while (Depth--)
9176 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009177 FrameAddr, MachinePointerInfo(), false, false,
9178 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009179 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009180}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009181
Hal Finkel0d8db462014-05-11 19:29:11 +00009182// FIXME? Maybe this could be a TableGen attribute on some registers and
9183// this table could be generated automatically from RegInfo.
9184unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9185 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009186 bool isPPC64 = Subtarget.isPPC64();
9187 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009188
9189 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9190 (!isPPC64 && VT != MVT::i32))
9191 report_fatal_error("Invalid register global variable type");
9192
9193 bool is64Bit = isPPC64 && VT == MVT::i64;
9194 unsigned Reg = StringSwitch<unsigned>(RegName)
9195 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9196 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9197 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9198 (is64Bit ? PPC::X13 : PPC::R13))
9199 .Default(0);
9200
9201 if (Reg)
9202 return Reg;
9203 report_fatal_error("Invalid register name global variable");
9204}
9205
Dan Gohmanc14e5222008-10-21 03:41:46 +00009206bool
9207PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9208 // The PowerPC target isn't yet aware of offsets.
9209 return false;
9210}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009211
Evan Chengd9929f02010-04-01 20:10:42 +00009212/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009213/// and store operations as a result of memset, memcpy, and memmove
9214/// lowering. If DstAlign is zero that means it's safe to destination
9215/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9216/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009217/// probably because the source does not need to be loaded. If 'IsMemset' is
9218/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9219/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9220/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009221/// It returns EVT::Other if the type should be determined using generic
9222/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009223EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9224 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009225 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009226 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009227 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009228 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009229 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009230 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009231 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009232 }
9233}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009234
Hal Finkel34974ed2014-04-12 21:52:38 +00009235/// \brief Returns true if it is beneficial to convert a load of a constant
9236/// to just the constant itself.
9237bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9238 Type *Ty) const {
9239 assert(Ty->isIntegerTy());
9240
9241 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9242 if (BitSize == 0 || BitSize > 64)
9243 return false;
9244 return true;
9245}
9246
9247bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9248 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9249 return false;
9250 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9251 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9252 return NumBits1 == 64 && NumBits2 == 32;
9253}
9254
9255bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9256 if (!VT1.isInteger() || !VT2.isInteger())
9257 return false;
9258 unsigned NumBits1 = VT1.getSizeInBits();
9259 unsigned NumBits2 = VT2.getSizeInBits();
9260 return NumBits1 == 64 && NumBits2 == 32;
9261}
9262
9263bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9264 return isInt<16>(Imm) || isUInt<16>(Imm);
9265}
9266
9267bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9268 return isInt<16>(Imm) || isUInt<16>(Imm);
9269}
9270
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009271bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9272 unsigned,
9273 unsigned,
9274 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009275 if (DisablePPCUnaligned)
9276 return false;
9277
9278 // PowerPC supports unaligned memory access for simple non-vector types.
9279 // Although accessing unaligned addresses is not as efficient as accessing
9280 // aligned addresses, it is generally more efficient than manual expansion,
9281 // and generally only traps for software emulation when crossing page
9282 // boundaries.
9283
9284 if (!VT.isSimple())
9285 return false;
9286
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009287 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009288 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009289 if (VT != MVT::v2f64 && VT != MVT::v2i64)
9290 return false;
9291 } else {
9292 return false;
9293 }
9294 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009295
9296 if (VT == MVT::ppcf128)
9297 return false;
9298
9299 if (Fast)
9300 *Fast = true;
9301
9302 return true;
9303}
9304
Stephen Lin73de7bf2013-07-09 18:16:56 +00009305bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9306 VT = VT.getScalarType();
9307
Hal Finkel0a479ae2012-06-22 00:49:52 +00009308 if (!VT.isSimple())
9309 return false;
9310
9311 switch (VT.getSimpleVT().SimpleTy) {
9312 case MVT::f32:
9313 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009314 return true;
9315 default:
9316 break;
9317 }
9318
9319 return false;
9320}
9321
Hal Finkelb4240ca2014-03-31 17:48:16 +00009322bool
9323PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9324 EVT VT , unsigned DefinedValues) const {
9325 if (VT == MVT::v2i64)
9326 return false;
9327
9328 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9329}
9330
Hal Finkel88ed4e32012-04-01 19:23:08 +00009331Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009332 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009333 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009334
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009335 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009336}
9337
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009338// Create a fast isel object.
9339FastISel *
9340PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9341 const TargetLibraryInfo *LibInfo) const {
9342 return PPC::createFastISel(FuncInfo, LibInfo);
9343}