blob: 986fd8b8f3de6aae9dc2779bfef23c6e1e964847 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topperac172e22012-07-30 04:48:12 +000062 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000063 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
64 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
65 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +000066 MRMInitReg = 32,
Richard Trieu9208abd2012-07-18 23:04:22 +000067 RawFrmImm8 = 43,
68 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000069#define MAP(from, to) MRM_##from = to,
70 MRM_MAPPING
71#undef MAP
72 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000073 };
Craig Topperac172e22012-07-30 04:48:12 +000074
Sean Callanan04cc3072009-12-19 02:59:52 +000075 enum {
76 TB = 1,
77 REP = 2,
78 D8 = 3, D9 = 4, DA = 5, DB = 6,
79 DC = 7, DD = 8, DE = 9, DF = 10,
80 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000081 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000082 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
Craig Topperad607082014-01-14 08:07:10 +000083 XOP8 = 20, XOP9 = 21, XOPA = 22, PD = 23, T8PD = 24, TAPD = 25
Sean Callanan04cc3072009-12-19 02:59:52 +000084 };
85}
Sean Callanandde9c122010-02-12 23:39:46 +000086
87// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000088// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000089//
90// If the row corresponds to a single byte (i.e., 8f), then add an entry for
91// that byte to ONE_BYTE_EXTENSION_TABLES.
92//
Craig Topperac172e22012-07-30 04:48:12 +000093// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000094// the second byte to TWO_BYTE_EXTENSION_TABLES.
95//
96// If the row corresponds to some other set of bytes, you will need to modify
97// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +000098// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +000099// new combination are 0f 38 or 0f 3a, you just have to add maps called
100// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
101// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
102// in RecognizableInstr::emitDecodePath().
103
Sean Callanan04cc3072009-12-19 02:59:52 +0000104#define ONE_BYTE_EXTENSION_TABLES \
105 EXTENSION_TABLE(80) \
106 EXTENSION_TABLE(81) \
107 EXTENSION_TABLE(82) \
108 EXTENSION_TABLE(83) \
109 EXTENSION_TABLE(8f) \
110 EXTENSION_TABLE(c0) \
111 EXTENSION_TABLE(c1) \
112 EXTENSION_TABLE(c6) \
113 EXTENSION_TABLE(c7) \
114 EXTENSION_TABLE(d0) \
115 EXTENSION_TABLE(d1) \
116 EXTENSION_TABLE(d2) \
117 EXTENSION_TABLE(d3) \
118 EXTENSION_TABLE(f6) \
119 EXTENSION_TABLE(f7) \
120 EXTENSION_TABLE(fe) \
121 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000122
Sean Callanan04cc3072009-12-19 02:59:52 +0000123#define TWO_BYTE_EXTENSION_TABLES \
124 EXTENSION_TABLE(00) \
125 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000126 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000127 EXTENSION_TABLE(18) \
128 EXTENSION_TABLE(71) \
129 EXTENSION_TABLE(72) \
130 EXTENSION_TABLE(73) \
131 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 EXTENSION_TABLE(ba) \
133 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000134
Craig Topper27ad1252011-10-15 20:46:47 +0000135#define THREE_BYTE_38_EXTENSION_TABLES \
136 EXTENSION_TABLE(F3)
137
Craig Topper9e3e38a2013-10-03 05:17:48 +0000138#define XOP9_MAP_EXTENSION_TABLES \
139 EXTENSION_TABLE(01) \
140 EXTENSION_TABLE(02)
141
Sean Callanan04cc3072009-12-19 02:59:52 +0000142using namespace X86Disassembler;
143
144/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000145/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000146/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
147/// 0b11.
148///
149/// @param form - The form of the instruction.
150/// @return - true if the form implies that a ModR/M byte is required, false
151/// otherwise.
152static bool needsModRMForDecode(uint8_t form) {
153 if (form == X86Local::MRMDestReg ||
154 form == X86Local::MRMDestMem ||
155 form == X86Local::MRMSrcReg ||
156 form == X86Local::MRMSrcMem ||
157 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
158 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
159 return true;
160 else
161 return false;
162}
163
164/// isRegFormat - Indicates whether a particular form requires the Mod field of
165/// the ModR/M byte to be 0b11.
166///
167/// @param form - The form of the instruction.
168/// @return - true if the form implies that Mod must be 0b11, false
169/// otherwise.
170static bool isRegFormat(uint8_t form) {
171 if (form == X86Local::MRMDestReg ||
172 form == X86Local::MRMSrcReg ||
173 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
174 return true;
175 else
176 return false;
177}
178
179/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
180/// Useful for switch statements and the like.
181///
182/// @param init - A reference to the BitsInit to be decoded.
183/// @return - The field, with the first bit in the BitsInit as the lowest
184/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000185static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000186 int width = init.getNumBits();
187
188 assert(width <= 8 && "Field is too large for uint8_t!");
189
190 int index;
191 uint8_t mask = 0x01;
192
193 uint8_t ret = 0;
194
195 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000196 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000197 ret |= mask;
198
199 mask <<= 1;
200 }
201
202 return ret;
203}
204
205/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
206/// name of the field.
207///
208/// @param rec - The record from which to extract the value.
209/// @param name - The name of the field in the record.
210/// @return - The field, as translated by byteFromBitsInit().
211static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000212 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000213 return byteFromBitsInit(*bits);
214}
215
216RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
217 const CodeGenInstruction &insn,
218 InstrUID uid) {
219 UID = uid;
220
221 Rec = insn.TheDef;
222 Name = Rec->getName();
223 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000224
Sean Callanan04cc3072009-12-19 02:59:52 +0000225 if (!Rec->isSubClassOf("X86Inst")) {
226 ShouldBeEmitted = false;
227 return;
228 }
Craig Topperac172e22012-07-30 04:48:12 +0000229
Sean Callanan04cc3072009-12-19 02:59:52 +0000230 Prefix = byteFromRec(Rec, "Prefix");
231 Opcode = byteFromRec(Rec, "Opcode");
232 Form = byteFromRec(Rec, "FormBits");
Craig Topperac172e22012-07-30 04:48:12 +0000233
Sean Callanan04cc3072009-12-19 02:59:52 +0000234 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topperb7c7f382014-01-15 05:02:02 +0000235 HasOpSize16Prefix = Rec->getValueAsBit("hasOpSize16Prefix");
Craig Topper6491c802012-02-27 01:54:29 +0000236 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000238 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000239 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000240 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000241 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000242 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000243 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000244 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
245 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
246 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000247 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000248 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000249 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
250 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000251 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000252
Sean Callanan04cc3072009-12-19 02:59:52 +0000253 Name = Rec->getName();
254 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000255
Chris Lattnerd8adec72010-11-01 04:03:32 +0000256 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000257
Craig Topper3f23c1a2012-09-19 06:37:45 +0000258 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000259
Eli Friedman03180362011-07-16 02:41:28 +0000260 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000261 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000262 Is64Bit = false;
263 // FIXME: Is there some better way to check for In64BitMode?
264 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
265 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000266 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
267 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000268 Is32Bit = true;
269 break;
270 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000271 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000272 Is64Bit = true;
273 break;
274 }
275 }
Eli Friedman03180362011-07-16 02:41:28 +0000276
Sean Callanan04cc3072009-12-19 02:59:52 +0000277 ShouldBeEmitted = true;
278}
Craig Topperac172e22012-07-30 04:48:12 +0000279
Sean Callanan04cc3072009-12-19 02:59:52 +0000280void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000281 const CodeGenInstruction &insn,
282 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000283{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000284 // Ignore "asm parser only" instructions.
285 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
286 return;
Craig Topperac172e22012-07-30 04:48:12 +0000287
Sean Callanan04cc3072009-12-19 02:59:52 +0000288 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000289
Craig Topper83b7e242014-01-02 03:58:45 +0000290 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000291
Sean Callanan04cc3072009-12-19 02:59:52 +0000292 if (recogInstr.shouldBeEmitted())
293 recogInstr.emitDecodePath(tables);
294}
295
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000296#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
297 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
298 (HasEVEX_KZ ? n##_KZ : \
299 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000300
Sean Callanan04cc3072009-12-19 02:59:52 +0000301InstructionContext RecognizableInstr::insnContext() const {
302 InstructionContext insnContext;
303
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000304 if (HasEVEXPrefix) {
305 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000306 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
307 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000308 }
309 // VEX_L & VEX_W
310 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000311 if (HasOpSizePrefix || Prefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000312 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
313 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
314 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
315 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
316 Prefix == X86Local::TAXD)
317 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
318 else
319 insnContext = EVEX_KB(IC_EVEX_L_W);
320 } else if (HasVEX_LPrefix) {
321 // VEX_L
Craig Topperae11aed2014-01-14 07:41:20 +0000322 if (HasOpSizePrefix || Prefix == X86Local::PD ||
323 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000324 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
325 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
326 insnContext = EVEX_KB(IC_EVEX_L_XS);
327 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
328 Prefix == X86Local::TAXD)
329 insnContext = EVEX_KB(IC_EVEX_L_XD);
330 else
331 insnContext = EVEX_KB(IC_EVEX_L);
332 }
333 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
334 // EVEX_L2 & VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000335 if (HasOpSizePrefix || Prefix == X86Local::PD ||
336 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000337 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
338 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
339 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
340 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
341 Prefix == X86Local::TAXD)
342 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
343 else
344 insnContext = EVEX_KB(IC_EVEX_L2_W);
345 } else if (HasEVEX_L2Prefix) {
346 // EVEX_L2
Craig Topperae11aed2014-01-14 07:41:20 +0000347 if (HasOpSizePrefix || Prefix == X86Local::PD ||
348 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000349 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
350 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
Craig Topperae11aed2014-01-14 07:41:20 +0000351 Prefix == X86Local::TAXD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000352 insnContext = EVEX_KB(IC_EVEX_L2_XD);
353 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
354 insnContext = EVEX_KB(IC_EVEX_L2_XS);
355 else
356 insnContext = EVEX_KB(IC_EVEX_L2);
357 }
358 else if (HasVEX_WPrefix) {
359 // VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000360 if (HasOpSizePrefix || Prefix == X86Local::PD ||
361 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000362 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
363 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
364 insnContext = EVEX_KB(IC_EVEX_W_XS);
365 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
366 Prefix == X86Local::TAXD)
367 insnContext = EVEX_KB(IC_EVEX_W_XD);
368 else
369 insnContext = EVEX_KB(IC_EVEX_W);
370 }
371 // No L, no W
Craig Topperae11aed2014-01-14 07:41:20 +0000372 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
373 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000374 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
375 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
376 Prefix == X86Local::TAXD)
377 insnContext = EVEX_KB(IC_EVEX_XD);
378 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
379 insnContext = EVEX_KB(IC_EVEX_XS);
380 else
381 insnContext = EVEX_KB(IC_EVEX);
382 /// eof EVEX
383 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000384 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000385 if (HasOpSizePrefix || Prefix == X86Local::PD ||
386 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000387 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000388 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
389 insnContext = IC_VEX_L_W_XS;
390 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
391 Prefix == X86Local::TAXD)
392 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000393 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000394 insnContext = IC_VEX_L_W;
Craig Topperae11aed2014-01-14 07:41:20 +0000395 } else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
396 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
397 HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000398 insnContext = IC_VEX_L_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000399 else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
400 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
401 HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000402 insnContext = IC_VEX_W_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000403 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
404 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000405 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000406 else if (HasVEX_LPrefix &&
407 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000408 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000409 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
410 Prefix == X86Local::T8XD ||
411 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000412 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000413 else if (HasVEX_WPrefix &&
414 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000415 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000416 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
417 Prefix == X86Local::T8XD ||
418 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000419 insnContext = IC_VEX_W_XD;
420 else if (HasVEX_WPrefix)
421 insnContext = IC_VEX_W;
422 else if (HasVEX_LPrefix)
423 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000424 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
425 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000426 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000427 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000428 insnContext = IC_VEX_XS;
429 else
430 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000431 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000432 if (HasREX_WPrefix && (HasOpSizePrefix || Prefix == X86Local::PD ||
433 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000434 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000435 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
436 Prefix == X86Local::T8XD ||
437 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000438 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000439 else if (HasOpSizePrefix &&
440 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000441 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000442 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
443 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000444 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000445 else if (HasAdSizePrefix)
446 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000447 else if (HasREX_WPrefix &&
448 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000449 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000450 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
451 Prefix == X86Local::T8XD ||
452 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000453 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000454 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
455 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000456 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000457 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000458 insnContext = IC_64BIT_XS;
459 else if (HasREX_WPrefix)
460 insnContext = IC_64BIT_REXW;
461 else
462 insnContext = IC_64BIT;
463 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000464 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
465 Prefix == X86Local::T8XD ||
466 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000467 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000468 else if (HasOpSizePrefix &&
469 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000470 insnContext = IC_XS_OPSIZE;
David Woodhouse32da3c82014-01-08 12:58:24 +0000471 else if (HasOpSizePrefix && HasAdSizePrefix)
472 insnContext = IC_OPSIZE_ADSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000473 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
474 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000475 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000476 else if (HasAdSizePrefix)
477 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000478 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
479 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000480 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000481 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
482 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000483 insnContext = IC_XS;
484 else
485 insnContext = IC;
486 }
487
488 return insnContext;
489}
Craig Topperac172e22012-07-30 04:48:12 +0000490
Sean Callanan04cc3072009-12-19 02:59:52 +0000491RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000492 ///////////////////
493 // FILTER_STRONG
494 //
Craig Topperac172e22012-07-30 04:48:12 +0000495
Sean Callanan04cc3072009-12-19 02:59:52 +0000496 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000497
Craig Topper6f4ad802012-07-30 05:39:34 +0000498 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000499
Craig Topper5165cf72014-01-05 04:32:42 +0000500 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000501 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000502
Craig Topperac172e22012-07-30 04:48:12 +0000503
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000504 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
505 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000506
Sean Callananc3fd5232011-03-15 01:23:15 +0000507
508 /////////////////
509 // FILTER_WEAK
510 //
511
Craig Topperac172e22012-07-30 04:48:12 +0000512
Sean Callanan04cc3072009-12-19 02:59:52 +0000513 // Filter out instructions with a LOCK prefix;
514 // prefer forms that do not have the prefix
515 if (HasLockPrefix)
516 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000517
Sean Callanan04cc3072009-12-19 02:59:52 +0000518 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000519
Craig Topperd9e16692014-01-05 06:55:48 +0000520 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000521 return FILTER_WEAK;
522
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000523 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
524 // For now, just prefer the REP versions.
525 if (Name == "XACQUIRE_PREFIX" ||
526 Name == "XRELEASE_PREFIX")
527 return FILTER_WEAK;
528
Sean Callanan04cc3072009-12-19 02:59:52 +0000529 return FILTER_NORMAL;
530}
Sean Callananc3fd5232011-03-15 01:23:15 +0000531
Craig Topperf7755df2012-07-12 06:52:41 +0000532void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
533 unsigned &physicalOperandIndex,
534 unsigned &numPhysicalOperands,
535 const unsigned *operandMapping,
536 OperandEncoding (*encodingFromString)
537 (const std::string&,
538 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000539 if (optional) {
540 if (physicalOperandIndex >= numPhysicalOperands)
541 return;
542 } else {
543 assert(physicalOperandIndex < numPhysicalOperands);
544 }
Craig Topperac172e22012-07-30 04:48:12 +0000545
Sean Callanan04cc3072009-12-19 02:59:52 +0000546 while (operandMapping[operandIndex] != operandIndex) {
547 Spec->operands[operandIndex].encoding = ENCODING_DUP;
548 Spec->operands[operandIndex].type =
549 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
550 ++operandIndex;
551 }
Craig Topperac172e22012-07-30 04:48:12 +0000552
Sean Callanan04cc3072009-12-19 02:59:52 +0000553 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000554
Sean Callanan04cc3072009-12-19 02:59:52 +0000555 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
556 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000557 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000558 HasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +0000559 HasOpSizePrefix,
560 HasOpSize16Prefix);
Craig Topperac172e22012-07-30 04:48:12 +0000561
Sean Callanan04cc3072009-12-19 02:59:52 +0000562 ++operandIndex;
563 ++physicalOperandIndex;
564}
565
Craig Topper83b7e242014-01-02 03:58:45 +0000566void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000567 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000568
Craig Topper6f4ad802012-07-30 05:39:34 +0000569 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000570 return;
Craig Topperac172e22012-07-30 04:48:12 +0000571
Sean Callanan04cc3072009-12-19 02:59:52 +0000572 switch (filter()) {
573 case FILTER_WEAK:
574 Spec->filtered = true;
575 break;
576 case FILTER_STRONG:
577 ShouldBeEmitted = false;
578 return;
579 case FILTER_NORMAL:
580 break;
581 }
Craig Topperac172e22012-07-30 04:48:12 +0000582
Sean Callanan04cc3072009-12-19 02:59:52 +0000583 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000584
Chris Lattnerd8adec72010-11-01 04:03:32 +0000585 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000586
Sean Callanan04cc3072009-12-19 02:59:52 +0000587 unsigned numOperands = OperandList.size();
588 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000589
Sean Callanan04cc3072009-12-19 02:59:52 +0000590 // operandMapping maps from operands in OperandList to their originals.
591 // If operandMapping[i] != i, then the entry is a duplicate.
592 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000593 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000594
Craig Topperf7755df2012-07-12 06:52:41 +0000595 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000596 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000597 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000598 OperandList[operandIndex].Constraints[0];
599 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000600 operandMapping[operandIndex] = operandIndex;
601 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000602 } else {
603 ++numPhysicalOperands;
604 operandMapping[operandIndex] = operandIndex;
605 }
606 } else {
607 ++numPhysicalOperands;
608 operandMapping[operandIndex] = operandIndex;
609 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000610 }
Craig Topperac172e22012-07-30 04:48:12 +0000611
Sean Callanan04cc3072009-12-19 02:59:52 +0000612#define HANDLE_OPERAND(class) \
613 handleOperand(false, \
614 operandIndex, \
615 physicalOperandIndex, \
616 numPhysicalOperands, \
617 operandMapping, \
618 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000619
Sean Callanan04cc3072009-12-19 02:59:52 +0000620#define HANDLE_OPTIONAL(class) \
621 handleOperand(true, \
622 operandIndex, \
623 physicalOperandIndex, \
624 numPhysicalOperands, \
625 operandMapping, \
626 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000627
Sean Callanan04cc3072009-12-19 02:59:52 +0000628 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000629 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000630 // physicalOperandIndex should always be < numPhysicalOperands
631 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000632
Sean Callanan04cc3072009-12-19 02:59:52 +0000633 switch (Form) {
634 case X86Local::RawFrm:
635 // Operand 1 (optional) is an address or immediate.
636 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000637 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000638 "Unexpected number of operands for RawFrm");
639 HANDLE_OPTIONAL(relocation)
640 HANDLE_OPTIONAL(immediate)
641 break;
642 case X86Local::AddRegFrm:
643 // Operand 1 is added to the opcode.
644 // Operand 2 (optional) is an address.
645 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
646 "Unexpected number of operands for AddRegFrm");
647 HANDLE_OPERAND(opcodeModifier)
648 HANDLE_OPTIONAL(relocation)
649 break;
650 case X86Local::MRMDestReg:
651 // Operand 1 is a register operand in the R/M field.
652 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000653 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000654 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000655 if (HasVEX_4VPrefix)
656 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
657 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
658 else
659 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
660 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000661
Sean Callanan04cc3072009-12-19 02:59:52 +0000662 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000663
664 if (HasVEX_4VPrefix)
665 // FIXME: In AVX, the register below becomes the one encoded
666 // in ModRMVEX and the one above the one in the VEX.VVVV field
667 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000668
Sean Callanan04cc3072009-12-19 02:59:52 +0000669 HANDLE_OPERAND(roRegister)
670 HANDLE_OPTIONAL(immediate)
671 break;
672 case X86Local::MRMDestMem:
673 // Operand 1 is a memory operand (possibly SIB-extended)
674 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000675 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000676 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000677 if (HasVEX_4VPrefix)
678 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
679 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
680 else
681 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
682 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000683 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000684
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000685 if (HasEVEX_K)
686 HANDLE_OPERAND(writemaskRegister)
687
Craig Topper4f2fba12011-08-30 07:09:35 +0000688 if (HasVEX_4VPrefix)
689 // FIXME: In AVX, the register below becomes the one encoded
690 // in ModRMVEX and the one above the one in the VEX.VVVV field
691 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000692
Sean Callanan04cc3072009-12-19 02:59:52 +0000693 HANDLE_OPERAND(roRegister)
694 HANDLE_OPTIONAL(immediate)
695 break;
696 case X86Local::MRMSrcReg:
697 // Operand 1 is a register operand in the Reg/Opcode field.
698 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000699 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000700 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000701 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000702
Craig Topperaea148c2011-10-16 07:55:05 +0000703 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000704 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000705 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000706 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000707 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000708 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000709
Sean Callananc3fd5232011-03-15 01:23:15 +0000710 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000711
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000712 if (HasEVEX_K)
713 HANDLE_OPERAND(writemaskRegister)
714
Craig Topperaea148c2011-10-16 07:55:05 +0000715 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000716 // FIXME: In AVX, the register below becomes the one encoded
717 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000718 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000719
Craig Topper03a0bed2011-12-30 05:20:36 +0000720 if (HasMemOp4Prefix)
721 HANDLE_OPERAND(immediate)
722
Sean Callananc3fd5232011-03-15 01:23:15 +0000723 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000724
Craig Topperaea148c2011-10-16 07:55:05 +0000725 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000726 HANDLE_OPERAND(vvvvRegister)
727
Craig Topper2ba766a2011-12-30 06:23:39 +0000728 if (!HasMemOp4Prefix)
729 HANDLE_OPTIONAL(immediate)
730 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000731 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000732 break;
733 case X86Local::MRMSrcMem:
734 // Operand 1 is a register operand in the Reg/Opcode field.
735 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000736 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000737 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000738
739 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000740 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000741 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000742 else
743 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
744 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000745
Sean Callanan04cc3072009-12-19 02:59:52 +0000746 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000747
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000748 if (HasEVEX_K)
749 HANDLE_OPERAND(writemaskRegister)
750
Craig Topperaea148c2011-10-16 07:55:05 +0000751 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000752 // FIXME: In AVX, the register below becomes the one encoded
753 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000754 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000755
Craig Topper03a0bed2011-12-30 05:20:36 +0000756 if (HasMemOp4Prefix)
757 HANDLE_OPERAND(immediate)
758
Sean Callanan04cc3072009-12-19 02:59:52 +0000759 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000760
Craig Topperaea148c2011-10-16 07:55:05 +0000761 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000762 HANDLE_OPERAND(vvvvRegister)
763
Craig Topper2ba766a2011-12-30 06:23:39 +0000764 if (!HasMemOp4Prefix)
765 HANDLE_OPTIONAL(immediate)
766 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000767 break;
768 case X86Local::MRM0r:
769 case X86Local::MRM1r:
770 case X86Local::MRM2r:
771 case X86Local::MRM3r:
772 case X86Local::MRM4r:
773 case X86Local::MRM5r:
774 case X86Local::MRM6r:
775 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000776 {
777 // Operand 1 is a register operand in the R/M field.
778 // Operand 2 (optional) is an immediate or relocation.
779 // Operand 3 (optional) is an immediate.
780 unsigned kOp = (HasEVEX_K) ? 1:0;
781 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
782 if (numPhysicalOperands > 3 + kOp + Op4v)
783 llvm_unreachable("Unexpected number of operands for MRMnr");
784 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000785 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000786 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000787
788 if (HasEVEX_K)
789 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000790 HANDLE_OPTIONAL(rmRegister)
791 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000792 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000793 break;
794 case X86Local::MRM0m:
795 case X86Local::MRM1m:
796 case X86Local::MRM2m:
797 case X86Local::MRM3m:
798 case X86Local::MRM4m:
799 case X86Local::MRM5m:
800 case X86Local::MRM6m:
801 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000802 {
803 // Operand 1 is a memory operand (possibly SIB-extended)
804 // Operand 2 (optional) is an immediate or relocation.
805 unsigned kOp = (HasEVEX_K) ? 1:0;
806 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
807 if (numPhysicalOperands < 1 + kOp + Op4v ||
808 numPhysicalOperands > 2 + kOp + Op4v)
809 llvm_unreachable("Unexpected number of operands for MRMnm");
810 }
Craig Topper27ad1252011-10-15 20:46:47 +0000811 if (HasVEX_4VPrefix)
812 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000813 if (HasEVEX_K)
814 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000815 HANDLE_OPERAND(memory)
816 HANDLE_OPTIONAL(relocation)
817 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000818 case X86Local::RawFrmImm8:
819 // operand 1 is a 16-bit immediate
820 // operand 2 is an 8-bit immediate
821 assert(numPhysicalOperands == 2 &&
822 "Unexpected number of operands for X86Local::RawFrmImm8");
823 HANDLE_OPERAND(immediate)
824 HANDLE_OPERAND(immediate)
825 break;
826 case X86Local::RawFrmImm16:
827 // operand 1 is a 16-bit immediate
828 // operand 2 is a 16-bit immediate
829 HANDLE_OPERAND(immediate)
830 HANDLE_OPERAND(immediate)
831 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000832 case X86Local::MRM_F8:
833 if (Opcode == 0xc6) {
834 assert(numPhysicalOperands == 1 &&
835 "Unexpected number of operands for X86Local::MRM_F8");
836 HANDLE_OPERAND(immediate)
837 } else if (Opcode == 0xc7) {
838 assert(numPhysicalOperands == 1 &&
839 "Unexpected number of operands for X86Local::MRM_F8");
840 HANDLE_OPERAND(relocation)
841 }
842 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000843 case X86Local::MRMInitReg:
844 // Ignored.
845 break;
846 }
Craig Topperac172e22012-07-30 04:48:12 +0000847
Sean Callanan04cc3072009-12-19 02:59:52 +0000848 #undef HANDLE_OPERAND
849 #undef HANDLE_OPTIONAL
850}
851
852void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
853 // Special cases where the LLVM tables are not complete
854
Sean Callanandde9c122010-02-12 23:39:46 +0000855#define MAP(from, to) \
856 case X86Local::MRM_##from: \
857 filter = new ExactFilter(0x##from); \
858 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000859
860 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000861
862 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000863 uint8_t opcodeToSet = 0;
864
865 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000866 default: llvm_unreachable("Invalid prefix!");
Craig Topperae11aed2014-01-14 07:41:20 +0000867 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
868 case X86Local::PD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000869 case X86Local::XD:
870 case X86Local::XS:
871 case X86Local::TB:
872 opcodeType = TWOBYTE;
873
874 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000875 default:
876 if (needsModRMForDecode(Form))
877 filter = new ModFilter(isRegFormat(Form));
878 else
879 filter = new DumbFilter();
880 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000881#define EXTENSION_TABLE(n) case 0x##n:
882 TWO_BYTE_EXTENSION_TABLES
883#undef EXTENSION_TABLE
884 switch (Form) {
885 default:
886 llvm_unreachable("Unhandled two-byte extended opcode");
887 case X86Local::MRM0r:
888 case X86Local::MRM1r:
889 case X86Local::MRM2r:
890 case X86Local::MRM3r:
891 case X86Local::MRM4r:
892 case X86Local::MRM5r:
893 case X86Local::MRM6r:
894 case X86Local::MRM7r:
895 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
896 break;
897 case X86Local::MRM0m:
898 case X86Local::MRM1m:
899 case X86Local::MRM2m:
900 case X86Local::MRM3m:
901 case X86Local::MRM4m:
902 case X86Local::MRM5m:
903 case X86Local::MRM6m:
904 case X86Local::MRM7m:
905 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
906 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000907 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000908 } // switch (Form)
909 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000910 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000911 opcodeToSet = Opcode;
912 break;
913 case X86Local::T8:
Craig Topperae11aed2014-01-14 07:41:20 +0000914 case X86Local::T8PD:
Craig Topper96fa5972011-10-16 16:50:08 +0000915 case X86Local::T8XD:
916 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000917 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000918 switch (Opcode) {
919 default:
920 if (needsModRMForDecode(Form))
921 filter = new ModFilter(isRegFormat(Form));
922 else
923 filter = new DumbFilter();
924 break;
925#define EXTENSION_TABLE(n) case 0x##n:
926 THREE_BYTE_38_EXTENSION_TABLES
927#undef EXTENSION_TABLE
928 switch (Form) {
929 default:
930 llvm_unreachable("Unhandled two-byte extended opcode");
931 case X86Local::MRM0r:
932 case X86Local::MRM1r:
933 case X86Local::MRM2r:
934 case X86Local::MRM3r:
935 case X86Local::MRM4r:
936 case X86Local::MRM5r:
937 case X86Local::MRM6r:
938 case X86Local::MRM7r:
939 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
940 break;
941 case X86Local::MRM0m:
942 case X86Local::MRM1m:
943 case X86Local::MRM2m:
944 case X86Local::MRM3m:
945 case X86Local::MRM4m:
946 case X86Local::MRM5m:
947 case X86Local::MRM6m:
948 case X86Local::MRM7m:
949 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
950 break;
951 MRM_MAPPING
952 } // switch (Form)
953 break;
954 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000955 opcodeToSet = Opcode;
956 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000957 case X86Local::P_TA:
Craig Topperae11aed2014-01-14 07:41:20 +0000958 case X86Local::TAPD:
Craig Topper980d5982011-10-23 07:34:00 +0000959 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000960 opcodeType = THREEBYTE_3A;
961 if (needsModRMForDecode(Form))
962 filter = new ModFilter(isRegFormat(Form));
963 else
964 filter = new DumbFilter();
965 opcodeToSet = Opcode;
966 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000967 case X86Local::A6:
968 opcodeType = THREEBYTE_A6;
969 if (needsModRMForDecode(Form))
970 filter = new ModFilter(isRegFormat(Form));
971 else
972 filter = new DumbFilter();
973 opcodeToSet = Opcode;
974 break;
975 case X86Local::A7:
976 opcodeType = THREEBYTE_A7;
977 if (needsModRMForDecode(Form))
978 filter = new ModFilter(isRegFormat(Form));
979 else
980 filter = new DumbFilter();
981 opcodeToSet = Opcode;
982 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +0000983 case X86Local::XOP8:
984 opcodeType = XOP8_MAP;
985 if (needsModRMForDecode(Form))
986 filter = new ModFilter(isRegFormat(Form));
987 else
988 filter = new DumbFilter();
989 opcodeToSet = Opcode;
990 break;
991 case X86Local::XOP9:
992 opcodeType = XOP9_MAP;
993 switch (Opcode) {
994 default:
995 if (needsModRMForDecode(Form))
996 filter = new ModFilter(isRegFormat(Form));
997 else
998 filter = new DumbFilter();
999 break;
1000#define EXTENSION_TABLE(n) case 0x##n:
1001 XOP9_MAP_EXTENSION_TABLES
1002#undef EXTENSION_TABLE
1003 switch (Form) {
1004 default:
1005 llvm_unreachable("Unhandled XOP9 extended opcode");
1006 case X86Local::MRM0r:
1007 case X86Local::MRM1r:
1008 case X86Local::MRM2r:
1009 case X86Local::MRM3r:
1010 case X86Local::MRM4r:
1011 case X86Local::MRM5r:
1012 case X86Local::MRM6r:
1013 case X86Local::MRM7r:
1014 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1015 break;
1016 case X86Local::MRM0m:
1017 case X86Local::MRM1m:
1018 case X86Local::MRM2m:
1019 case X86Local::MRM3m:
1020 case X86Local::MRM4m:
1021 case X86Local::MRM5m:
1022 case X86Local::MRM6m:
1023 case X86Local::MRM7m:
1024 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1025 break;
1026 MRM_MAPPING
1027 } // switch (Form)
1028 break;
1029 } // switch (Opcode)
1030 opcodeToSet = Opcode;
1031 break;
1032 case X86Local::XOPA:
1033 opcodeType = XOPA_MAP;
1034 if (needsModRMForDecode(Form))
1035 filter = new ModFilter(isRegFormat(Form));
1036 else
1037 filter = new DumbFilter();
1038 opcodeToSet = Opcode;
1039 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001040 case X86Local::D8:
1041 case X86Local::D9:
1042 case X86Local::DA:
1043 case X86Local::DB:
1044 case X86Local::DC:
1045 case X86Local::DD:
1046 case X86Local::DE:
1047 case X86Local::DF:
1048 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001049 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001050 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001051 filter = new ExactFilter(Opcode);
Sean Callanan04cc3072009-12-19 02:59:52 +00001052 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1053 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001054 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001055 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001056 opcodeType = ONEBYTE;
1057 switch (Opcode) {
1058#define EXTENSION_TABLE(n) case 0x##n:
1059 ONE_BYTE_EXTENSION_TABLES
1060#undef EXTENSION_TABLE
1061 switch (Form) {
1062 default:
1063 llvm_unreachable("Fell through the cracks of a single-byte "
1064 "extended opcode");
1065 case X86Local::MRM0r:
1066 case X86Local::MRM1r:
1067 case X86Local::MRM2r:
1068 case X86Local::MRM3r:
1069 case X86Local::MRM4r:
1070 case X86Local::MRM5r:
1071 case X86Local::MRM6r:
1072 case X86Local::MRM7r:
1073 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1074 break;
1075 case X86Local::MRM0m:
1076 case X86Local::MRM1m:
1077 case X86Local::MRM2m:
1078 case X86Local::MRM3m:
1079 case X86Local::MRM4m:
1080 case X86Local::MRM5m:
1081 case X86Local::MRM6m:
1082 case X86Local::MRM7m:
1083 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1084 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001085 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001086 } // switch (Form)
1087 break;
1088 case 0xd8:
1089 case 0xd9:
1090 case 0xda:
1091 case 0xdb:
1092 case 0xdc:
1093 case 0xdd:
1094 case 0xde:
1095 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001096 switch (Form) {
1097 default:
1098 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001099 case X86Local::MRM0r:
1100 case X86Local::MRM1r:
1101 case X86Local::MRM2r:
1102 case X86Local::MRM3r:
1103 case X86Local::MRM4r:
1104 case X86Local::MRM5r:
1105 case X86Local::MRM6r:
1106 case X86Local::MRM7r:
1107 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1108 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001109 case X86Local::MRM0m:
1110 case X86Local::MRM1m:
1111 case X86Local::MRM2m:
1112 case X86Local::MRM3m:
1113 case X86Local::MRM4m:
1114 case X86Local::MRM5m:
1115 case X86Local::MRM6m:
1116 case X86Local::MRM7m:
1117 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1118 break;
1119 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001120 break;
1121 default:
1122 if (needsModRMForDecode(Form))
1123 filter = new ModFilter(isRegFormat(Form));
1124 else
1125 filter = new DumbFilter();
1126 break;
1127 } // switch (Opcode)
1128 opcodeToSet = Opcode;
1129 } // switch (Prefix)
1130
1131 assert(opcodeType != (OpcodeType)-1 &&
1132 "Opcode type not set");
1133 assert(filter && "Filter not set");
1134
1135 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001136 assert(((opcodeToSet & 7) == 0) &&
1137 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001138
Craig Topper623b0d62014-01-01 14:22:37 +00001139 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001140
Craig Topper623b0d62014-01-01 14:22:37 +00001141 for (currentOpcode = opcodeToSet;
1142 currentOpcode < opcodeToSet + 8;
1143 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001144 tables.setTableFields(opcodeType,
1145 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001146 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001147 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001148 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001149 } else {
1150 tables.setTableFields(opcodeType,
1151 insnContext(),
1152 opcodeToSet,
1153 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001154 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001155 }
Craig Topperac172e22012-07-30 04:48:12 +00001156
Sean Callanan04cc3072009-12-19 02:59:52 +00001157 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001158
Sean Callanandde9c122010-02-12 23:39:46 +00001159#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001160}
1161
1162#define TYPE(str, type) if (s == str) return type;
1163OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001164 bool hasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +00001165 bool hasOpSizePrefix,
1166 bool hasOpSize16Prefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001167 if(hasREX_WPrefix) {
1168 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1169 // is special.
1170 TYPE("GR32", TYPE_R32)
1171 }
Craig Topperb7c7f382014-01-15 05:02:02 +00001172 if(hasOpSizePrefix) {
1173 // For instructions with an OpSize prefix, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001174 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001175 TYPE("GR16", TYPE_Rv)
1176 TYPE("i16imm", TYPE_IMMv)
1177 }
1178 if(hasOpSize16Prefix) {
1179 // For instructions with an OpSize16 prefix, a declared 32-bit register or
1180 // immediate encoding is special.
1181 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001182 }
1183 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001184 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001185 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001186 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001187 TYPE("i32mem", TYPE_Mv)
1188 TYPE("i32imm", TYPE_IMMv)
1189 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001190 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001191 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001192 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001193 TYPE("i64mem", TYPE_Mv)
1194 TYPE("i64i32imm", TYPE_IMM64)
1195 TYPE("i64i8imm", TYPE_IMM64)
1196 TYPE("GR64", TYPE_R64)
1197 TYPE("i8mem", TYPE_M8)
1198 TYPE("i8imm", TYPE_IMM8)
1199 TYPE("GR8", TYPE_R8)
1200 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001201 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001202 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001203 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001204 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001205 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001206 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001207 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001208 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001209 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001210 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001211 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001212 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001213 TYPE("RST", TYPE_ST)
1214 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001215 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001216 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001217 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001218 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001219 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001220 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001221 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001222 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001223 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001224 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001225 TYPE("brtarget8", TYPE_REL8)
1226 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001227 TYPE("lea32mem", TYPE_LEA)
1228 TYPE("lea64_32mem", TYPE_LEA)
1229 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001230 TYPE("VR64", TYPE_MM64)
1231 TYPE("i64imm", TYPE_IMMv)
1232 TYPE("opaque32mem", TYPE_M1616)
1233 TYPE("opaque48mem", TYPE_M1632)
1234 TYPE("opaque80mem", TYPE_M1664)
1235 TYPE("opaque512mem", TYPE_M512)
1236 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1237 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001238 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001239 TYPE("offset8", TYPE_MOFFS8)
1240 TYPE("offset16", TYPE_MOFFS16)
1241 TYPE("offset32", TYPE_MOFFS32)
1242 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001243 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001244 TYPE("VR256X", TYPE_XMM256)
1245 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001246 TYPE("VK1", TYPE_VK1)
1247 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001248 TYPE("VK8", TYPE_VK8)
1249 TYPE("VK8WM", TYPE_VK8)
1250 TYPE("VK16", TYPE_VK16)
1251 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001252 TYPE("GR16_NOAX", TYPE_Rv)
1253 TYPE("GR32_NOAX", TYPE_Rv)
1254 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001255 TYPE("vx32mem", TYPE_M32)
1256 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001257 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001258 TYPE("vx64mem", TYPE_M64)
1259 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001260 TYPE("vy64xmem", TYPE_M64)
1261 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001262 errs() << "Unhandled type string " << s << "\n";
1263 llvm_unreachable("Unhandled type string");
1264}
1265#undef TYPE
1266
1267#define ENCODING(str, encoding) if (s == str) return encoding;
1268OperandEncoding RecognizableInstr::immediateEncodingFromString
1269 (const std::string &s,
1270 bool hasOpSizePrefix) {
1271 if(!hasOpSizePrefix) {
1272 // For instructions without an OpSize prefix, a declared 16-bit register or
1273 // immediate encoding is special.
1274 ENCODING("i16imm", ENCODING_IW)
1275 }
1276 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001277 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001278 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001279 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001280 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001281 ENCODING("i16imm", ENCODING_Iv)
1282 ENCODING("i16i8imm", ENCODING_IB)
1283 ENCODING("i32imm", ENCODING_Iv)
1284 ENCODING("i64i32imm", ENCODING_ID)
1285 ENCODING("i64i8imm", ENCODING_IB)
1286 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001287 // This is not a typo. Instructions like BLENDVPD put
1288 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001289 ENCODING("FR32", ENCODING_IB)
1290 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001291 ENCODING("VR128", ENCODING_IB)
1292 ENCODING("VR256", ENCODING_IB)
1293 ENCODING("FR32X", ENCODING_IB)
1294 ENCODING("FR64X", ENCODING_IB)
1295 ENCODING("VR128X", ENCODING_IB)
1296 ENCODING("VR256X", ENCODING_IB)
1297 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001298 errs() << "Unhandled immediate encoding " << s << "\n";
1299 llvm_unreachable("Unhandled immediate encoding");
1300}
1301
1302OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1303 (const std::string &s,
1304 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001305 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001306 ENCODING("GR16", ENCODING_RM)
1307 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001308 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001309 ENCODING("GR64", ENCODING_RM)
1310 ENCODING("GR8", ENCODING_RM)
1311 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001312 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001313 ENCODING("FR64", ENCODING_RM)
1314 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001315 ENCODING("FR64X", ENCODING_RM)
1316 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001317 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001318 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001319 ENCODING("VR256X", ENCODING_RM)
1320 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001321 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001322 ENCODING("VK8", ENCODING_RM)
1323 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001324 errs() << "Unhandled R/M register encoding " << s << "\n";
1325 llvm_unreachable("Unhandled R/M register encoding");
1326}
1327
1328OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1329 (const std::string &s,
1330 bool hasOpSizePrefix) {
1331 ENCODING("GR16", ENCODING_REG)
1332 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001333 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001334 ENCODING("GR64", ENCODING_REG)
1335 ENCODING("GR8", ENCODING_REG)
1336 ENCODING("VR128", ENCODING_REG)
1337 ENCODING("FR64", ENCODING_REG)
1338 ENCODING("FR32", ENCODING_REG)
1339 ENCODING("VR64", ENCODING_REG)
1340 ENCODING("SEGMENT_REG", ENCODING_REG)
1341 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001342 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001343 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001344 ENCODING("VR256X", ENCODING_REG)
1345 ENCODING("VR128X", ENCODING_REG)
1346 ENCODING("FR64X", ENCODING_REG)
1347 ENCODING("FR32X", ENCODING_REG)
1348 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001349 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001350 ENCODING("VK8", ENCODING_REG)
1351 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001352 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001353 ENCODING("VK8WM", ENCODING_REG)
1354 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001355 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1356 llvm_unreachable("Unhandled reg/opcode register encoding");
1357}
1358
Sean Callananc3fd5232011-03-15 01:23:15 +00001359OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1360 (const std::string &s,
1361 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001362 ENCODING("GR32", ENCODING_VVVV)
1363 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001364 ENCODING("FR32", ENCODING_VVVV)
1365 ENCODING("FR64", ENCODING_VVVV)
1366 ENCODING("VR128", ENCODING_VVVV)
1367 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001368 ENCODING("FR32X", ENCODING_VVVV)
1369 ENCODING("FR64X", ENCODING_VVVV)
1370 ENCODING("VR128X", ENCODING_VVVV)
1371 ENCODING("VR256X", ENCODING_VVVV)
1372 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001373 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001374 ENCODING("VK8", ENCODING_VVVV)
1375 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001376 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1377 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1378}
1379
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001380OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1381 (const std::string &s,
1382 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001383 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001384 ENCODING("VK8WM", ENCODING_WRITEMASK)
1385 ENCODING("VK16WM", ENCODING_WRITEMASK)
1386 errs() << "Unhandled mask register encoding " << s << "\n";
1387 llvm_unreachable("Unhandled mask register encoding");
1388}
1389
Sean Callanan04cc3072009-12-19 02:59:52 +00001390OperandEncoding RecognizableInstr::memoryEncodingFromString
1391 (const std::string &s,
1392 bool hasOpSizePrefix) {
1393 ENCODING("i16mem", ENCODING_RM)
1394 ENCODING("i32mem", ENCODING_RM)
1395 ENCODING("i64mem", ENCODING_RM)
1396 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001397 ENCODING("ssmem", ENCODING_RM)
1398 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001399 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001400 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001401 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001402 ENCODING("f64mem", ENCODING_RM)
1403 ENCODING("f32mem", ENCODING_RM)
1404 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001405 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001406 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001407 ENCODING("f80mem", ENCODING_RM)
1408 ENCODING("lea32mem", ENCODING_RM)
1409 ENCODING("lea64_32mem", ENCODING_RM)
1410 ENCODING("lea64mem", ENCODING_RM)
1411 ENCODING("opaque32mem", ENCODING_RM)
1412 ENCODING("opaque48mem", ENCODING_RM)
1413 ENCODING("opaque80mem", ENCODING_RM)
1414 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001415 ENCODING("vx32mem", ENCODING_RM)
1416 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001417 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001418 ENCODING("vx64mem", ENCODING_RM)
1419 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001420 ENCODING("vy64xmem", ENCODING_RM)
1421 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001422 errs() << "Unhandled memory encoding " << s << "\n";
1423 llvm_unreachable("Unhandled memory encoding");
1424}
1425
1426OperandEncoding RecognizableInstr::relocationEncodingFromString
1427 (const std::string &s,
1428 bool hasOpSizePrefix) {
1429 if(!hasOpSizePrefix) {
1430 // For instructions without an OpSize prefix, a declared 16-bit register or
1431 // immediate encoding is special.
1432 ENCODING("i16imm", ENCODING_IW)
1433 }
1434 ENCODING("i16imm", ENCODING_Iv)
1435 ENCODING("i16i8imm", ENCODING_IB)
1436 ENCODING("i32imm", ENCODING_Iv)
1437 ENCODING("i32i8imm", ENCODING_IB)
1438 ENCODING("i64i32imm", ENCODING_ID)
1439 ENCODING("i64i8imm", ENCODING_IB)
1440 ENCODING("i8imm", ENCODING_IB)
1441 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001442 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001443 ENCODING("i32imm_pcrel", ENCODING_ID)
1444 ENCODING("brtarget", ENCODING_Iv)
1445 ENCODING("brtarget8", ENCODING_IB)
1446 ENCODING("i64imm", ENCODING_IO)
1447 ENCODING("offset8", ENCODING_Ia)
1448 ENCODING("offset16", ENCODING_Ia)
1449 ENCODING("offset32", ENCODING_Ia)
1450 ENCODING("offset64", ENCODING_Ia)
1451 errs() << "Unhandled relocation encoding " << s << "\n";
1452 llvm_unreachable("Unhandled relocation encoding");
1453}
1454
1455OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1456 (const std::string &s,
1457 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001458 ENCODING("GR32", ENCODING_Rv)
1459 ENCODING("GR64", ENCODING_RO)
1460 ENCODING("GR16", ENCODING_Rv)
1461 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001462 ENCODING("GR16_NOAX", ENCODING_Rv)
1463 ENCODING("GR32_NOAX", ENCODING_Rv)
1464 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001465 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1466 llvm_unreachable("Unhandled opcode modifier encoding");
1467}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001468#undef ENCODING