Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 1 | //===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the ARMMCCodeEmitter class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Chris Lattner | 63274cb | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "mccodeemitter" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/ARMMCTargetDesc.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 16 | #include "MCTargetDesc/ARMAddressingModes.h" |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 17 | #include "MCTargetDesc/ARMBaseInfo.h" |
| 18 | #include "MCTargetDesc/ARMFixupKinds.h" |
Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 19 | #include "MCTargetDesc/ARMMCExpr.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 20 | #include "llvm/ADT/APFloat.h" |
| 21 | #include "llvm/ADT/Statistic.h" |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 22 | #include "llvm/MC/MCCodeEmitter.h" |
Eric Christopher | 6ac277c | 2012-08-09 22:10:21 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCContext.h" |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCExpr.h" |
| 25 | #include "llvm/MC/MCInst.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 26 | #include "llvm/MC/MCInstrInfo.h" |
Evan Cheng | ad5f485 | 2011-07-23 00:00:19 +0000 | [diff] [blame] | 27 | #include "llvm/MC/MCRegisterInfo.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 28 | #include "llvm/MC/MCSubtargetInfo.h" |
Saleem Abdulrasool | 2d48ede | 2014-01-11 23:03:48 +0000 | [diff] [blame] | 29 | #include "llvm/Support/ErrorHandling.h" |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 30 | #include "llvm/Support/raw_ostream.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 31 | |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 32 | using namespace llvm; |
| 33 | |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 34 | STATISTIC(MCNumEmitted, "Number of MC instructions emitted."); |
| 35 | STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created."); |
Jim Grosbach | 9102909 | 2010-10-07 22:12:50 +0000 | [diff] [blame] | 36 | |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 37 | namespace { |
| 38 | class ARMMCCodeEmitter : public MCCodeEmitter { |
Craig Topper | a60c0f1 | 2012-09-15 17:09:36 +0000 | [diff] [blame] | 39 | ARMMCCodeEmitter(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION; |
| 40 | void operator=(const ARMMCCodeEmitter &) LLVM_DELETED_FUNCTION; |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 41 | const MCInstrInfo &MCII; |
Eric Christopher | 6ac277c | 2012-08-09 22:10:21 +0000 | [diff] [blame] | 42 | const MCContext &CTX; |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 43 | bool IsLittleEndian; |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 44 | |
| 45 | public: |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 46 | ARMMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx, bool IsLittle) |
| 47 | : MCII(mcii), CTX(ctx), IsLittleEndian(IsLittle) { |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 48 | } |
| 49 | |
| 50 | ~ARMMCCodeEmitter() {} |
| 51 | |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 52 | bool isThumb(const MCSubtargetInfo &STI) const { |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 53 | return (STI.getFeatureBits() & ARM::ModeThumb) != 0; |
| 54 | } |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 55 | bool isThumb2(const MCSubtargetInfo &STI) const { |
| 56 | return isThumb(STI) && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0; |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 57 | } |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 58 | bool isTargetMachO(const MCSubtargetInfo &STI) const { |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 59 | Triple TT(STI.getTargetTriple()); |
Tim Northover | d6a729b | 2014-01-06 14:28:05 +0000 | [diff] [blame] | 60 | return TT.isOSBinFormatMachO(); |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 61 | } |
| 62 | |
Jim Grosbach | 6fead93 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 63 | unsigned getMachineSoImmOpValue(unsigned SoImm) const; |
| 64 | |
Jim Grosbach | 8aed386 | 2010-10-07 21:57:55 +0000 | [diff] [blame] | 65 | // getBinaryCodeForInstr - TableGen'erated function for getting the |
| 66 | // binary encoding for an instruction. |
Owen Anderson | d845d9d | 2012-01-24 18:37:29 +0000 | [diff] [blame] | 67 | uint64_t getBinaryCodeForInstr(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 68 | SmallVectorImpl<MCFixup> &Fixups, |
| 69 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 8aed386 | 2010-10-07 21:57:55 +0000 | [diff] [blame] | 70 | |
| 71 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 72 | /// operand requires relocation, record the relocation and return zero. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 73 | unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 74 | SmallVectorImpl<MCFixup> &Fixups, |
| 75 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 8aed386 | 2010-10-07 21:57:55 +0000 | [diff] [blame] | 76 | |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 77 | /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 78 | /// the specified operand. This is used for operands with :lower16: and |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 79 | /// :upper16: prefixes. |
| 80 | uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 81 | SmallVectorImpl<MCFixup> &Fixups, |
| 82 | const MCSubtargetInfo &STI) const; |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 83 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 84 | bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 85 | unsigned &Reg, unsigned &Imm, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 86 | SmallVectorImpl<MCFixup> &Fixups, |
| 87 | const MCSubtargetInfo &STI) const; |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 88 | |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 89 | /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 90 | /// BL branch target. |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 91 | uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 92 | SmallVectorImpl<MCFixup> &Fixups, |
| 93 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 94 | |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 95 | /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate |
| 96 | /// BLX branch target. |
| 97 | uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 98 | SmallVectorImpl<MCFixup> &Fixups, |
| 99 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 100 | |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 101 | /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target. |
| 102 | uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 103 | SmallVectorImpl<MCFixup> &Fixups, |
| 104 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 105 | |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 106 | /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target. |
| 107 | uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 108 | SmallVectorImpl<MCFixup> &Fixups, |
| 109 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 110 | |
Jim Grosbach | 62b6811 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 111 | /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target. |
| 112 | uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 113 | SmallVectorImpl<MCFixup> &Fixups, |
| 114 | const MCSubtargetInfo &STI) const; |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 115 | |
Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 116 | /// getBranchTargetOpValue - Return encoding info for 24-bit immediate |
| 117 | /// branch target. |
| 118 | uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 119 | SmallVectorImpl<MCFixup> &Fixups, |
| 120 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 121 | |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 122 | /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit |
| 123 | /// immediate Thumb2 direct branch target. |
| 124 | uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 125 | SmallVectorImpl<MCFixup> &Fixups, |
| 126 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 1732c2e | 2011-08-30 21:58:18 +0000 | [diff] [blame] | 127 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 128 | /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate |
| 129 | /// branch target. |
| 130 | uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 131 | SmallVectorImpl<MCFixup> &Fixups, |
| 132 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 7b811d3 | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 133 | uint32_t getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 134 | SmallVectorImpl<MCFixup> &Fixups, |
| 135 | const MCSubtargetInfo &STI) const; |
Owen Anderson | b205c02 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 136 | uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 137 | SmallVectorImpl<MCFixup> &Fixups, |
| 138 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 139 | |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 140 | /// getAdrLabelOpValue - Return encoding info for 12-bit immediate |
| 141 | /// ADR label target. |
| 142 | uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 143 | SmallVectorImpl<MCFixup> &Fixups, |
| 144 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 145 | uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 146 | SmallVectorImpl<MCFixup> &Fixups, |
| 147 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 6d375e5 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 148 | uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 149 | SmallVectorImpl<MCFixup> &Fixups, |
| 150 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 151 | |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 152 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 153 | /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' |
| 154 | /// operand. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 155 | uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 156 | SmallVectorImpl<MCFixup> &Fixups, |
| 157 | const MCSubtargetInfo &STI) const; |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 158 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 159 | /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand. |
| 160 | uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 161 | SmallVectorImpl<MCFixup> &Fixups, |
| 162 | const MCSubtargetInfo &STI) const; |
Owen Anderson | b0fa127 | 2010-12-10 22:11:13 +0000 | [diff] [blame] | 163 | |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 164 | /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2' |
| 165 | /// operand. |
| 166 | uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 167 | SmallVectorImpl<MCFixup> &Fixups, |
| 168 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 169 | |
| 170 | /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for 'reg + imm8<<2' |
| 171 | /// operand. |
| 172 | uint32_t getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 173 | SmallVectorImpl<MCFixup> &Fixups, |
| 174 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 175 | |
Jim Grosbach | 7db8d69 | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 176 | /// getT2Imm8s4OpValue - Return encoding info for '+/- imm8<<2' |
| 177 | /// operand. |
| 178 | uint32_t getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 179 | SmallVectorImpl<MCFixup> &Fixups, |
| 180 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 181 | |
| 182 | |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 183 | /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm' |
| 184 | /// operand as needed by load/store instructions. |
| 185 | uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 186 | SmallVectorImpl<MCFixup> &Fixups, |
| 187 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 188 | |
Jim Grosbach | cc4a491 | 2010-11-10 23:38:36 +0000 | [diff] [blame] | 189 | /// getLdStmModeOpValue - Return encoding for load/store multiple mode. |
| 190 | uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 191 | SmallVectorImpl<MCFixup> &Fixups, |
| 192 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | cc4a491 | 2010-11-10 23:38:36 +0000 | [diff] [blame] | 193 | ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm(); |
| 194 | switch (Mode) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 195 | default: llvm_unreachable("Unknown addressing sub-mode!"); |
Jim Grosbach | cc4a491 | 2010-11-10 23:38:36 +0000 | [diff] [blame] | 196 | case ARM_AM::da: return 0; |
| 197 | case ARM_AM::ia: return 1; |
| 198 | case ARM_AM::db: return 2; |
| 199 | case ARM_AM::ib: return 3; |
| 200 | } |
| 201 | } |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 202 | /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value. |
| 203 | /// |
| 204 | unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const { |
| 205 | switch (ShOpc) { |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 206 | case ARM_AM::no_shift: |
| 207 | case ARM_AM::lsl: return 0; |
| 208 | case ARM_AM::lsr: return 1; |
| 209 | case ARM_AM::asr: return 2; |
| 210 | case ARM_AM::ror: |
| 211 | case ARM_AM::rrx: return 3; |
| 212 | } |
David Blaikie | 46a9f01 | 2012-01-20 21:51:11 +0000 | [diff] [blame] | 213 | llvm_unreachable("Invalid ShiftOpc!"); |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 214 | } |
| 215 | |
| 216 | /// getAddrMode2OpValue - Return encoding for addrmode2 operands. |
| 217 | uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 218 | SmallVectorImpl<MCFixup> &Fixups, |
| 219 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 220 | |
| 221 | /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands. |
| 222 | uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 223 | SmallVectorImpl<MCFixup> &Fixups, |
| 224 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 225 | |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 226 | /// getPostIdxRegOpValue - Return encoding for postidx_reg operands. |
| 227 | uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 228 | SmallVectorImpl<MCFixup> &Fixups, |
| 229 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 230 | |
Jim Grosbach | 68685e6 | 2010-11-11 16:55:29 +0000 | [diff] [blame] | 231 | /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands. |
| 232 | uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 233 | SmallVectorImpl<MCFixup> &Fixups, |
| 234 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 68685e6 | 2010-11-11 16:55:29 +0000 | [diff] [blame] | 235 | |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 236 | /// getAddrMode3OpValue - Return encoding for addrmode3 operands. |
| 237 | uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 238 | SmallVectorImpl<MCFixup> &Fixups, |
| 239 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | cc4a491 | 2010-11-10 23:38:36 +0000 | [diff] [blame] | 240 | |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 241 | /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12' |
| 242 | /// operand. |
| 243 | uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 244 | SmallVectorImpl<MCFixup> &Fixups, |
| 245 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 246 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 247 | /// getAddrModeISOpValue - Encode the t_addrmode_is# operands. |
| 248 | uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 249 | SmallVectorImpl<MCFixup> &Fixups, |
| 250 | const MCSubtargetInfo &STI) const; |
Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 251 | |
Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 252 | /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands. |
| 253 | uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 254 | SmallVectorImpl<MCFixup> &Fixups, |
| 255 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 256 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 257 | /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 258 | uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 259 | SmallVectorImpl<MCFixup> &Fixups, |
| 260 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 261 | |
Jim Grosbach | d9d31da | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 262 | /// getCCOutOpValue - Return encoding of the 's' bit. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 263 | unsigned getCCOutOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 264 | SmallVectorImpl<MCFixup> &Fixups, |
| 265 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | d9d31da | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 266 | // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or |
| 267 | // '1' respectively. |
| 268 | return MI.getOperand(Op).getReg() == ARM::CPSR; |
| 269 | } |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 270 | |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 271 | /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 272 | unsigned getSOImmOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 273 | SmallVectorImpl<MCFixup> &Fixups, |
| 274 | const MCSubtargetInfo &STI) const { |
Stepan Dyatkovskiy | df657cc | 2014-03-29 13:12:40 +0000 | [diff] [blame] | 275 | |
| 276 | const MCOperand &MO = MI.getOperand(Op); |
| 277 | |
| 278 | // We expect MO to be an immediate or an expression, |
| 279 | // if it is an immediate - that's fine, just encode the value. |
| 280 | // Otherwise - create a Fixup. |
| 281 | if (MO.isExpr()) { |
| 282 | const MCExpr *Expr = MO.getExpr(); |
| 283 | // In instruction code this value always encoded as lowest 12 bits, |
| 284 | // so we don't have to perform any specific adjustments. |
| 285 | // Due to requirements of relocatable records we have to use FK_Data_4. |
| 286 | // See ARMELFObjectWriter::ExplicitRelSym and |
| 287 | // ARMELFObjectWriter::GetRelocTypeInner for more details. |
| 288 | MCFixupKind Kind = MCFixupKind(FK_Data_4); |
| 289 | Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc())); |
| 290 | return 0; |
| 291 | } |
| 292 | |
| 293 | unsigned SoImm = MO.getImm(); |
Jiangning Liu | db55b02 | 2014-03-21 02:51:01 +0000 | [diff] [blame] | 294 | int SoImmVal = ARM_AM::getSOImmVal(SoImm); |
Jim Grosbach | 12e493a | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 295 | assert(SoImmVal != -1 && "Not a valid so_imm value!"); |
| 296 | |
| 297 | // Encode rotate_imm. |
| 298 | unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1) |
| 299 | << ARMII::SoRotImmShift; |
| 300 | |
| 301 | // Encode immed_8. |
| 302 | Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal); |
| 303 | return Binary; |
| 304 | } |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 305 | |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 306 | /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value. |
| 307 | unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 308 | SmallVectorImpl<MCFixup> &Fixups, |
| 309 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 310 | unsigned SoImm = MI.getOperand(Op).getImm(); |
| 311 | unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm); |
| 312 | assert(Encoded != ~0U && "Not a Thumb2 so_imm value?"); |
| 313 | return Encoded; |
| 314 | } |
Jim Grosbach | d9d31da | 2010-10-12 23:00:24 +0000 | [diff] [blame] | 315 | |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 316 | unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 317 | SmallVectorImpl<MCFixup> &Fixups, |
| 318 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 319 | unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 320 | SmallVectorImpl<MCFixup> &Fixups, |
| 321 | const MCSubtargetInfo &STI) const; |
Owen Anderson | e22c732 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 322 | unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 323 | SmallVectorImpl<MCFixup> &Fixups, |
| 324 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 299382e | 2010-11-30 19:19:31 +0000 | [diff] [blame] | 325 | unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 326 | SmallVectorImpl<MCFixup> &Fixups, |
| 327 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 328 | |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 329 | /// getSORegOpValue - Return an encoded so_reg shifted register value. |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 330 | unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 331 | SmallVectorImpl<MCFixup> &Fixups, |
| 332 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 333 | unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 334 | SmallVectorImpl<MCFixup> &Fixups, |
| 335 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 336 | unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 337 | SmallVectorImpl<MCFixup> &Fixups, |
| 338 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 339 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 340 | unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 341 | SmallVectorImpl<MCFixup> &Fixups, |
| 342 | const MCSubtargetInfo &STI) const { |
Owen Anderson | fadb951 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 343 | return 64 - MI.getOperand(Op).getImm(); |
| 344 | } |
Jim Grosbach | 68a335e | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 345 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 346 | unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 347 | SmallVectorImpl<MCFixup> &Fixups, |
| 348 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 349 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 350 | unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 351 | SmallVectorImpl<MCFixup> &Fixups, |
| 352 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 353 | unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 354 | SmallVectorImpl<MCFixup> &Fixups, |
| 355 | const MCSubtargetInfo &STI) const; |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 356 | unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 357 | SmallVectorImpl<MCFixup> &Fixups, |
| 358 | const MCSubtargetInfo &STI) const; |
Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 359 | unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 360 | SmallVectorImpl<MCFixup> &Fixups, |
| 361 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 362 | unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 363 | SmallVectorImpl<MCFixup> &Fixups, |
| 364 | const MCSubtargetInfo &STI) const; |
Jim Grosbach | 74ef9e1 | 2010-10-30 00:37:59 +0000 | [diff] [blame] | 365 | |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 366 | unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 367 | SmallVectorImpl<MCFixup> &Fixups, |
| 368 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 369 | unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 370 | SmallVectorImpl<MCFixup> &Fixups, |
| 371 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 372 | unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 373 | SmallVectorImpl<MCFixup> &Fixups, |
| 374 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 375 | unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 376 | SmallVectorImpl<MCFixup> &Fixups, |
| 377 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 3b1459b | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 378 | |
Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 379 | unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 380 | SmallVectorImpl<MCFixup> &Fixups, |
| 381 | const MCSubtargetInfo &STI) const; |
Owen Anderson | c403038 | 2011-08-08 20:42:17 +0000 | [diff] [blame] | 382 | |
Owen Anderson | 7ffe3b3 | 2010-11-11 19:07:48 +0000 | [diff] [blame] | 383 | unsigned NEONThumb2DataIPostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 384 | unsigned EncodedValue, |
| 385 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 99a8cb4 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 386 | unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 387 | unsigned EncodedValue, |
| 388 | const MCSubtargetInfo &STI) const; |
Owen Anderson | ce2250f | 2010-11-11 23:12:55 +0000 | [diff] [blame] | 389 | unsigned NEONThumb2DupPostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 390 | unsigned EncodedValue, |
| 391 | const MCSubtargetInfo &STI) const; |
Joey Gouly | df68600 | 2013-07-17 13:59:38 +0000 | [diff] [blame] | 392 | unsigned NEONThumb2V8PostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 393 | unsigned EncodedValue, |
| 394 | const MCSubtargetInfo &STI) const; |
Bill Wendling | 87240d4 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 395 | |
| 396 | unsigned VFPThumb2PostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 397 | unsigned EncodedValue, |
| 398 | const MCSubtargetInfo &STI) const; |
Owen Anderson | 7ffe3b3 | 2010-11-11 19:07:48 +0000 | [diff] [blame] | 399 | |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 400 | void EmitByte(unsigned char C, raw_ostream &OS) const { |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 401 | OS << (char)C; |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 402 | } |
| 403 | |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 404 | void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const { |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 405 | // Output the constant in little endian byte order. |
| 406 | for (unsigned i = 0; i != Size; ++i) { |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 407 | unsigned Shift = IsLittleEndian ? i * 8 : (Size - 1 - i) * 8; |
| 408 | EmitByte((Val >> Shift) & 0xff, OS); |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 409 | } |
| 410 | } |
| 411 | |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 412 | void EncodeInstruction(const MCInst &MI, raw_ostream &OS, |
David Woodhouse | 9784cef | 2014-01-28 23:13:07 +0000 | [diff] [blame] | 413 | SmallVectorImpl<MCFixup> &Fixups, |
Craig Topper | ca7e3e5 | 2014-03-10 03:19:03 +0000 | [diff] [blame] | 414 | const MCSubtargetInfo &STI) const override; |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 415 | }; |
| 416 | |
| 417 | } // end anonymous namespace |
| 418 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 419 | MCCodeEmitter *llvm::createARMLEMCCodeEmitter(const MCInstrInfo &MCII, |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 420 | const MCRegisterInfo &MRI, |
| 421 | const MCSubtargetInfo &STI, |
| 422 | MCContext &Ctx) { |
| 423 | return new ARMMCCodeEmitter(MCII, Ctx, true); |
| 424 | } |
| 425 | |
Christian Pirker | dc9ff75 | 2014-04-01 15:19:30 +0000 | [diff] [blame] | 426 | MCCodeEmitter *llvm::createARMBEMCCodeEmitter(const MCInstrInfo &MCII, |
Christian Pirker | 2a11160 | 2014-03-28 14:35:30 +0000 | [diff] [blame] | 427 | const MCRegisterInfo &MRI, |
| 428 | const MCSubtargetInfo &STI, |
| 429 | MCContext &Ctx) { |
| 430 | return new ARMMCCodeEmitter(MCII, Ctx, false); |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 433 | /// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing |
| 434 | /// instructions, and rewrite them to their Thumb2 form if we are currently in |
Owen Anderson | 7ffe3b3 | 2010-11-11 19:07:48 +0000 | [diff] [blame] | 435 | /// Thumb2 mode. |
| 436 | unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 437 | unsigned EncodedValue, |
| 438 | const MCSubtargetInfo &STI) const { |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 439 | if (isThumb2(STI)) { |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 440 | // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved |
Owen Anderson | 7ffe3b3 | 2010-11-11 19:07:48 +0000 | [diff] [blame] | 441 | // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are |
| 442 | // set to 1111. |
| 443 | unsigned Bit24 = EncodedValue & 0x01000000; |
| 444 | unsigned Bit28 = Bit24 << 4; |
| 445 | EncodedValue &= 0xEFFFFFFF; |
| 446 | EncodedValue |= Bit28; |
| 447 | EncodedValue |= 0x0F000000; |
| 448 | } |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 449 | |
Owen Anderson | 7ffe3b3 | 2010-11-11 19:07:48 +0000 | [diff] [blame] | 450 | return EncodedValue; |
| 451 | } |
| 452 | |
Owen Anderson | 99a8cb4 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 453 | /// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 454 | /// instructions, and rewrite them to their Thumb2 form if we are currently in |
Owen Anderson | 99a8cb4 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 455 | /// Thumb2 mode. |
| 456 | unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 457 | unsigned EncodedValue, |
| 458 | const MCSubtargetInfo &STI) const { |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 459 | if (isThumb2(STI)) { |
Owen Anderson | 99a8cb4 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 460 | EncodedValue &= 0xF0FFFFFF; |
| 461 | EncodedValue |= 0x09000000; |
| 462 | } |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 463 | |
Owen Anderson | 99a8cb4 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 464 | return EncodedValue; |
| 465 | } |
| 466 | |
Owen Anderson | ce2250f | 2010-11-11 23:12:55 +0000 | [diff] [blame] | 467 | /// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 468 | /// instructions, and rewrite them to their Thumb2 form if we are currently in |
Owen Anderson | ce2250f | 2010-11-11 23:12:55 +0000 | [diff] [blame] | 469 | /// Thumb2 mode. |
| 470 | unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 471 | unsigned EncodedValue, |
| 472 | const MCSubtargetInfo &STI) const { |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 473 | if (isThumb2(STI)) { |
Owen Anderson | ce2250f | 2010-11-11 23:12:55 +0000 | [diff] [blame] | 474 | EncodedValue &= 0x00FFFFFF; |
| 475 | EncodedValue |= 0xEE000000; |
| 476 | } |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 477 | |
Owen Anderson | ce2250f | 2010-11-11 23:12:55 +0000 | [diff] [blame] | 478 | return EncodedValue; |
| 479 | } |
| 480 | |
Joey Gouly | df68600 | 2013-07-17 13:59:38 +0000 | [diff] [blame] | 481 | /// Post-process encoded NEON v8 instructions, and rewrite them to Thumb2 form |
| 482 | /// if we are in Thumb2. |
| 483 | unsigned ARMMCCodeEmitter::NEONThumb2V8PostEncoder(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 484 | unsigned EncodedValue, |
| 485 | const MCSubtargetInfo &STI) const { |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 486 | if (isThumb2(STI)) { |
Joey Gouly | df68600 | 2013-07-17 13:59:38 +0000 | [diff] [blame] | 487 | EncodedValue |= 0xC000000; // Set bits 27-26 |
| 488 | } |
| 489 | |
| 490 | return EncodedValue; |
| 491 | } |
| 492 | |
Bill Wendling | 87240d4 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 493 | /// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite |
| 494 | /// them to their Thumb2 form if we are currently in Thumb2 mode. |
| 495 | unsigned ARMMCCodeEmitter:: |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 496 | VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue, |
| 497 | const MCSubtargetInfo &STI) const { |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 498 | if (isThumb2(STI)) { |
Bill Wendling | 87240d4 | 2010-12-01 21:54:50 +0000 | [diff] [blame] | 499 | EncodedValue &= 0x0FFFFFFF; |
| 500 | EncodedValue |= 0xE0000000; |
| 501 | } |
| 502 | return EncodedValue; |
| 503 | } |
Owen Anderson | 99a8cb4 | 2010-11-11 21:36:43 +0000 | [diff] [blame] | 504 | |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 505 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 506 | /// operand requires relocation, record the relocation and return zero. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 507 | unsigned ARMMCCodeEmitter:: |
| 508 | getMachineOpValue(const MCInst &MI, const MCOperand &MO, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 509 | SmallVectorImpl<MCFixup> &Fixups, |
| 510 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 6f52f8a | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 511 | if (MO.isReg()) { |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 512 | unsigned Reg = MO.getReg(); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 513 | unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg); |
Jim Grosbach | 96d8284 | 2010-10-29 23:21:03 +0000 | [diff] [blame] | 514 | |
Jim Grosbach | ee48d2d | 2010-11-30 23:51:41 +0000 | [diff] [blame] | 515 | // Q registers are encoded as 2x their register number. |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 516 | switch (Reg) { |
| 517 | default: |
| 518 | return RegNo; |
| 519 | case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3: |
| 520 | case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7: |
| 521 | case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11: |
| 522 | case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15: |
| 523 | return 2 * RegNo; |
Owen Anderson | 2bfa8ed | 2010-10-21 20:49:13 +0000 | [diff] [blame] | 524 | } |
Bill Wendling | 6f52f8a | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 525 | } else if (MO.isImm()) { |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 526 | return static_cast<unsigned>(MO.getImm()); |
Bill Wendling | 6f52f8a | 2010-10-14 02:33:26 +0000 | [diff] [blame] | 527 | } else if (MO.isFPImm()) { |
| 528 | return static_cast<unsigned>(APFloat(MO.getFPImm()) |
| 529 | .bitcastToAPInt().getHiBits(32).getLimitedValue()); |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 530 | } |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 531 | |
Jim Grosbach | 2aeb8b9 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 532 | llvm_unreachable("Unable to encode MCOperand!"); |
Jim Grosbach | c43c930 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 533 | } |
| 534 | |
Bill Wendling | 603bd8f | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 535 | /// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 536 | bool ARMMCCodeEmitter:: |
| 537 | EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 538 | unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups, |
| 539 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 540 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 541 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
Jim Grosbach | 2ba03aa | 2010-11-01 23:45:50 +0000 | [diff] [blame] | 542 | |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 543 | Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 544 | |
| 545 | int32_t SImm = MO1.getImm(); |
| 546 | bool isAdd = true; |
Bill Wendling | 603bd8f | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 547 | |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 548 | // Special value for #-0 |
Owen Anderson | 967674d | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 549 | if (SImm == INT32_MIN) { |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 550 | SImm = 0; |
Owen Anderson | 967674d | 2011-08-29 19:36:44 +0000 | [diff] [blame] | 551 | isAdd = false; |
| 552 | } |
Bill Wendling | 603bd8f | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 553 | |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 554 | // Immediate is always encoded as positive. The 'U' bit controls add vs sub. |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 555 | if (SImm < 0) { |
| 556 | SImm = -SImm; |
| 557 | isAdd = false; |
| 558 | } |
Bill Wendling | 603bd8f | 2010-11-02 22:31:46 +0000 | [diff] [blame] | 559 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 560 | Imm = SImm; |
| 561 | return isAdd; |
| 562 | } |
| 563 | |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 564 | /// getBranchTargetOpValue - Helper function to get the branch target operand, |
| 565 | /// which is either an immediate or requires a fixup. |
| 566 | static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
| 567 | unsigned FixupKind, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 568 | SmallVectorImpl<MCFixup> &Fixups, |
| 569 | const MCSubtargetInfo &STI) { |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 570 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 571 | |
| 572 | // If the destination is an immediate, we have nothing to do. |
| 573 | if (MO.isImm()) return MO.getImm(); |
| 574 | assert(MO.isExpr() && "Unexpected branch target type!"); |
| 575 | const MCExpr *Expr = MO.getExpr(); |
| 576 | MCFixupKind Kind = MCFixupKind(FixupKind); |
Jim Grosbach | 5e5eabb | 2012-01-26 23:20:15 +0000 | [diff] [blame] | 577 | Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc())); |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 578 | |
| 579 | // All of the information is in the fixup. |
| 580 | return 0; |
| 581 | } |
| 582 | |
Owen Anderson | 5c160fd | 2011-08-31 18:30:20 +0000 | [diff] [blame] | 583 | // Thumb BL and BLX use a strange offset encoding where bits 22 and 21 are |
| 584 | // determined by negating them and XOR'ing them with bit 23. |
| 585 | static int32_t encodeThumbBLOffset(int32_t offset) { |
| 586 | offset >>= 1; |
| 587 | uint32_t S = (offset & 0x800000) >> 23; |
| 588 | uint32_t J1 = (offset & 0x400000) >> 22; |
| 589 | uint32_t J2 = (offset & 0x200000) >> 21; |
| 590 | J1 = (~J1 & 0x1); |
| 591 | J2 = (~J2 & 0x1); |
| 592 | J1 ^= S; |
| 593 | J2 ^= S; |
| 594 | |
| 595 | offset &= ~0x600000; |
| 596 | offset |= J1 << 22; |
| 597 | offset |= J2 << 21; |
| 598 | |
| 599 | return offset; |
| 600 | } |
| 601 | |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 602 | /// getThumbBLTargetOpValue - Return encoding info for immediate branch target. |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 603 | uint32_t ARMMCCodeEmitter:: |
| 604 | getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 605 | SmallVectorImpl<MCFixup> &Fixups, |
| 606 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 5c160fd | 2011-08-31 18:30:20 +0000 | [diff] [blame] | 607 | const MCOperand MO = MI.getOperand(OpIdx); |
| 608 | if (MO.isExpr()) |
| 609 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 610 | Fixups, STI); |
Owen Anderson | 5c160fd | 2011-08-31 18:30:20 +0000 | [diff] [blame] | 611 | return encodeThumbBLOffset(MO.getImm()); |
Jim Grosbach | 9e19946 | 2010-12-06 23:57:07 +0000 | [diff] [blame] | 612 | } |
| 613 | |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 614 | /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate |
| 615 | /// BLX branch target. |
| 616 | uint32_t ARMMCCodeEmitter:: |
| 617 | getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 618 | SmallVectorImpl<MCFixup> &Fixups, |
| 619 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 5c160fd | 2011-08-31 18:30:20 +0000 | [diff] [blame] | 620 | const MCOperand MO = MI.getOperand(OpIdx); |
| 621 | if (MO.isExpr()) |
| 622 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 623 | Fixups, STI); |
Owen Anderson | 5c160fd | 2011-08-31 18:30:20 +0000 | [diff] [blame] | 624 | return encodeThumbBLOffset(MO.getImm()); |
Bill Wendling | 3392bfc | 2010-12-09 00:39:08 +0000 | [diff] [blame] | 625 | } |
| 626 | |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 627 | /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target. |
| 628 | uint32_t ARMMCCodeEmitter:: |
| 629 | getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 630 | SmallVectorImpl<MCFixup> &Fixups, |
| 631 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 543c89f | 2011-08-30 22:03:20 +0000 | [diff] [blame] | 632 | const MCOperand MO = MI.getOperand(OpIdx); |
| 633 | if (MO.isExpr()) |
Owen Anderson | 5c160fd | 2011-08-31 18:30:20 +0000 | [diff] [blame] | 634 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 635 | Fixups, STI); |
Owen Anderson | 543c89f | 2011-08-30 22:03:20 +0000 | [diff] [blame] | 636 | return (MO.getImm() >> 1); |
Jim Grosbach | e119da1 | 2010-12-10 18:21:33 +0000 | [diff] [blame] | 637 | } |
| 638 | |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 639 | /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target. |
| 640 | uint32_t ARMMCCodeEmitter:: |
| 641 | getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 642 | SmallVectorImpl<MCFixup> &Fixups, |
| 643 | const MCSubtargetInfo &STI) const { |
Owen Anderson | a455a0b | 2011-08-31 20:26:14 +0000 | [diff] [blame] | 644 | const MCOperand MO = MI.getOperand(OpIdx); |
| 645 | if (MO.isExpr()) |
| 646 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 647 | Fixups, STI); |
Owen Anderson | a455a0b | 2011-08-31 20:26:14 +0000 | [diff] [blame] | 648 | return (MO.getImm() >> 1); |
Jim Grosbach | 78485ad | 2010-12-10 17:13:40 +0000 | [diff] [blame] | 649 | } |
| 650 | |
Jim Grosbach | 62b6811 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 651 | /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target. |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 652 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | 62b6811 | 2010-12-09 19:04:53 +0000 | [diff] [blame] | 653 | getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 654 | SmallVectorImpl<MCFixup> &Fixups, |
| 655 | const MCSubtargetInfo &STI) const { |
Owen Anderson | fdf3cd7 | 2011-08-30 22:15:17 +0000 | [diff] [blame] | 656 | const MCOperand MO = MI.getOperand(OpIdx); |
| 657 | if (MO.isExpr()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 658 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups, STI); |
Owen Anderson | fdf3cd7 | 2011-08-30 22:15:17 +0000 | [diff] [blame] | 659 | return (MO.getImm() >> 1); |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 660 | } |
| 661 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 662 | /// Return true if this branch has a non-always predication |
| 663 | static bool HasConditionalBranch(const MCInst &MI) { |
| 664 | int NumOp = MI.getNumOperands(); |
| 665 | if (NumOp >= 2) { |
| 666 | for (int i = 0; i < NumOp-1; ++i) { |
| 667 | const MCOperand &MCOp1 = MI.getOperand(i); |
| 668 | const MCOperand &MCOp2 = MI.getOperand(i + 1); |
Owen Anderson | 1732c2e | 2011-08-30 21:58:18 +0000 | [diff] [blame] | 669 | if (MCOp1.isImm() && MCOp2.isReg() && |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 670 | (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) { |
Owen Anderson | 1732c2e | 2011-08-30 21:58:18 +0000 | [diff] [blame] | 671 | if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL) |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 672 | return true; |
| 673 | } |
| 674 | } |
| 675 | } |
| 676 | return false; |
| 677 | } |
| 678 | |
Bill Wendling | a7d6aa9 | 2010-12-08 23:01:43 +0000 | [diff] [blame] | 679 | /// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch |
| 680 | /// target. |
Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 681 | uint32_t ARMMCCodeEmitter:: |
| 682 | getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 683 | SmallVectorImpl<MCFixup> &Fixups, |
| 684 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | aecdd87 | 2010-12-10 23:41:10 +0000 | [diff] [blame] | 685 | // FIXME: This really, really shouldn't use TargetMachine. We don't want |
| 686 | // coupling between MC and TM anywhere we can help it. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 687 | if (isThumb2(STI)) |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 688 | return |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 689 | ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups, STI); |
| 690 | return getARMBranchTargetOpValue(MI, OpIdx, Fixups, STI); |
Jim Grosbach | 9d6d77a | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 691 | } |
| 692 | |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 693 | /// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch |
| 694 | /// target. |
| 695 | uint32_t ARMMCCodeEmitter:: |
| 696 | getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 697 | SmallVectorImpl<MCFixup> &Fixups, |
| 698 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 6c70e58 | 2011-08-26 22:54:51 +0000 | [diff] [blame] | 699 | const MCOperand MO = MI.getOperand(OpIdx); |
| 700 | if (MO.isExpr()) { |
Owen Anderson | 1732c2e | 2011-08-30 21:58:18 +0000 | [diff] [blame] | 701 | if (HasConditionalBranch(MI)) |
Owen Anderson | 6c70e58 | 2011-08-26 22:54:51 +0000 | [diff] [blame] | 702 | return ::getBranchTargetOpValue(MI, OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 703 | ARM::fixup_arm_condbranch, Fixups, STI); |
Owen Anderson | 1732c2e | 2011-08-30 21:58:18 +0000 | [diff] [blame] | 704 | return ::getBranchTargetOpValue(MI, OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 705 | ARM::fixup_arm_uncondbranch, Fixups, STI); |
Owen Anderson | 6c70e58 | 2011-08-26 22:54:51 +0000 | [diff] [blame] | 706 | } |
| 707 | |
| 708 | return MO.getImm() >> 2; |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 709 | } |
| 710 | |
Owen Anderson | b205c02 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 711 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | 7b811d3 | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 712 | getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 713 | SmallVectorImpl<MCFixup> &Fixups, |
| 714 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 7b811d3 | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 715 | const MCOperand MO = MI.getOperand(OpIdx); |
James Molloy | fb5cd60 | 2012-03-30 09:15:32 +0000 | [diff] [blame] | 716 | if (MO.isExpr()) { |
| 717 | if (HasConditionalBranch(MI)) |
| 718 | return ::getBranchTargetOpValue(MI, OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 719 | ARM::fixup_arm_condbl, Fixups, STI); |
| 720 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_uncondbl, Fixups, STI); |
James Molloy | fb5cd60 | 2012-03-30 09:15:32 +0000 | [diff] [blame] | 721 | } |
Jim Grosbach | 7b811d3 | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 722 | |
| 723 | return MO.getImm() >> 2; |
| 724 | } |
| 725 | |
| 726 | uint32_t ARMMCCodeEmitter:: |
Owen Anderson | b205c02 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 727 | getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 728 | SmallVectorImpl<MCFixup> &Fixups, |
| 729 | const MCSubtargetInfo &STI) const { |
Owen Anderson | b205c02 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 730 | const MCOperand MO = MI.getOperand(OpIdx); |
Jim Grosbach | 7b811d3 | 2012-02-27 21:36:23 +0000 | [diff] [blame] | 731 | if (MO.isExpr()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 732 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_blx, Fixups, STI); |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 733 | |
Owen Anderson | b205c02 | 2011-08-26 23:32:08 +0000 | [diff] [blame] | 734 | return MO.getImm() >> 1; |
| 735 | } |
Jason W Kim | d2e2f56 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 736 | |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 737 | /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit |
| 738 | /// immediate branch target. |
| 739 | uint32_t ARMMCCodeEmitter:: |
| 740 | getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 741 | SmallVectorImpl<MCFixup> &Fixups, |
| 742 | const MCSubtargetInfo &STI) const { |
Mihai Popa | ad18d3c | 2013-08-09 10:38:32 +0000 | [diff] [blame] | 743 | unsigned Val = 0; |
| 744 | const MCOperand MO = MI.getOperand(OpIdx); |
| 745 | |
| 746 | if(MO.isExpr()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 747 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups, STI); |
Mihai Popa | ad18d3c | 2013-08-09 10:38:32 +0000 | [diff] [blame] | 748 | else |
| 749 | Val = MO.getImm() >> 1; |
| 750 | |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 751 | bool I = (Val & 0x800000); |
| 752 | bool J1 = (Val & 0x400000); |
| 753 | bool J2 = (Val & 0x200000); |
| 754 | if (I ^ J1) |
| 755 | Val &= ~0x400000; |
| 756 | else |
| 757 | Val |= 0x400000; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 758 | |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 759 | if (I ^ J2) |
| 760 | Val &= ~0x200000; |
| 761 | else |
| 762 | Val |= 0x200000; |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 763 | |
Owen Anderson | 578074b | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 764 | return Val; |
| 765 | } |
| 766 | |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 767 | /// getAdrLabelOpValue - Return encoding info for 12-bit shifted-immediate |
| 768 | /// ADR label target. |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 769 | uint32_t ARMMCCodeEmitter:: |
| 770 | getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 771 | SmallVectorImpl<MCFixup> &Fixups, |
| 772 | const MCSubtargetInfo &STI) const { |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 773 | const MCOperand MO = MI.getOperand(OpIdx); |
| 774 | if (MO.isExpr()) |
| 775 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 776 | Fixups, STI); |
Mihai Popa | 0e1012f | 2013-08-13 14:02:13 +0000 | [diff] [blame] | 777 | int64_t offset = MO.getImm(); |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 778 | uint32_t Val = 0x2000; |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 779 | |
Tim Northover | 29931ab | 2013-02-27 16:43:09 +0000 | [diff] [blame] | 780 | int SoImmVal; |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 781 | if (offset == INT32_MIN) { |
| 782 | Val = 0x1000; |
Tim Northover | 29931ab | 2013-02-27 16:43:09 +0000 | [diff] [blame] | 783 | SoImmVal = 0; |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 784 | } else if (offset < 0) { |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 785 | Val = 0x1000; |
| 786 | offset *= -1; |
Tim Northover | 29931ab | 2013-02-27 16:43:09 +0000 | [diff] [blame] | 787 | SoImmVal = ARM_AM::getSOImmVal(offset); |
| 788 | if(SoImmVal == -1) { |
| 789 | Val = 0x2000; |
| 790 | offset *= -1; |
| 791 | SoImmVal = ARM_AM::getSOImmVal(offset); |
| 792 | } |
| 793 | } else { |
| 794 | SoImmVal = ARM_AM::getSOImmVal(offset); |
| 795 | if(SoImmVal == -1) { |
| 796 | Val = 0x1000; |
| 797 | offset *= -1; |
| 798 | SoImmVal = ARM_AM::getSOImmVal(offset); |
| 799 | } |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 800 | } |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 801 | |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 802 | assert(SoImmVal != -1 && "Not a valid so_imm value!"); |
| 803 | |
| 804 | Val |= SoImmVal; |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 805 | return Val; |
Jim Grosbach | dc35e06 | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 806 | } |
| 807 | |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 808 | /// getT2AdrLabelOpValue - Return encoding info for 12-bit immediate ADR label |
Owen Anderson | 6d375e5 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 809 | /// target. |
| 810 | uint32_t ARMMCCodeEmitter:: |
| 811 | getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 812 | SmallVectorImpl<MCFixup> &Fixups, |
| 813 | const MCSubtargetInfo &STI) const { |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 814 | const MCOperand MO = MI.getOperand(OpIdx); |
| 815 | if (MO.isExpr()) |
| 816 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 817 | Fixups, STI); |
Owen Anderson | 5bfb0e0 | 2011-09-09 22:24:36 +0000 | [diff] [blame] | 818 | int32_t Val = MO.getImm(); |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 819 | if (Val == INT32_MIN) |
| 820 | Val = 0x1000; |
| 821 | else if (Val < 0) { |
Owen Anderson | 5bfb0e0 | 2011-09-09 22:24:36 +0000 | [diff] [blame] | 822 | Val *= -1; |
| 823 | Val |= 0x1000; |
| 824 | } |
| 825 | return Val; |
Owen Anderson | 6d375e5 | 2010-12-14 00:36:49 +0000 | [diff] [blame] | 826 | } |
| 827 | |
Jiangning Liu | 10dd40e | 2012-08-02 08:13:13 +0000 | [diff] [blame] | 828 | /// getThumbAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 829 | /// target. |
| 830 | uint32_t ARMMCCodeEmitter:: |
| 831 | getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 832 | SmallVectorImpl<MCFixup> &Fixups, |
| 833 | const MCSubtargetInfo &STI) const { |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 834 | const MCOperand MO = MI.getOperand(OpIdx); |
| 835 | if (MO.isExpr()) |
| 836 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 837 | Fixups, STI); |
Owen Anderson | a01bcbf | 2011-08-26 18:09:22 +0000 | [diff] [blame] | 838 | return MO.getImm(); |
Jim Grosbach | 509dc2a | 2010-12-14 22:28:03 +0000 | [diff] [blame] | 839 | } |
| 840 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 841 | /// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg' |
| 842 | /// operand. |
Owen Anderson | b0fa127 | 2010-12-10 22:11:13 +0000 | [diff] [blame] | 843 | uint32_t ARMMCCodeEmitter:: |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 844 | getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 845 | SmallVectorImpl<MCFixup> &, |
| 846 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 847 | // [Rn, Rm] |
| 848 | // {5-3} = Rm |
| 849 | // {2-0} = Rn |
Owen Anderson | b0fa127 | 2010-12-10 22:11:13 +0000 | [diff] [blame] | 850 | const MCOperand &MO1 = MI.getOperand(OpIdx); |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 851 | const MCOperand &MO2 = MI.getOperand(OpIdx + 1); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 852 | unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg()); |
| 853 | unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO2.getReg()); |
Owen Anderson | b0fa127 | 2010-12-10 22:11:13 +0000 | [diff] [blame] | 854 | return (Rm << 3) | Rn; |
| 855 | } |
| 856 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 857 | /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 858 | uint32_t ARMMCCodeEmitter:: |
| 859 | getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 860 | SmallVectorImpl<MCFixup> &Fixups, |
| 861 | const MCSubtargetInfo &STI) const { |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 862 | // {17-13} = reg |
| 863 | // {12} = (U)nsigned (add == '1', sub == '0') |
| 864 | // {11-0} = imm12 |
| 865 | unsigned Reg, Imm12; |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 866 | bool isAdd = true; |
| 867 | // If The first operand isn't a register, we have a label reference. |
| 868 | const MCOperand &MO = MI.getOperand(OpIdx); |
Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 869 | if (!MO.isReg()) { |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 870 | Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC. |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 871 | Imm12 = 0; |
| 872 | |
Owen Anderson | 4a9eb5f | 2011-09-12 20:36:51 +0000 | [diff] [blame] | 873 | if (MO.isExpr()) { |
| 874 | const MCExpr *Expr = MO.getExpr(); |
Amaury de la Vieuville | eac0bad | 2013-06-18 08:13:05 +0000 | [diff] [blame] | 875 | isAdd = false ; // 'U' bit is set as part of the fixup. |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 876 | |
Owen Anderson | 4a9eb5f | 2011-09-12 20:36:51 +0000 | [diff] [blame] | 877 | MCFixupKind Kind; |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 878 | if (isThumb2(STI)) |
Owen Anderson | 4a9eb5f | 2011-09-12 20:36:51 +0000 | [diff] [blame] | 879 | Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12); |
| 880 | else |
| 881 | Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12); |
Jim Grosbach | 5e5eabb | 2012-01-26 23:20:15 +0000 | [diff] [blame] | 882 | Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc())); |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 883 | |
Owen Anderson | 4a9eb5f | 2011-09-12 20:36:51 +0000 | [diff] [blame] | 884 | ++MCNumCPRelocations; |
| 885 | } else { |
| 886 | Reg = ARM::PC; |
| 887 | int32_t Offset = MO.getImm(); |
Mihai Popa | 46c1bcb | 2013-08-16 12:03:00 +0000 | [diff] [blame] | 888 | if (Offset == INT32_MIN) { |
| 889 | Offset = 0; |
| 890 | isAdd = false; |
| 891 | } else if (Offset < 0) { |
Owen Anderson | 4a9eb5f | 2011-09-12 20:36:51 +0000 | [diff] [blame] | 892 | Offset *= -1; |
| 893 | isAdd = false; |
| 894 | } |
| 895 | Imm12 = Offset; |
| 896 | } |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 897 | } else |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 898 | isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups, STI); |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 899 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 900 | uint32_t Binary = Imm12 & 0xfff; |
| 901 | // Immediate is always encoded as positive. The 'U' bit controls add vs sub. |
Jim Grosbach | 505607e | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 902 | if (isAdd) |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 903 | Binary |= (1 << 12); |
| 904 | Binary |= (Reg << 13); |
| 905 | return Binary; |
| 906 | } |
| 907 | |
Jim Grosbach | 7db8d69 | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 908 | /// getT2Imm8s4OpValue - Return encoding info for |
| 909 | /// '+/- imm8<<2' operand. |
| 910 | uint32_t ARMMCCodeEmitter:: |
| 911 | getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 912 | SmallVectorImpl<MCFixup> &Fixups, |
| 913 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 7db8d69 | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 914 | // FIXME: The immediate operand should have already been encoded like this |
| 915 | // before ever getting here. The encoder method should just need to combine |
| 916 | // the MI operands for the register and the offset into a single |
| 917 | // representation for the complex operand in the .td file. This isn't just |
| 918 | // style, unfortunately. As-is, we can't represent the distinct encoding |
| 919 | // for #-0. |
| 920 | |
| 921 | // {8} = (U)nsigned (add == '1', sub == '0') |
| 922 | // {7-0} = imm8 |
| 923 | int32_t Imm8 = MI.getOperand(OpIdx).getImm(); |
| 924 | bool isAdd = Imm8 >= 0; |
| 925 | |
| 926 | // Immediate is always encoded as positive. The 'U' bit controls add vs sub. |
| 927 | if (Imm8 < 0) |
Richard Smith | f3c75f7 | 2012-08-24 00:35:46 +0000 | [diff] [blame] | 928 | Imm8 = -(uint32_t)Imm8; |
Jim Grosbach | 7db8d69 | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 929 | |
| 930 | // Scaled by 4. |
| 931 | Imm8 /= 4; |
| 932 | |
| 933 | uint32_t Binary = Imm8 & 0xff; |
| 934 | // Immediate is always encoded as positive. The 'U' bit controls add vs sub. |
| 935 | if (isAdd) |
| 936 | Binary |= (1 << 8); |
| 937 | return Binary; |
| 938 | } |
| 939 | |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 940 | /// getT2AddrModeImm8s4OpValue - Return encoding info for |
| 941 | /// 'reg +/- imm8<<2' operand. |
| 942 | uint32_t ARMMCCodeEmitter:: |
| 943 | getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 944 | SmallVectorImpl<MCFixup> &Fixups, |
| 945 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | e69f724 | 2010-12-10 21:05:07 +0000 | [diff] [blame] | 946 | // {12-9} = reg |
| 947 | // {8} = (U)nsigned (add == '1', sub == '0') |
| 948 | // {7-0} = imm8 |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 949 | unsigned Reg, Imm8; |
| 950 | bool isAdd = true; |
| 951 | // If The first operand isn't a register, we have a label reference. |
| 952 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 953 | if (!MO.isReg()) { |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 954 | Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC. |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 955 | Imm8 = 0; |
| 956 | isAdd = false ; // 'U' bit is set as part of the fixup. |
| 957 | |
| 958 | assert(MO.isExpr() && "Unexpected machine operand type!"); |
| 959 | const MCExpr *Expr = MO.getExpr(); |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 960 | MCFixupKind Kind = MCFixupKind(ARM::fixup_t2_pcrel_10); |
Jim Grosbach | 5e5eabb | 2012-01-26 23:20:15 +0000 | [diff] [blame] | 961 | Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc())); |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 962 | |
| 963 | ++MCNumCPRelocations; |
| 964 | } else |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 965 | isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups, STI); |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 966 | |
Jim Grosbach | 7db8d69 | 2011-09-08 22:07:06 +0000 | [diff] [blame] | 967 | // FIXME: The immediate operand should have already been encoded like this |
| 968 | // before ever getting here. The encoder method should just need to combine |
| 969 | // the MI operands for the register and the offset into a single |
| 970 | // representation for the complex operand in the .td file. This isn't just |
| 971 | // style, unfortunately. As-is, we can't represent the distinct encoding |
| 972 | // for #-0. |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 973 | uint32_t Binary = (Imm8 >> 2) & 0xff; |
| 974 | // Immediate is always encoded as positive. The 'U' bit controls add vs sub. |
| 975 | if (isAdd) |
Jim Grosbach | e69f724 | 2010-12-10 21:05:07 +0000 | [diff] [blame] | 976 | Binary |= (1 << 8); |
Owen Anderson | 943fb60 | 2010-12-01 19:18:46 +0000 | [diff] [blame] | 977 | Binary |= (Reg << 9); |
| 978 | return Binary; |
| 979 | } |
| 980 | |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 981 | /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for |
| 982 | /// 'reg + imm8<<2' operand. |
| 983 | uint32_t ARMMCCodeEmitter:: |
| 984 | getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 985 | SmallVectorImpl<MCFixup> &Fixups, |
| 986 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 987 | // {11-8} = reg |
| 988 | // {7-0} = imm8 |
| 989 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 990 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 991 | unsigned Reg = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Jim Grosbach | a05627e | 2011-09-09 18:37:27 +0000 | [diff] [blame] | 992 | unsigned Imm8 = MO1.getImm(); |
| 993 | return (Reg << 8) | Imm8; |
| 994 | } |
| 995 | |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 996 | uint32_t |
| 997 | ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 998 | SmallVectorImpl<MCFixup> &Fixups, |
| 999 | const MCSubtargetInfo &STI) const { |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1000 | // {20-16} = imm{15-12} |
| 1001 | // {11-0} = imm{11-0} |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 1002 | const MCOperand &MO = MI.getOperand(OpIdx); |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1003 | if (MO.isImm()) |
| 1004 | // Hi / lo 16 bits already extracted during earlier passes. |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1005 | return static_cast<unsigned>(MO.getImm()); |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1006 | |
| 1007 | // Handle :upper16: and :lower16: assembly prefixes. |
| 1008 | const MCExpr *E = MO.getExpr(); |
Jim Grosbach | 70bed4f | 2012-05-01 20:43:21 +0000 | [diff] [blame] | 1009 | MCFixupKind Kind; |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1010 | if (E->getKind() == MCExpr::Target) { |
| 1011 | const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E); |
| 1012 | E = ARM16Expr->getSubExpr(); |
| 1013 | |
Saleem Abdulrasool | 2d48ede | 2014-01-11 23:03:48 +0000 | [diff] [blame] | 1014 | if (const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(E)) { |
| 1015 | const int64_t Value = MCE->getValue(); |
| 1016 | if (Value > UINT32_MAX) |
| 1017 | report_fatal_error("constant value truncated (limited to 32-bit)"); |
| 1018 | |
| 1019 | switch (ARM16Expr->getKind()) { |
| 1020 | case ARMMCExpr::VK_ARM_HI16: |
| 1021 | return (int32_t(Value) & 0xffff0000) >> 16; |
| 1022 | case ARMMCExpr::VK_ARM_LO16: |
| 1023 | return (int32_t(Value) & 0x0000ffff); |
| 1024 | default: llvm_unreachable("Unsupported ARMFixup"); |
| 1025 | } |
| 1026 | } |
| 1027 | |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1028 | switch (ARM16Expr->getKind()) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 1029 | default: llvm_unreachable("Unsupported ARMFixup"); |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1030 | case ARMMCExpr::VK_ARM_HI16: |
Rafael Espindola | 5904e12 | 2014-03-29 06:26:49 +0000 | [diff] [blame] | 1031 | Kind = MCFixupKind(isThumb2(STI) ? ARM::fixup_t2_movt_hi16 |
| 1032 | : ARM::fixup_arm_movt_hi16); |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1033 | break; |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1034 | case ARMMCExpr::VK_ARM_LO16: |
Rafael Espindola | 5904e12 | 2014-03-29 06:26:49 +0000 | [diff] [blame] | 1035 | Kind = MCFixupKind(isThumb2(STI) ? ARM::fixup_t2_movw_lo16 |
| 1036 | : ARM::fixup_arm_movw_lo16); |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1037 | break; |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1038 | } |
Jim Grosbach | 5e5eabb | 2012-01-26 23:20:15 +0000 | [diff] [blame] | 1039 | Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc())); |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1040 | return 0; |
Jim Grosbach | 70bed4f | 2012-05-01 20:43:21 +0000 | [diff] [blame] | 1041 | } |
| 1042 | // If the expression doesn't have :upper16: or :lower16: on it, |
Kevin Enderby | b7e51f6 | 2014-04-18 23:06:39 +0000 | [diff] [blame^] | 1043 | // it's just a plain immediate expression, previously those evaluated to |
Jim Grosbach | 70bed4f | 2012-05-01 20:43:21 +0000 | [diff] [blame] | 1044 | // the lower 16 bits of the expression regardless of whether |
Kevin Enderby | b7e51f6 | 2014-04-18 23:06:39 +0000 | [diff] [blame^] | 1045 | // we have a movt or a movw, but that led to misleadingly results. |
| 1046 | // This is now disallowed in the the AsmParser in validateInstruction() |
| 1047 | // so this should never happen. |
| 1048 | assert(0 && "expression without :upper16: or :lower16:"); |
Jim Grosbach | 70bed4f | 2012-05-01 20:43:21 +0000 | [diff] [blame] | 1049 | return 0; |
Jason W Kim | 5a97bd8 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
| 1052 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 1053 | getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1054 | SmallVectorImpl<MCFixup> &Fixups, |
| 1055 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 1056 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1057 | const MCOperand &MO1 = MI.getOperand(OpIdx+1); |
| 1058 | const MCOperand &MO2 = MI.getOperand(OpIdx+2); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1059 | unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
| 1060 | unsigned Rm = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg()); |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 1061 | unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()); |
| 1062 | bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add; |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1063 | ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm()); |
| 1064 | unsigned SBits = getShiftOp(ShOp); |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 1065 | |
Tim Northover | 0c97e76 | 2012-09-22 11:18:12 +0000 | [diff] [blame] | 1066 | // While "lsr #32" and "asr #32" exist, they are encoded with a 0 in the shift |
| 1067 | // amount. However, it would be an easy mistake to make so check here. |
| 1068 | assert((ShImm & ~0x1f) == 0 && "Out of range shift amount"); |
| 1069 | |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 1070 | // {16-13} = Rn |
| 1071 | // {12} = isAdd |
| 1072 | // {11-0} = shifter |
| 1073 | // {3-0} = Rm |
| 1074 | // {4} = 0 |
| 1075 | // {6-5} = type |
| 1076 | // {11-7} = imm |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1077 | uint32_t Binary = Rm; |
Jim Grosbach | dbfb5ed | 2010-11-09 17:20:53 +0000 | [diff] [blame] | 1078 | Binary |= Rn << 13; |
| 1079 | Binary |= SBits << 5; |
| 1080 | Binary |= ShImm << 7; |
| 1081 | if (isAdd) |
| 1082 | Binary |= 1 << 12; |
| 1083 | return Binary; |
| 1084 | } |
| 1085 | |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1086 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1087 | getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1088 | SmallVectorImpl<MCFixup> &Fixups, |
| 1089 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1090 | // {17-14} Rn |
| 1091 | // {13} 1 == imm12, 0 == Rm |
| 1092 | // {12} isAdd |
| 1093 | // {11-0} imm12/Rm |
| 1094 | const MCOperand &MO = MI.getOperand(OpIdx); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1095 | unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1096 | uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups, STI); |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1097 | Binary |= Rn << 14; |
| 1098 | return Binary; |
| 1099 | } |
| 1100 | |
| 1101 | uint32_t ARMMCCodeEmitter:: |
| 1102 | getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1103 | SmallVectorImpl<MCFixup> &Fixups, |
| 1104 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1105 | // {13} 1 == imm12, 0 == Rm |
| 1106 | // {12} isAdd |
| 1107 | // {11-0} imm12/Rm |
| 1108 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1109 | const MCOperand &MO1 = MI.getOperand(OpIdx+1); |
| 1110 | unsigned Imm = MO1.getImm(); |
| 1111 | bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add; |
| 1112 | bool isReg = MO.getReg() != 0; |
| 1113 | uint32_t Binary = ARM_AM::getAM2Offset(Imm); |
| 1114 | // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12 |
| 1115 | if (isReg) { |
| 1116 | ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm); |
| 1117 | Binary <<= 7; // Shift amount is bits [11:7] |
| 1118 | Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5] |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1119 | Binary |= CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); // Rm is bits [3:0] |
Jim Grosbach | 38b469e | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1120 | } |
| 1121 | return Binary | (isAdd << 12) | (isReg << 13); |
| 1122 | } |
| 1123 | |
| 1124 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1125 | getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1126 | SmallVectorImpl<MCFixup> &Fixups, |
| 1127 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1128 | // {4} isAdd |
| 1129 | // {3-0} Rm |
| 1130 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1131 | const MCOperand &MO1 = MI.getOperand(OpIdx+1); |
Jim Grosbach | a70fbfd5 | 2011-08-05 16:11:38 +0000 | [diff] [blame] | 1132 | bool isAdd = MO1.getImm() != 0; |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1133 | return CTX.getRegisterInfo()->getEncodingValue(MO.getReg()) | (isAdd << 4); |
Jim Grosbach | d359571 | 2011-08-03 23:50:40 +0000 | [diff] [blame] | 1134 | } |
| 1135 | |
| 1136 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | 68685e6 | 2010-11-11 16:55:29 +0000 | [diff] [blame] | 1137 | getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1138 | SmallVectorImpl<MCFixup> &Fixups, |
| 1139 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 68685e6 | 2010-11-11 16:55:29 +0000 | [diff] [blame] | 1140 | // {9} 1 == imm8, 0 == Rm |
| 1141 | // {8} isAdd |
| 1142 | // {7-4} imm7_4/zero |
| 1143 | // {3-0} imm3_0/Rm |
| 1144 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1145 | const MCOperand &MO1 = MI.getOperand(OpIdx+1); |
| 1146 | unsigned Imm = MO1.getImm(); |
| 1147 | bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add; |
| 1148 | bool isImm = MO.getReg() == 0; |
| 1149 | uint32_t Imm8 = ARM_AM::getAM3Offset(Imm); |
| 1150 | // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8 |
| 1151 | if (!isImm) |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1152 | Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Jim Grosbach | 68685e6 | 2010-11-11 16:55:29 +0000 | [diff] [blame] | 1153 | return Imm8 | (isAdd << 8) | (isImm << 9); |
| 1154 | } |
| 1155 | |
| 1156 | uint32_t ARMMCCodeEmitter:: |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1157 | getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1158 | SmallVectorImpl<MCFixup> &Fixups, |
| 1159 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1160 | // {13} 1 == imm8, 0 == Rm |
| 1161 | // {12-9} Rn |
| 1162 | // {8} isAdd |
| 1163 | // {7-4} imm7_4/zero |
| 1164 | // {3-0} imm3_0/Rm |
| 1165 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1166 | const MCOperand &MO1 = MI.getOperand(OpIdx+1); |
| 1167 | const MCOperand &MO2 = MI.getOperand(OpIdx+2); |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1168 | |
| 1169 | // If The first operand isn't a register, we have a label reference. |
| 1170 | if (!MO.isReg()) { |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1171 | unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC. |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1172 | |
| 1173 | assert(MO.isExpr() && "Unexpected machine operand type!"); |
| 1174 | const MCExpr *Expr = MO.getExpr(); |
| 1175 | MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10_unscaled); |
Jim Grosbach | 5e5eabb | 2012-01-26 23:20:15 +0000 | [diff] [blame] | 1176 | Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc())); |
Jim Grosbach | 8648c10 | 2011-12-19 23:06:24 +0000 | [diff] [blame] | 1177 | |
| 1178 | ++MCNumCPRelocations; |
| 1179 | return (Rn << 9) | (1 << 13); |
| 1180 | } |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1181 | unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1182 | unsigned Imm = MO2.getImm(); |
| 1183 | bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add; |
| 1184 | bool isImm = MO1.getReg() == 0; |
| 1185 | uint32_t Imm8 = ARM_AM::getAM3Offset(Imm); |
| 1186 | // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8 |
| 1187 | if (!isImm) |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1188 | Imm8 = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg()); |
Jim Grosbach | 607efcb | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1189 | return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13); |
| 1190 | } |
| 1191 | |
Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 1192 | /// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands. |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 1193 | uint32_t ARMMCCodeEmitter:: |
| 1194 | getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1195 | SmallVectorImpl<MCFixup> &Fixups, |
| 1196 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 1197 | // [SP, #imm] |
| 1198 | // {7-0} = imm8 |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 1199 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 1200 | assert(MI.getOperand(OpIdx).getReg() == ARM::SP && |
| 1201 | "Unexpected base register!"); |
Bill Wendling | 7d3bde9 | 2010-12-15 23:32:27 +0000 | [diff] [blame] | 1202 | |
Jim Grosbach | 49bcd6f | 2010-12-07 21:50:47 +0000 | [diff] [blame] | 1203 | // The immediate is already shifted for the implicit zeroes, so no change |
| 1204 | // here. |
| 1205 | return MO1.getImm() & 0xff; |
| 1206 | } |
| 1207 | |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1208 | /// getAddrModeISOpValue - Encode the t_addrmode_is# operands. |
Bill Wendling | 0c4838b | 2010-12-09 21:49:07 +0000 | [diff] [blame] | 1209 | uint32_t ARMMCCodeEmitter:: |
Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 1210 | getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1211 | SmallVectorImpl<MCFixup> &Fixups, |
| 1212 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 811c936 | 2010-11-30 07:44:32 +0000 | [diff] [blame] | 1213 | // [Rn, #imm] |
| 1214 | // {7-3} = imm5 |
| 1215 | // {2-0} = Rn |
| 1216 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1217 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1218 | unsigned Rn = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Matt Beaumont-Gay | e9afc74 | 2010-12-16 01:34:26 +0000 | [diff] [blame] | 1219 | unsigned Imm5 = MO1.getImm(); |
Bill Wendling | 0c4838b | 2010-12-09 21:49:07 +0000 | [diff] [blame] | 1220 | return ((Imm5 & 0x1f) << 3) | Rn; |
Bill Wendling | a9e3df7 | 2010-11-30 22:57:21 +0000 | [diff] [blame] | 1221 | } |
| 1222 | |
Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 1223 | /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands. |
| 1224 | uint32_t ARMMCCodeEmitter:: |
| 1225 | getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1226 | SmallVectorImpl<MCFixup> &Fixups, |
| 1227 | const MCSubtargetInfo &STI) const { |
Owen Anderson | d16fb43 | 2011-08-30 22:10:03 +0000 | [diff] [blame] | 1228 | const MCOperand MO = MI.getOperand(OpIdx); |
| 1229 | if (MO.isExpr()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1230 | return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups, STI); |
Owen Anderson | d16fb43 | 2011-08-30 22:10:03 +0000 | [diff] [blame] | 1231 | return (MO.getImm() >> 2); |
Bill Wendling | 8a6449c | 2010-12-08 01:57:09 +0000 | [diff] [blame] | 1232 | } |
| 1233 | |
Jim Grosbach | 30eb6c7 | 2010-12-01 21:09:40 +0000 | [diff] [blame] | 1234 | /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1235 | uint32_t ARMMCCodeEmitter:: |
| 1236 | getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1237 | SmallVectorImpl<MCFixup> &Fixups, |
| 1238 | const MCSubtargetInfo &STI) const { |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1239 | // {12-9} = reg |
| 1240 | // {8} = (U)nsigned (add == '1', sub == '0') |
| 1241 | // {7-0} = imm8 |
| 1242 | unsigned Reg, Imm8; |
Jim Grosbach | 2d3e5c1 | 2010-11-30 22:40:36 +0000 | [diff] [blame] | 1243 | bool isAdd; |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 1244 | // If The first operand isn't a register, we have a label reference. |
| 1245 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1246 | if (!MO.isReg()) { |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1247 | Reg = CTX.getRegisterInfo()->getEncodingValue(ARM::PC); // Rn is PC. |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 1248 | Imm8 = 0; |
Jim Grosbach | 2d3e5c1 | 2010-11-30 22:40:36 +0000 | [diff] [blame] | 1249 | isAdd = false; // 'U' bit is handled as part of the fixup. |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 1250 | |
| 1251 | assert(MO.isExpr() && "Unexpected machine operand type!"); |
| 1252 | const MCExpr *Expr = MO.getExpr(); |
Owen Anderson | 0f7142d | 2010-12-08 00:18:36 +0000 | [diff] [blame] | 1253 | MCFixupKind Kind; |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1254 | if (isThumb2(STI)) |
Owen Anderson | 0f7142d | 2010-12-08 00:18:36 +0000 | [diff] [blame] | 1255 | Kind = MCFixupKind(ARM::fixup_t2_pcrel_10); |
| 1256 | else |
| 1257 | Kind = MCFixupKind(ARM::fixup_arm_pcrel_10); |
Jim Grosbach | 5e5eabb | 2012-01-26 23:20:15 +0000 | [diff] [blame] | 1258 | Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc())); |
Jim Grosbach | 0fb841f | 2010-11-04 01:12:30 +0000 | [diff] [blame] | 1259 | |
| 1260 | ++MCNumCPRelocations; |
Jim Grosbach | 2d3e5c1 | 2010-11-30 22:40:36 +0000 | [diff] [blame] | 1261 | } else { |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1262 | EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups, STI); |
Jim Grosbach | 2d3e5c1 | 2010-11-30 22:40:36 +0000 | [diff] [blame] | 1263 | isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add; |
| 1264 | } |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1265 | |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1266 | uint32_t Binary = ARM_AM::getAM5Offset(Imm8); |
| 1267 | // Immediate is always encoded as positive. The 'U' bit controls add vs sub. |
Jim Grosbach | 2d3e5c1 | 2010-11-30 22:40:36 +0000 | [diff] [blame] | 1268 | if (isAdd) |
Bill Wendling | e84eb99 | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1269 | Binary |= (1 << 8); |
| 1270 | Binary |= (Reg << 9); |
Jim Grosbach | 1e4d9a1 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1271 | return Binary; |
| 1272 | } |
| 1273 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1274 | unsigned ARMMCCodeEmitter:: |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1275 | getSORegRegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1276 | SmallVectorImpl<MCFixup> &Fixups, |
| 1277 | const MCSubtargetInfo &STI) const { |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 1278 | // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1279 | // shifted. The second is Rs, the amount to shift by, and the third specifies |
| 1280 | // the type of the shift. |
Jim Grosbach | 49b0c45 | 2010-11-03 22:03:20 +0000 | [diff] [blame] | 1281 | // |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1282 | // {3-0} = Rm. |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1283 | // {4} = 1 |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1284 | // {6-5} = type |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1285 | // {11-8} = Rs |
| 1286 | // {7} = 0 |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1287 | |
| 1288 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1289 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
| 1290 | const MCOperand &MO2 = MI.getOperand(OpIdx + 2); |
| 1291 | ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm()); |
| 1292 | |
| 1293 | // Encode Rm. |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1294 | unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1295 | |
| 1296 | // Encode the shift opcode. |
| 1297 | unsigned SBits = 0; |
| 1298 | unsigned Rs = MO1.getReg(); |
| 1299 | if (Rs) { |
| 1300 | // Set shift operand (bit[7:4]). |
| 1301 | // LSL - 0001 |
| 1302 | // LSR - 0011 |
| 1303 | // ASR - 0101 |
| 1304 | // ROR - 0111 |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1305 | switch (SOpc) { |
| 1306 | default: llvm_unreachable("Unknown shift opc!"); |
| 1307 | case ARM_AM::lsl: SBits = 0x1; break; |
| 1308 | case ARM_AM::lsr: SBits = 0x3; break; |
| 1309 | case ARM_AM::asr: SBits = 0x5; break; |
| 1310 | case ARM_AM::ror: SBits = 0x7; break; |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1311 | } |
| 1312 | } |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 1313 | |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1314 | Binary |= SBits << 4; |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1315 | |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1316 | // Encode the shift operation Rs. |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1317 | // Encode Rs bit[11:8]. |
| 1318 | assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0); |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1319 | return Binary | (CTX.getRegisterInfo()->getEncodingValue(Rs) << ARMII::RegRsShift); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1320 | } |
| 1321 | |
| 1322 | unsigned ARMMCCodeEmitter:: |
| 1323 | getSORegImmOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1324 | SmallVectorImpl<MCFixup> &Fixups, |
| 1325 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1326 | // Sub-operands are [reg, imm]. The first register is Rm, the reg to be |
| 1327 | // shifted. The second is the amount to shift by. |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1328 | // |
| 1329 | // {3-0} = Rm. |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1330 | // {4} = 0 |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1331 | // {6-5} = type |
Owen Anderson | 7c965e7 | 2011-07-28 17:56:55 +0000 | [diff] [blame] | 1332 | // {11-7} = imm |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1333 | |
| 1334 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1335 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
| 1336 | ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm()); |
| 1337 | |
| 1338 | // Encode Rm. |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1339 | unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1340 | |
| 1341 | // Encode the shift opcode. |
| 1342 | unsigned SBits = 0; |
| 1343 | |
| 1344 | // Set shift operand (bit[6:4]). |
| 1345 | // LSL - 000 |
| 1346 | // LSR - 010 |
| 1347 | // ASR - 100 |
| 1348 | // ROR - 110 |
| 1349 | // RRX - 110 and bit[11:8] clear. |
| 1350 | switch (SOpc) { |
| 1351 | default: llvm_unreachable("Unknown shift opc!"); |
| 1352 | case ARM_AM::lsl: SBits = 0x0; break; |
| 1353 | case ARM_AM::lsr: SBits = 0x2; break; |
| 1354 | case ARM_AM::asr: SBits = 0x4; break; |
| 1355 | case ARM_AM::ror: SBits = 0x6; break; |
| 1356 | case ARM_AM::rrx: |
| 1357 | Binary |= 0x60; |
| 1358 | return Binary; |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1359 | } |
| 1360 | |
| 1361 | // Encode shift_imm bit[11:7]. |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1362 | Binary |= SBits << 4; |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 1363 | unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm()); |
Richard Barton | ba5b0cc | 2012-04-25 18:00:18 +0000 | [diff] [blame] | 1364 | assert(Offset < 32 && "Offset must be in range 0-31!"); |
Owen Anderson | e33c95d | 2011-08-11 18:41:59 +0000 | [diff] [blame] | 1365 | return Binary | (Offset << 7); |
Jim Grosbach | efd5369 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 1366 | } |
| 1367 | |
Owen Anderson | 0491270 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1368 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1369 | unsigned ARMMCCodeEmitter:: |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1370 | getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1371 | SmallVectorImpl<MCFixup> &Fixups, |
| 1372 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1373 | const MCOperand &MO1 = MI.getOperand(OpNum); |
| 1374 | const MCOperand &MO2 = MI.getOperand(OpNum+1); |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 1375 | const MCOperand &MO3 = MI.getOperand(OpNum+2); |
| 1376 | |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1377 | // Encoded as [Rn, Rm, imm]. |
| 1378 | // FIXME: Needs fixup support. |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1379 | unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg()); |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1380 | Value <<= 4; |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1381 | Value |= CTX.getRegisterInfo()->getEncodingValue(MO2.getReg()); |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1382 | Value <<= 2; |
| 1383 | Value |= MO3.getImm(); |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 1384 | |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1385 | return Value; |
| 1386 | } |
| 1387 | |
| 1388 | unsigned ARMMCCodeEmitter:: |
| 1389 | getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1390 | SmallVectorImpl<MCFixup> &Fixups, |
| 1391 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1392 | const MCOperand &MO1 = MI.getOperand(OpNum); |
| 1393 | const MCOperand &MO2 = MI.getOperand(OpNum+1); |
| 1394 | |
| 1395 | // FIXME: Needs fixup support. |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1396 | unsigned Value = CTX.getRegisterInfo()->getEncodingValue(MO1.getReg()); |
Jim Grosbach | c4a0c29 | 2010-12-10 21:57:34 +0000 | [diff] [blame] | 1397 | |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1398 | // Even though the immediate is 8 bits long, we need 9 bits in order |
| 1399 | // to represent the (inverse of the) sign bit. |
| 1400 | Value <<= 9; |
Owen Anderson | e22c732 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1401 | int32_t tmp = (int32_t)MO2.getImm(); |
| 1402 | if (tmp < 0) |
| 1403 | tmp = abs(tmp); |
| 1404 | else |
| 1405 | Value |= 256; // Set the ADD bit |
| 1406 | Value |= tmp & 255; |
| 1407 | return Value; |
| 1408 | } |
| 1409 | |
| 1410 | unsigned ARMMCCodeEmitter:: |
| 1411 | getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1412 | SmallVectorImpl<MCFixup> &Fixups, |
| 1413 | const MCSubtargetInfo &STI) const { |
Owen Anderson | e22c732 | 2010-11-30 00:14:31 +0000 | [diff] [blame] | 1414 | const MCOperand &MO1 = MI.getOperand(OpNum); |
| 1415 | |
| 1416 | // FIXME: Needs fixup support. |
| 1417 | unsigned Value = 0; |
| 1418 | int32_t tmp = (int32_t)MO1.getImm(); |
| 1419 | if (tmp < 0) |
| 1420 | tmp = abs(tmp); |
| 1421 | else |
| 1422 | Value |= 256; // Set the ADD bit |
| 1423 | Value |= tmp & 255; |
Owen Anderson | 50d662b | 2010-11-29 22:44:32 +0000 | [diff] [blame] | 1424 | return Value; |
| 1425 | } |
| 1426 | |
| 1427 | unsigned ARMMCCodeEmitter:: |
Owen Anderson | 299382e | 2010-11-30 19:19:31 +0000 | [diff] [blame] | 1428 | getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1429 | SmallVectorImpl<MCFixup> &Fixups, |
| 1430 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 299382e | 2010-11-30 19:19:31 +0000 | [diff] [blame] | 1431 | const MCOperand &MO1 = MI.getOperand(OpNum); |
| 1432 | |
| 1433 | // FIXME: Needs fixup support. |
| 1434 | unsigned Value = 0; |
| 1435 | int32_t tmp = (int32_t)MO1.getImm(); |
| 1436 | if (tmp < 0) |
| 1437 | tmp = abs(tmp); |
| 1438 | else |
| 1439 | Value |= 4096; // Set the ADD bit |
| 1440 | Value |= tmp & 4095; |
| 1441 | return Value; |
| 1442 | } |
| 1443 | |
| 1444 | unsigned ARMMCCodeEmitter:: |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 1445 | getT2SORegOpValue(const MCInst &MI, unsigned OpIdx, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1446 | SmallVectorImpl<MCFixup> &Fixups, |
| 1447 | const MCSubtargetInfo &STI) const { |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 1448 | // Sub-operands are [reg, imm]. The first register is Rm, the reg to be |
| 1449 | // shifted. The second is the amount to shift by. |
| 1450 | // |
| 1451 | // {3-0} = Rm. |
| 1452 | // {4} = 0 |
| 1453 | // {6-5} = type |
| 1454 | // {11-7} = imm |
| 1455 | |
| 1456 | const MCOperand &MO = MI.getOperand(OpIdx); |
| 1457 | const MCOperand &MO1 = MI.getOperand(OpIdx + 1); |
| 1458 | ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm()); |
| 1459 | |
| 1460 | // Encode Rm. |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1461 | unsigned Binary = CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 1462 | |
| 1463 | // Encode the shift opcode. |
| 1464 | unsigned SBits = 0; |
| 1465 | // Set shift operand (bit[6:4]). |
| 1466 | // LSL - 000 |
| 1467 | // LSR - 010 |
| 1468 | // ASR - 100 |
| 1469 | // ROR - 110 |
| 1470 | switch (SOpc) { |
| 1471 | default: llvm_unreachable("Unknown shift opc!"); |
| 1472 | case ARM_AM::lsl: SBits = 0x0; break; |
| 1473 | case ARM_AM::lsr: SBits = 0x2; break; |
| 1474 | case ARM_AM::asr: SBits = 0x4; break; |
Owen Anderson | c3c60a0 | 2011-09-13 17:34:32 +0000 | [diff] [blame] | 1475 | case ARM_AM::rrx: // FALLTHROUGH |
Owen Anderson | 8fdd172 | 2010-11-12 21:12:40 +0000 | [diff] [blame] | 1476 | case ARM_AM::ror: SBits = 0x6; break; |
| 1477 | } |
| 1478 | |
| 1479 | Binary |= SBits << 4; |
| 1480 | if (SOpc == ARM_AM::rrx) |
| 1481 | return Binary; |
| 1482 | |
| 1483 | // Encode shift_imm bit[11:7]. |
| 1484 | return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7; |
| 1485 | } |
| 1486 | |
| 1487 | unsigned ARMMCCodeEmitter:: |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1488 | getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1489 | SmallVectorImpl<MCFixup> &Fixups, |
| 1490 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 1491 | // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the |
| 1492 | // msb of the mask. |
| 1493 | const MCOperand &MO = MI.getOperand(Op); |
| 1494 | uint32_t v = ~MO.getImm(); |
Michael J. Spencer | df1ecbd7 | 2013-05-24 22:23:49 +0000 | [diff] [blame] | 1495 | uint32_t lsb = countTrailingZeros(v); |
| 1496 | uint32_t msb = (32 - countLeadingZeros (v)) - 1; |
Jim Grosbach | 5edb03e | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 1497 | assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!"); |
| 1498 | return lsb | (msb << 5); |
| 1499 | } |
| 1500 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1501 | unsigned ARMMCCodeEmitter:: |
| 1502 | getRegisterListOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1503 | SmallVectorImpl<MCFixup> &Fixups, |
| 1504 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 345b48f | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1505 | // VLDM/VSTM: |
| 1506 | // {12-8} = Vd |
| 1507 | // {7-0} = Number of registers |
| 1508 | // |
| 1509 | // LDM/STM: |
| 1510 | // {15-0} = Bitfield of GPRs. |
| 1511 | unsigned Reg = MI.getOperand(Op).getReg(); |
Craig Topper | f6e7e12 | 2012-03-27 07:21:54 +0000 | [diff] [blame] | 1512 | bool SPRRegs = ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg); |
| 1513 | bool DPRRegs = ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg); |
Bill Wendling | 345b48f | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1514 | |
Bill Wendling | 1b83ed5 | 2010-11-09 00:30:18 +0000 | [diff] [blame] | 1515 | unsigned Binary = 0; |
Bill Wendling | 345b48f | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1516 | |
| 1517 | if (SPRRegs || DPRRegs) { |
| 1518 | // VLDM/VSTM |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1519 | unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg); |
Bill Wendling | 345b48f | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1520 | unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff; |
| 1521 | Binary |= (RegNo & 0x1f) << 8; |
| 1522 | if (SPRRegs) |
| 1523 | Binary |= NumRegs; |
| 1524 | else |
| 1525 | Binary |= NumRegs * 2; |
| 1526 | } else { |
| 1527 | for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) { |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1528 | unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(MI.getOperand(I).getReg()); |
Bill Wendling | 345b48f | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1529 | Binary |= 1 << RegNo; |
| 1530 | } |
Bill Wendling | 1b83ed5 | 2010-11-09 00:30:18 +0000 | [diff] [blame] | 1531 | } |
Bill Wendling | 345b48f | 2010-11-17 00:45:23 +0000 | [diff] [blame] | 1532 | |
Jim Grosbach | 74ef9e1 | 2010-10-30 00:37:59 +0000 | [diff] [blame] | 1533 | return Binary; |
| 1534 | } |
| 1535 | |
Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1536 | /// getAddrMode6AddressOpValue - Encode an addrmode6 register number along |
| 1537 | /// with the alignment operand. |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1538 | unsigned ARMMCCodeEmitter:: |
| 1539 | getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1540 | SmallVectorImpl<MCFixup> &Fixups, |
| 1541 | const MCSubtargetInfo &STI) const { |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1542 | const MCOperand &Reg = MI.getOperand(Op); |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 1543 | const MCOperand &Imm = MI.getOperand(Op + 1); |
Jim Grosbach | 49b0c45 | 2010-11-03 22:03:20 +0000 | [diff] [blame] | 1544 | |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1545 | unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg()); |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 1546 | unsigned Align = 0; |
| 1547 | |
| 1548 | switch (Imm.getImm()) { |
| 1549 | default: break; |
| 1550 | case 2: |
| 1551 | case 4: |
| 1552 | case 8: Align = 0x01; break; |
| 1553 | case 16: Align = 0x02; break; |
| 1554 | case 32: Align = 0x03; break; |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1555 | } |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 1556 | |
Owen Anderson | ad40234 | 2010-11-02 00:05:05 +0000 | [diff] [blame] | 1557 | return RegNo | (Align << 4); |
| 1558 | } |
| 1559 | |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1560 | /// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number |
| 1561 | /// along with the alignment operand for use in VST1 and VLD1 with size 32. |
| 1562 | unsigned ARMMCCodeEmitter:: |
| 1563 | getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1564 | SmallVectorImpl<MCFixup> &Fixups, |
| 1565 | const MCSubtargetInfo &STI) const { |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1566 | const MCOperand &Reg = MI.getOperand(Op); |
| 1567 | const MCOperand &Imm = MI.getOperand(Op + 1); |
| 1568 | |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1569 | unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg()); |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1570 | unsigned Align = 0; |
| 1571 | |
| 1572 | switch (Imm.getImm()) { |
| 1573 | default: break; |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1574 | case 8: |
Jim Grosbach | cef98cd | 2011-12-19 18:31:43 +0000 | [diff] [blame] | 1575 | case 16: |
| 1576 | case 32: // Default '0' value for invalid alignments of 8, 16, 32 bytes. |
| 1577 | case 2: Align = 0x00; break; |
| 1578 | case 4: Align = 0x03; break; |
Mon P Wang | 92ff16b | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 1579 | } |
| 1580 | |
| 1581 | return RegNo | (Align << 4); |
| 1582 | } |
| 1583 | |
| 1584 | |
Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1585 | /// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and |
| 1586 | /// alignment operand for use in VLD-dup instructions. This is the same as |
| 1587 | /// getAddrMode6AddressOpValue except for the alignment encoding, which is |
| 1588 | /// different for VLD4-dup. |
| 1589 | unsigned ARMMCCodeEmitter:: |
| 1590 | getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1591 | SmallVectorImpl<MCFixup> &Fixups, |
| 1592 | const MCSubtargetInfo &STI) const { |
Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1593 | const MCOperand &Reg = MI.getOperand(Op); |
| 1594 | const MCOperand &Imm = MI.getOperand(Op + 1); |
| 1595 | |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1596 | unsigned RegNo = CTX.getRegisterInfo()->getEncodingValue(Reg.getReg()); |
Bob Wilson | 318ce7c | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 1597 | unsigned Align = 0; |
| 1598 | |
| 1599 | switch (Imm.getImm()) { |
| 1600 | default: break; |
| 1601 | case 2: |
| 1602 | case 4: |
| 1603 | case 8: Align = 0x01; break; |
| 1604 | case 16: Align = 0x03; break; |
| 1605 | } |
| 1606 | |
| 1607 | return RegNo | (Align << 4); |
| 1608 | } |
| 1609 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1610 | unsigned ARMMCCodeEmitter:: |
| 1611 | getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1612 | SmallVectorImpl<MCFixup> &Fixups, |
| 1613 | const MCSubtargetInfo &STI) const { |
Bill Wendling | f9eebb5 | 2010-11-02 22:53:11 +0000 | [diff] [blame] | 1614 | const MCOperand &MO = MI.getOperand(Op); |
| 1615 | if (MO.getReg() == 0) return 0x0D; |
Bill Wendling | bc07a89 | 2013-06-18 07:20:20 +0000 | [diff] [blame] | 1616 | return CTX.getRegisterInfo()->getEncodingValue(MO.getReg()); |
Owen Anderson | 526ffd5 | 2010-11-02 01:24:55 +0000 | [diff] [blame] | 1617 | } |
| 1618 | |
Bill Wendling | 3b1459b | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 1619 | unsigned ARMMCCodeEmitter:: |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 1620 | getShiftRight8Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1621 | SmallVectorImpl<MCFixup> &Fixups, |
| 1622 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 3b1459b | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 1623 | return 8 - MI.getOperand(Op).getImm(); |
| 1624 | } |
| 1625 | |
| 1626 | unsigned ARMMCCodeEmitter:: |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 1627 | getShiftRight16Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1628 | SmallVectorImpl<MCFixup> &Fixups, |
| 1629 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 3b1459b | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 1630 | return 16 - MI.getOperand(Op).getImm(); |
| 1631 | } |
| 1632 | |
| 1633 | unsigned ARMMCCodeEmitter:: |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 1634 | getShiftRight32Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1635 | SmallVectorImpl<MCFixup> &Fixups, |
| 1636 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 3b1459b | 2011-03-01 01:00:59 +0000 | [diff] [blame] | 1637 | return 32 - MI.getOperand(Op).getImm(); |
| 1638 | } |
| 1639 | |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 1640 | unsigned ARMMCCodeEmitter:: |
| 1641 | getShiftRight64Imm(const MCInst &MI, unsigned Op, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1642 | SmallVectorImpl<MCFixup> &Fixups, |
| 1643 | const MCSubtargetInfo &STI) const { |
Bill Wendling | 77ad1dc | 2011-03-07 23:38:41 +0000 | [diff] [blame] | 1644 | return 64 - MI.getOperand(Op).getImm(); |
| 1645 | } |
| 1646 | |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 1647 | void ARMMCCodeEmitter:: |
| 1648 | EncodeInstruction(const MCInst &MI, raw_ostream &OS, |
David Woodhouse | 9784cef | 2014-01-28 23:13:07 +0000 | [diff] [blame] | 1649 | SmallVectorImpl<MCFixup> &Fixups, |
| 1650 | const MCSubtargetInfo &STI) const { |
Jim Grosbach | 9102909 | 2010-10-07 22:12:50 +0000 | [diff] [blame] | 1651 | // Pseudo instructions don't get encoded. |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 1652 | const MCInstrDesc &Desc = MCII.get(MI.getOpcode()); |
Jim Grosbach | 20b6fd7 | 2010-11-11 23:41:09 +0000 | [diff] [blame] | 1653 | uint64_t TSFlags = Desc.TSFlags; |
| 1654 | if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo) |
Jim Grosbach | 9102909 | 2010-10-07 22:12:50 +0000 | [diff] [blame] | 1655 | return; |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1656 | |
Jim Grosbach | 20b6fd7 | 2010-11-11 23:41:09 +0000 | [diff] [blame] | 1657 | int Size; |
Owen Anderson | 651b230 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1658 | if (Desc.getSize() == 2 || Desc.getSize() == 4) |
| 1659 | Size = Desc.getSize(); |
| 1660 | else |
| 1661 | llvm_unreachable("Unexpected instruction size!"); |
Owen Anderson | 1732c2e | 2011-08-30 21:58:18 +0000 | [diff] [blame] | 1662 | |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 1663 | uint32_t Binary = getBinaryCodeForInstr(MI, Fixups, STI); |
Evan Cheng | 965b3c7 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 1664 | // Thumb 32-bit wide instructions need to emit the high order halfword |
| 1665 | // first. |
David Woodhouse | d2cca11 | 2014-01-28 23:13:25 +0000 | [diff] [blame] | 1666 | if (isThumb(STI) && Size == 4) { |
Jim Grosbach | 567ebd0c | 2010-12-03 22:31:40 +0000 | [diff] [blame] | 1667 | EmitConstant(Binary >> 16, 2, OS); |
| 1668 | EmitConstant(Binary & 0xffff, 2, OS); |
| 1669 | } else |
| 1670 | EmitConstant(Binary, Size, OS); |
Bill Wendling | 91da9ab | 2010-11-02 22:44:12 +0000 | [diff] [blame] | 1671 | ++MCNumEmitted; // Keep track of the # of mi's emitted. |
Jim Grosbach | 1287f4f | 2010-09-17 18:46:17 +0000 | [diff] [blame] | 1672 | } |
Jim Grosbach | 8aed386 | 2010-10-07 21:57:55 +0000 | [diff] [blame] | 1673 | |
Jim Grosbach | 2eed7a1 | 2010-11-03 23:52:49 +0000 | [diff] [blame] | 1674 | #include "ARMGenMCCodeEmitter.inc" |