Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 1 | ; RUN: llc -show-mc-encoding -mattr=+promote-alloca -amdgpu-load-store-vectorizer=0 -enable-amdgpu-aa=0 -verify-machineinstrs -march=amdgcn < %s | FileCheck %s -check-prefix=SI-PROMOTE -check-prefix=SI -check-prefix=FUNC |
| 2 | ; RUN: llc -show-mc-encoding -mattr=+promote-alloca -amdgpu-load-store-vectorizer=0 -enable-amdgpu-aa=0 -verify-machineinstrs -mtriple=amdgcn--amdhsa -mcpu=kaveri -mattr=-unaligned-buffer-access < %s | FileCheck %s -check-prefix=SI-PROMOTE -check-prefix=SI -check-prefix=FUNC -check-prefix=HSA-PROMOTE |
| 3 | ; RUN: llc -show-mc-encoding -mattr=-promote-alloca -amdgpu-load-store-vectorizer=0 -enable-amdgpu-aa=0 -verify-machineinstrs -march=amdgcn < %s | FileCheck %s -check-prefix=SI-ALLOCA -check-prefix=SI -check-prefix=FUNC |
| 4 | ; RUN: llc -show-mc-encoding -mattr=-promote-alloca -amdgpu-load-store-vectorizer=0 -enable-amdgpu-aa=0 -verify-machineinstrs -mtriple=amdgcn-amdhsa -mcpu=kaveri -mattr=-unaligned-buffer-access < %s | FileCheck %s -check-prefix=SI-ALLOCA -check-prefix=SI -check-prefix=FUNC -check-prefix=HSA-ALLOCA |
| 5 | ; RUN: llc -show-mc-encoding -mattr=+promote-alloca -amdgpu-load-store-vectorizer=0 -enable-amdgpu-aa=0 -verify-machineinstrs -mtriple=amdgcn-amdhsa -march=amdgcn -mcpu=tonga -mattr=-unaligned-buffer-access < %s | FileCheck %s -check-prefix=SI-PROMOTE -check-prefix=SI -check-prefix=FUNC |
| 6 | ; RUN: llc -show-mc-encoding -mattr=-promote-alloca -amdgpu-load-store-vectorizer=0 -enable-amdgpu-aa=0 -verify-machineinstrs -mtriple=amdgcn-amdhsa -march=amdgcn -mcpu=tonga -mattr=-unaligned-buffer-access < %s | FileCheck %s -check-prefix=SI-ALLOCA -check-prefix=SI -check-prefix=FUNC |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 7 | |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 8 | ; RUN: opt -S -mtriple=amdgcn-unknown-amdhsa -mcpu=kaveri -amdgpu-promote-alloca < %s | FileCheck -check-prefix=HSAOPT -check-prefix=OPT %s |
| 9 | ; RUN: opt -S -mtriple=amdgcn-unknown-unknown -mcpu=kaveri -amdgpu-promote-alloca < %s | FileCheck -check-prefix=NOHSAOPT -check-prefix=OPT %s |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 10 | |
Matt Arsenault | c438ef5 | 2016-05-18 23:20:24 +0000 | [diff] [blame] | 11 | ; RUN: llc -march=r600 -mcpu=cypress < %s | FileCheck %s -check-prefix=R600 -check-prefix=FUNC |
| 12 | |
| 13 | |
Matt Arsenault | cf84e26 | 2016-02-05 19:47:23 +0000 | [diff] [blame] | 14 | ; HSAOPT: @mova_same_clause.stack = internal unnamed_addr addrspace(3) global [256 x [5 x i32]] undef, align 4 |
| 15 | ; HSAOPT: @high_alignment.stack = internal unnamed_addr addrspace(3) global [256 x [8 x i32]] undef, align 16 |
| 16 | |
| 17 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 18 | ; FUNC-LABEL: {{^}}mova_same_clause: |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 19 | ; OPT-LABEL: @mova_same_clause( |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 20 | |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 21 | ; R600: LDS_WRITE |
| 22 | ; R600: LDS_WRITE |
| 23 | ; R600: LDS_READ |
| 24 | ; R600: LDS_READ |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 25 | |
Tom Stellard | 7750f4e | 2015-12-15 23:15:25 +0000 | [diff] [blame] | 26 | ; HSA-PROMOTE: .amd_kernel_code_t |
| 27 | ; HSA-PROMOTE: workgroup_group_segment_byte_size = 5120 |
| 28 | ; HSA-PROMOTE: .end_amd_kernel_code_t |
| 29 | |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 30 | ; FIXME: These should be merged |
| 31 | ; HSA-PROMOTE: s_load_dword s{{[0-9]+}}, s[4:5], 0x1 |
| 32 | ; HSA-PROMOTE: s_load_dword s{{[0-9]+}}, s[4:5], 0x2 |
| 33 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 34 | ; SI-PROMOTE: ds_write_b32 |
| 35 | ; SI-PROMOTE: ds_write_b32 |
| 36 | ; SI-PROMOTE: ds_read_b32 |
| 37 | ; SI-PROMOTE: ds_read_b32 |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 38 | |
Tom Stellard | a495307 | 2015-12-15 22:55:30 +0000 | [diff] [blame] | 39 | ; HSA-ALLOCA: .amd_kernel_code_t |
| 40 | ; FIXME: Creating the emergency stack slots causes us to over-estimate scratch |
| 41 | ; by 4 bytes. |
| 42 | ; HSA-ALLOCA: workitem_private_segment_byte_size = 24 |
| 43 | ; HSA-ALLOCA: .end_amd_kernel_code_t |
| 44 | |
Matt Arsenault | 296b849 | 2016-02-12 06:31:30 +0000 | [diff] [blame] | 45 | ; HSA-ALLOCA: s_mov_b32 flat_scratch_lo, s7 |
| 46 | ; HSA-ALLOCA: s_add_u32 s6, s6, s9 |
| 47 | ; HSA-ALLOCA: s_lshr_b32 flat_scratch_hi, s6, 8 |
| 48 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 49 | ; SI-ALLOCA: buffer_store_dword v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offen ; encoding: [0x00,0x10,0x70,0xe0 |
| 50 | ; SI-ALLOCA: buffer_store_dword v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offen ; encoding: [0x00,0x10,0x70,0xe0 |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 51 | |
| 52 | |
| 53 | ; HSAOPT: [[DISPATCH_PTR:%[0-9]+]] = call noalias nonnull dereferenceable(64) i8 addrspace(2)* @llvm.amdgcn.dispatch.ptr() |
| 54 | ; HSAOPT: [[CAST_DISPATCH_PTR:%[0-9]+]] = bitcast i8 addrspace(2)* [[DISPATCH_PTR]] to i32 addrspace(2)* |
| 55 | ; HSAOPT: [[GEP0:%[0-9]+]] = getelementptr inbounds i32, i32 addrspace(2)* [[CAST_DISPATCH_PTR]], i64 1 |
| 56 | ; HSAOPT: [[LDXY:%[0-9]+]] = load i32, i32 addrspace(2)* [[GEP0]], align 4, !invariant.load !0 |
| 57 | ; HSAOPT: [[GEP1:%[0-9]+]] = getelementptr inbounds i32, i32 addrspace(2)* [[CAST_DISPATCH_PTR]], i64 2 |
| 58 | ; HSAOPT: [[LDZU:%[0-9]+]] = load i32, i32 addrspace(2)* [[GEP1]], align 4, !range !1, !invariant.load !0 |
| 59 | ; HSAOPT: [[EXTRACTY:%[0-9]+]] = lshr i32 [[LDXY]], 16 |
| 60 | |
Matt Arsenault | 853a1fc | 2016-02-02 19:18:48 +0000 | [diff] [blame] | 61 | ; HSAOPT: [[WORKITEM_ID_X:%[0-9]+]] = call i32 @llvm.amdgcn.workitem.id.x(), !range !1 |
| 62 | ; HSAOPT: [[WORKITEM_ID_Y:%[0-9]+]] = call i32 @llvm.amdgcn.workitem.id.y(), !range !1 |
| 63 | ; HSAOPT: [[WORKITEM_ID_Z:%[0-9]+]] = call i32 @llvm.amdgcn.workitem.id.z(), !range !1 |
| 64 | |
| 65 | ; HSAOPT: [[Y_SIZE_X_Z_SIZE:%[0-9]+]] = mul nuw nsw i32 [[EXTRACTY]], [[LDZU]] |
| 66 | ; HSAOPT: [[YZ_X_XID:%[0-9]+]] = mul i32 [[Y_SIZE_X_Z_SIZE]], [[WORKITEM_ID_X]] |
| 67 | ; HSAOPT: [[Y_X_Z_SIZE:%[0-9]+]] = mul nuw nsw i32 [[WORKITEM_ID_Y]], [[LDZU]] |
| 68 | ; HSAOPT: [[ADD_YZ_X_X_YZ_SIZE:%[0-9]+]] = add i32 [[YZ_X_XID]], [[Y_X_Z_SIZE]] |
| 69 | ; HSAOPT: [[ADD_ZID:%[0-9]+]] = add i32 [[ADD_YZ_X_X_YZ_SIZE]], [[WORKITEM_ID_Z]] |
| 70 | |
Matt Arsenault | cf84e26 | 2016-02-05 19:47:23 +0000 | [diff] [blame] | 71 | ; HSAOPT: [[LOCAL_GEP:%[0-9]+]] = getelementptr inbounds [256 x [5 x i32]], [256 x [5 x i32]] addrspace(3)* @mova_same_clause.stack, i32 0, i32 [[ADD_ZID]] |
Matt Arsenault | 853a1fc | 2016-02-02 19:18:48 +0000 | [diff] [blame] | 72 | ; HSAOPT: %arrayidx1 = getelementptr inbounds [5 x i32], [5 x i32] addrspace(3)* [[LOCAL_GEP]], i32 0, i32 {{%[0-9]+}} |
| 73 | ; HSAOPT: %arrayidx3 = getelementptr inbounds [5 x i32], [5 x i32] addrspace(3)* [[LOCAL_GEP]], i32 0, i32 {{%[0-9]+}} |
| 74 | ; HSAOPT: %arrayidx10 = getelementptr inbounds [5 x i32], [5 x i32] addrspace(3)* [[LOCAL_GEP]], i32 0, i32 0 |
| 75 | ; HSAOPT: %arrayidx12 = getelementptr inbounds [5 x i32], [5 x i32] addrspace(3)* [[LOCAL_GEP]], i32 0, i32 1 |
| 76 | |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 77 | |
| 78 | ; NOHSAOPT: call i32 @llvm.r600.read.local.size.y(), !range !0 |
| 79 | ; NOHSAOPT: call i32 @llvm.r600.read.local.size.z(), !range !0 |
| 80 | ; NOHSAOPT: call i32 @llvm.amdgcn.workitem.id.x(), !range !0 |
| 81 | ; NOHSAOPT: call i32 @llvm.amdgcn.workitem.id.y(), !range !0 |
| 82 | ; NOHSAOPT: call i32 @llvm.amdgcn.workitem.id.z(), !range !0 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 83 | define amdgpu_kernel void @mova_same_clause(i32 addrspace(1)* nocapture %out, i32 addrspace(1)* nocapture %in) #0 { |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 84 | entry: |
| 85 | %stack = alloca [5 x i32], align 4 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 86 | %0 = load i32, i32 addrspace(1)* %in, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 87 | %arrayidx1 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 %0 |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 88 | store i32 4, i32* %arrayidx1, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 89 | %arrayidx2 = getelementptr inbounds i32, i32 addrspace(1)* %in, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 90 | %1 = load i32, i32 addrspace(1)* %arrayidx2, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 91 | %arrayidx3 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 %1 |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 92 | store i32 5, i32* %arrayidx3, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 93 | %arrayidx10 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 94 | %2 = load i32, i32* %arrayidx10, align 4 |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 95 | store i32 %2, i32 addrspace(1)* %out, align 4 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 96 | %arrayidx12 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 97 | %3 = load i32, i32* %arrayidx12 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 98 | %arrayidx13 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 1 |
Tom Stellard | aad5376 | 2013-06-05 03:43:06 +0000 | [diff] [blame] | 99 | store i32 %3, i32 addrspace(1)* %arrayidx13 |
| 100 | ret void |
| 101 | } |
Tom Stellard | d745837 | 2013-06-07 20:52:05 +0000 | [diff] [blame] | 102 | |
Matt Arsenault | cf84e26 | 2016-02-05 19:47:23 +0000 | [diff] [blame] | 103 | ; OPT-LABEL: @high_alignment( |
| 104 | ; OPT: getelementptr inbounds [256 x [8 x i32]], [256 x [8 x i32]] addrspace(3)* @high_alignment.stack, i32 0, i32 %{{[0-9]+}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 105 | define amdgpu_kernel void @high_alignment(i32 addrspace(1)* nocapture %out, i32 addrspace(1)* nocapture %in) #0 { |
Matt Arsenault | cf84e26 | 2016-02-05 19:47:23 +0000 | [diff] [blame] | 106 | entry: |
| 107 | %stack = alloca [8 x i32], align 16 |
| 108 | %0 = load i32, i32 addrspace(1)* %in, align 4 |
| 109 | %arrayidx1 = getelementptr inbounds [8 x i32], [8 x i32]* %stack, i32 0, i32 %0 |
| 110 | store i32 4, i32* %arrayidx1, align 4 |
| 111 | %arrayidx2 = getelementptr inbounds i32, i32 addrspace(1)* %in, i32 1 |
| 112 | %1 = load i32, i32 addrspace(1)* %arrayidx2, align 4 |
| 113 | %arrayidx3 = getelementptr inbounds [8 x i32], [8 x i32]* %stack, i32 0, i32 %1 |
| 114 | store i32 5, i32* %arrayidx3, align 4 |
| 115 | %arrayidx10 = getelementptr inbounds [8 x i32], [8 x i32]* %stack, i32 0, i32 0 |
| 116 | %2 = load i32, i32* %arrayidx10, align 4 |
| 117 | store i32 %2, i32 addrspace(1)* %out, align 4 |
| 118 | %arrayidx12 = getelementptr inbounds [8 x i32], [8 x i32]* %stack, i32 0, i32 1 |
| 119 | %3 = load i32, i32* %arrayidx12 |
| 120 | %arrayidx13 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 1 |
| 121 | store i32 %3, i32 addrspace(1)* %arrayidx13 |
| 122 | ret void |
| 123 | } |
| 124 | |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 125 | ; FUNC-LABEL: {{^}}no_replace_inbounds_gep: |
| 126 | ; OPT-LABEL: @no_replace_inbounds_gep( |
| 127 | ; OPT: alloca [5 x i32] |
| 128 | |
| 129 | ; SI-NOT: ds_write |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 130 | define amdgpu_kernel void @no_replace_inbounds_gep(i32 addrspace(1)* nocapture %out, i32 addrspace(1)* nocapture %in) #0 { |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 131 | entry: |
| 132 | %stack = alloca [5 x i32], align 4 |
| 133 | %0 = load i32, i32 addrspace(1)* %in, align 4 |
| 134 | %arrayidx1 = getelementptr [5 x i32], [5 x i32]* %stack, i32 0, i32 %0 |
| 135 | store i32 4, i32* %arrayidx1, align 4 |
| 136 | %arrayidx2 = getelementptr inbounds i32, i32 addrspace(1)* %in, i32 1 |
| 137 | %1 = load i32, i32 addrspace(1)* %arrayidx2, align 4 |
| 138 | %arrayidx3 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 %1 |
| 139 | store i32 5, i32* %arrayidx3, align 4 |
| 140 | %arrayidx10 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 0 |
| 141 | %2 = load i32, i32* %arrayidx10, align 4 |
| 142 | store i32 %2, i32 addrspace(1)* %out, align 4 |
| 143 | %arrayidx12 = getelementptr inbounds [5 x i32], [5 x i32]* %stack, i32 0, i32 1 |
| 144 | %3 = load i32, i32* %arrayidx12 |
| 145 | %arrayidx13 = getelementptr inbounds i32, i32 addrspace(1)* %out, i32 1 |
| 146 | store i32 %3, i32 addrspace(1)* %arrayidx13 |
| 147 | ret void |
| 148 | } |
| 149 | |
Tom Stellard | d745837 | 2013-06-07 20:52:05 +0000 | [diff] [blame] | 150 | ; This test checks that the stack offset is calculated correctly for structs. |
| 151 | ; All register loads/stores should be optimized away, so there shouldn't be |
| 152 | ; any MOVA instructions. |
| 153 | ; |
| 154 | ; XXX: This generated code has unnecessary MOVs, we should be able to optimize |
| 155 | ; this. |
| 156 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 157 | ; FUNC-LABEL: {{^}}multiple_structs: |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 158 | ; OPT-LABEL: @multiple_structs( |
| 159 | |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 160 | ; R600-NOT: MOVA_INT |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 161 | ; SI-NOT: v_movrel |
| 162 | ; SI-NOT: v_movrel |
Tom Stellard | d745837 | 2013-06-07 20:52:05 +0000 | [diff] [blame] | 163 | %struct.point = type { i32, i32 } |
| 164 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 165 | define amdgpu_kernel void @multiple_structs(i32 addrspace(1)* %out) #0 { |
Tom Stellard | d745837 | 2013-06-07 20:52:05 +0000 | [diff] [blame] | 166 | entry: |
| 167 | %a = alloca %struct.point |
| 168 | %b = alloca %struct.point |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 169 | %a.x.ptr = getelementptr %struct.point, %struct.point* %a, i32 0, i32 0 |
| 170 | %a.y.ptr = getelementptr %struct.point, %struct.point* %a, i32 0, i32 1 |
| 171 | %b.x.ptr = getelementptr %struct.point, %struct.point* %b, i32 0, i32 0 |
| 172 | %b.y.ptr = getelementptr %struct.point, %struct.point* %b, i32 0, i32 1 |
Tom Stellard | d745837 | 2013-06-07 20:52:05 +0000 | [diff] [blame] | 173 | store i32 0, i32* %a.x.ptr |
| 174 | store i32 1, i32* %a.y.ptr |
| 175 | store i32 2, i32* %b.x.ptr |
| 176 | store i32 3, i32* %b.y.ptr |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 177 | %a.indirect.ptr = getelementptr %struct.point, %struct.point* %a, i32 0, i32 0 |
| 178 | %b.indirect.ptr = getelementptr %struct.point, %struct.point* %b, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 179 | %a.indirect = load i32, i32* %a.indirect.ptr |
| 180 | %b.indirect = load i32, i32* %b.indirect.ptr |
Tom Stellard | d745837 | 2013-06-07 20:52:05 +0000 | [diff] [blame] | 181 | %0 = add i32 %a.indirect, %b.indirect |
| 182 | store i32 %0, i32 addrspace(1)* %out |
| 183 | ret void |
| 184 | } |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 185 | |
| 186 | ; Test direct access of a private array inside a loop. The private array |
| 187 | ; loads and stores should be lowered to copies, so there shouldn't be any |
| 188 | ; MOVA instructions. |
| 189 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 190 | ; FUNC-LABEL: {{^}}direct_loop: |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 191 | ; R600-NOT: MOVA_INT |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 192 | ; SI-NOT: v_movrel |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 193 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 194 | define amdgpu_kernel void @direct_loop(i32 addrspace(1)* %out, i32 addrspace(1)* %in) #0 { |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 195 | entry: |
| 196 | %prv_array_const = alloca [2 x i32] |
| 197 | %prv_array = alloca [2 x i32] |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 198 | %a = load i32, i32 addrspace(1)* %in |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 199 | %b_src_ptr = getelementptr inbounds i32, i32 addrspace(1)* %in, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 200 | %b = load i32, i32 addrspace(1)* %b_src_ptr |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 201 | %a_dst_ptr = getelementptr inbounds [2 x i32], [2 x i32]* %prv_array_const, i32 0, i32 0 |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 202 | store i32 %a, i32* %a_dst_ptr |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 203 | %b_dst_ptr = getelementptr inbounds [2 x i32], [2 x i32]* %prv_array_const, i32 0, i32 1 |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 204 | store i32 %b, i32* %b_dst_ptr |
| 205 | br label %for.body |
| 206 | |
| 207 | for.body: |
| 208 | %inc = phi i32 [0, %entry], [%count, %for.body] |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 209 | %x_ptr = getelementptr inbounds [2 x i32], [2 x i32]* %prv_array_const, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 210 | %x = load i32, i32* %x_ptr |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 211 | %y_ptr = getelementptr inbounds [2 x i32], [2 x i32]* %prv_array, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 212 | %y = load i32, i32* %y_ptr |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 213 | %xy = add i32 %x, %y |
| 214 | store i32 %xy, i32* %y_ptr |
| 215 | %count = add i32 %inc, 1 |
| 216 | %done = icmp eq i32 %count, 4095 |
| 217 | br i1 %done, label %for.end, label %for.body |
| 218 | |
| 219 | for.end: |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 220 | %value_ptr = getelementptr inbounds [2 x i32], [2 x i32]* %prv_array, i32 0, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 221 | %value = load i32, i32* %value_ptr |
Tom Stellard | 26a3b67 | 2013-10-22 18:19:10 +0000 | [diff] [blame] | 222 | store i32 %value, i32 addrspace(1)* %out |
| 223 | ret void |
| 224 | } |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 225 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 226 | ; FUNC-LABEL: {{^}}short_array: |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 227 | |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 228 | ; R600: MOVA_INT |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 229 | |
Matt Arsenault | 707780b | 2017-02-22 21:05:25 +0000 | [diff] [blame] | 230 | ; SI-ALLOCA-DAG: buffer_store_short v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:6 ; encoding: [0x06,0x00,0x68,0xe0 |
| 231 | ; SI-ALLOCA-DAG: buffer_store_short v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4 ; encoding: [0x04,0x00,0x68,0xe0 |
Bjorn Pettersson | 1255944 | 2016-10-05 17:40:27 +0000 | [diff] [blame] | 232 | ; Loaded value is 0 or 1, so sext will become zext, so we get buffer_load_ushort instead of buffer_load_sshort. |
Matt Arsenault | 3aef809 | 2017-01-23 23:09:58 +0000 | [diff] [blame] | 233 | ; SI-ALLOCA: buffer_load_sshort v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} |
| 234 | |
| 235 | ; SI-PROMOTE: s_load_dword [[IDX:s[0-9]+]] |
| 236 | ; SI-PROMOTE: s_lshl_b32 [[SCALED_IDX:s[0-9]+]], [[IDX]], 16 |
| 237 | ; SI-PROMOTE: v_bfe_u32 v{{[0-9]+}}, v{{[0-9]+}}, [[SCALED_IDX]], 16 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 238 | define amdgpu_kernel void @short_array(i32 addrspace(1)* %out, i32 %index) #0 { |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 239 | entry: |
| 240 | %0 = alloca [2 x i16] |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 241 | %1 = getelementptr inbounds [2 x i16], [2 x i16]* %0, i32 0, i32 0 |
| 242 | %2 = getelementptr inbounds [2 x i16], [2 x i16]* %0, i32 0, i32 1 |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 243 | store i16 0, i16* %1 |
| 244 | store i16 1, i16* %2 |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 245 | %3 = getelementptr inbounds [2 x i16], [2 x i16]* %0, i32 0, i32 %index |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 246 | %4 = load i16, i16* %3 |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 247 | %5 = sext i16 %4 to i32 |
| 248 | store i32 %5, i32 addrspace(1)* %out |
| 249 | ret void |
| 250 | } |
| 251 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 252 | ; FUNC-LABEL: {{^}}char_array: |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 253 | |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 254 | ; R600: MOVA_INT |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 255 | |
Matt Arsenault | 707780b | 2017-02-22 21:05:25 +0000 | [diff] [blame] | 256 | ; SI-PROMOTE-DAG: buffer_store_byte v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4 ; encoding: |
| 257 | ; SI-PROMOTE-DAG: buffer_store_byte v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:5 ; encoding: |
Matt Arsenault | 39787bd | 2016-10-26 15:08:16 +0000 | [diff] [blame] | 258 | |
Matt Arsenault | 707780b | 2017-02-22 21:05:25 +0000 | [diff] [blame] | 259 | ; SI-ALLOCA-DAG: buffer_store_byte v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4 ; encoding: [0x04,0x00,0x60,0xe0 |
| 260 | ; SI-ALLOCA-DAG: buffer_store_byte v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:5 ; encoding: [0x05,0x00,0x60,0xe0 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 261 | define amdgpu_kernel void @char_array(i32 addrspace(1)* %out, i32 %index) #0 { |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 262 | entry: |
| 263 | %0 = alloca [2 x i8] |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 264 | %1 = getelementptr inbounds [2 x i8], [2 x i8]* %0, i32 0, i32 0 |
| 265 | %2 = getelementptr inbounds [2 x i8], [2 x i8]* %0, i32 0, i32 1 |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 266 | store i8 0, i8* %1 |
| 267 | store i8 1, i8* %2 |
Matt Arsenault | de42081 | 2016-02-02 21:16:12 +0000 | [diff] [blame] | 268 | %3 = getelementptr inbounds [2 x i8], [2 x i8]* %0, i32 0, i32 %index |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 269 | %4 = load i8, i8* %3 |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 270 | %5 = sext i8 %4 to i32 |
| 271 | store i32 %5, i32 addrspace(1)* %out |
| 272 | ret void |
Tom Stellard | e937360 | 2014-01-22 19:24:14 +0000 | [diff] [blame] | 273 | } |
Tom Stellard | 27982b1 | 2014-01-22 19:24:19 +0000 | [diff] [blame] | 274 | |
Tom Stellard | 598f394 | 2014-01-22 19:24:23 +0000 | [diff] [blame] | 275 | ; Test that two stack objects are not stored in the same register |
| 276 | ; The second stack object should be in T3.X |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 277 | ; FUNC-LABEL: {{^}}no_overlap: |
Matt Arsenault | 39787bd | 2016-10-26 15:08:16 +0000 | [diff] [blame] | 278 | ; R600-CHECK: MOV |
| 279 | ; R600-CHECK: [[CHAN:[XYZW]]]+ |
Matt Arsenault | d0b6f3e | 2014-07-13 02:18:06 +0000 | [diff] [blame] | 280 | ; R600-NOT: [[CHAN]]+ |
Nicolai Haehnle | 2857dc3 | 2016-12-08 14:08:02 +0000 | [diff] [blame] | 281 | ; |
| 282 | ; A total of 5 bytes should be allocated and used. |
| 283 | ; SI: buffer_store_byte v{{[0-9]+}}, off, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offset:4 ; |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 284 | define amdgpu_kernel void @no_overlap(i32 addrspace(1)* %out, i32 %in) #0 { |
Tom Stellard | 598f394 | 2014-01-22 19:24:23 +0000 | [diff] [blame] | 285 | entry: |
| 286 | %0 = alloca [3 x i8], align 1 |
| 287 | %1 = alloca [2 x i8], align 1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 288 | %2 = getelementptr [3 x i8], [3 x i8]* %0, i32 0, i32 0 |
| 289 | %3 = getelementptr [3 x i8], [3 x i8]* %0, i32 0, i32 1 |
| 290 | %4 = getelementptr [3 x i8], [3 x i8]* %0, i32 0, i32 2 |
| 291 | %5 = getelementptr [2 x i8], [2 x i8]* %1, i32 0, i32 0 |
| 292 | %6 = getelementptr [2 x i8], [2 x i8]* %1, i32 0, i32 1 |
Tom Stellard | 598f394 | 2014-01-22 19:24:23 +0000 | [diff] [blame] | 293 | store i8 0, i8* %2 |
| 294 | store i8 1, i8* %3 |
| 295 | store i8 2, i8* %4 |
| 296 | store i8 1, i8* %5 |
| 297 | store i8 0, i8* %6 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 298 | %7 = getelementptr [3 x i8], [3 x i8]* %0, i32 0, i32 %in |
| 299 | %8 = getelementptr [2 x i8], [2 x i8]* %1, i32 0, i32 %in |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 300 | %9 = load i8, i8* %7 |
| 301 | %10 = load i8, i8* %8 |
Tom Stellard | 598f394 | 2014-01-22 19:24:23 +0000 | [diff] [blame] | 302 | %11 = add i8 %9, %10 |
| 303 | %12 = sext i8 %11 to i32 |
| 304 | store i32 %12, i32 addrspace(1)* %out |
| 305 | ret void |
| 306 | } |
| 307 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 308 | define amdgpu_kernel void @char_array_array(i32 addrspace(1)* %out, i32 %index) #0 { |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 309 | entry: |
| 310 | %alloca = alloca [2 x [2 x i8]] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 311 | %gep0 = getelementptr [2 x [2 x i8]], [2 x [2 x i8]]* %alloca, i32 0, i32 0, i32 0 |
| 312 | %gep1 = getelementptr [2 x [2 x i8]], [2 x [2 x i8]]* %alloca, i32 0, i32 0, i32 1 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 313 | store i8 0, i8* %gep0 |
| 314 | store i8 1, i8* %gep1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 315 | %gep2 = getelementptr [2 x [2 x i8]], [2 x [2 x i8]]* %alloca, i32 0, i32 0, i32 %index |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 316 | %load = load i8, i8* %gep2 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 317 | %sext = sext i8 %load to i32 |
| 318 | store i32 %sext, i32 addrspace(1)* %out |
| 319 | ret void |
| 320 | } |
Tom Stellard | 598f394 | 2014-01-22 19:24:23 +0000 | [diff] [blame] | 321 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 322 | define amdgpu_kernel void @i32_array_array(i32 addrspace(1)* %out, i32 %index) #0 { |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 323 | entry: |
| 324 | %alloca = alloca [2 x [2 x i32]] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 325 | %gep0 = getelementptr [2 x [2 x i32]], [2 x [2 x i32]]* %alloca, i32 0, i32 0, i32 0 |
| 326 | %gep1 = getelementptr [2 x [2 x i32]], [2 x [2 x i32]]* %alloca, i32 0, i32 0, i32 1 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 327 | store i32 0, i32* %gep0 |
| 328 | store i32 1, i32* %gep1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 329 | %gep2 = getelementptr [2 x [2 x i32]], [2 x [2 x i32]]* %alloca, i32 0, i32 0, i32 %index |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 330 | %load = load i32, i32* %gep2 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 331 | store i32 %load, i32 addrspace(1)* %out |
| 332 | ret void |
| 333 | } |
Tom Stellard | 598f394 | 2014-01-22 19:24:23 +0000 | [diff] [blame] | 334 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 335 | define amdgpu_kernel void @i64_array_array(i64 addrspace(1)* %out, i32 %index) #0 { |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 336 | entry: |
| 337 | %alloca = alloca [2 x [2 x i64]] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 338 | %gep0 = getelementptr [2 x [2 x i64]], [2 x [2 x i64]]* %alloca, i32 0, i32 0, i32 0 |
| 339 | %gep1 = getelementptr [2 x [2 x i64]], [2 x [2 x i64]]* %alloca, i32 0, i32 0, i32 1 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 340 | store i64 0, i64* %gep0 |
| 341 | store i64 1, i64* %gep1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 342 | %gep2 = getelementptr [2 x [2 x i64]], [2 x [2 x i64]]* %alloca, i32 0, i32 0, i32 %index |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 343 | %load = load i64, i64* %gep2 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 344 | store i64 %load, i64 addrspace(1)* %out |
| 345 | ret void |
| 346 | } |
| 347 | |
| 348 | %struct.pair32 = type { i32, i32 } |
| 349 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 350 | define amdgpu_kernel void @struct_array_array(i32 addrspace(1)* %out, i32 %index) #0 { |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 351 | entry: |
| 352 | %alloca = alloca [2 x [2 x %struct.pair32]] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 353 | %gep0 = getelementptr [2 x [2 x %struct.pair32]], [2 x [2 x %struct.pair32]]* %alloca, i32 0, i32 0, i32 0, i32 1 |
| 354 | %gep1 = getelementptr [2 x [2 x %struct.pair32]], [2 x [2 x %struct.pair32]]* %alloca, i32 0, i32 0, i32 1, i32 1 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 355 | store i32 0, i32* %gep0 |
| 356 | store i32 1, i32* %gep1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 357 | %gep2 = getelementptr [2 x [2 x %struct.pair32]], [2 x [2 x %struct.pair32]]* %alloca, i32 0, i32 0, i32 %index, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 358 | %load = load i32, i32* %gep2 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 359 | store i32 %load, i32 addrspace(1)* %out |
| 360 | ret void |
| 361 | } |
| 362 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 363 | define amdgpu_kernel void @struct_pair32_array(i32 addrspace(1)* %out, i32 %index) #0 { |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 364 | entry: |
| 365 | %alloca = alloca [2 x %struct.pair32] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 366 | %gep0 = getelementptr [2 x %struct.pair32], [2 x %struct.pair32]* %alloca, i32 0, i32 0, i32 1 |
| 367 | %gep1 = getelementptr [2 x %struct.pair32], [2 x %struct.pair32]* %alloca, i32 0, i32 1, i32 0 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 368 | store i32 0, i32* %gep0 |
| 369 | store i32 1, i32* %gep1 |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 370 | %gep2 = getelementptr [2 x %struct.pair32], [2 x %struct.pair32]* %alloca, i32 0, i32 %index, i32 0 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 371 | %load = load i32, i32* %gep2 |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 372 | store i32 %load, i32 addrspace(1)* %out |
| 373 | ret void |
Matt Arsenault | 6995dd9 | 2014-06-27 03:55:55 +0000 | [diff] [blame] | 374 | } |
Matt Arsenault | 642d2e7 | 2014-06-27 16:52:49 +0000 | [diff] [blame] | 375 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 376 | define amdgpu_kernel void @select_private(i32 addrspace(1)* %out, i32 %in) nounwind { |
Matt Arsenault | 642d2e7 | 2014-06-27 16:52:49 +0000 | [diff] [blame] | 377 | entry: |
| 378 | %tmp = alloca [2 x i32] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 379 | %tmp1 = getelementptr [2 x i32], [2 x i32]* %tmp, i32 0, i32 0 |
| 380 | %tmp2 = getelementptr [2 x i32], [2 x i32]* %tmp, i32 0, i32 1 |
Matt Arsenault | 642d2e7 | 2014-06-27 16:52:49 +0000 | [diff] [blame] | 381 | store i32 0, i32* %tmp1 |
| 382 | store i32 1, i32* %tmp2 |
| 383 | %cmp = icmp eq i32 %in, 0 |
| 384 | %sel = select i1 %cmp, i32* %tmp1, i32* %tmp2 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 385 | %load = load i32, i32* %sel |
Matt Arsenault | 642d2e7 | 2014-06-27 16:52:49 +0000 | [diff] [blame] | 386 | store i32 %load, i32 addrspace(1)* %out |
| 387 | ret void |
| 388 | } |
| 389 | |
Tom Stellard | 5b2927f | 2014-10-31 20:52:04 +0000 | [diff] [blame] | 390 | ; AMDGPUPromoteAlloca does not know how to handle ptrtoint. When it |
| 391 | ; finds one, it should stop trying to promote. |
| 392 | |
| 393 | ; FUNC-LABEL: ptrtoint: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 394 | ; SI-NOT: ds_write |
| 395 | ; SI: buffer_store_dword v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offen |
Matt Arsenault | cb38a6b | 2016-03-21 18:02:18 +0000 | [diff] [blame] | 396 | ; SI: buffer_load_dword v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+:[0-9]+}}], s{{[0-9]+}} offen offset:5 ; |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 397 | define amdgpu_kernel void @ptrtoint(i32 addrspace(1)* %out, i32 %a, i32 %b) #0 { |
Tom Stellard | 5b2927f | 2014-10-31 20:52:04 +0000 | [diff] [blame] | 398 | %alloca = alloca [16 x i32] |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 399 | %tmp0 = getelementptr [16 x i32], [16 x i32]* %alloca, i32 0, i32 %a |
Tom Stellard | 5b2927f | 2014-10-31 20:52:04 +0000 | [diff] [blame] | 400 | store i32 5, i32* %tmp0 |
| 401 | %tmp1 = ptrtoint [16 x i32]* %alloca to i32 |
| 402 | %tmp2 = add i32 %tmp1, 5 |
| 403 | %tmp3 = inttoptr i32 %tmp2 to i32* |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 404 | %tmp4 = getelementptr i32, i32* %tmp3, i32 %b |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 405 | %tmp5 = load i32, i32* %tmp4 |
Tom Stellard | 5b2927f | 2014-10-31 20:52:04 +0000 | [diff] [blame] | 406 | store i32 %tmp5, i32 addrspace(1)* %out |
| 407 | ret void |
| 408 | } |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 409 | |
Matt Arsenault | c438ef5 | 2016-05-18 23:20:24 +0000 | [diff] [blame] | 410 | ; OPT-LABEL: @pointer_typed_alloca( |
| 411 | ; OPT: getelementptr inbounds [256 x i32 addrspace(1)*], [256 x i32 addrspace(1)*] addrspace(3)* @pointer_typed_alloca.A.addr, i32 0, i32 %{{[0-9]+}} |
| 412 | ; OPT: load i32 addrspace(1)*, i32 addrspace(1)* addrspace(3)* %{{[0-9]+}}, align 4 |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 413 | define amdgpu_kernel void @pointer_typed_alloca(i32 addrspace(1)* %A) { |
Matt Arsenault | c438ef5 | 2016-05-18 23:20:24 +0000 | [diff] [blame] | 414 | entry: |
| 415 | %A.addr = alloca i32 addrspace(1)*, align 4 |
| 416 | store i32 addrspace(1)* %A, i32 addrspace(1)** %A.addr, align 4 |
| 417 | %ld0 = load i32 addrspace(1)*, i32 addrspace(1)** %A.addr, align 4 |
| 418 | %arrayidx = getelementptr inbounds i32, i32 addrspace(1)* %ld0, i32 0 |
| 419 | store i32 1, i32 addrspace(1)* %arrayidx, align 4 |
| 420 | %ld1 = load i32 addrspace(1)*, i32 addrspace(1)** %A.addr, align 4 |
| 421 | %arrayidx1 = getelementptr inbounds i32, i32 addrspace(1)* %ld1, i32 1 |
| 422 | store i32 2, i32 addrspace(1)* %arrayidx1, align 4 |
| 423 | %ld2 = load i32 addrspace(1)*, i32 addrspace(1)** %A.addr, align 4 |
| 424 | %arrayidx2 = getelementptr inbounds i32, i32 addrspace(1)* %ld2, i32 2 |
| 425 | store i32 3, i32 addrspace(1)* %arrayidx2, align 4 |
| 426 | ret void |
| 427 | } |
| 428 | |
Jan Vesely | 687ca8d | 2016-05-16 23:56:32 +0000 | [diff] [blame] | 429 | ; FUNC-LABEL: v16i32_stack: |
| 430 | |
| 431 | ; R600: MOVA_INT |
| 432 | ; R600: MOVA_INT |
| 433 | ; R600: MOVA_INT |
| 434 | ; R600: MOVA_INT |
| 435 | ; R600: MOVA_INT |
| 436 | ; R600: MOVA_INT |
| 437 | ; R600: MOVA_INT |
| 438 | ; R600: MOVA_INT |
| 439 | ; R600: MOVA_INT |
| 440 | ; R600: MOVA_INT |
| 441 | ; R600: MOVA_INT |
| 442 | ; R600: MOVA_INT |
| 443 | ; R600: MOVA_INT |
| 444 | ; R600: MOVA_INT |
| 445 | ; R600: MOVA_INT |
| 446 | ; R600: MOVA_INT |
| 447 | |
| 448 | ; SI: buffer_load_dword |
| 449 | ; SI: buffer_load_dword |
| 450 | ; SI: buffer_load_dword |
| 451 | ; SI: buffer_load_dword |
| 452 | ; SI: buffer_load_dword |
| 453 | ; SI: buffer_load_dword |
| 454 | ; SI: buffer_load_dword |
| 455 | ; SI: buffer_load_dword |
| 456 | ; SI: buffer_load_dword |
| 457 | ; SI: buffer_load_dword |
| 458 | ; SI: buffer_load_dword |
| 459 | ; SI: buffer_load_dword |
| 460 | ; SI: buffer_load_dword |
| 461 | ; SI: buffer_load_dword |
| 462 | ; SI: buffer_load_dword |
| 463 | ; SI: buffer_load_dword |
| 464 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 465 | define amdgpu_kernel void @v16i32_stack(<16 x i32> addrspace(1)* %out, i32 %a) { |
Jan Vesely | 687ca8d | 2016-05-16 23:56:32 +0000 | [diff] [blame] | 466 | %alloca = alloca [2 x <16 x i32>] |
| 467 | %tmp0 = getelementptr [2 x <16 x i32>], [2 x <16 x i32>]* %alloca, i32 0, i32 %a |
| 468 | %tmp5 = load <16 x i32>, <16 x i32>* %tmp0 |
| 469 | store <16 x i32> %tmp5, <16 x i32> addrspace(1)* %out |
| 470 | ret void |
| 471 | } |
| 472 | |
| 473 | ; FUNC-LABEL: v16float_stack: |
| 474 | |
| 475 | ; R600: MOVA_INT |
| 476 | ; R600: MOVA_INT |
| 477 | ; R600: MOVA_INT |
| 478 | ; R600: MOVA_INT |
| 479 | ; R600: MOVA_INT |
| 480 | ; R600: MOVA_INT |
| 481 | ; R600: MOVA_INT |
| 482 | ; R600: MOVA_INT |
| 483 | ; R600: MOVA_INT |
| 484 | ; R600: MOVA_INT |
| 485 | ; R600: MOVA_INT |
| 486 | ; R600: MOVA_INT |
| 487 | ; R600: MOVA_INT |
| 488 | ; R600: MOVA_INT |
| 489 | ; R600: MOVA_INT |
| 490 | ; R600: MOVA_INT |
| 491 | |
| 492 | ; SI: buffer_load_dword |
| 493 | ; SI: buffer_load_dword |
| 494 | ; SI: buffer_load_dword |
| 495 | ; SI: buffer_load_dword |
| 496 | ; SI: buffer_load_dword |
| 497 | ; SI: buffer_load_dword |
| 498 | ; SI: buffer_load_dword |
| 499 | ; SI: buffer_load_dword |
| 500 | ; SI: buffer_load_dword |
| 501 | ; SI: buffer_load_dword |
| 502 | ; SI: buffer_load_dword |
| 503 | ; SI: buffer_load_dword |
| 504 | ; SI: buffer_load_dword |
| 505 | ; SI: buffer_load_dword |
| 506 | ; SI: buffer_load_dword |
| 507 | ; SI: buffer_load_dword |
| 508 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 509 | define amdgpu_kernel void @v16float_stack(<16 x float> addrspace(1)* %out, i32 %a) { |
Jan Vesely | 687ca8d | 2016-05-16 23:56:32 +0000 | [diff] [blame] | 510 | %alloca = alloca [2 x <16 x float>] |
| 511 | %tmp0 = getelementptr [2 x <16 x float>], [2 x <16 x float>]* %alloca, i32 0, i32 %a |
| 512 | %tmp5 = load <16 x float>, <16 x float>* %tmp0 |
| 513 | store <16 x float> %tmp5, <16 x float> addrspace(1)* %out |
| 514 | ret void |
| 515 | } |
| 516 | |
| 517 | ; FUNC-LABEL: v2float_stack: |
| 518 | |
| 519 | ; R600: MOVA_INT |
| 520 | ; R600: MOVA_INT |
| 521 | |
| 522 | ; SI: buffer_load_dword |
| 523 | ; SI: buffer_load_dword |
| 524 | |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 525 | define amdgpu_kernel void @v2float_stack(<2 x float> addrspace(1)* %out, i32 %a) { |
Jan Vesely | 687ca8d | 2016-05-16 23:56:32 +0000 | [diff] [blame] | 526 | %alloca = alloca [16 x <2 x float>] |
| 527 | %tmp0 = getelementptr [16 x <2 x float>], [16 x <2 x float>]* %alloca, i32 0, i32 %a |
| 528 | %tmp5 = load <2 x float>, <2 x float>* %tmp0 |
| 529 | store <2 x float> %tmp5, <2 x float> addrspace(1)* %out |
| 530 | ret void |
| 531 | } |
| 532 | |
Matt Arsenault | efb2454 | 2016-07-18 18:34:53 +0000 | [diff] [blame] | 533 | ; OPT-LABEL: @direct_alloca_read_0xi32( |
| 534 | ; OPT: store [0 x i32] undef, [0 x i32] addrspace(3)* |
| 535 | ; OPT: load [0 x i32], [0 x i32] addrspace(3)* |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 536 | define amdgpu_kernel void @direct_alloca_read_0xi32([0 x i32] addrspace(1)* %out, i32 %index) { |
Matt Arsenault | efb2454 | 2016-07-18 18:34:53 +0000 | [diff] [blame] | 537 | entry: |
| 538 | %tmp = alloca [0 x i32] |
| 539 | store [0 x i32] [], [0 x i32]* %tmp |
| 540 | %load = load [0 x i32], [0 x i32]* %tmp |
| 541 | store [0 x i32] %load, [0 x i32] addrspace(1)* %out |
| 542 | ret void |
| 543 | } |
| 544 | |
| 545 | ; OPT-LABEL: @direct_alloca_read_1xi32( |
| 546 | ; OPT: store [1 x i32] zeroinitializer, [1 x i32] addrspace(3)* |
| 547 | ; OPT: load [1 x i32], [1 x i32] addrspace(3)* |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 548 | define amdgpu_kernel void @direct_alloca_read_1xi32([1 x i32] addrspace(1)* %out, i32 %index) { |
Matt Arsenault | efb2454 | 2016-07-18 18:34:53 +0000 | [diff] [blame] | 549 | entry: |
| 550 | %tmp = alloca [1 x i32] |
| 551 | store [1 x i32] [i32 0], [1 x i32]* %tmp |
| 552 | %load = load [1 x i32], [1 x i32]* %tmp |
| 553 | store [1 x i32] %load, [1 x i32] addrspace(1)* %out |
| 554 | ret void |
| 555 | } |
| 556 | |
Konstantin Zhuravlyov | 1d65026 | 2016-09-06 20:22:28 +0000 | [diff] [blame] | 557 | attributes #0 = { nounwind "amdgpu-waves-per-eu"="1,2" } |
Matt Arsenault | efb2454 | 2016-07-18 18:34:53 +0000 | [diff] [blame] | 558 | |
| 559 | ; HSAOPT: !0 = !{} |
| 560 | ; HSAOPT: !1 = !{i32 0, i32 2048} |
| 561 | |
| 562 | ; NOHSAOPT: !0 = !{i32 0, i32 2048} |