blob: fbf651277c7f72cbf51ddb3a4b66de27fcb08572 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000035#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000036using namespace llvm;
37
Aditya Nandakumar30531552014-11-13 21:29:21 +000038/// NOTE: The TargetMachine owns TLOF.
39TargetLowering::TargetLowering(const TargetMachine &tm)
40 : TargetLoweringBase(tm) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
Petar Jovanovic5b436222015-03-23 12:28:13 +000099 Entry.isSExt = shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
100 Entry.isZExt = !shouldSignExtendTypeInLibCall(Ops[i].getValueType(), isSigned);
Tim Northoverf1450d82013-01-09 13:18:15 +0000101 Args.push_back(Entry);
102 }
Ahmed Bougachae85a2d32015-03-26 22:46:58 +0000103 if (LC == RTLIB::UNKNOWN_LIBCALL)
104 report_fatal_error("Unsupported library call operation!");
Mehdi Amini44ede332015-07-09 02:09:04 +0000105 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC),
106 getPointerTy(DAG.getDataLayout()));
Tim Northoverf1450d82013-01-09 13:18:15 +0000107
108 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000109 TargetLowering::CallLoweringInfo CLI(DAG);
Petar Jovanovic5b436222015-03-23 12:28:13 +0000110 bool signExtend = shouldSignExtendTypeInLibCall(RetVT, isSigned);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000111 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +0000112 .setCallee(getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +0000113 .setNoReturn(doesNotReturn).setDiscardResult(!isReturnValueUsed)
Petar Jovanovic5b436222015-03-23 12:28:13 +0000114 .setSExtResult(signExtend).setZExtResult(!signExtend);
Michael Gottesman7a801722013-08-13 17:54:56 +0000115 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000116}
117
118
119/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
120/// shared among BR_CC, SELECT_CC, and SETCC handlers.
121void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
122 SDValue &NewLHS, SDValue &NewRHS,
123 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000124 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000125 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
126 && "Unsupported setcc type!");
127
128 // Expand into one or more soft-fp libcall(s).
129 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
130 switch (CCCode) {
131 case ISD::SETEQ:
132 case ISD::SETOEQ:
133 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
134 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
135 break;
136 case ISD::SETNE:
137 case ISD::SETUNE:
138 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
139 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
140 break;
141 case ISD::SETGE:
142 case ISD::SETOGE:
143 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
144 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
145 break;
146 case ISD::SETLT:
147 case ISD::SETOLT:
148 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
149 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
150 break;
151 case ISD::SETLE:
152 case ISD::SETOLE:
153 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
154 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
155 break;
156 case ISD::SETGT:
157 case ISD::SETOGT:
158 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
159 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
160 break;
161 case ISD::SETUO:
162 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
163 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
164 break;
165 case ISD::SETO:
166 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
167 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
168 break;
169 default:
170 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
171 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
172 switch (CCCode) {
173 case ISD::SETONE:
174 // SETONE = SETOLT | SETOGT
175 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
176 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
177 // Fallthrough
178 case ISD::SETUGT:
179 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
180 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
181 break;
182 case ISD::SETUGE:
183 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
184 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
185 break;
186 case ISD::SETULT:
187 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
188 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
189 break;
190 case ISD::SETULE:
191 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
192 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
193 break;
194 case ISD::SETUEQ:
195 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
196 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
197 break;
198 default: llvm_unreachable("Do not know how to soften this setcc!");
199 }
200 }
201
202 // Use the target specific return value for comparions lib calls.
203 EVT RetVT = getCmpLibcallReturnType();
204 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000205 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
206 dl).first;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000207 NewRHS = DAG.getConstant(0, dl, RetVT);
Tim Northoverf1450d82013-01-09 13:18:15 +0000208 CCCode = getCmpLibcallCC(LC1);
209 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000210 SDValue Tmp = DAG.getNode(
211 ISD::SETCC, dl,
212 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
213 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000214 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
215 dl).first;
Mehdi Amini44ede332015-07-09 02:09:04 +0000216 NewLHS = DAG.getNode(
217 ISD::SETCC, dl,
218 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), RetVT),
219 NewLHS, NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
Tim Northoverf1450d82013-01-09 13:18:15 +0000220 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
221 NewRHS = SDValue();
222 }
223}
224
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000225/// getJumpTableEncoding - Return the entry encoding for a jump table in the
226/// current function. The returned value is a member of the
227/// MachineJumpTableInfo::JTEntryKind enum.
228unsigned TargetLowering::getJumpTableEncoding() const {
229 // In non-pic modes, just use the address of a block.
230 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
231 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000232
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000233 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000234 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000235 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000236
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000237 // Otherwise, use a label difference.
238 return MachineJumpTableInfo::EK_LabelDifference32;
239}
240
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000241SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
242 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000243 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000244 unsigned JTEncoding = getJumpTableEncoding();
245
246 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
247 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Mehdi Amini44ede332015-07-09 02:09:04 +0000248 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(DAG.getDataLayout()));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000249
Evan Cheng797d56f2007-11-09 01:32:10 +0000250 return Table;
251}
252
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000253/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
254/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
255/// MCExpr.
256const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000257TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
258 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000259 // The normal PIC reloc base is the label at the start of the jump table.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000260 return MCSymbolRefExpr::create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000261}
262
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000263bool
264TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
265 // Assume that everything is safe in static mode.
266 if (getTargetMachine().getRelocationModel() == Reloc::Static)
267 return true;
268
269 // In dynamic-no-pic mode, assume that known defined values are safe.
270 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
Peter Collingbourne6a9d1772015-07-05 20:52:35 +0000271 GA && GA->getGlobal()->isStrongDefinitionForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000272 return true;
273
274 // Otherwise assume nothing is safe.
275 return false;
276}
277
Chris Lattneree1dadb2006-02-04 02:13:02 +0000278//===----------------------------------------------------------------------===//
279// Optimization Methods
280//===----------------------------------------------------------------------===//
281
Wesley Peck527da1b2010-11-23 03:31:01 +0000282/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000283/// specified instruction is a constant integer. If so, check to see if there
284/// are any bits set in the constant that are not demanded. If so, shrink the
285/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000286bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000287 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000288 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000289
Chris Lattner118ddba2006-02-26 23:36:02 +0000290 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000291 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000292 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000293 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000294 case ISD::AND:
295 case ISD::OR: {
296 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
297 if (!C) return false;
298
299 if (Op.getOpcode() == ISD::XOR &&
300 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
301 return false;
302
303 // if we can expand it to have all bits set, do it
304 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000305 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000306 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
307 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000308 C->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000309 dl, VT));
Bill Wendling6d271472009-03-04 00:18:06 +0000310 return CombineTo(Op, New);
311 }
312
Nate Begemandc7bba92006-02-03 22:24:05 +0000313 break;
314 }
Bill Wendling6d271472009-03-04 00:18:06 +0000315 }
316
Nate Begemandc7bba92006-02-03 22:24:05 +0000317 return false;
318}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000319
Dan Gohmanad3e5492009-04-08 00:15:30 +0000320/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
321/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
322/// cast, but it could be generalized for targets with other types of
323/// implicit widening casts.
324bool
325TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
326 unsigned BitWidth,
327 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000328 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000329 assert(Op.getNumOperands() == 2 &&
330 "ShrinkDemandedOp only supports binary operators!");
331 assert(Op.getNode()->getNumValues() == 1 &&
332 "ShrinkDemandedOp only supports nodes with one result!");
333
Hao Liu40914502014-05-29 09:19:07 +0000334 // Early return, as this function cannot handle vector types.
335 if (Op.getValueType().isVector())
336 return false;
337
Dan Gohmanad3e5492009-04-08 00:15:30 +0000338 // Don't do this if the node has another user, which may require the
339 // full value.
340 if (!Op.getNode()->hasOneUse())
341 return false;
342
343 // Search for the smallest integer type with free casts to and from
344 // Op's type. For expedience, just check power-of-2 integer types.
345 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000346 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
347 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000348 if (!isPowerOf2_32(SmallVTBits))
349 SmallVTBits = NextPowerOf2(SmallVTBits);
350 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000351 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000352 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
353 TLI.isZExtFree(SmallVT, Op.getValueType())) {
354 // We found a type with free casts.
355 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
356 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
357 Op.getNode()->getOperand(0)),
358 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
359 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000360 bool NeedZext = DemandedSize > SmallVTBits;
361 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
362 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000363 return CombineTo(Op, Z);
364 }
365 }
366 return false;
367}
368
Nate Begeman8a77efe2006-02-16 21:11:51 +0000369/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000370/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000371/// use this information to simplify Op, create a new simplified DAG node and
372/// return true, returning the original and new nodes in Old and New. Otherwise,
373/// analyze the expression and return a mask of KnownOne and KnownZero bits for
374/// the expression (used to simplify the caller). The KnownZero/One bits may
375/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000376bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000377 const APInt &DemandedMask,
378 APInt &KnownZero,
379 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000380 TargetLoweringOpt &TLO,
381 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000382 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000383 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000384 "Mask size mismatches value type size!");
385 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000386 SDLoc dl(Op);
Mehdi Amini9639d652015-07-09 02:09:20 +0000387 auto &DL = TLO.DAG.getDataLayout();
Chris Lattner0184f882007-05-17 18:19:23 +0000388
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000389 // Don't know anything.
390 KnownZero = KnownOne = APInt(BitWidth, 0);
391
Nate Begeman8a77efe2006-02-16 21:11:51 +0000392 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000394 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000395 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000396 // simplify things downstream.
Jay Foada0653a32014-05-14 21:14:37 +0000397 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000398 return false;
399 }
400 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000401 // just set the NewMask to all bits.
402 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000403 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000404 // Not demanding any bits from Op.
405 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000406 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000407 return false;
408 } else if (Depth == 6) { // Limit search depth.
409 return false;
410 }
411
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000412 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000413 switch (Op.getOpcode()) {
414 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000415 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000416 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
417 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000418 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000419 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000420 // If the RHS is a constant, check to see if the LHS would be zero without
421 // using the bits from the RHS. Below, we use knowledge about the RHS to
422 // simplify the LHS, here we're using information from the LHS to simplify
423 // the RHS.
424 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000425 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000426 // Do not increment Depth here; that can cause an infinite loop.
Jay Foada0653a32014-05-14 21:14:37 +0000427 TLO.DAG.computeKnownBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000428 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000429 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000430 return TLO.CombineTo(Op, Op.getOperand(0));
431 // If any of the set bits in the RHS are known zero on the LHS, shrink
432 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000433 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000434 return true;
435 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000436
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000437 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000438 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000439 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000440 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000441 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000442 KnownZero2, KnownOne2, TLO, Depth+1))
443 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000444 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
445
Nate Begeman8a77efe2006-02-16 21:11:51 +0000446 // If all of the demanded bits are known one on one side, return the other.
447 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000448 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000449 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000450 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000451 return TLO.CombineTo(Op, Op.getOperand(1));
452 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000453 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000454 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, dl, Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000455 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000456 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000457 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000458 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000459 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000460 return true;
461
Nate Begeman8a77efe2006-02-16 21:11:51 +0000462 // Output known-1 bits are only known if set in both the LHS & RHS.
463 KnownOne &= KnownOne2;
464 // Output known-0 are known to be clear if zero in either the LHS | RHS.
465 KnownZero |= KnownZero2;
466 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000467 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000468 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000469 KnownOne, TLO, Depth+1))
470 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000471 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000472 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000473 KnownZero2, KnownOne2, TLO, Depth+1))
474 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000475 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
476
Nate Begeman8a77efe2006-02-16 21:11:51 +0000477 // If all of the demanded bits are known zero on one side, return the other.
478 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000479 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000480 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000481 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000482 return TLO.CombineTo(Op, Op.getOperand(1));
483 // If all of the potentially set bits on one side are known to be set on
484 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000485 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000486 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000487 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000488 return TLO.CombineTo(Op, Op.getOperand(1));
489 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000490 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000491 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000492 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000493 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000494 return true;
495
Nate Begeman8a77efe2006-02-16 21:11:51 +0000496 // Output known-0 bits are only known if clear in both the LHS & RHS.
497 KnownZero &= KnownZero2;
498 // Output known-1 are known to be set if set in either the LHS | RHS.
499 KnownOne |= KnownOne2;
500 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000501 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000502 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000503 KnownOne, TLO, Depth+1))
504 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000505 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000506 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000507 KnownOne2, TLO, Depth+1))
508 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000509 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
510
Nate Begeman8a77efe2006-02-16 21:11:51 +0000511 // If all of the demanded bits are known zero on one side, return the other.
512 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000513 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000514 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000515 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000516 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000517 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000518 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000519 return true;
520
Chris Lattner5d5916b2006-11-27 21:50:02 +0000521 // If all of the unknown bits are known to be zero on one side or the other
522 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000523 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000524 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000525 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000526 Op.getOperand(0),
527 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000528
Nate Begeman8a77efe2006-02-16 21:11:51 +0000529 // Output known-0 bits are known if clear or set in both the LHS & RHS.
530 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
531 // Output known-1 are known to be set if set in only one of the LHS, RHS.
532 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000533
Nate Begeman8a77efe2006-02-16 21:11:51 +0000534 // If all of the demanded bits on one side are known, and all of the set
535 // bits on that side are also known to be set on the other side, turn this
536 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000537 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000538 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000539 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000540 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000541 EVT VT = Op.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000542 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000543 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000544 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000545 }
546 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000547
Nate Begeman8a77efe2006-02-16 21:11:51 +0000548 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000549 // for XOR, we prefer to force bits to 1 if they will make a -1.
550 // if we can't force bits, try to shrink constant
551 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
552 APInt Expanded = C->getAPIntValue() | (~NewMask);
553 // if we can expand it to have all bits set, do it
554 if (Expanded.isAllOnesValue()) {
555 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000556 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000557 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000558 TLO.DAG.getConstant(Expanded, dl, VT));
Torok Edwin613d7af2008-04-06 21:23:02 +0000559 return TLO.CombineTo(Op, New);
560 }
561 // if it already has all the bits set, nothing to change
562 // but don't shrink either!
563 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
564 return true;
565 }
566 }
567
Nate Begeman8a77efe2006-02-16 21:11:51 +0000568 KnownZero = KnownZeroOut;
569 KnownOne = KnownOneOut;
570 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000571 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000572 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000573 KnownOne, TLO, Depth+1))
574 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000575 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000576 KnownOne2, TLO, Depth+1))
577 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000578 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
579 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
580
Nate Begeman8a77efe2006-02-16 21:11:51 +0000581 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000582 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000583 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000584
Nate Begeman8a77efe2006-02-16 21:11:51 +0000585 // Only known if known in both the LHS and RHS.
586 KnownOne &= KnownOne2;
587 KnownZero &= KnownZero2;
588 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000589 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000590 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000591 KnownOne, TLO, Depth+1))
592 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000593 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000594 KnownOne2, TLO, Depth+1))
595 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000596 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
597 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
598
Chris Lattner118ddba2006-02-26 23:36:02 +0000599 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000600 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000601 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000602
Chris Lattner118ddba2006-02-26 23:36:02 +0000603 // Only known if known in both the LHS and RHS.
604 KnownOne &= KnownOne2;
605 KnownZero &= KnownZero2;
606 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000607 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000608 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000609 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000610 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000611
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000612 // If the shift count is an invalid immediate, don't do anything.
613 if (ShAmt >= BitWidth)
614 break;
615
Chris Lattner9a861a82007-04-17 21:14:16 +0000616 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
617 // single shift. We can do this if the bottom bits (which are shifted
618 // out) are never demanded.
619 if (InOp.getOpcode() == ISD::SRL &&
620 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000621 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000622 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000623 unsigned Opc = ISD::SHL;
624 int Diff = ShAmt-C1;
625 if (Diff < 0) {
626 Diff = -Diff;
627 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000628 }
629
630 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000631 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000632 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000633 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000634 InOp.getOperand(0), NewSA));
635 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000636 }
637
Dan Gohman08186842010-07-23 18:03:30 +0000638 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000639 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000640 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000641
642 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
643 // are not demanded. This will likely allow the anyext to be folded away.
644 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
645 SDValue InnerOp = InOp.getNode()->getOperand(0);
646 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000647 unsigned InnerBits = InnerVT.getSizeInBits();
648 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000649 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +0000650 EVT ShTy = getShiftAmountTy(InnerVT, DL);
Dan Gohman55e24462010-07-23 21:08:12 +0000651 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
652 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000653 SDValue NarrowShl =
654 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000655 TLO.DAG.getConstant(ShAmt, dl, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000656 return
657 TLO.CombineTo(Op,
658 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
659 NarrowShl));
660 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000661 // Repeat the SHL optimization above in cases where an extension
662 // intervenes: (shl (anyext (shr x, c1)), c2) to
663 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
664 // aren't demanded (as above) and that the shifted upper c1 bits of
665 // x aren't demanded.
666 if (InOp.hasOneUse() &&
667 InnerOp.getOpcode() == ISD::SRL &&
668 InnerOp.hasOneUse() &&
669 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
670 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
671 ->getZExtValue();
672 if (InnerShAmt < ShAmt &&
673 InnerShAmt < InnerBits &&
674 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
675 NewMask.trunc(ShAmt) == 0) {
676 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000677 TLO.DAG.getConstant(ShAmt - InnerShAmt, dl,
Richard Sandiford374a0e52013-10-16 10:26:19 +0000678 Op.getOperand(1).getValueType());
679 EVT VT = Op.getValueType();
680 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
681 InnerOp.getOperand(0));
682 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
683 NewExt, NewSA));
684 }
685 }
Dan Gohman08186842010-07-23 18:03:30 +0000686 }
687
Dan Gohmaneffb8942008-09-12 16:56:44 +0000688 KnownZero <<= SA->getZExtValue();
689 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000690 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000691 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000692 }
693 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000694 case ISD::SRL:
695 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000696 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000697 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000698 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000699 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000700
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000701 // If the shift count is an invalid immediate, don't do anything.
702 if (ShAmt >= BitWidth)
703 break;
704
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000705 APInt InDemandedMask = (NewMask << ShAmt);
706
707 // If the shift is exact, then it does demand the low bits (and knows that
708 // they are zero).
709 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
710 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
711
Chris Lattner9a861a82007-04-17 21:14:16 +0000712 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
713 // single shift. We can do this if the top bits (which are shifted out)
714 // are never demanded.
715 if (InOp.getOpcode() == ISD::SHL &&
716 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000717 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000718 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000719 unsigned Opc = ISD::SRL;
720 int Diff = ShAmt-C1;
721 if (Diff < 0) {
722 Diff = -Diff;
723 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000724 }
725
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000726 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000727 TLO.DAG.getConstant(Diff, dl, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000728 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000729 InOp.getOperand(0), NewSA));
730 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000731 }
732
Nate Begeman8a77efe2006-02-16 21:11:51 +0000733 // Compute the new bits that are at the top now.
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000734 if (SimplifyDemandedBits(InOp, InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000735 KnownZero, KnownOne, TLO, Depth+1))
736 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000737 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000738 KnownZero = KnownZero.lshr(ShAmt);
739 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000740
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000741 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000742 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000743 }
744 break;
745 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000746 // If this is an arithmetic shift right and only the low-bit is set, we can
747 // always convert this into a logical shr, even if the shift amount is
748 // variable. The low bit of the shift cannot be an input sign bit unless
749 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000750 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000751 return TLO.CombineTo(Op,
752 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
753 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000754
Nate Begeman8a77efe2006-02-16 21:11:51 +0000755 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000756 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000757 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000758
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000759 // If the shift count is an invalid immediate, don't do anything.
760 if (ShAmt >= BitWidth)
761 break;
762
763 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000764
Benjamin Kramer1dcd8b02015-06-26 16:59:31 +0000765 // If the shift is exact, then it does demand the low bits (and knows that
766 // they are zero).
767 if (cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact())
768 InDemandedMask |= APInt::getLowBitsSet(BitWidth, ShAmt);
769
Chris Lattner10c65372006-05-08 17:22:53 +0000770 // If any of the demanded bits are produced by the sign extension, we also
771 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000772 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
773 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000774 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000775
Chris Lattner10c65372006-05-08 17:22:53 +0000776 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000777 KnownZero, KnownOne, TLO, Depth+1))
778 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000779 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000780 KnownZero = KnownZero.lshr(ShAmt);
781 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000782
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000783 // Handle the sign bit, adjusted to where it is now in the mask.
784 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000785
Nate Begeman8a77efe2006-02-16 21:11:51 +0000786 // If the input sign bit is known to be zero, or if none of the top bits
787 // are demanded, turn this into an unsigned shift right.
Benjamin Kramerc2ae7672015-06-26 14:51:49 +0000788 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
789 SDNodeFlags Flags;
790 Flags.setExact(cast<BinaryWithFlagsSDNode>(Op)->Flags.hasExact());
791 return TLO.CombineTo(Op,
792 TLO.DAG.getNode(ISD::SRL, dl, VT, Op.getOperand(0),
793 Op.getOperand(1), &Flags));
794 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000795
796 int Log2 = NewMask.exactLogBase2();
797 if (Log2 >= 0) {
798 // The bit must come from the sign.
799 SDValue NewSA =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000800 TLO.DAG.getConstant(BitWidth - 1 - Log2, dl,
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000801 Op.getOperand(1).getValueType());
802 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
803 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000804 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000805
806 if (KnownOne.intersects(SignBit))
807 // New bits are known one.
808 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000809 }
810 break;
811 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000812 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
813
814 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
815 // If we only care about the highest bit, don't bother shifting right.
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000816 if (MsbMask == NewMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000817 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
818 SDValue InOp = Op.getOperand(0);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000819 unsigned VTBits = Op->getValueType(0).getScalarType().getSizeInBits();
820 bool AlreadySignExtended =
821 TLO.DAG.ComputeNumSignBits(InOp) >= VTBits-ShAmt+1;
822 // However if the input is already sign extended we expect the sign
823 // extension to be dropped altogether later and do not simplify.
824 if (!AlreadySignExtended) {
825 // Compute the correct shift amount type, which must be getShiftAmountTy
826 // for scalar types after legalization.
827 EVT ShiftAmtTy = Op.getValueType();
828 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
Mehdi Amini9639d652015-07-09 02:09:20 +0000829 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy, DL);
Eli Friedman18a4c312012-01-31 01:08:03 +0000830
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000831 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, dl,
832 ShiftAmtTy);
Michael Kupersteinaf9befa2015-02-18 09:43:40 +0000833 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
834 Op.getValueType(), InOp,
835 ShiftAmt));
836 }
Nadav Rotem57935242012-01-15 19:27:55 +0000837 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000838
Wesley Peck527da1b2010-11-23 03:31:01 +0000839 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000840 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000841 APInt NewBits =
842 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000843 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000844
Chris Lattner118ddba2006-02-26 23:36:02 +0000845 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000846 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000847 return TLO.CombineTo(Op, Op.getOperand(0));
848
Jay Foad583abbc2010-12-07 08:25:19 +0000849 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000850 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000851 APInt InputDemandedBits =
852 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000853 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000854 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000855
Chris Lattner118ddba2006-02-26 23:36:02 +0000856 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000857 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000858 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000859
860 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
861 KnownZero, KnownOne, TLO, Depth+1))
862 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000863 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000864
865 // If the sign bit of the input is known set or clear, then we know the
866 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000867
Chris Lattner118ddba2006-02-26 23:36:02 +0000868 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000869 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000870 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000871 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000872
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000873 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000874 KnownOne |= NewBits;
875 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000876 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000877 KnownZero &= ~NewBits;
878 KnownOne &= ~NewBits;
879 }
880 break;
881 }
Matt Arsenault2adca602014-05-12 17:14:48 +0000882 case ISD::BUILD_PAIR: {
883 EVT HalfVT = Op.getOperand(0).getValueType();
884 unsigned HalfBitWidth = HalfVT.getScalarSizeInBits();
885
886 APInt MaskLo = NewMask.getLoBits(HalfBitWidth).trunc(HalfBitWidth);
887 APInt MaskHi = NewMask.getHiBits(HalfBitWidth).trunc(HalfBitWidth);
888
889 APInt KnownZeroLo, KnownOneLo;
890 APInt KnownZeroHi, KnownOneHi;
891
892 if (SimplifyDemandedBits(Op.getOperand(0), MaskLo, KnownZeroLo,
893 KnownOneLo, TLO, Depth + 1))
894 return true;
895
896 if (SimplifyDemandedBits(Op.getOperand(1), MaskHi, KnownZeroHi,
897 KnownOneHi, TLO, Depth + 1))
898 return true;
899
900 KnownZero = KnownZeroLo.zext(BitWidth) |
901 KnownZeroHi.zext(BitWidth).shl(HalfBitWidth);
902
903 KnownOne = KnownOneLo.zext(BitWidth) |
904 KnownOneHi.zext(BitWidth).shl(HalfBitWidth);
905 break;
906 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000907 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000908 unsigned OperandBitWidth =
909 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000910 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000911
Chris Lattner118ddba2006-02-26 23:36:02 +0000912 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000913 APInt NewBits =
914 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
915 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000916 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000917 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000918 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000919
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000920 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000921 KnownZero, KnownOne, TLO, Depth+1))
922 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000923 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000924 KnownZero = KnownZero.zext(BitWidth);
925 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000926 KnownZero |= NewBits;
927 break;
928 }
929 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000930 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000931 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000932 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000933 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000934 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000935
Chris Lattner118ddba2006-02-26 23:36:02 +0000936 // If none of the top bits are demanded, convert this into an any_extend.
937 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000938 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
939 Op.getValueType(),
940 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000941
Chris Lattner118ddba2006-02-26 23:36:02 +0000942 // Since some of the sign extended bits are demanded, we know that the sign
943 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000944 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000945 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000946 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000947
948 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000949 KnownOne, TLO, Depth+1))
950 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000951 KnownZero = KnownZero.zext(BitWidth);
952 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000953
Chris Lattner118ddba2006-02-26 23:36:02 +0000954 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000955 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000956 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000957 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000958 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000959
Chris Lattner118ddba2006-02-26 23:36:02 +0000960 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000961 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000962 KnownOne |= NewBits;
963 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000964 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000965 assert((KnownOne & NewBits) == 0);
966 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000967 }
968 break;
969 }
970 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000971 unsigned OperandBitWidth =
972 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000973 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000974 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000975 KnownZero, KnownOne, TLO, Depth+1))
976 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000977 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000978 KnownZero = KnownZero.zext(BitWidth);
979 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000980 break;
981 }
Chris Lattner0f649322006-05-05 22:32:12 +0000982 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000983 // Simplify the input, using demanded bit information, and compute the known
984 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000985 unsigned OperandBitWidth =
986 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000987 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000988 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000989 KnownZero, KnownOne, TLO, Depth+1))
990 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000991 KnownZero = KnownZero.trunc(BitWidth);
992 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000993
Chris Lattner86a14672006-05-06 00:11:52 +0000994 // If the input is only used by this truncate, see if we can shrink it based
995 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000996 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000997 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000998 switch (In.getOpcode()) {
999 default: break;
1000 case ISD::SRL:
1001 // Shrink SRL by a constant if none of the high bits shifted in are
1002 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001003 if (TLO.LegalTypes() &&
1004 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1005 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1006 // undesirable.
1007 break;
1008 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1009 if (!ShAmt)
1010 break;
Owen Anderson9c128342011-04-13 23:22:23 +00001011 SDValue Shift = In.getOperand(1);
1012 if (TLO.LegalTypes()) {
1013 uint64_t ShVal = ShAmt->getZExtValue();
Mehdi Amini9639d652015-07-09 02:09:20 +00001014 Shift = TLO.DAG.getConstant(ShVal, dl,
1015 getShiftAmountTy(Op.getValueType(), DL));
Owen Anderson9c128342011-04-13 23:22:23 +00001016 }
1017
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001018 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1019 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +00001020 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001021
1022 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1023 // None of the shifted in bits are needed. Add a truncate of the
1024 // shift input, then shift it.
1025 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +00001026 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +00001027 In.getOperand(0));
1028 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1029 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001030 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +00001031 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +00001032 }
1033 break;
1034 }
1035 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001036
1037 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +00001038 break;
1039 }
Chris Lattner118ddba2006-02-26 23:36:02 +00001040 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +00001041 // AssertZext demands all of the high bits, plus any of the low bits
1042 // demanded by its users.
1043 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
1044 APInt InMask = APInt::getLowBitsSet(BitWidth,
1045 VT.getSizeInBits());
1046 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +00001047 KnownZero, KnownOne, TLO, Depth+1))
1048 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +00001049 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +00001050
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001051 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +00001052 break;
1053 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001054 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001055 // If this is an FP->Int bitcast and if the sign bit is the only
1056 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001057 if (!TLO.LegalOperations() &&
1058 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001059 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001060 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1061 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001062 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1063 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1064 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1065 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001066 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1067 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001068 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001069 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1070 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001071 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001072 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001073 SDValue ShAmt = TLO.DAG.getConstant(ShVal, dl, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001074 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1075 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001076 Sign, ShAmt));
1077 }
1078 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001079 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001080 case ISD::ADD:
1081 case ISD::MUL:
1082 case ISD::SUB: {
1083 // Add, Sub, and Mul don't demand any bits in positions beyond that
1084 // of the highest bit demanded of them.
1085 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1086 BitWidth - NewMask.countLeadingZeros());
1087 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1088 KnownOne2, TLO, Depth+1))
1089 return true;
1090 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1091 KnownOne2, TLO, Depth+1))
1092 return true;
1093 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001094 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001095 return true;
1096 }
1097 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001098 default:
Jay Foada0653a32014-05-14 21:14:37 +00001099 // Just use computeKnownBits to compute output bits.
1100 TLO.DAG.computeKnownBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001101 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001102 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001103
Chris Lattner118ddba2006-02-26 23:36:02 +00001104 // If we know the value of all of the demanded bits, return this as a
1105 // constant.
Matthias Braun56a78142015-05-20 18:54:02 +00001106 if ((NewMask & (KnownZero|KnownOne)) == NewMask) {
1107 // Avoid folding to a constant if any OpaqueConstant is involved.
1108 const SDNode *N = Op.getNode();
1109 for (SDNodeIterator I = SDNodeIterator::begin(N),
1110 E = SDNodeIterator::end(N); I != E; ++I) {
1111 SDNode *Op = *I;
1112 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
1113 if (C->isOpaque())
1114 return false;
1115 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001116 return TLO.CombineTo(Op,
1117 TLO.DAG.getConstant(KnownOne, dl, Op.getValueType()));
Matthias Braun56a78142015-05-20 18:54:02 +00001118 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001119
Nate Begeman8a77efe2006-02-16 21:11:51 +00001120 return false;
1121}
1122
Jay Foada0653a32014-05-14 21:14:37 +00001123/// computeKnownBitsForTargetNode - Determine which of the bits specified
Wesley Peck527da1b2010-11-23 03:31:01 +00001124/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001125/// KnownZero/KnownOne bitsets.
Jay Foada0653a32014-05-14 21:14:37 +00001126void TargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
1127 APInt &KnownZero,
1128 APInt &KnownOne,
1129 const SelectionDAG &DAG,
1130 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001131 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1132 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1133 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1134 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001135 "Should use MaskedValueIsZero if you don't know whether Op"
1136 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001137 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001138}
Chris Lattner32fef532006-01-26 20:37:03 +00001139
Chris Lattner7206d742006-05-06 09:27:13 +00001140/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1141/// targets that want to expose additional information about sign bits to the
1142/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001143unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001144 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001145 unsigned Depth) const {
1146 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1147 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1148 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1149 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1150 "Should use ComputeNumSignBits if you don't know whether Op"
1151 " is a target node!");
1152 return 1;
1153}
1154
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001155/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
Jay Foada0653a32014-05-14 21:14:37 +00001156/// one bit set. This differs from computeKnownBits in that it doesn't need to
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001157/// determine which bit is set.
1158///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001159static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001160 // A left-shift of a constant one will have exactly one bit set, because
1161 // shifting the bit off the end is undefined.
1162 if (Val.getOpcode() == ISD::SHL)
1163 if (ConstantSDNode *C =
1164 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1165 if (C->getAPIntValue() == 1)
1166 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001167
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001168 // Similarly, a right-shift of a constant sign-bit will have exactly
1169 // one bit set.
1170 if (Val.getOpcode() == ISD::SRL)
1171 if (ConstantSDNode *C =
1172 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1173 if (C->getAPIntValue().isSignBit())
1174 return true;
1175
1176 // More could be done here, though the above checks are enough
1177 // to handle some common cases.
1178
Jay Foada0653a32014-05-14 21:14:37 +00001179 // Fall back to computeKnownBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001180 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001181 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001182 APInt KnownZero, KnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001183 DAG.computeKnownBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001184 return (KnownZero.countPopulation() == BitWidth - 1) &&
1185 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001186}
Chris Lattner7206d742006-05-06 09:27:13 +00001187
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001188bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1189 if (!N)
1190 return false;
1191
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001192 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001193 if (!CN) {
1194 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1195 if (!BV)
1196 return false;
1197
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001198 BitVector UndefElements;
1199 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001200 // Only interested in constant splats, and we don't try to handle undef
1201 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001202 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001203 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001204 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001205
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001206 switch (getBooleanContents(N->getValueType(0))) {
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001207 case UndefinedBooleanContent:
1208 return CN->getAPIntValue()[0];
1209 case ZeroOrOneBooleanContent:
1210 return CN->isOne();
1211 case ZeroOrNegativeOneBooleanContent:
1212 return CN->isAllOnesValue();
1213 }
1214
1215 llvm_unreachable("Invalid boolean contents");
1216}
1217
1218bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1219 if (!N)
1220 return false;
1221
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001222 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001223 if (!CN) {
1224 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1225 if (!BV)
1226 return false;
1227
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001228 BitVector UndefElements;
1229 CN = BV->getConstantSplatNode(&UndefElements);
Chandler Carruthefbce582014-07-08 07:44:15 +00001230 // Only interested in constant splats, and we don't try to handle undef
1231 // elements in identifying boolean constants.
Chandler Carruthf0a33b72014-07-09 00:41:34 +00001232 if (!CN || UndefElements.none())
Chandler Carruthefbce582014-07-08 07:44:15 +00001233 return false;
Chandler Carruthbeeacac2014-07-07 19:03:32 +00001234 }
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001235
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001236 if (getBooleanContents(N->getValueType(0)) == UndefinedBooleanContent)
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001237 return !CN->getAPIntValue()[0];
1238
1239 return CN->isNullValue();
1240}
1241
Wesley Peck527da1b2010-11-23 03:31:01 +00001242/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001243/// and cc. If it is unable to simplify it, return a null SDValue.
1244SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001245TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001246 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001247 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001248 SelectionDAG &DAG = DCI.DAG;
1249
1250 // These setcc operations always fold.
1251 switch (Cond) {
1252 default: break;
1253 case ISD::SETFALSE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001254 case ISD::SETFALSE2: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001255 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001256 case ISD::SETTRUE2: {
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001257 TargetLowering::BooleanContent Cnt =
1258 getBooleanContents(N0->getValueType(0));
Tim Northover950fcc02013-09-06 12:38:12 +00001259 return DAG.getConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001260 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, dl,
1261 VT);
Tim Northover950fcc02013-09-06 12:38:12 +00001262 }
Evan Cheng92658d52007-02-08 22:13:59 +00001263 }
1264
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001265 // Ensure that the constant occurs on the RHS, and fold constant
1266 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001267 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1268 if (isa<ConstantSDNode>(N0.getNode()) &&
1269 (DCI.isBeforeLegalizeOps() ||
1270 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1271 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001272
Gabor Greiff304a7a2008-08-28 21:40:38 +00001273 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001274 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001275
Eli Friedman65919b52009-07-26 23:47:17 +00001276 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1277 // equality comparison, then we're just comparing whether X itself is
1278 // zero.
1279 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1280 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1281 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001282 const APInt &ShAmt
1283 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001284 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1285 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1286 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1287 // (srl (ctlz x), 5) == 0 -> X != 0
1288 // (srl (ctlz x), 5) != 1 -> X != 0
1289 Cond = ISD::SETNE;
1290 } else {
1291 // (srl (ctlz x), 5) != 0 -> X == 0
1292 // (srl (ctlz x), 5) == 1 -> X == 0
1293 Cond = ISD::SETEQ;
1294 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001295 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001296 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1297 Zero, Cond);
1298 }
1299 }
1300
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001301 SDValue CTPOP = N0;
1302 // Look through truncs that don't change the value of a ctpop.
1303 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1304 CTPOP = N0.getOperand(0);
1305
1306 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001307 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001308 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1309 EVT CTVT = CTPOP.getValueType();
1310 SDValue CTOp = CTPOP.getOperand(0);
1311
1312 // (ctpop x) u< 2 -> (x & x-1) == 0
1313 // (ctpop x) u> 1 -> (x & x-1) != 0
1314 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1315 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001316 DAG.getConstant(1, dl, CTVT));
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001317 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1318 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001319 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, dl, CTVT), CC);
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001320 }
1321
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001322 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001323 }
1324
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001325 // (zext x) == C --> x == (trunc C)
Matt Arsenault22b4c252014-12-21 16:48:42 +00001326 // (sext x) == C --> x == (trunc C)
1327 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1328 DCI.isBeforeLegalize() && N0->hasOneUse()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001329 unsigned MinBits = N0.getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001330 SDValue PreExt;
1331 bool Signed = false;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001332 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1333 // ZExt
1334 MinBits = N0->getOperand(0).getValueSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001335 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001336 } else if (N0->getOpcode() == ISD::AND) {
1337 // DAGCombine turns costly ZExts into ANDs
1338 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1339 if ((C->getAPIntValue()+1).isPowerOf2()) {
1340 MinBits = C->getAPIntValue().countTrailingOnes();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001341 PreExt = N0->getOperand(0);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001342 }
Matt Arsenault22b4c252014-12-21 16:48:42 +00001343 } else if (N0->getOpcode() == ISD::SIGN_EXTEND) {
1344 // SExt
1345 MinBits = N0->getOperand(0).getValueSizeInBits();
1346 PreExt = N0->getOperand(0);
1347 Signed = true;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001348 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
Matt Arsenault22b4c252014-12-21 16:48:42 +00001349 // ZEXTLOAD / SEXTLOAD
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001350 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1351 MinBits = LN0->getMemoryVT().getSizeInBits();
Matt Arsenault22b4c252014-12-21 16:48:42 +00001352 PreExt = N0;
1353 } else if (LN0->getExtensionType() == ISD::SEXTLOAD) {
1354 Signed = true;
1355 MinBits = LN0->getMemoryVT().getSizeInBits();
1356 PreExt = N0;
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001357 }
1358 }
1359
Matt Arsenault22b4c252014-12-21 16:48:42 +00001360 // Figure out how many bits we need to preserve this constant.
1361 unsigned ReqdBits = Signed ?
1362 C1.getBitWidth() - C1.getNumSignBits() + 1 :
1363 C1.getActiveBits();
1364
Benjamin Kramerbde91762012-06-02 10:20:22 +00001365 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001366 if (MinBits > 0 &&
Matt Arsenault22b4c252014-12-21 16:48:42 +00001367 MinBits < C1.getBitWidth() &&
1368 MinBits >= ReqdBits) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001369 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1370 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1371 // Will get folded away.
Matt Arsenault22b4c252014-12-21 16:48:42 +00001372 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreExt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001373 SDValue C = DAG.getConstant(C1.trunc(MinBits), dl, MinVT);
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001374 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1375 }
1376 }
1377 }
1378
Eli Friedman65919b52009-07-26 23:47:17 +00001379 // If the LHS is '(and load, const)', the RHS is 0,
1380 // the test is for equality or unsigned, and all 1 bits of the const are
1381 // in the same partial word, see if we can shorten the load.
1382 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001383 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001384 N0.getOpcode() == ISD::AND && C1 == 0 &&
1385 N0.getNode()->hasOneUse() &&
1386 isa<LoadSDNode>(N0.getOperand(0)) &&
1387 N0.getOperand(0).getNode()->hasOneUse() &&
1388 isa<ConstantSDNode>(N0.getOperand(1))) {
1389 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001390 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001391 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001392 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001393 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001394 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001395 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001396 // 8 bits, but have to be careful...
1397 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1398 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001399 const APInt &Mask =
1400 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001401 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001402 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001403 for (unsigned offset=0; offset<origWidth/width; offset++) {
1404 if ((newMask & Mask) == Mask) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001405 if (!DAG.getDataLayout().isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001406 bestOffset = (origWidth/width - offset - 1) * (width/8);
1407 else
1408 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001409 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001410 bestWidth = width;
1411 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001412 }
Eli Friedman65919b52009-07-26 23:47:17 +00001413 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001414 }
1415 }
1416 }
Eli Friedman65919b52009-07-26 23:47:17 +00001417 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001418 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001419 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001420 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001421 SDValue Ptr = Lod->getBasePtr();
1422 if (bestOffset != 0)
1423 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001424 DAG.getConstant(bestOffset, dl, PtrType));
Eli Friedman65919b52009-07-26 23:47:17 +00001425 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1426 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001427 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001428 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001429 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001430 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001431 DAG.getConstant(bestMask.trunc(bestWidth),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001432 dl, newVT)),
1433 DAG.getConstant(0LL, dl, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001434 }
Eli Friedman65919b52009-07-26 23:47:17 +00001435 }
1436 }
Evan Cheng92658d52007-02-08 22:13:59 +00001437
Eli Friedman65919b52009-07-26 23:47:17 +00001438 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1439 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1440 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1441
1442 // If the comparison constant has bits in the upper part, the
1443 // zero-extended value could never match.
1444 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1445 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001446 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001447 case ISD::SETUGT:
1448 case ISD::SETUGE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001449 case ISD::SETEQ: return DAG.getConstant(0, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001450 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001451 case ISD::SETULE:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001452 case ISD::SETNE: return DAG.getConstant(1, dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001453 case ISD::SETGT:
1454 case ISD::SETGE:
1455 // True if the sign bit of C1 is set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001456 return DAG.getConstant(C1.isNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001457 case ISD::SETLT:
1458 case ISD::SETLE:
1459 // True if the sign bit of C1 isn't set.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001460 return DAG.getConstant(C1.isNonNegative(), dl, VT);
Eli Friedman65919b52009-07-26 23:47:17 +00001461 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001462 break;
1463 }
Eli Friedman65919b52009-07-26 23:47:17 +00001464 }
Evan Cheng92658d52007-02-08 22:13:59 +00001465
Eli Friedman65919b52009-07-26 23:47:17 +00001466 // Otherwise, we can perform the comparison with the low bits.
1467 switch (Cond) {
1468 case ISD::SETEQ:
1469 case ISD::SETNE:
1470 case ISD::SETUGT:
1471 case ISD::SETUGE:
1472 case ISD::SETULT:
1473 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001474 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001475 if (DCI.isBeforeLegalizeOps() ||
1476 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001477 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001478 EVT NewSetCCVT =
1479 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), newVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001480 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), dl, newVT);
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001481
1482 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1483 NewConst, Cond);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001484 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT, N0.getValueType());
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001485 }
Eli Friedman65919b52009-07-26 23:47:17 +00001486 break;
1487 }
1488 default:
1489 break; // todo, be more careful with signed comparisons
1490 }
1491 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001492 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001493 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001494 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001495 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001496 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1497
Eli Friedmanffe64c02010-07-30 06:44:31 +00001498 // If the constant doesn't fit into the number of bits for the source of
1499 // the sign extension, it is impossible for both sides to be equal.
1500 if (C1.getMinSignedBits() > ExtSrcTyBits)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001501 return DAG.getConstant(Cond == ISD::SETNE, dl, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001502
Eli Friedman65919b52009-07-26 23:47:17 +00001503 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001504 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001505 if (Op0Ty == ExtSrcTy) {
1506 ZextOp = N0.getOperand(0);
1507 } else {
1508 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1509 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001510 DAG.getConstant(Imm, dl, Op0Ty));
Eli Friedman65919b52009-07-26 23:47:17 +00001511 }
1512 if (!DCI.isCalledByLegalizer())
1513 DCI.AddToWorklist(ZextOp.getNode());
1514 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001515 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001516 DAG.getConstant(C1 & APInt::getLowBitsSet(
1517 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001518 ExtSrcTyBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001519 dl, ExtDstTy),
Eli Friedman65919b52009-07-26 23:47:17 +00001520 Cond);
1521 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1522 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001523 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001524 if (N0.getOpcode() == ISD::SETCC &&
1525 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001526 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001527 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001528 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001529 // Invert the condition.
1530 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001531 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001532 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001533 if (DCI.isBeforeLegalizeOps() ||
1534 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1535 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001536 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001537
Eli Friedman65919b52009-07-26 23:47:17 +00001538 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001539 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001540 N0.getOperand(0).getOpcode() == ISD::XOR &&
1541 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1542 isa<ConstantSDNode>(N0.getOperand(1)) &&
1543 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1544 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1545 // can only do this if the top bits are known zero.
1546 unsigned BitWidth = N0.getValueSizeInBits();
1547 if (DAG.MaskedValueIsZero(N0,
1548 APInt::getHighBitsSet(BitWidth,
1549 BitWidth-1))) {
1550 // Okay, get the un-inverted input value.
1551 SDValue Val;
1552 if (N0.getOpcode() == ISD::XOR)
1553 Val = N0.getOperand(0);
1554 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001555 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001556 N0.getOperand(0).getOpcode() == ISD::XOR);
1557 // ((X^1)&1)^1 -> X & 1
1558 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1559 N0.getOperand(0).getOperand(0),
1560 N0.getOperand(1));
1561 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001562
Eli Friedman65919b52009-07-26 23:47:17 +00001563 return DAG.getSetCC(dl, VT, Val, N1,
1564 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1565 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001566 } else if (N1C->getAPIntValue() == 1 &&
1567 (VT == MVT::i1 ||
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001568 getBooleanContents(N0->getValueType(0)) ==
1569 ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001570 SDValue Op0 = N0;
1571 if (Op0.getOpcode() == ISD::TRUNCATE)
1572 Op0 = Op0.getOperand(0);
1573
1574 if ((Op0.getOpcode() == ISD::XOR) &&
1575 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1576 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1577 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1578 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1579 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1580 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001581 }
1582 if (Op0.getOpcode() == ISD::AND &&
1583 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1584 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001585 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001586 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001587 Op0 = DAG.getNode(ISD::AND, dl, VT,
1588 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001589 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001590 else if (Op0.getValueType().bitsLT(VT))
1591 Op0 = DAG.getNode(ISD::AND, dl, VT,
1592 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001593 DAG.getConstant(1, dl, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001594
Evan Cheng228c31f2010-02-27 07:36:59 +00001595 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001596 DAG.getConstant(0, dl, Op0.getValueType()),
Evan Cheng228c31f2010-02-27 07:36:59 +00001597 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1598 }
Craig Topper63f59212012-12-19 06:12:28 +00001599 if (Op0.getOpcode() == ISD::AssertZext &&
1600 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1601 return DAG.getSetCC(dl, VT, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001602 DAG.getConstant(0, dl, Op0.getValueType()),
Craig Topper63f59212012-12-19 06:12:28 +00001603 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001604 }
Eli Friedman65919b52009-07-26 23:47:17 +00001605 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001606
Eli Friedman65919b52009-07-26 23:47:17 +00001607 APInt MinVal, MaxVal;
1608 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1609 if (ISD::isSignedIntSetCC(Cond)) {
1610 MinVal = APInt::getSignedMinValue(OperandBitSize);
1611 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1612 } else {
1613 MinVal = APInt::getMinValue(OperandBitSize);
1614 MaxVal = APInt::getMaxValue(OperandBitSize);
1615 }
Evan Cheng92658d52007-02-08 22:13:59 +00001616
Eli Friedman65919b52009-07-26 23:47:17 +00001617 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1618 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001619 if (C1 == MinVal) return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001620 // X >= C0 --> X > (C0 - 1)
1621 APInt C = C1 - 1;
1622 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1623 if ((DCI.isBeforeLegalizeOps() ||
1624 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1625 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1626 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001627 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001628 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001629 NewCC);
1630 }
Eli Friedman65919b52009-07-26 23:47:17 +00001631 }
Evan Cheng92658d52007-02-08 22:13:59 +00001632
Eli Friedman65919b52009-07-26 23:47:17 +00001633 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001634 if (C1 == MaxVal) return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001635 // X <= C0 --> X < (C0 + 1)
1636 APInt C = C1 + 1;
1637 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1638 if ((DCI.isBeforeLegalizeOps() ||
1639 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1640 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1641 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001642 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001643 DAG.getConstant(C, dl, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001644 NewCC);
1645 }
Eli Friedman65919b52009-07-26 23:47:17 +00001646 }
Evan Cheng92658d52007-02-08 22:13:59 +00001647
Eli Friedman65919b52009-07-26 23:47:17 +00001648 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001649 return DAG.getConstant(0, dl, VT); // X < MIN --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001650 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001651 return DAG.getConstant(1, dl, VT); // X >= MIN --> true
Eli Friedman65919b52009-07-26 23:47:17 +00001652 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001653 return DAG.getConstant(0, dl, VT); // X > MAX --> false
Eli Friedman65919b52009-07-26 23:47:17 +00001654 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001655 return DAG.getConstant(1, dl, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001656
Eli Friedman65919b52009-07-26 23:47:17 +00001657 // Canonicalize setgt X, Min --> setne X, Min
1658 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1659 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1660 // Canonicalize setlt X, Max --> setne X, Max
1661 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1662 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001663
Eli Friedman65919b52009-07-26 23:47:17 +00001664 // If we have setult X, 1, turn it into seteq X, 0
1665 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001666 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001667 DAG.getConstant(MinVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001668 ISD::SETEQ);
1669 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001670 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001671 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001672 DAG.getConstant(MaxVal, dl, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001673 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001674
Eli Friedman65919b52009-07-26 23:47:17 +00001675 // If we have "setcc X, C0", check to see if we can shrink the immediate
1676 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001677
Eli Friedman65919b52009-07-26 23:47:17 +00001678 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001679 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001680 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001681 return DAG.getSetCC(dl, VT, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001682 DAG.getConstant(0, dl, N1.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001683 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001684
Eli Friedman65919b52009-07-26 23:47:17 +00001685 // SETULT X, SINTMIN -> SETGT X, -1
1686 if (Cond == ISD::SETULT &&
1687 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1688 SDValue ConstMinusOne =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001689 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize), dl,
Eli Friedman65919b52009-07-26 23:47:17 +00001690 N1.getValueType());
1691 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1692 }
Evan Cheng92658d52007-02-08 22:13:59 +00001693
Eli Friedman65919b52009-07-26 23:47:17 +00001694 // Fold bit comparisons when we can.
1695 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001696 (VT == N0.getValueType() ||
1697 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
Mehdi Amini44ede332015-07-09 02:09:04 +00001698 N0.getOpcode() == ISD::AND) {
1699 auto &DL = DAG.getDataLayout();
Eli Friedman65919b52009-07-26 23:47:17 +00001700 if (ConstantSDNode *AndRHS =
1701 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001702 EVT ShiftTy = DCI.isBeforeLegalize()
1703 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001704 : getShiftAmountTy(N0.getValueType(), DL);
Eli Friedman65919b52009-07-26 23:47:17 +00001705 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1706 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001707 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001708 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1709 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001710 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), dl,
1711 ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001712 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001713 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001714 // (X & 8) == 8 --> (X & 8) >> 3
1715 // Perform the xform if C1 is a single bit.
1716 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001717 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1718 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001719 DAG.getConstant(C1.logBase2(), dl,
1720 ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001721 }
1722 }
Eli Friedman65919b52009-07-26 23:47:17 +00001723 }
Mehdi Amini44ede332015-07-09 02:09:04 +00001724 }
Evan Chengf579bec2012-07-17 06:53:39 +00001725
Evan Cheng47d7be92012-07-17 07:47:50 +00001726 if (C1.getMinSignedBits() <= 64 &&
1727 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001728 // (X & -256) == 256 -> (X >> 8) == 1
1729 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1730 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1731 if (ConstantSDNode *AndRHS =
1732 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1733 const APInt &AndRHSC = AndRHS->getAPIntValue();
1734 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1735 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Mehdi Amini44ede332015-07-09 02:09:04 +00001736 auto &DL = DAG.getDataLayout();
1737 EVT ShiftTy = DCI.isBeforeLegalize()
1738 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001739 : getShiftAmountTy(N0.getValueType(), DL);
Evan Chengf579bec2012-07-17 06:53:39 +00001740 EVT CmpTy = N0.getValueType();
1741 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 DAG.getConstant(ShiftBits, dl,
1743 ShiftTy));
1744 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), dl, CmpTy);
Evan Chengf579bec2012-07-17 06:53:39 +00001745 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1746 }
1747 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001748 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1749 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1750 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1751 // X < 0x100000000 -> (X >> 32) < 1
1752 // X >= 0x100000000 -> (X >> 32) >= 1
1753 // X <= 0x0ffffffff -> (X >> 32) < 1
1754 // X > 0x0ffffffff -> (X >> 32) >= 1
1755 unsigned ShiftBits;
1756 APInt NewC = C1;
1757 ISD::CondCode NewCond = Cond;
1758 if (AdjOne) {
1759 ShiftBits = C1.countTrailingOnes();
1760 NewC = NewC + 1;
1761 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1762 } else {
1763 ShiftBits = C1.countTrailingZeros();
1764 }
1765 NewC = NewC.lshr(ShiftBits);
Pawel Bylica8011da92015-05-20 17:21:09 +00001766 if (ShiftBits && NewC.getMinSignedBits() <= 64 &&
1767 isLegalICmpImmediate(NewC.getSExtValue())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00001768 auto &DL = DAG.getDataLayout();
1769 EVT ShiftTy = DCI.isBeforeLegalize()
1770 ? getPointerTy(DL)
Mehdi Amini9639d652015-07-09 02:09:20 +00001771 : getShiftAmountTy(N0.getValueType(), DL);
Evan Cheng780f9b52012-07-17 08:31:11 +00001772 EVT CmpTy = N0.getValueType();
1773 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001774 DAG.getConstant(ShiftBits, dl, ShiftTy));
1775 SDValue CmpRHS = DAG.getConstant(NewC, dl, CmpTy);
Evan Cheng780f9b52012-07-17 08:31:11 +00001776 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1777 }
Evan Chengf579bec2012-07-17 06:53:39 +00001778 }
1779 }
Evan Cheng92658d52007-02-08 22:13:59 +00001780 }
1781
Gabor Greiff304a7a2008-08-28 21:40:38 +00001782 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001783 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001784 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001785 if (O.getNode()) return O;
1786 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001787 // If the RHS of an FP comparison is a constant, simplify it away in
1788 // some cases.
1789 if (CFP->getValueAPF().isNaN()) {
1790 // If an operand is known to be a nan, we can fold it.
1791 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001792 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001793 case 0: // Known false.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001794 return DAG.getConstant(0, dl, VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001795 case 1: // Known true.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001796 return DAG.getConstant(1, dl, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001797 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001798 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001799 }
1800 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001801
Chris Lattner3b6a8212007-12-29 08:37:08 +00001802 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1803 // constant if knowing that the operand is non-nan is enough. We prefer to
1804 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1805 // materialize 0.0.
1806 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001807 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001808
1809 // If the condition is not legal, see if we can find an equivalent one
1810 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001811 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001812 // If the comparison was an awkward floating-point == or != and one of
1813 // the comparison operands is infinity or negative infinity, convert the
1814 // condition to a less-awkward <= or >=.
1815 if (CFP->getValueAPF().isInfinity()) {
1816 if (CFP->getValueAPF().isNegative()) {
1817 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001818 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001819 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1820 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001821 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001822 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1823 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001824 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001825 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1826 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001827 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001828 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1829 } else {
1830 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001831 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001832 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1833 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001834 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001835 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1836 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001837 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001838 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1839 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001840 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001841 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1842 }
1843 }
1844 }
Evan Cheng92658d52007-02-08 22:13:59 +00001845 }
1846
1847 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001848 // The sext(setcc()) => setcc() optimization relies on the appropriate
1849 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001850 uint64_t EqVal = 0;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00001851 switch (getBooleanContents(N0.getValueType())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001852 case UndefinedBooleanContent:
1853 case ZeroOrOneBooleanContent:
1854 EqVal = ISD::isTrueWhenEqual(Cond);
1855 break;
1856 case ZeroOrNegativeOneBooleanContent:
1857 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1858 break;
1859 }
1860
Evan Cheng92658d52007-02-08 22:13:59 +00001861 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001862 if (N0.getValueType().isInteger()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001863 return DAG.getConstant(EqVal, dl, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001864 }
Evan Cheng92658d52007-02-08 22:13:59 +00001865 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1866 if (UOF == 2) // FP operators that are undefined on NaNs.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001867 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001868 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001869 return DAG.getConstant(EqVal, dl, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001870 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1871 // if it is not already.
1872 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001873 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001874 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001875 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001876 }
1877
1878 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001879 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001880 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1881 N0.getOpcode() == ISD::XOR) {
1882 // Simplify (X+Y) == (X+Z) --> Y == Z
1883 if (N0.getOpcode() == N1.getOpcode()) {
1884 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001885 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001886 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001887 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001888 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1889 // If X op Y == Y op X, try other combinations.
1890 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001891 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001892 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001893 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001894 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001895 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001896 }
1897 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001898
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001899 // If RHS is a legal immediate value for a compare instruction, we need
1900 // to be careful about increasing register pressure needlessly.
1901 bool LegalRHSImm = false;
1902
Evan Cheng92658d52007-02-08 22:13:59 +00001903 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1904 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1905 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001906 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001907 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001908 DAG.getConstant(RHSC->getAPIntValue()-
1909 LHSR->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001910 dl, N0.getValueType()), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001911 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001912
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001913 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001914 if (N0.getOpcode() == ISD::XOR)
1915 // If we know that all of the inverted bits are zero, don't bother
1916 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001917 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1918 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001919 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001920 DAG.getConstant(LHSR->getAPIntValue() ^
1921 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001922 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001923 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001924 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001925
Evan Cheng92658d52007-02-08 22:13:59 +00001926 // Turn (C1-X) == C2 --> X == C1-C2
1927 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001928 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001929 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001930 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001931 DAG.getConstant(SUBC->getAPIntValue() -
1932 RHSC->getAPIntValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001933 dl, N0.getValueType()),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001934 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001935 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001936 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001937
1938 // Could RHSC fold directly into a compare?
1939 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1940 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001941 }
1942
1943 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001944 // Don't do this if X is an immediate that can fold into a cmp
1945 // instruction and X+Z has other uses. It could be an induction variable
1946 // chain, and the transform would increase register pressure.
1947 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1948 if (N0.getOperand(0) == N1)
1949 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001950 DAG.getConstant(0, dl, N0.getValueType()), Cond);
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001951 if (N0.getOperand(1) == N1) {
1952 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1953 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001954 DAG.getConstant(0, dl, N0.getValueType()),
1955 Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001956 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001957 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00001958 auto &DL = DAG.getDataLayout();
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001959 // (Z-X) == X --> Z == X<<1
Mehdi Amini9639d652015-07-09 02:09:20 +00001960 SDValue SH = DAG.getNode(
1961 ISD::SHL, dl, N1.getValueType(), N1,
1962 DAG.getConstant(1, dl,
1963 getShiftAmountTy(N1.getValueType(), DL)));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001964 if (!DCI.isCalledByLegalizer())
1965 DCI.AddToWorklist(SH.getNode());
1966 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1967 }
Evan Cheng92658d52007-02-08 22:13:59 +00001968 }
1969 }
1970 }
1971
1972 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1973 N1.getOpcode() == ISD::XOR) {
1974 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001975 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001976 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001977 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001978 if (N1.getOperand(1) == N0) {
1979 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001980 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001981 DAG.getConstant(0, dl, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001982 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001983 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
Mehdi Amini9639d652015-07-09 02:09:20 +00001984 auto &DL = DAG.getDataLayout();
Evan Cheng92658d52007-02-08 22:13:59 +00001985 // X == (Z-X) --> X<<1 == Z
Mehdi Amini9639d652015-07-09 02:09:20 +00001986 SDValue SH = DAG.getNode(
1987 ISD::SHL, dl, N1.getValueType(), N0,
1988 DAG.getConstant(1, dl, getShiftAmountTy(N0.getValueType(), DL)));
Evan Cheng92658d52007-02-08 22:13:59 +00001989 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001990 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001991 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001992 }
1993 }
1994 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001995
Dan Gohman8b437cc2009-01-29 16:18:12 +00001996 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001997 // Note that where y is variable and is known to have at most
1998 // one bit set (for example, if it is z&1) we cannot do this;
1999 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00002000 if (N0.getOpcode() == ISD::AND)
2001 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002002 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002003 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002004 if (DCI.isBeforeLegalizeOps() ||
2005 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002006 SDValue Zero = DAG.getConstant(0, dl, N1.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002007 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
2008 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002009 }
2010 }
2011 if (N1.getOpcode() == ISD::AND)
2012 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00002013 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00002014 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00002015 if (DCI.isBeforeLegalizeOps() ||
2016 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002017 SDValue Zero = DAG.getConstant(0, dl, N0.getValueType());
Tom Stellardcd428182013-09-28 02:50:38 +00002018 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
2019 }
Dan Gohmane58ab792009-01-29 01:59:02 +00002020 }
2021 }
Evan Cheng92658d52007-02-08 22:13:59 +00002022 }
2023
2024 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002025 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00002026 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00002027 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002028 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00002029 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002030 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2031 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00002032 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002033 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002034 break;
2035 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00002036 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00002037 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002038 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2039 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00002040 Temp = DAG.getNOT(dl, N0, MVT::i1);
2041 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002042 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002043 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002044 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002045 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2046 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00002047 Temp = DAG.getNOT(dl, N1, MVT::i1);
2048 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002049 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002050 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002051 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002052 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2053 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00002054 Temp = DAG.getNOT(dl, N0, MVT::i1);
2055 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002056 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002057 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002058 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00002059 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2060 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00002061 Temp = DAG.getNOT(dl, N1, MVT::i1);
2062 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00002063 break;
2064 }
Owen Anderson9f944592009-08-11 20:47:22 +00002065 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00002066 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00002067 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00002068 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00002069 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00002070 }
2071 return N0;
2072 }
2073
2074 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002075 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00002076}
2077
Evan Cheng2609d5e2008-05-12 19:56:52 +00002078/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2079/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00002080bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00002081 int64_t &Offset) const {
2082 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00002083 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2084 GA = GASD->getGlobal();
2085 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002086 return true;
2087 }
2088
2089 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002090 SDValue N1 = N->getOperand(0);
2091 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00002092 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002093 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2094 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002095 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002096 return true;
2097 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00002098 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00002099 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2100 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00002101 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00002102 return true;
2103 }
2104 }
2105 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00002106
Evan Cheng2609d5e2008-05-12 19:56:52 +00002107 return false;
2108}
2109
2110
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002111SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002112PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2113 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002114 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002115}
2116
Chris Lattneree1dadb2006-02-04 02:13:02 +00002117//===----------------------------------------------------------------------===//
2118// Inline Assembler Implementation Methods
2119//===----------------------------------------------------------------------===//
2120
2121TargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002122TargetLowering::getConstraintType(StringRef Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002123 unsigned S = Constraint.size();
2124
2125 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002126 switch (Constraint[0]) {
2127 default: break;
2128 case 'r': return C_RegisterClass;
2129 case 'm': // memory
2130 case 'o': // offsetable
2131 case 'V': // not offsetable
2132 return C_Memory;
2133 case 'i': // Simple Integer or Relocatable Constant
2134 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002135 case 'E': // Floating Point Constant
2136 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002137 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002138 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002139 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002140 case 'I': // Target registers.
2141 case 'J':
2142 case 'K':
2143 case 'L':
2144 case 'M':
2145 case 'N':
2146 case 'O':
2147 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002148 case '<':
2149 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002150 return C_Other;
2151 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002152 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002153
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002154 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002155 if (S == 8 && Constraint.substr(1, 6) == "memory") // "{memory}"
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002156 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002157 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002158 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002159 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002160}
2161
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002162/// LowerXConstraint - try to replace an X constraint, which matches anything,
2163/// with another that has more specific requirements based on the type of the
2164/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002165const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002166 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002167 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002168 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002169 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002170 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002171}
2172
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002173/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2174/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002175void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002176 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002177 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002178 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002179
Eric Christopherde9399b2011-06-02 23:16:42 +00002180 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002181
Eric Christopherde9399b2011-06-02 23:16:42 +00002182 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002183 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002184 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002185 case 'X': // Allows any operand; labels (basic block) use this.
2186 if (Op.getOpcode() == ISD::BasicBlock) {
2187 Ops.push_back(Op);
2188 return;
2189 }
2190 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002191 case 'i': // Simple Integer or Relocatable Constant
2192 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002193 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002194 // These operands are interested in values of the form (GV+C), where C may
2195 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2196 // is possible and fine if either GV or C are missing.
2197 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2198 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002199
Chris Lattner44a2ed62007-05-03 16:54:34 +00002200 // If we have "(add GV, C)", pull out GV/C
2201 if (Op.getOpcode() == ISD::ADD) {
2202 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2203 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002204 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002205 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2206 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2207 }
Craig Topperc0196b12014-04-14 00:51:57 +00002208 if (!C || !GA)
2209 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002210 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002211
Chris Lattner44a2ed62007-05-03 16:54:34 +00002212 // If we find a valid operand, map to the TargetXXX version so that the
2213 // value itself doesn't get selected.
2214 if (GA) { // Either &GV or &GV+C
2215 if (ConstraintLetter != 'n') {
2216 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002217 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002218 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002219 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002220 Op.getValueType(), Offs));
Chris Lattner44a2ed62007-05-03 16:54:34 +00002221 }
James Y Knight46f91c82015-07-13 16:36:22 +00002222 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002223 }
2224 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002225 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002226 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002227 // gcc prints these as sign extended. Sign extend value to 64 bits
2228 // now; without this it would get ZExt'd later in
2229 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2230 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002231 SDLoc(C), MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002232 }
James Y Knight46f91c82015-07-13 16:36:22 +00002233 return;
Chris Lattnera9f917a2007-02-17 06:00:35 +00002234 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002235 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002236 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002237 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002238}
2239
Eric Christopher11e4df72015-02-26 22:38:43 +00002240std::pair<unsigned, const TargetRegisterClass *>
2241TargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *RI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00002242 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00002243 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002244 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002245 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002246 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2247
2248 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002249 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002250
Hal Finkel943f76d2012-12-18 17:50:58 +00002251 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002252 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002253
Chris Lattner7ad77df2006-02-22 00:56:39 +00002254 // Figure out which register class contains this reg.
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002255 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002256 E = RI->regclass_end(); RCI != E; ++RCI) {
2257 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002258
2259 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002260 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002261 if (!isLegalRC(RC))
2262 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002263
2264 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002265 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002266 if (RegName.equals_lower(RI->getName(*I))) {
2267 std::pair<unsigned, const TargetRegisterClass*> S =
2268 std::make_pair(*I, RC);
2269
2270 // If this register class has the requested value type, return it,
2271 // otherwise keep searching and return the first class found
2272 // if no other is found which explicitly has the requested type.
2273 if (RC->hasType(VT))
2274 return S;
2275 else if (!R.second)
2276 R = S;
2277 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002278 }
Chris Lattner32fef532006-01-26 20:37:03 +00002279 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002280
Hal Finkel943f76d2012-12-18 17:50:58 +00002281 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002282}
Evan Chengaf598d22006-03-13 23:18:16 +00002283
2284//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002285// Constraint Selection.
2286
Chris Lattner860df6e2008-10-17 16:47:46 +00002287/// isMatchingInputConstraint - Return true of this is an input operand that is
2288/// a matching constraint like "4".
2289bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002290 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002291 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002292}
2293
2294/// getMatchedOperand - If this is an input matching constraint, this method
2295/// returns the output operand it matches.
2296unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2297 assert(!ConstraintCode.empty() && "No known constraint!");
2298 return atoi(ConstraintCode.c_str());
2299}
2300
Wesley Peck527da1b2010-11-23 03:31:01 +00002301
John Thompson1094c802010-09-13 18:15:37 +00002302/// ParseConstraints - Split up the constraint string from the inline
2303/// assembly value into the specific constraints and their prefixes,
2304/// and also tie in the associated operand values.
2305/// If this returns an empty vector, and if the constraint string itself
2306/// isn't empty, there was an error parsing.
Eric Christopher11e4df72015-02-26 22:38:43 +00002307TargetLowering::AsmOperandInfoVector
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002308TargetLowering::ParseConstraints(const DataLayout &DL,
2309 const TargetRegisterInfo *TRI,
Eric Christopher11e4df72015-02-26 22:38:43 +00002310 ImmutableCallSite CS) const {
John Thompson1094c802010-09-13 18:15:37 +00002311 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002312 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002313 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002314 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002315
2316 // Do a prepass over the constraints, canonicalizing them, and building up the
2317 // ConstraintOperands list.
John Thompson1094c802010-09-13 18:15:37 +00002318 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2319 unsigned ResNo = 0; // ResNo - The result number of the next output.
2320
Benjamin Kramere12a6ba2014-10-03 18:33:16 +00002321 for (InlineAsm::ConstraintInfo &CI : IA->ParseConstraints()) {
2322 ConstraintOperands.emplace_back(std::move(CI));
John Thompson1094c802010-09-13 18:15:37 +00002323 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2324
John Thompsonc467aa22010-09-21 22:04:54 +00002325 // Update multiple alternative constraint count.
2326 if (OpInfo.multipleAlternatives.size() > maCount)
2327 maCount = OpInfo.multipleAlternatives.size();
2328
John Thompsone8360b72010-10-29 17:29:13 +00002329 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002330
2331 // Compute the value type for each operand.
2332 switch (OpInfo.Type) {
2333 case InlineAsm::isOutput:
2334 // Indirect outputs just consume an argument.
2335 if (OpInfo.isIndirect) {
2336 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2337 break;
2338 }
2339
2340 // The return value of the call is this value. As such, there is no
2341 // corresponding argument.
2342 assert(!CS.getType()->isVoidTy() &&
2343 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002344 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002345 OpInfo.ConstraintVT =
2346 getSimpleValueType(DL, STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002347 } else {
2348 assert(ResNo == 0 && "Asm only has one result!");
Mehdi Amini44ede332015-07-09 02:09:04 +00002349 OpInfo.ConstraintVT = getSimpleValueType(DL, CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002350 }
2351 ++ResNo;
2352 break;
2353 case InlineAsm::isInput:
2354 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2355 break;
2356 case InlineAsm::isClobber:
2357 // Nothing to do.
2358 break;
2359 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002360
John Thompsone8360b72010-10-29 17:29:13 +00002361 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002362 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002363 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002364 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002365 if (!PtrTy)
2366 report_fatal_error("Indirect operand for inline asm not a pointer!");
2367 OpTy = PtrTy->getElementType();
2368 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002369
Eric Christopher44804282011-05-09 20:04:43 +00002370 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002371 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002372 if (STy->getNumElements() == 1)
2373 OpTy = STy->getElementType(0);
2374
John Thompsone8360b72010-10-29 17:29:13 +00002375 // If OpTy is not a single value, it may be a struct/union that we
2376 // can tile with integers.
2377 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002378 unsigned BitSize = DL.getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002379 switch (BitSize) {
2380 default: break;
2381 case 1:
2382 case 8:
2383 case 16:
2384 case 32:
2385 case 64:
2386 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002387 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002388 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002389 break;
2390 }
Micah Villmow89021e42012-10-09 16:06:12 +00002391 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002392 unsigned PtrSize = DL.getPointerSizeInBits(PT->getAddressSpace());
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002393 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002394 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002395 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002396 }
2397 }
John Thompson1094c802010-09-13 18:15:37 +00002398 }
2399
2400 // If we have multiple alternative constraints, select the best alternative.
Alexander Kornienko8c0809c2015-01-15 11:41:30 +00002401 if (!ConstraintOperands.empty()) {
John Thompson1094c802010-09-13 18:15:37 +00002402 if (maCount) {
2403 unsigned bestMAIndex = 0;
2404 int bestWeight = -1;
2405 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2406 int weight = -1;
2407 unsigned maIndex;
2408 // Compute the sums of the weights for each alternative, keeping track
2409 // of the best (highest weight) one so far.
2410 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2411 int weightSum = 0;
2412 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2413 cIndex != eIndex; ++cIndex) {
2414 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2415 if (OpInfo.Type == InlineAsm::isClobber)
2416 continue;
John Thompson1094c802010-09-13 18:15:37 +00002417
John Thompsone8360b72010-10-29 17:29:13 +00002418 // If this is an output operand with a matching input operand,
2419 // look up the matching input. If their types mismatch, e.g. one
2420 // is an integer, the other is floating point, or their sizes are
2421 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002422 if (OpInfo.hasMatchingInput()) {
2423 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002424 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2425 if ((OpInfo.ConstraintVT.isInteger() !=
2426 Input.ConstraintVT.isInteger()) ||
2427 (OpInfo.ConstraintVT.getSizeInBits() !=
2428 Input.ConstraintVT.getSizeInBits())) {
2429 weightSum = -1; // Can't match.
2430 break;
2431 }
John Thompson1094c802010-09-13 18:15:37 +00002432 }
2433 }
John Thompson1094c802010-09-13 18:15:37 +00002434 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2435 if (weight == -1) {
2436 weightSum = -1;
2437 break;
2438 }
2439 weightSum += weight;
2440 }
2441 // Update best.
2442 if (weightSum > bestWeight) {
2443 bestWeight = weightSum;
2444 bestMAIndex = maIndex;
2445 }
2446 }
2447
2448 // Now select chosen alternative in each constraint.
2449 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2450 cIndex != eIndex; ++cIndex) {
2451 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2452 if (cInfo.Type == InlineAsm::isClobber)
2453 continue;
2454 cInfo.selectAlternative(bestMAIndex);
2455 }
2456 }
2457 }
2458
2459 // Check and hook up tied operands, choose constraint code to use.
2460 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2461 cIndex != eIndex; ++cIndex) {
2462 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002463
John Thompson1094c802010-09-13 18:15:37 +00002464 // If this is an output operand with a matching input operand, look up the
2465 // matching input. If their types mismatch, e.g. one is an integer, the
2466 // other is floating point, or their sizes are different, flag it as an
2467 // error.
2468 if (OpInfo.hasMatchingInput()) {
2469 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002470
John Thompson1094c802010-09-13 18:15:37 +00002471 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00002472 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
2473 getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
2474 OpInfo.ConstraintVT);
2475 std::pair<unsigned, const TargetRegisterClass *> InputRC =
2476 getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
2477 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002478 if ((OpInfo.ConstraintVT.isInteger() !=
2479 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002480 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002481 report_fatal_error("Unsupported asm: input constraint"
2482 " with a matching output constraint of"
2483 " incompatible type!");
2484 }
John Thompson1094c802010-09-13 18:15:37 +00002485 }
John Thompsone8360b72010-10-29 17:29:13 +00002486
John Thompson1094c802010-09-13 18:15:37 +00002487 }
2488 }
2489
2490 return ConstraintOperands;
2491}
2492
Chris Lattneref890172008-10-17 16:21:11 +00002493
Chris Lattner47935152008-04-27 00:09:47 +00002494/// getConstraintGenerality - Return an integer indicating how general CT
2495/// is.
2496static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2497 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002498 case TargetLowering::C_Other:
2499 case TargetLowering::C_Unknown:
2500 return 0;
2501 case TargetLowering::C_Register:
2502 return 1;
2503 case TargetLowering::C_RegisterClass:
2504 return 2;
2505 case TargetLowering::C_Memory:
2506 return 3;
2507 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002508 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002509}
2510
John Thompsone8360b72010-10-29 17:29:13 +00002511/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002512/// This object must already have been set up with the operand type
2513/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002514TargetLowering::ConstraintWeight
2515 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002516 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002517 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002518 if (maIndex >= (int)info.multipleAlternatives.size())
2519 rCodes = &info.Codes;
2520 else
2521 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002522 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002523
2524 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002525 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002526 ConstraintWeight weight =
2527 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002528 if (weight > BestWeight)
2529 BestWeight = weight;
2530 }
2531
2532 return BestWeight;
2533}
2534
John Thompsone8360b72010-10-29 17:29:13 +00002535/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002536/// This object must already have been set up with the operand type
2537/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002538TargetLowering::ConstraintWeight
2539 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002540 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002541 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002542 Value *CallOperandVal = info.CallOperandVal;
2543 // If we don't have a value, we can't do a match,
2544 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002545 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002546 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002547 // Look at the constraint type.
2548 switch (*constraint) {
2549 case 'i': // immediate integer.
2550 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002551 if (isa<ConstantInt>(CallOperandVal))
2552 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002553 break;
2554 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002555 if (isa<GlobalValue>(CallOperandVal))
2556 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002557 break;
John Thompsone8360b72010-10-29 17:29:13 +00002558 case 'E': // immediate float if host format.
2559 case 'F': // immediate float.
2560 if (isa<ConstantFP>(CallOperandVal))
2561 weight = CW_Constant;
2562 break;
2563 case '<': // memory operand with autodecrement.
2564 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002565 case 'm': // memory operand.
2566 case 'o': // offsettable memory operand
2567 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002568 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002569 break;
John Thompsone8360b72010-10-29 17:29:13 +00002570 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002571 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002572 // note: Clang converts "g" to "imr".
2573 if (CallOperandVal->getType()->isIntegerTy())
2574 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002575 break;
John Thompsone8360b72010-10-29 17:29:13 +00002576 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002577 default:
John Thompsone8360b72010-10-29 17:29:13 +00002578 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002579 break;
2580 }
2581 return weight;
2582}
2583
Chris Lattner47935152008-04-27 00:09:47 +00002584/// ChooseConstraint - If there are multiple different constraints that we
2585/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002586/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002587/// Other -> immediates and magic values
2588/// Register -> one specific register
2589/// RegisterClass -> a group of regs
2590/// Memory -> memory
2591/// Ideally, we would pick the most specific constraint possible: if we have
2592/// something that fits into a register, we would pick it. The problem here
2593/// is that if we have something that could either be in a register or in
2594/// memory that use of the register could cause selection of *other*
2595/// operands to fail: they might only succeed if we pick memory. Because of
2596/// this the heuristic we use is:
2597///
2598/// 1) If there is an 'other' constraint, and if the operand is valid for
2599/// that constraint, use it. This makes us take advantage of 'i'
2600/// constraints when available.
2601/// 2) Otherwise, pick the most general constraint present. This prefers
2602/// 'm' over 'r', for example.
2603///
2604static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002605 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002606 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002607 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2608 unsigned BestIdx = 0;
2609 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2610 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002611
Chris Lattner47935152008-04-27 00:09:47 +00002612 // Loop over the options, keeping track of the most general one.
2613 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2614 TargetLowering::ConstraintType CType =
2615 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002616
Chris Lattner22379732008-04-27 00:37:18 +00002617 // If this is an 'other' constraint, see if the operand is valid for it.
2618 // For example, on X86 we might have an 'rI' constraint. If the operand
2619 // is an integer in the range [0..31] we want to use I (saving a load
2620 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002621 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002622 assert(OpInfo.Codes[i].size() == 1 &&
2623 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002624 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002625 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002626 ResultOps, *DAG);
2627 if (!ResultOps.empty()) {
2628 BestType = CType;
2629 BestIdx = i;
2630 break;
2631 }
2632 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002633
Dale Johannesen17feb072010-06-28 22:09:45 +00002634 // Things with matching constraints can only be registers, per gcc
2635 // documentation. This mainly affects "g" constraints.
2636 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2637 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002638
Chris Lattner47935152008-04-27 00:09:47 +00002639 // This constraint letter is more general than the previous one, use it.
2640 int Generality = getConstraintGenerality(CType);
2641 if (Generality > BestGenerality) {
2642 BestType = CType;
2643 BestIdx = i;
2644 BestGenerality = Generality;
2645 }
2646 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002647
Chris Lattner47935152008-04-27 00:09:47 +00002648 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2649 OpInfo.ConstraintType = BestType;
2650}
2651
2652/// ComputeConstraintToUse - Determines the constraint code and constraint
2653/// type to use for the specific AsmOperandInfo, setting
2654/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002655void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002656 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002657 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002658 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002659
Chris Lattner47935152008-04-27 00:09:47 +00002660 // Single-letter constraints ('r') are very common.
2661 if (OpInfo.Codes.size() == 1) {
2662 OpInfo.ConstraintCode = OpInfo.Codes[0];
2663 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2664 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002665 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002666 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002667
Chris Lattner47935152008-04-27 00:09:47 +00002668 // 'X' matches anything.
2669 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2670 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002671 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002672 // the result, which is not what we want to look at; leave them alone.
2673 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002674 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2675 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002676 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002677 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002678
Chris Lattner47935152008-04-27 00:09:47 +00002679 // Otherwise, try to resolve it to something we know about by looking at
2680 // the actual operand type.
2681 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2682 OpInfo.ConstraintCode = Repl;
2683 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2684 }
2685 }
2686}
2687
David Majnemer0fc86702013-06-08 23:51:45 +00002688/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002689/// with the multiplicative inverse of the constant.
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002690static SDValue BuildExactSDIV(const TargetLowering &TLI, SDValue Op1, APInt d,
2691 SDLoc dl, SelectionDAG &DAG,
2692 std::vector<SDNode *> &Created) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002693 assert(d != 0 && "Division by zero!");
2694
2695 // Shift the value upfront if it is even, so the LSB is one.
2696 unsigned ShAmt = d.countTrailingZeros();
2697 if (ShAmt) {
2698 // TODO: For UDIV use SRL instead of SRA.
NAKAMURA Takumie4529982015-05-06 14:03:22 +00002699 SDValue Amt =
Mehdi Amini9639d652015-07-09 02:09:20 +00002700 DAG.getConstant(ShAmt, dl, TLI.getShiftAmountTy(Op1.getValueType(),
2701 DAG.getDataLayout()));
Sanjay Patelf1340482015-06-16 16:25:43 +00002702 SDNodeFlags Flags;
2703 Flags.setExact(true);
2704 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt, &Flags);
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002705 Created.push_back(Op1.getNode());
Benjamin Kramer9960a252011-07-08 10:31:30 +00002706 d = d.ashr(ShAmt);
2707 }
2708
2709 // Calculate the multiplicative inverse, using Newton's method.
2710 APInt t, xn = d;
2711 while ((t = d*xn) != 1)
2712 xn *= APInt(d.getBitWidth(), 2) - t;
2713
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002714 SDValue Op2 = DAG.getConstant(xn, dl, Op1.getValueType());
2715 SDValue Mul = DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2716 Created.push_back(Mul.getNode());
2717 return Mul;
Benjamin Kramer9960a252011-07-08 10:31:30 +00002718}
2719
David Majnemer0fc86702013-06-08 23:51:45 +00002720/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002721/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002722/// multiplying by a magic number.
2723/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002724SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2725 SelectionDAG &DAG, bool IsAfterLegalization,
2726 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002727 assert(Created && "No vector to hold sdiv ops.");
2728
Owen Anderson53aa7a92009-08-10 22:56:29 +00002729 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002730 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002731
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002732 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002733 // FIXME: We should be more aggressive here.
2734 if (!isTypeLegal(VT))
2735 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002736
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002737 // If the sdiv has an 'exact' bit we can use a simpler lowering.
2738 if (cast<BinaryWithFlagsSDNode>(N)->Flags.hasExact())
2739 return BuildExactSDIV(*this, N->getOperand(0), Divisor, dl, DAG, *Created);
2740
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002741 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002742
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002743 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002744 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002745 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002746 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2747 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002748 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002749 DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002750 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2751 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002752 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002753 N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002754 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002755 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002756 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002757 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002758 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002759 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002760 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002761 }
2762 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002763 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002764 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002765 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002766 }
Mehdi Amini9639d652015-07-09 02:09:20 +00002767 auto &DL = DAG.getDataLayout();
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002768 // Shift right algebraic if shift value is nonzero
2769 if (magics.s > 0) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002770 Q = DAG.getNode(
2771 ISD::SRA, dl, VT, Q,
2772 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002773 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002774 }
2775 // Extract the sign bit and add it to the quotient
Mehdi Amini9639d652015-07-09 02:09:20 +00002776 SDValue T =
2777 DAG.getNode(ISD::SRL, dl, VT, Q,
2778 DAG.getConstant(VT.getScalarSizeInBits() - 1, dl,
2779 getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002780 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002781 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002782}
2783
David Majnemer0fc86702013-06-08 23:51:45 +00002784/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002785/// return a DAG expression to select that will generate the same value by
Sanjay Patelbb292212014-09-15 19:47:44 +00002786/// multiplying by a magic number.
2787/// Ref: "Hacker's Delight" or "The PowerPC Compiler Writer's Guide".
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002788SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2789 SelectionDAG &DAG, bool IsAfterLegalization,
2790 std::vector<SDNode *> *Created) const {
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002791 assert(Created && "No vector to hold udiv ops.");
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002792
Owen Anderson53aa7a92009-08-10 22:56:29 +00002793 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002794 SDLoc dl(N);
Mehdi Amini9639d652015-07-09 02:09:20 +00002795 auto &DL = DAG.getDataLayout();
Eli Friedman1b7fc152008-11-30 06:02:26 +00002796
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002797 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002798 // FIXME: We should be more aggressive here.
2799 if (!isTypeLegal(VT))
2800 return SDValue();
2801
2802 // FIXME: We should use a narrower constant when the upper
2803 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002804 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002805
2806 SDValue Q = N->getOperand(0);
2807
2808 // If the divisor is even, we can avoid using the expensive fixup by shifting
2809 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002810 if (magics.a != 0 && !Divisor[0]) {
2811 unsigned Shift = Divisor.countTrailingZeros();
Mehdi Amini9639d652015-07-09 02:09:20 +00002812 Q = DAG.getNode(
2813 ISD::SRL, dl, VT, Q,
2814 DAG.getConstant(Shift, dl, getShiftAmountTy(Q.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002815 Created->push_back(Q.getNode());
Benjamin Kramercfcea122011-03-17 20:39:14 +00002816
2817 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002818 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002819 assert(magics.a == 0 && "Should use cheap fixup now");
2820 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002821
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002822 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002823 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002824 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2825 isOperationLegalOrCustom(ISD::MULHU, VT))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002826 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, dl, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002827 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2828 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002829 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002830 DAG.getConstant(magics.m, dl, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002831 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002832 return SDValue(); // No mulhu or equvialent
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002833
2834 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002835
2836 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002837 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002838 "We shouldn't generate an undefined shift!");
Mehdi Amini9639d652015-07-09 02:09:20 +00002839 return DAG.getNode(
2840 ISD::SRL, dl, VT, Q,
2841 DAG.getConstant(magics.s, dl, getShiftAmountTy(Q.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002842 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002843 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002844 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002845 NPQ = DAG.getNode(
2846 ISD::SRL, dl, VT, NPQ,
2847 DAG.getConstant(1, dl, getShiftAmountTy(NPQ.getValueType(), DL)));
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002848 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002849 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Sanjay Pateld4f4c4e2014-09-15 21:52:51 +00002850 Created->push_back(NPQ.getNode());
Mehdi Amini9639d652015-07-09 02:09:20 +00002851 return DAG.getNode(
2852 ISD::SRL, dl, VT, NPQ,
2853 DAG.getConstant(magics.s - 1, dl,
2854 getShiftAmountTy(NPQ.getValueType(), DL)));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002855 }
2856}
Bill Wendling908bf812014-01-06 00:43:20 +00002857
2858bool TargetLowering::
2859verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2860 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2861 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2862 "be a constant integer");
2863 return true;
2864 }
2865
2866 return false;
2867}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002868
2869//===----------------------------------------------------------------------===//
2870// Legalization Utilities
2871//===----------------------------------------------------------------------===//
2872
2873bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2874 SelectionDAG &DAG, SDValue LL, SDValue LH,
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002875 SDValue RL, SDValue RH) const {
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002876 EVT VT = N->getValueType(0);
2877 SDLoc dl(N);
2878
2879 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2880 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2881 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2882 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2883 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2884 unsigned OuterBitSize = VT.getSizeInBits();
2885 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2886 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2887 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2888
2889 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2890 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2891 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2892
2893 if (!LL.getNode() && !RL.getNode() &&
2894 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2895 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2896 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2897 }
2898
2899 if (!LL.getNode())
2900 return false;
2901
2902 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2903 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2904 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2905 // The inputs are both zero-extended.
2906 if (HasUMUL_LOHI) {
2907 // We can emit a umul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002908 Lo = DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2909 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002910 Hi = SDValue(Lo.getNode(), 1);
2911 return true;
2912 }
2913 if (HasMULHU) {
2914 // We can emit a mulhu+mul.
2915 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2916 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2917 return true;
2918 }
2919 }
2920 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2921 // The input values are both sign-extended.
2922 if (HasSMUL_LOHI) {
2923 // We can emit a smul_lohi.
NAKAMURA Takumif51a34e2014-10-29 15:23:11 +00002924 Lo = DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(HiLoVT, HiLoVT), LL,
2925 RL);
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002926 Hi = SDValue(Lo.getNode(), 1);
2927 return true;
2928 }
2929 if (HasMULHS) {
2930 // We can emit a mulhs+mul.
2931 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2932 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2933 return true;
2934 }
2935 }
2936
2937 if (!LH.getNode() && !RH.getNode() &&
2938 isOperationLegalOrCustom(ISD::SRL, VT) &&
2939 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
Mehdi Amini9639d652015-07-09 02:09:20 +00002940 auto &DL = DAG.getDataLayout();
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002941 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
Mehdi Amini9639d652015-07-09 02:09:20 +00002942 SDValue Shift = DAG.getConstant(ShiftAmt, dl, getShiftAmountTy(VT, DL));
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002943 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2944 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2945 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2946 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2947 }
2948
2949 if (!LH.getNode())
2950 return false;
2951
2952 if (HasUMUL_LOHI) {
2953 // Lo,Hi = umul LHS, RHS.
2954 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2955 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2956 Lo = UMulLOHI;
2957 Hi = UMulLOHI.getValue(1);
2958 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2959 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2960 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2961 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2962 return true;
2963 }
2964 if (HasMULHU) {
2965 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2966 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2967 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2968 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2969 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2970 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2971 return true;
2972 }
2973 }
2974 return false;
2975}
Jan Veselyeca89d22014-07-10 22:40:18 +00002976
2977bool TargetLowering::expandFP_TO_SINT(SDNode *Node, SDValue &Result,
2978 SelectionDAG &DAG) const {
2979 EVT VT = Node->getOperand(0).getValueType();
2980 EVT NVT = Node->getValueType(0);
2981 SDLoc dl(SDValue(Node, 0));
2982
2983 // FIXME: Only f32 to i64 conversions are supported.
2984 if (VT != MVT::f32 || NVT != MVT::i64)
2985 return false;
2986
2987 // Expand f32 -> i64 conversion
2988 // This algorithm comes from compiler-rt's implementation of fixsfdi:
2989 // https://github.com/llvm-mirror/compiler-rt/blob/master/lib/builtins/fixsfdi.c
2990 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(),
2991 VT.getSizeInBits());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002992 SDValue ExponentMask = DAG.getConstant(0x7F800000, dl, IntVT);
2993 SDValue ExponentLoBit = DAG.getConstant(23, dl, IntVT);
2994 SDValue Bias = DAG.getConstant(127, dl, IntVT);
2995 SDValue SignMask = DAG.getConstant(APInt::getSignBit(VT.getSizeInBits()), dl,
Jan Veselyeca89d22014-07-10 22:40:18 +00002996 IntVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002997 SDValue SignLowBit = DAG.getConstant(VT.getSizeInBits() - 1, dl, IntVT);
2998 SDValue MantissaMask = DAG.getConstant(0x007FFFFF, dl, IntVT);
Jan Veselyeca89d22014-07-10 22:40:18 +00002999
3000 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, IntVT, Node->getOperand(0));
3001
Mehdi Amini9639d652015-07-09 02:09:20 +00003002 auto &DL = DAG.getDataLayout();
3003 SDValue ExponentBits = DAG.getNode(
3004 ISD::SRL, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, ExponentMask),
3005 DAG.getZExtOrTrunc(ExponentLoBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003006 SDValue Exponent = DAG.getNode(ISD::SUB, dl, IntVT, ExponentBits, Bias);
3007
Mehdi Amini9639d652015-07-09 02:09:20 +00003008 SDValue Sign = DAG.getNode(
3009 ISD::SRA, dl, IntVT, DAG.getNode(ISD::AND, dl, IntVT, Bits, SignMask),
3010 DAG.getZExtOrTrunc(SignLowBit, dl, getShiftAmountTy(IntVT, DL)));
Jan Veselyeca89d22014-07-10 22:40:18 +00003011 Sign = DAG.getSExtOrTrunc(Sign, dl, NVT);
3012
3013 SDValue R = DAG.getNode(ISD::OR, dl, IntVT,
3014 DAG.getNode(ISD::AND, dl, IntVT, Bits, MantissaMask),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003015 DAG.getConstant(0x00800000, dl, IntVT));
Jan Veselyeca89d22014-07-10 22:40:18 +00003016
3017 R = DAG.getZExtOrTrunc(R, dl, NVT);
3018
Mehdi Amini9639d652015-07-09 02:09:20 +00003019 R = DAG.getSelectCC(
3020 dl, Exponent, ExponentLoBit,
3021 DAG.getNode(ISD::SHL, dl, NVT, R,
3022 DAG.getZExtOrTrunc(
3023 DAG.getNode(ISD::SUB, dl, IntVT, Exponent, ExponentLoBit),
3024 dl, getShiftAmountTy(IntVT, DL))),
3025 DAG.getNode(ISD::SRL, dl, NVT, R,
3026 DAG.getZExtOrTrunc(
3027 DAG.getNode(ISD::SUB, dl, IntVT, ExponentLoBit, Exponent),
3028 dl, getShiftAmountTy(IntVT, DL))),
3029 ISD::SETGT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003030
3031 SDValue Ret = DAG.getNode(ISD::SUB, dl, NVT,
3032 DAG.getNode(ISD::XOR, dl, NVT, R, Sign),
3033 Sign);
3034
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003035 Result = DAG.getSelectCC(dl, Exponent, DAG.getConstant(0, dl, IntVT),
3036 DAG.getConstant(0, dl, NVT), Ret, ISD::SETLT);
Jan Veselyeca89d22014-07-10 22:40:18 +00003037 return true;
3038}