blob: fbc1502d50024aa5713d924852eaaf1b5c78efd7 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000061#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Chandler Carruth1b9dde02014-04-22 02:02:50 +000065#define DEBUG_TYPE "isel"
66
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000067/// LimitFloatPrecision - Generate low-precision inline sequences for
68/// some float libcalls (6, 8 or 12 bits).
69static unsigned LimitFloatPrecision;
70
71static cl::opt<unsigned, true>
72LimitFPPrecision("limit-float-precision",
73 cl::desc("Generate low-precision inline sequences "
74 "for some float libcalls"),
75 cl::location(LimitFloatPrecision),
76 cl::init(0));
77
Andrew Trick116efac2010-11-12 17:50:46 +000078// Limit the width of DAG chains. This is important in general to prevent
79// prevent DAG-based analysis from blowing up. For example, alias analysis and
80// load clustering may not complete in reasonable time. It is difficult to
81// recognize and avoid this situation within each individual analysis, and
82// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000083// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000084//
85// MaxParallelChains default is arbitrarily high to avoid affecting
86// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// sequence over this should have been converted to llvm.memcpy by the
88// frontend. It easy to induce this behavior with .ll code such as:
89// %buffer = alloca [4096 x i8]
90// %data = load [4096 x i8]* %argPtr
91// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000092static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000093
Andrew Trickef9de2a2013-05-25 02:42:55 +000094static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000095 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000096 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000097
Dan Gohman575fad32008-09-03 16:12:24 +000098/// getCopyFromParts - Create a value that contains the specified legal parts
99/// combined into the value they represent. If the parts combine to a type
100/// larger then ValueVT then AssertOp can be used to specify whether the extra
101/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
102/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000103static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000104 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000105 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000106 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000107 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000108 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000109 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
110 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000111
Dan Gohman575fad32008-09-03 16:12:24 +0000112 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000114 SDValue Val = Parts[0];
115
116 if (NumParts > 1) {
117 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000118 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000119 unsigned PartBits = PartVT.getSizeInBits();
120 unsigned ValueBits = ValueVT.getSizeInBits();
121
122 // Assemble the power of 2 part.
123 unsigned RoundParts = NumParts & (NumParts - 1) ?
124 1 << Log2_32(NumParts) : NumParts;
125 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000126 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000127 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000128 SDValue Lo, Hi;
129
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000131
Dan Gohman575fad32008-09-03 16:12:24 +0000132 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000135 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000136 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000137 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000138 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
139 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000141
Dan Gohman575fad32008-09-03 16:12:24 +0000142 if (TLI.isBigEndian())
143 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Chris Lattner05bcb482010-08-24 23:20:40 +0000145 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000146
147 if (RoundParts < NumParts) {
148 // Assemble the trailing non-power-of-2 part.
149 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000150 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000151 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000152 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 // Combine the round and odd parts.
155 Lo = Val;
156 if (TLI.isBigEndian())
157 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000158 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000159 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
160 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000161 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000162 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
164 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000165 }
Eli Friedman9030c352009-05-20 06:02:09 +0000166 } else if (PartVT.isFloatingPoint()) {
167 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000168 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000169 "Unexpected split");
170 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000171 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
172 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000173 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000174 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000175 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000176 } else {
177 // FP split into integer parts (soft fp)
178 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
179 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000180 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000181 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000182 }
183 }
184
185 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000187
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000188 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000189 return Val;
190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT.isInteger() && ValueVT.isInteger()) {
192 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000193 // For a truncate, see if we have any information to
194 // indicate whether the truncated bits will always be
195 // zero or sign-extension.
196 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000197 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000198 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000202 }
203
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 // FP_ROUND's are always exact here.
206 if (ValueVT.bitsLT(Val.getValueType()))
207 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000208 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000209
Chris Lattner05bcb482010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000211 }
212
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000213 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000214 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215
Torok Edwinfbcc6632009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000217}
218
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000219static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
220 const Twine &ErrMsg) {
221 const Instruction *I = dyn_cast_or_null<Instruction>(V);
222 if (!V)
223 return Ctx.emitError(ErrMsg);
224
225 const char *AsmError = ", possible invalid constraint for vector type";
226 if (const CallInst *CI = dyn_cast<CallInst>(I))
227 if (isa<InlineAsm>(CI->getCalledValue()))
228 return Ctx.emitError(I, ErrMsg + AsmError);
229
230 return Ctx.emitError(I, ErrMsg);
231}
232
Bill Wendling81406f62012-09-26 04:04:19 +0000233/// getCopyFromPartsVector - Create a value that contains the specified legal
234/// parts combined into the value they represent. If the parts combine to a
235/// type larger then ValueVT then AssertOp can be used to specify whether the
236/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
237/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000238static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000239 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000241 assert(ValueVT.isVector() && "Not a vector value");
242 assert(NumParts > 0 && "No parts to assemble!");
243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
244 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000245
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 // Handle a multi-element vector.
247 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000248 EVT IntermediateVT;
249 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 unsigned NumIntermediates;
251 unsigned NumRegs =
252 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
253 NumIntermediates, RegisterVT);
254 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
255 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000256 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000258 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000259
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 // Assemble the parts into intermediate operands.
261 SmallVector<SDValue, 8> Ops(NumIntermediates);
262 if (NumIntermediates == NumParts) {
263 // If the register was not expanded, truncate or copy the value,
264 // as appropriate.
265 for (unsigned i = 0; i != NumParts; ++i)
266 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000267 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000268 } else if (NumParts > 0) {
269 // If the intermediate type was expanded, build the intermediate
270 // operands from the parts.
271 assert(NumParts % NumIntermediates == 0 &&
272 "Must expand into a divisible number of parts!");
273 unsigned Factor = NumParts / NumIntermediates;
274 for (unsigned i = 0; i != NumIntermediates; ++i)
275 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000276 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000277 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000278
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
280 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000281 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
282 : ISD::BUILD_VECTOR,
283 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000284 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000285
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000287 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000293 // If the element type of the source/dest vectors are the same, but the
294 // parts vector has more elements than the value vector, then we have a
295 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
296 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
298 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 "Cannot narrow, it would be a lossy transformation");
300 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000301 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000302 }
303
Chris Lattner75ff0532010-08-25 22:49:25 +0000304 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000305 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000306 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
307
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 "Cannot handle this kind of promotion");
310 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000312 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
313 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000316
Eric Christopher690030c2011-06-01 19:55:10 +0000317 // Trivial bitcast if the types are the same size and the destination
318 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000320 TLI.isTypeLegal(ValueVT))
321 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000322
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000324 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000325 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
326 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000327 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000328 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000329
330 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000331 ValueVT.getVectorElementType() != PartEVT) {
332 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000333 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
334 DL, ValueVT.getScalarType(), Val);
335 }
336
Chris Lattner05bcb482010-08-24 23:20:40 +0000337 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
338}
339
Andrew Trickef9de2a2013-05-25 02:42:55 +0000340static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000341 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000343
Dan Gohman575fad32008-09-03 16:12:24 +0000344/// getCopyToParts - Create a series of nodes that contain the specified value
345/// split into legal parts. If the parts contain more bits than Val, then, for
346/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000350 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000351 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000352
Chris Lattner96a77eb2010-08-24 23:10:06 +0000353 // Handle the vector case separately.
354 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000355 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000358 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000359 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000360 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
361
Chris Lattner96a77eb2010-08-24 23:10:06 +0000362 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000363 return;
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000366 EVT PartEVT = PartVT;
367 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000369 Parts[0] = Val;
370 return;
371 }
372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
377 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
378 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000379 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
380 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000381 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000384 if (PartVT == MVT::x86mmx)
385 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 }
387 } else if (PartBits == ValueVT.getSizeInBits()) {
388 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000389 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000390 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000391 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
392 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000393 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
394 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 "Unknown mismatch!");
396 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
397 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000398 if (PartVT == MVT::x86mmx)
399 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000400 }
401
402 // The value may have changed - recompute ValueVT.
403 ValueVT = Val.getValueType();
404 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
405 "Failed to tile the value with PartVT!");
406
407 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000408 if (PartEVT != ValueVT)
409 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
410 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000411
Chris Lattner96a77eb2010-08-24 23:10:06 +0000412 Parts[0] = Val;
413 return;
414 }
415
416 // Expand the value into multiple parts.
417 if (NumParts & (NumParts - 1)) {
418 // The number of parts is not a power of 2. Split off and copy the tail.
419 assert(PartVT.isInteger() && ValueVT.isInteger() &&
420 "Do not know what to expand to!");
421 unsigned RoundParts = 1 << Log2_32(NumParts);
422 unsigned RoundBits = RoundParts * PartBits;
423 unsigned OddParts = NumParts - RoundParts;
424 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
425 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000426 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000427
428 if (TLI.isBigEndian())
429 // The odd parts were reversed by getCopyToParts - unreverse them.
430 std::reverse(Parts + RoundParts, Parts + NumParts);
431
432 NumParts = RoundParts;
433 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
434 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
435 }
436
437 // The number of parts is a power of 2. Repeatedly bisect the value using
438 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000439 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 EVT::getIntegerVT(*DAG.getContext(),
441 ValueVT.getSizeInBits()),
442 Val);
443
444 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
445 for (unsigned i = 0; i < NumParts; i += StepSize) {
446 unsigned ThisBits = StepSize * PartBits / 2;
447 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
448 SDValue &Part0 = Parts[i];
449 SDValue &Part1 = Parts[i+StepSize/2];
450
451 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
452 ThisVT, Part0, DAG.getIntPtrConstant(1));
453 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
454 ThisVT, Part0, DAG.getIntPtrConstant(0));
455
456 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000457 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
458 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459 }
460 }
461 }
462
463 if (TLI.isBigEndian())
464 std::reverse(Parts, Parts + OrigNumParts);
465}
466
467
468/// getCopyToPartsVector - Create a series of nodes that contain the specified
469/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000470static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000471 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000472 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000473 EVT ValueVT = Val.getValueType();
474 assert(ValueVT.isVector() && "Not a vector");
475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000476
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000478 EVT PartEVT = PartVT;
479 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000480 // Nothing to do.
481 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
482 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000483 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
486 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 EVT ElementVT = PartVT.getVectorElementType();
488 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
489 // undef elements.
490 SmallVector<SDValue, 16> Ops;
491 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000493 ElementVT, Val, DAG.getConstant(i,
494 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000495
Chris Lattner75ff0532010-08-25 22:49:25 +0000496 for (unsigned i = ValueVT.getVectorNumElements(),
497 e = PartVT.getVectorNumElements(); i != e; ++i)
498 Ops.push_back(DAG.getUNDEF(ElementVT));
499
Craig Topper48d114b2014-04-26 18:35:24 +0000500 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000501
502 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000503
Chris Lattner75ff0532010-08-25 22:49:25 +0000504 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
505 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000506 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000507 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000508 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000509 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510
511 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000513 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
514 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000515 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000516 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000517 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000518 "Only trivial vector-to-scalar conversions should get here!");
519 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000520 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000521
522 bool Smaller = ValueVT.bitsLE(PartVT);
523 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
524 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000525 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000526
Chris Lattner96a77eb2010-08-24 23:10:06 +0000527 Parts[0] = Val;
528 return;
529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Dan Gohman575fad32008-09-03 16:12:24 +0000531 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000532 EVT IntermediateVT;
533 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000534 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000535 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000536 IntermediateVT,
537 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000539
Dan Gohman575fad32008-09-03 16:12:24 +0000540 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
541 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000542 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 // Split the vector into intermediate operands.
545 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000546 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000547 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000548 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000549 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000550 DAG.getConstant(i * (NumElements / NumIntermediates),
551 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000552 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000553 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000554 IntermediateVT, Val,
555 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000557
Dan Gohman575fad32008-09-03 16:12:24 +0000558 // Split the intermediate operands into legal parts.
559 if (NumParts == NumIntermediates) {
560 // If the register was not expanded, promote or copy the value,
561 // as appropriate.
562 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000563 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000564 } else if (NumParts > 0) {
565 // If the intermediate type was expanded, split each the value into
566 // legal parts.
567 assert(NumParts % NumIntermediates == 0 &&
568 "Must expand into a divisible number of parts!");
569 unsigned Factor = NumParts / NumIntermediates;
570 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000571 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000572 }
573}
574
Dan Gohman4db93c92010-05-29 17:53:24 +0000575namespace {
576 /// RegsForValue - This struct represents the registers (physical or virtual)
577 /// that a particular set of values is assigned, and the type information
578 /// about the value. The most common situation is to represent one value at a
579 /// time, but struct or array values are handled element-wise as multiple
580 /// values. The splitting of aggregates is performed recursively, so that we
581 /// never have aggregate-typed registers. The values at this point do not
582 /// necessarily have legal types, so each value may require one or more
583 /// registers of some legal type.
584 ///
585 struct RegsForValue {
586 /// ValueVTs - The value types of the values, which may not be legal, and
587 /// may need be promoted or synthesized from one or more registers.
588 ///
589 SmallVector<EVT, 4> ValueVTs;
590
591 /// RegVTs - The value types of the registers. This is the same size as
592 /// ValueVTs and it records, for each value, what the type of the assigned
593 /// register or registers are. (Individual values are never synthesized
594 /// from more than one type of register.)
595 ///
596 /// With virtual registers, the contents of RegVTs is redundant with TLI's
597 /// getRegisterType member function, however when with physical registers
598 /// it is necessary to have a separate record of the types.
599 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000600 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000601
602 /// Regs - This list holds the registers assigned to the values.
603 /// Each legal or promoted value requires one register, and each
604 /// expanded value requires multiple registers.
605 ///
606 SmallVector<unsigned, 4> Regs;
607
608 RegsForValue() {}
609
610 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000611 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000612 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000615 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 ComputeValueVTs(tli, Ty, ValueVTs);
617
618 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
619 EVT ValueVT = ValueVTs[Value];
620 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000621 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 for (unsigned i = 0; i != NumRegs; ++i)
623 Regs.push_back(Reg + i);
624 RegVTs.push_back(RegisterVT);
625 Reg += NumRegs;
626 }
627 }
628
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 /// append - Add the specified values to this one.
630 void append(const RegsForValue &RHS) {
631 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
632 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
633 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
634 }
635
636 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637 /// this value and returns the result as a ValueVTs value. This uses
638 /// Chain/Flag as the input and updates them for the output Chain/Flag.
639 /// If the Flag pointer is NULL, no flag is used.
640 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000641 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000642 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000643 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000644
645 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
646 /// specified value into the registers specified by this object. This uses
647 /// Chain/Flag as the input and updates them for the output Chain/Flag.
648 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000649 void
650 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
651 SDValue *Flag, const Value *V,
652 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000653
654 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
655 /// operand list. This adds the code marker, matching input operand index
656 /// (if applicable), and includes the number of values added into it.
657 void AddInlineAsmOperands(unsigned Kind,
658 bool HasMatching, unsigned MatchingIdx,
659 SelectionDAG &DAG,
660 std::vector<SDValue> &Ops) const;
661 };
662}
663
664/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
665/// this value and returns the result as a ValueVT value. This uses
666/// Chain/Flag as the input and updates them for the output Chain/Flag.
667/// If the Flag pointer is NULL, no flag is used.
668SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
669 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000670 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000671 SDValue &Chain, SDValue *Flag,
672 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000673 // A Value with type {} or [0 x %t] needs no registers.
674 if (ValueVTs.empty())
675 return SDValue();
676
Dan Gohman4db93c92010-05-29 17:53:24 +0000677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
678
679 // Assemble the legal parts into the final values.
680 SmallVector<SDValue, 4> Values(ValueVTs.size());
681 SmallVector<SDValue, 8> Parts;
682 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
683 // Copy the legal parts from the registers.
684 EVT ValueVT = ValueVTs[Value];
685 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000686 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000687
688 Parts.resize(NumRegs);
689 for (unsigned i = 0; i != NumRegs; ++i) {
690 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000691 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
693 } else {
694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
695 *Flag = P.getValue(2);
696 }
697
698 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000699 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000700
701 // If the source register was virtual and if we know something about it,
702 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000704 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000705 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000706
707 const FunctionLoweringInfo::LiveOutInfo *LOI =
708 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
709 if (!LOI)
710 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000711
Chris Lattnercb404362010-12-13 01:11:17 +0000712 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 unsigned NumSignBits = LOI->NumSignBits;
714 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000715
Quentin Colombetb51a6862013-06-18 20:14:39 +0000716 if (NumZeroBits == RegSize) {
717 // The current value is a zero.
718 // Explicitly express that as it would be easier for
719 // optimizations to kick in.
720 Parts[i] = DAG.getConstant(0, RegisterVT);
721 continue;
722 }
723
Chris Lattnercb404362010-12-13 01:11:17 +0000724 // FIXME: We capture more information than the dag can represent. For
725 // now, just use the tightest assertzext/assertsext possible.
726 bool isSExt = true;
727 EVT FromVT(MVT::Other);
728 if (NumSignBits == RegSize)
729 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
730 else if (NumZeroBits >= RegSize-1)
731 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
732 else if (NumSignBits > RegSize-8)
733 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
734 else if (NumZeroBits >= RegSize-8)
735 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
736 else if (NumSignBits > RegSize-16)
737 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
738 else if (NumZeroBits >= RegSize-16)
739 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
740 else if (NumSignBits > RegSize-32)
741 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
742 else if (NumZeroBits >= RegSize-32)
743 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
744 else
745 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000746
Chris Lattnercb404362010-12-13 01:11:17 +0000747 // Add an assertion node.
748 assert(FromVT != MVT::Other);
749 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
750 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000751 }
752
753 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000754 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000755 Part += NumRegs;
756 Parts.clear();
757 }
758
Craig Topper48d114b2014-04-26 18:35:24 +0000759 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000760}
761
762/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
763/// specified value into the registers specified by this object. This uses
764/// Chain/Flag as the input and updates them for the output Chain/Flag.
765/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000766void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000767 SDValue &Chain, SDValue *Flag, const Value *V,
768 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000769 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000770 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000771
772 // Get the list of the values's legal parts.
773 unsigned NumRegs = Regs.size();
774 SmallVector<SDValue, 8> Parts(NumRegs);
775 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
776 EVT ValueVT = ValueVTs[Value];
777 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000778 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000779
780 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
781 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000782
Chris Lattner05bcb482010-08-24 23:20:40 +0000783 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000784 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000785 Part += NumParts;
786 }
787
788 // Copy the parts into the registers.
789 SmallVector<SDValue, 8> Chains(NumRegs);
790 for (unsigned i = 0; i != NumRegs; ++i) {
791 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000792 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000793 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
794 } else {
795 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
796 *Flag = Part.getValue(1);
797 }
798
799 Chains[i] = Part.getValue(0);
800 }
801
802 if (NumRegs == 1 || Flag)
803 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
804 // flagged to it. That is the CopyToReg nodes and the user are considered
805 // a single scheduling unit. If we create a TokenFactor and return it as
806 // chain, then the TokenFactor is both a predecessor (operand) of the
807 // user as well as a successor (the TF operands are flagged to the user).
808 // c1, f1 = CopyToReg
809 // c2, f2 = CopyToReg
810 // c3 = TokenFactor c1, c2
811 // ...
812 // = op c3, ..., f2
813 Chain = Chains[NumRegs-1];
814 else
Craig Topper48d114b2014-04-26 18:35:24 +0000815 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000816}
817
818/// AddInlineAsmOperands - Add this value to the specified inlineasm node
819/// operand list. This adds the code marker and includes the number of
820/// values added into it.
821void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
822 unsigned MatchingIdx,
823 SelectionDAG &DAG,
824 std::vector<SDValue> &Ops) const {
825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
826
827 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
828 if (HasMatching)
829 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000830 else if (!Regs.empty() &&
831 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
832 // Put the register class of the virtual registers in the flag word. That
833 // way, later passes can recompute register class constraints for inline
834 // assembly as well as normal instructions.
835 // Don't do this for tied operands that can use the regclass information
836 // from the def.
837 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
838 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
839 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
840 }
841
Dan Gohman4db93c92010-05-29 17:53:24 +0000842 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
843 Ops.push_back(Res);
844
Reid Kleckneree088972013-12-10 18:27:32 +0000845 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
847 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000848 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000849 for (unsigned i = 0; i != NumRegs; ++i) {
850 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000851 unsigned TheReg = Regs[Reg++];
852 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000855 // If we clobbered the stack pointer, MFI should know about it.
856 assert(DAG.getMachineFunction().getFrameInfo()->
857 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000858 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000859 }
860 }
861}
Dan Gohman575fad32008-09-03 16:12:24 +0000862
Owen Andersonbb15fec2011-12-08 22:15:21 +0000863void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
864 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000865 AA = &aa;
866 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000867 LibInfo = li;
Eric Christopherfc6de422014-08-05 02:39:49 +0000868 DL = DAG.getSubtarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000869 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000870 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000871}
872
Dan Gohmanf5cca352010-04-14 18:24:06 +0000873/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000874/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000875/// for a new block. This doesn't clear out information about
876/// additional blocks that are needed to complete switch lowering
877/// or PHI node updating; that information is cleared out as it is
878/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000880 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000881 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000882 PendingLoads.clear();
883 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000884 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000885 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000886 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000887}
888
Devang Patel799288382011-05-23 17:44:13 +0000889/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000890/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000891/// information that is dangling in a basic block can be properly
892/// resolved in a different basic block. This allows the
893/// SelectionDAG to resolve dangling debug information attached
894/// to PHI nodes.
895void SelectionDAGBuilder::clearDanglingDebugInfo() {
896 DanglingDebugInfoMap.clear();
897}
898
Dan Gohman575fad32008-09-03 16:12:24 +0000899/// getRoot - Return the current virtual root of the Selection DAG,
900/// flushing any PendingLoad items. This must be done before emitting
901/// a store or any other node that may need to be ordered after any
902/// prior load instructions.
903///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000904SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000905 if (PendingLoads.empty())
906 return DAG.getRoot();
907
908 if (PendingLoads.size() == 1) {
909 SDValue Root = PendingLoads[0];
910 DAG.setRoot(Root);
911 PendingLoads.clear();
912 return Root;
913 }
914
915 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000916 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000917 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000918 PendingLoads.clear();
919 DAG.setRoot(Root);
920 return Root;
921}
922
923/// getControlRoot - Similar to getRoot, but instead of flushing all the
924/// PendingLoad items, flush all the PendingExports items. It is necessary
925/// to do this before emitting a terminator instruction.
926///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000927SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000928 SDValue Root = DAG.getRoot();
929
930 if (PendingExports.empty())
931 return Root;
932
933 // Turn all of the CopyToReg chains into one factored node.
934 if (Root.getOpcode() != ISD::EntryToken) {
935 unsigned i = 0, e = PendingExports.size();
936 for (; i != e; ++i) {
937 assert(PendingExports[i].getNode()->getNumOperands() > 1);
938 if (PendingExports[i].getNode()->getOperand(0) == Root)
939 break; // Don't add the root if we already indirectly depend on it.
940 }
941
942 if (i == e)
943 PendingExports.push_back(Root);
944 }
945
Andrew Trickef9de2a2013-05-25 02:42:55 +0000946 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000947 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000948 PendingExports.clear();
949 DAG.setRoot(Root);
950 return Root;
951}
952
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000953void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000954 // Set up outgoing PHI node register values before emitting the terminator.
955 if (isa<TerminatorInst>(&I))
956 HandlePHINodesInSuccessorBlocks(I.getParent());
957
Andrew Tricke2431c62013-05-25 03:08:10 +0000958 ++SDNodeOrder;
959
Andrew Trick175143b2013-05-25 02:20:36 +0000960 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000961
Dan Gohman575fad32008-09-03 16:12:24 +0000962 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000963
Dan Gohman950fe782010-04-20 15:03:56 +0000964 if (!isa<TerminatorInst>(&I) && !HasTailCall)
965 CopyToExportRegsIfNeeded(&I);
966
Craig Topperc0196b12014-04-14 00:51:57 +0000967 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000968}
969
Dan Gohmanf41ad472010-04-20 15:00:41 +0000970void SelectionDAGBuilder::visitPHI(const PHINode &) {
971 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
972}
973
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000974void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000975 // Note: this doesn't use InstVisitor, because it has to work with
976 // ConstantExpr's in addition to instructions.
977 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000978 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000979 // Build the switch statement using the Instruction.def file.
980#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000981 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000982#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000983 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000984}
Dan Gohman575fad32008-09-03 16:12:24 +0000985
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000996 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +0000997 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000998 // A dbg.value for an alloca is always indirect.
999 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001000 SDDbgValue *SDV;
1001 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001002 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1003 Val)) {
1004 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1005 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001006 DAG.AddDbgValue(SDV, Val.getNode(), false);
1007 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001008 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001009 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1011 }
1012}
1013
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001014/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001015SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001016 // If we already have an SDValue for this value, use it. It's important
1017 // to do this first, so that we don't create a CopyFromReg if we already
1018 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001019 SDValue &N = NodeMap[V];
1020 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001021
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If there's a virtual register allocated and initialized for this
1023 // value, use it.
1024 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1025 if (It != FuncInfo.ValueMap.end()) {
1026 unsigned InReg = It->second;
Eric Christopher58a24612014-10-08 09:50:54 +00001027 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
Eric Christopherd9134482014-08-04 21:25:23 +00001028 V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001029 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001030 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001031 resolveDanglingDebugInfo(V, N);
1032 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001033 }
1034
1035 // Otherwise create a new SDValue and remember it.
1036 SDValue Val = getValueImpl(V);
1037 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001038 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001039 return Val;
1040}
1041
1042/// getNonRegisterValue - Return an SDValue for the given Value, but
1043/// don't look in FuncInfo.ValueMap for a virtual register.
1044SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1045 // If we already have an SDValue for this value, use it.
1046 SDValue &N = NodeMap[V];
1047 if (N.getNode()) return N;
1048
1049 // Otherwise create a new SDValue and remember it.
1050 SDValue Val = getValueImpl(V);
1051 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001052 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001053 return Val;
1054}
1055
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001056/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001057/// Create an SDValue for the given value.
1058SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001059 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001060
Dan Gohman8422e572010-04-17 15:32:28 +00001061 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001062 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001063
Dan Gohman8422e572010-04-17 15:32:28 +00001064 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001065 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001066
Dan Gohman8422e572010-04-17 15:32:28 +00001067 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001068 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001069
Matt Arsenault19231e62013-11-16 20:24:41 +00001070 if (isa<ConstantPointerNull>(C)) {
1071 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001072 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001073 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001074
Dan Gohman8422e572010-04-17 15:32:28 +00001075 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001076 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001077
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001078 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001079 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001082 visit(CE->getOpcode(), *CE);
1083 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001084 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001085 return N1;
1086 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001087
Dan Gohman575fad32008-09-03 16:12:24 +00001088 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1089 SmallVector<SDValue, 4> Constants;
1090 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1091 OI != OE; ++OI) {
1092 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001093 // If the operand is an empty aggregate, there are no values.
1094 if (!Val) continue;
1095 // Add each leaf value from the operand to the Constants list
1096 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001097 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1098 Constants.push_back(SDValue(Val, i));
1099 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001100
Craig Topper64941d92014-04-27 19:20:57 +00001101 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001102 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001103
Chris Lattner00245f42012-01-24 13:41:11 +00001104 if (const ConstantDataSequential *CDS =
1105 dyn_cast<ConstantDataSequential>(C)) {
1106 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001107 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001108 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1109 // Add each leaf value from the operand to the Constants list
1110 // to form a flattened list of all the values.
1111 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1112 Ops.push_back(SDValue(Val, i));
1113 }
1114
1115 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001116 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001117 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001118 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001119 }
Dan Gohman575fad32008-09-03 16:12:24 +00001120
Duncan Sands19d0b472010-02-16 11:11:14 +00001121 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001122 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1123 "Unknown struct or array constant!");
1124
Owen Anderson53aa7a92009-08-10 22:56:29 +00001125 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001126 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001127 unsigned NumElts = ValueVTs.size();
1128 if (NumElts == 0)
1129 return SDValue(); // empty struct
1130 SmallVector<SDValue, 4> Constants(NumElts);
1131 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001132 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001133 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001134 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001135 else if (EltVT.isFloatingPoint())
1136 Constants[i] = DAG.getConstantFP(0, EltVT);
1137 else
1138 Constants[i] = DAG.getConstant(0, EltVT);
1139 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001140
Craig Topper64941d92014-04-27 19:20:57 +00001141 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001142 }
1143
Dan Gohman8422e572010-04-17 15:32:28 +00001144 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001145 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001146
Chris Lattner229907c2011-07-18 04:54:35 +00001147 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001148 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001149
Dan Gohman575fad32008-09-03 16:12:24 +00001150 // Now that we know the number and type of the elements, get that number of
1151 // elements into the Ops array based on what kind of constant it is.
1152 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001153 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001154 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001155 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001156 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001157 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001158 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001159
1160 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001161 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001162 Op = DAG.getConstantFP(0, EltVT);
1163 else
1164 Op = DAG.getConstant(0, EltVT);
1165 Ops.assign(NumElements, Op);
1166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001167
Dan Gohman575fad32008-09-03 16:12:24 +00001168 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001169 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001170 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001171
Dan Gohman575fad32008-09-03 16:12:24 +00001172 // If this is a static alloca, generate it as the frameindex instead of
1173 // computation.
1174 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1175 DenseMap<const AllocaInst*, int>::iterator SI =
1176 FuncInfo.StaticAllocaMap.find(AI);
1177 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001178 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohmand4322232010-07-01 01:59:43 +00001181 // If this is an instruction which fast-isel has deferred, select it now.
1182 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001183 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001184 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001185 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001186 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohmand4322232010-07-01 01:59:43 +00001189 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001190}
1191
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001192void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001193 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001194 SDValue Chain = getControlRoot();
1195 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001196 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001197
Dan Gohmand16aa542010-05-29 17:03:36 +00001198 if (!FuncInfo.CanLowerReturn) {
1199 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001200 const Function *F = I.getParent()->getParent();
1201
1202 // Emit a store of the return value through the virtual register.
1203 // Leave Outs empty so that LowerReturn won't try to load return
1204 // registers the usual way.
1205 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001206 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001207 PtrValueVTs);
1208
1209 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1210 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001211
Owen Anderson53aa7a92009-08-10 22:56:29 +00001212 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001213 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001214 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001215 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001216
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001218 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001219 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001220 RetPtr.getValueType(), RetPtr,
1221 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001224 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001225 // FIXME: better loc info would be nice.
1226 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 }
1228
Andrew Trickef9de2a2013-05-25 02:42:55 +00001229 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001230 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001231 } else if (I.getNumOperands() != 0) {
1232 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001233 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001234 unsigned NumValues = ValueVTs.size();
1235 if (NumValues) {
1236 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1238 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001239
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001240 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001241
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001242 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001243 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1244 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001246 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1247 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001249
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001250 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Eric Christopher58a24612014-10-08 09:50:54 +00001251 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252
Eric Christopher58a24612014-10-08 09:50:54 +00001253 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1254 MVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001256 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001258 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259
1260 // 'inreg' on function refers to return value
1261 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001262 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1263 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 Flags.setInReg();
1265
1266 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001267 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001269 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001270 Flags.setZExt();
1271
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001272 for (unsigned i = 0; i < NumParts; ++i) {
1273 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001274 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001275 OutVals.push_back(Parts[i]);
1276 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001277 }
Dan Gohman575fad32008-09-03 16:12:24 +00001278 }
1279 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001280
1281 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001282 CallingConv::ID CallConv =
1283 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001284 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001285 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001286
1287 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001288 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001289 "LowerReturn didn't return a valid chain!");
1290
1291 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001292 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001293}
1294
Dan Gohman9478c3f2009-04-23 23:13:24 +00001295/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1296/// created for it, emit nodes to copy the value into the virtual
1297/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001298void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001299 // Skip empty types
1300 if (V->getType()->isEmptyTy())
1301 return;
1302
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001303 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1304 if (VMI != FuncInfo.ValueMap.end()) {
1305 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1306 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001307 }
1308}
1309
Dan Gohman575fad32008-09-03 16:12:24 +00001310/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1311/// the current basic block, add it to ValueMap now so that we'll get a
1312/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001313void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001314 // No need to export constants.
1315 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001316
Dan Gohman575fad32008-09-03 16:12:24 +00001317 // Already exported?
1318 if (FuncInfo.isExportedInst(V)) return;
1319
1320 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1321 CopyValueToVirtualRegister(V, Reg);
1322}
1323
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001324bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001325 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001326 // The operands of the setcc have to be in this block. We don't know
1327 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001328 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001329 // Can export from current BB.
1330 if (VI->getParent() == FromBB)
1331 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001332
Dan Gohman575fad32008-09-03 16:12:24 +00001333 // Is already exported, noop.
1334 return FuncInfo.isExportedInst(V);
1335 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001336
Dan Gohman575fad32008-09-03 16:12:24 +00001337 // If this is an argument, we can export it if the BB is the entry block or
1338 // if it is already exported.
1339 if (isa<Argument>(V)) {
1340 if (FromBB == &FromBB->getParent()->getEntryBlock())
1341 return true;
1342
1343 // Otherwise, can only export this if it is already exported.
1344 return FuncInfo.isExportedInst(V);
1345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // Otherwise, constants can always be exported.
1348 return true;
1349}
1350
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001351/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001352uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1353 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001354 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1355 if (!BPI)
1356 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001357 const BasicBlock *SrcBB = Src->getBasicBlock();
1358 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001359 return BPI->getEdgeWeight(SrcBB, DstBB);
1360}
1361
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001362void SelectionDAGBuilder::
1363addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1364 uint32_t Weight /* = 0 */) {
1365 if (!Weight)
1366 Weight = getEdgeWeight(Src, Dst);
1367 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001368}
1369
1370
Dan Gohman575fad32008-09-03 16:12:24 +00001371static bool InBlock(const Value *V, const BasicBlock *BB) {
1372 if (const Instruction *I = dyn_cast<Instruction>(V))
1373 return I->getParent() == BB;
1374 return true;
1375}
1376
Dan Gohmand01ddb52008-10-17 21:16:08 +00001377/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1378/// This function emits a branch and is used at the leaves of an OR or an
1379/// AND operator tree.
1380///
1381void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001382SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001383 MachineBasicBlock *TBB,
1384 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001385 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001386 MachineBasicBlock *SwitchBB,
1387 uint32_t TWeight,
1388 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001389 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001390
Dan Gohmand01ddb52008-10-17 21:16:08 +00001391 // If the leaf of the tree is a comparison, merge the condition into
1392 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001393 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001394 // The operands of the cmp have to be in this block. We don't know
1395 // how to export them from some other block. If this is the first block
1396 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001397 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1399 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001400 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001401 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001402 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001404 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001405 if (TM.Options.NoNaNsFPMath)
1406 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001407 } else {
1408 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001409 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001410 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001411
Craig Topperc0196b12014-04-14 00:51:57 +00001412 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1413 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001414 SwitchCases.push_back(CB);
1415 return;
1416 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001417 }
1418
1419 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001420 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001421 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001422 SwitchCases.push_back(CB);
1423}
1424
Manman Ren4ece7452014-01-31 00:42:44 +00001425/// Scale down both weights to fit into uint32_t.
1426static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1427 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1428 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1429 NewTrue = NewTrue / Scale;
1430 NewFalse = NewFalse / Scale;
1431}
1432
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001433/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001434void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001435 MachineBasicBlock *TBB,
1436 MachineBasicBlock *FBB,
1437 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001438 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001439 unsigned Opc, uint32_t TWeight,
1440 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001441 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001442 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001443 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001444 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1445 BOp->getParent() != CurBB->getBasicBlock() ||
1446 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1447 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001448 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1449 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001450 return;
1451 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001452
Dan Gohman575fad32008-09-03 16:12:24 +00001453 // Create TmpBB after CurBB.
1454 MachineFunction::iterator BBI = CurBB;
1455 MachineFunction &MF = DAG.getMachineFunction();
1456 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1457 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001458
Dan Gohman575fad32008-09-03 16:12:24 +00001459 if (Opc == Instruction::Or) {
1460 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001461 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001462 // jmp_if_X TBB
1463 // jmp TmpBB
1464 // TmpBB:
1465 // jmp_if_Y TBB
1466 // jmp FBB
1467 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001468
Manman Ren4ece7452014-01-31 00:42:44 +00001469 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1470 // The requirement is that
1471 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1472 // = TrueProb for orignal BB.
1473 // Assuming the orignal weights are A and B, one choice is to set BB1's
1474 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1475 // assumes that
1476 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1477 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1478 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001479
Manman Ren4ece7452014-01-31 00:42:44 +00001480 uint64_t NewTrueWeight = TWeight;
1481 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1482 ScaleWeights(NewTrueWeight, NewFalseWeight);
1483 // Emit the LHS condition.
1484 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1485 NewTrueWeight, NewFalseWeight);
1486
1487 NewTrueWeight = TWeight;
1488 NewFalseWeight = 2 * (uint64_t)FWeight;
1489 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001490 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001491 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1492 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001493 } else {
1494 assert(Opc == Instruction::And && "Unknown merge op!");
1495 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001496 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001497 // jmp_if_X TmpBB
1498 // jmp FBB
1499 // TmpBB:
1500 // jmp_if_Y TBB
1501 // jmp FBB
1502 //
1503 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001504
Manman Ren4ece7452014-01-31 00:42:44 +00001505 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1506 // The requirement is that
1507 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1508 // = FalseProb for orignal BB.
1509 // Assuming the orignal weights are A and B, one choice is to set BB1's
1510 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1511 // assumes that
1512 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001513
Manman Ren4ece7452014-01-31 00:42:44 +00001514 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1515 uint64_t NewFalseWeight = FWeight;
1516 ScaleWeights(NewTrueWeight, NewFalseWeight);
1517 // Emit the LHS condition.
1518 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1519 NewTrueWeight, NewFalseWeight);
1520
1521 NewTrueWeight = 2 * (uint64_t)TWeight;
1522 NewFalseWeight = FWeight;
1523 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001524 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001525 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1526 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001527 }
1528}
1529
1530/// If the set of cases should be emitted as a series of branches, return true.
1531/// If we should emit this as a bunch of and/or'd together conditions, return
1532/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001533bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001534SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001535 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001536
Dan Gohman575fad32008-09-03 16:12:24 +00001537 // If this is two comparisons of the same values or'd or and'd together, they
1538 // will get folded into a single comparison, so don't emit two blocks.
1539 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1540 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1541 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1542 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1543 return false;
1544 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001545
Chris Lattner1eea3b02010-01-02 00:00:03 +00001546 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1547 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1548 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1549 Cases[0].CC == Cases[1].CC &&
1550 isa<Constant>(Cases[0].CmpRHS) &&
1551 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1552 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1553 return false;
1554 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1555 return false;
1556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001557
Dan Gohman575fad32008-09-03 16:12:24 +00001558 return true;
1559}
1560
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001561void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001562 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001563
Dan Gohman575fad32008-09-03 16:12:24 +00001564 // Update machine-CFG edges.
1565 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1566
1567 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001568 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001569 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001570 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001571 NextBlock = BBI;
1572
1573 if (I.isUnconditional()) {
1574 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001575 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001576
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001577 // If this is not a fall-through branch or optimizations are switched off,
1578 // emit the branch.
1579 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001580 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001581 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001582 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001583
Dan Gohman575fad32008-09-03 16:12:24 +00001584 return;
1585 }
1586
1587 // If this condition is one of the special cases we handle, do special stuff
1588 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001589 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001590 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1591
1592 // If this is a series of conditions that are or'd or and'd together, emit
1593 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001594 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001595 // For example, instead of something like:
1596 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001597 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001598 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001599 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001600 // or C, F
1601 // jnz foo
1602 // Emit:
1603 // cmp A, B
1604 // je foo
1605 // cmp D, E
1606 // jle foo
1607 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001608 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001609 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001610 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1611 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001612 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001613 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1614 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001615 // If the compares in later blocks need to use values not currently
1616 // exported from this block, export them now. This block should always
1617 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001618 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001619
Dan Gohman575fad32008-09-03 16:12:24 +00001620 // Allow some cases to be rejected.
1621 if (ShouldEmitAsBranches(SwitchCases)) {
1622 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1623 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1624 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1625 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001626
Dan Gohman575fad32008-09-03 16:12:24 +00001627 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001628 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001629 SwitchCases.erase(SwitchCases.begin());
1630 return;
1631 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001632
Dan Gohman575fad32008-09-03 16:12:24 +00001633 // Okay, we decided not to do this, remove any inserted MBB's and clear
1634 // SwitchCases.
1635 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001636 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001637
Dan Gohman575fad32008-09-03 16:12:24 +00001638 SwitchCases.clear();
1639 }
1640 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001641
Dan Gohman575fad32008-09-03 16:12:24 +00001642 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001643 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001644 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001645
Dan Gohman575fad32008-09-03 16:12:24 +00001646 // Use visitSwitchCase to actually insert the fast branch sequence for this
1647 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001648 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001649}
1650
1651/// visitSwitchCase - Emits the necessary code to represent a single node in
1652/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001653void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1654 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001655 SDValue Cond;
1656 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001657 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001658
1659 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001660 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001661 // Fold "(X == true)" to X and "(X == false)" to !X to
1662 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001663 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001664 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001665 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001666 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001667 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001668 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001669 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001670 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001671 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001672 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001673 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001674
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001675 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1676 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001677
1678 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001679 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001680
Bob Wilsone4077362013-09-09 19:14:35 +00001681 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001682 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001683 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001684 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001685 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001686 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001687 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001688 DAG.getConstant(High-Low, VT), ISD::SETULE);
1689 }
1690 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001691
Dan Gohman575fad32008-09-03 16:12:24 +00001692 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001693 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001694 // TrueBB and FalseBB are always different unless the incoming IR is
1695 // degenerate. This only happens when running llc on weird IR.
1696 if (CB.TrueBB != CB.FalseBB)
1697 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001698
Dan Gohman575fad32008-09-03 16:12:24 +00001699 // Set NextBlock to be the MBB immediately after the current one, if any.
1700 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001701 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001702 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001703 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001704 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001705
Dan Gohman575fad32008-09-03 16:12:24 +00001706 // If the lhs block is the next block, invert the condition so that we can
1707 // fall through to the lhs instead of the rhs block.
1708 if (CB.TrueBB == NextBlock) {
1709 std::swap(CB.TrueBB, CB.FalseBB);
1710 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001711 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001712 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001713
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001714 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001715 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001716 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001717
Evan Cheng79687dd2010-09-23 06:51:55 +00001718 // Insert the false branch. Do this even if it's a fall through branch,
1719 // this makes it easier to do DAG optimizations which require inverting
1720 // the branch condition.
1721 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1722 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001723
1724 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001725}
1726
1727/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001728void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001729 // Emit the code for the jump table
1730 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001731 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001732 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001733 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001734 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001735 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001736 MVT::Other, Index.getValue(1),
1737 Table, Index);
1738 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001739}
1740
1741/// visitJumpTableHeader - This function emits necessary code to produce index
1742/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001743void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001744 JumpTableHeader &JTH,
1745 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001746 // Subtract the lowest switch case value from the value being switched on and
1747 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001748 // difference between smallest and largest cases.
1749 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001750 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001751 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001752 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001753
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001754 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001755 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 // can be used as an index into the jump table in a subsequent basic block.
1757 // This value may be smaller or larger than the target's pointer type, and
1758 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001759 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1760 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001761
Eric Christopher58a24612014-10-08 09:50:54 +00001762 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001763 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001764 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001765 JT.Reg = JumpTableReg;
1766
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001767 // Emit the range check for the jump table, and branch to the default block
1768 // for the switch statement if the value being switched on exceeds the largest
1769 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001770 SDValue CMP =
1771 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1772 Sub.getValueType()),
1773 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001774
1775 // Set NextBlock to be the MBB immediately after the current one, if any.
1776 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001777 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001778 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001779
Dan Gohmane8c913e2009-08-15 02:06:22 +00001780 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001781 NextBlock = BBI;
1782
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001784 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001785 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001786
Bill Wendling954cb182010-01-28 21:51:40 +00001787 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001788 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001789 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001790
Bill Wendlingc6b47342009-12-21 23:47:40 +00001791 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001792}
1793
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001794/// Codegen a new tail for a stack protector check ParentMBB which has had its
1795/// tail spliced into a stack protector check success bb.
1796///
1797/// For a high level explanation of how this fits into the stack protector
1798/// generation see the comment on the declaration of class
1799/// StackProtectorDescriptor.
1800void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1801 MachineBasicBlock *ParentBB) {
1802
1803 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001804 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1805 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001806
1807 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1808 int FI = MFI->getStackProtectorIndex();
1809
1810 const Value *IRGuard = SPD.getGuard();
1811 SDValue GuardPtr = getValue(IRGuard);
1812 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1813
1814 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001815 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001816
1817 SDValue Guard;
1818
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001819 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1820 // guard value from the virtual register holding the value. Otherwise, emit a
1821 // volatile load to retrieve the stack guard value.
1822 unsigned GuardReg = SPD.getGuardReg();
1823
Eric Christopher58a24612014-10-08 09:50:54 +00001824 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001825 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1826 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001827 else
1828 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1829 GuardPtr, MachinePointerInfo(IRGuard, 0),
1830 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001831
1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 StackSlotPtr,
1834 MachinePointerInfo::getFixedStack(FI),
1835 true, false, false, Align);
1836
1837 // Perform the comparison via a subtract/getsetcc.
1838 EVT VT = Guard.getValueType();
1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1840
Eric Christopher58a24612014-10-08 09:50:54 +00001841 SDValue Cmp =
1842 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1843 Sub.getValueType()),
1844 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001845
1846 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1847 // branch to failure MBB.
1848 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1849 MVT::Other, StackSlot.getOperand(0),
1850 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1851 // Otherwise branch to success MBB.
1852 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1853 MVT::Other, BrCond,
1854 DAG.getBasicBlock(SPD.getSuccessMBB()));
1855
1856 DAG.setRoot(Br);
1857}
1858
1859/// Codegen the failure basic block for a stack protector check.
1860///
1861/// A failure stack protector machine basic block consists simply of a call to
1862/// __stack_chk_fail().
1863///
1864/// For a high level explanation of how this fits into the stack protector
1865/// generation see the comment on the declaration of class
1866/// StackProtectorDescriptor.
1867void
1868SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001869 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1870 SDValue Chain =
1871 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1872 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001873 DAG.setRoot(Chain);
1874}
1875
Dan Gohman575fad32008-09-03 16:12:24 +00001876/// visitBitTestHeader - This function emits necessary code to produce value
1877/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001878void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1879 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001880 // Subtract the minimum value
1881 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001882 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001883 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001884 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001885
1886 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001887 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1888 SDValue RangeCmp =
1889 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001890 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001891 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001892
Evan Chengac730dd2011-01-06 01:02:44 +00001893 // Determine the type of the test operands.
1894 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001895 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001896 UsePtrType = true;
1897 else {
1898 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001899 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001900 // Switch table case range are encoded into series of masks.
1901 // Just use pointer type, it's guaranteed to fit.
1902 UsePtrType = true;
1903 break;
1904 }
1905 }
1906 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001907 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001908 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001909 }
Dan Gohman575fad32008-09-03 16:12:24 +00001910
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001911 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001912 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001914 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001915
1916 // Set NextBlock to be the MBB immediately after the current one, if any.
1917 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001918 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001919 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001920 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001921 NextBlock = BBI;
1922
1923 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1924
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001925 addSuccessorWithWeight(SwitchBB, B.Default);
1926 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001927
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001929 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001930 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001931
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001932 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001933 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001934 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001935
Bill Wendlingc6b47342009-12-21 23:47:40 +00001936 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001937}
1938
1939/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001940void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1941 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001942 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001943 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001944 BitTestCase &B,
1945 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001946 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001947 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001948 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001949 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001950 unsigned PopCount = CountPopulation_64(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001951 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001952 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001953 // Testing for a single bit; just compare the shift count with what it
1954 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001955 Cmp = DAG.getSetCC(
1956 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1957 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001958 } else if (PopCount == BB.Range) {
1959 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001960 Cmp = DAG.getSetCC(
1961 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1962 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001963 } else {
1964 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001965 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001966 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001967
Dan Gohman0695e092010-06-24 02:06:24 +00001968 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001970 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001971 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001972 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1973 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001974 }
Dan Gohman575fad32008-09-03 16:12:24 +00001975
Manman Rencf104462012-08-24 18:14:27 +00001976 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1977 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1978 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1979 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001980
Andrew Trickef9de2a2013-05-25 02:42:55 +00001981 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001982 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001983 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001984
1985 // Set NextBlock to be the MBB immediately after the current one, if any.
1986 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001987 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001988 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001989 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001990 NextBlock = BBI;
1991
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001992 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001993 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001994 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001995
Bill Wendlingc6b47342009-12-21 23:47:40 +00001996 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001997}
1998
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001999void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002000 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002001
Dan Gohman575fad32008-09-03 16:12:24 +00002002 // Retrieve successors.
2003 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2004 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2005
Gabor Greif08a4c282009-01-15 11:10:44 +00002006 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002007 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002008 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002009 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002010 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002011 switch (Fn->getIntrinsicID()) {
2012 default:
2013 llvm_unreachable("Cannot invoke this intrinsic");
2014 case Intrinsic::donothing:
2015 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2016 break;
2017 case Intrinsic::experimental_patchpoint_void:
2018 case Intrinsic::experimental_patchpoint_i64:
2019 visitPatchpoint(&I, LandingPad);
2020 break;
2021 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002022 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002023 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002024
2025 // If the value of the invoke is used outside of its defining block, make it
2026 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002027 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002028
2029 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002030 addSuccessorWithWeight(InvokeMBB, Return);
2031 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002032
2033 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002034 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002035 MVT::Other, getControlRoot(),
2036 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002037}
2038
Bill Wendlingf891bf82011-07-31 06:30:59 +00002039void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2040 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2041}
2042
Bill Wendling247fd3b2011-08-17 21:56:44 +00002043void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2044 assert(FuncInfo.MBB->isLandingPad() &&
2045 "Call to landingpad not in landing pad!");
2046
2047 MachineBasicBlock *MBB = FuncInfo.MBB;
2048 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2049 AddLandingPadInfo(LP, MMI, MBB);
2050
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002051 // If there aren't registers to copy the values into (e.g., during SjLj
2052 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002053 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2054 if (TLI.getExceptionPointerRegister() == 0 &&
2055 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002056 return;
2057
Bill Wendling247fd3b2011-08-17 21:56:44 +00002058 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002059 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002060 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002061
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002062 // Get the two live-in registers as SDValues. The physregs have already been
2063 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002064 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002065 Ops[0] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002066 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2067 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2068 getCurSDLoc(), ValueVTs[0]);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002069 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002070 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2071 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2072 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002073
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002074 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002075 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002076 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002077 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002078}
2079
Dan Gohman575fad32008-09-03 16:12:24 +00002080/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2081/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002082bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2083 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002084 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002085 MachineBasicBlock *Default,
2086 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002087 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002088 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002089 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002090 return false;
2091
Dan Gohman575fad32008-09-03 16:12:24 +00002092 // Get the MachineFunction which holds the current MBB. This is used when
2093 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002094 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002095
2096 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002097 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002098 MachineFunction::iterator BBI = CR.CaseBB;
2099
Dan Gohmane8c913e2009-08-15 02:06:22 +00002100 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002101 NextBlock = BBI;
2102
Manman Rencf104462012-08-24 18:14:27 +00002103 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002104 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002105 // is the same as the other, but has one bit unset that the other has set,
2106 // use bit manipulation to do two compares at once. For example:
2107 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002108 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2109 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2110 if (Size == 2 && CR.CaseBB == SwitchBB) {
2111 Case &Small = *CR.Range.first;
2112 Case &Big = *(CR.Range.second-1);
2113
2114 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2115 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2116 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2117
2118 // Check that there is only one bit different.
2119 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2120 (SmallValue | BigValue) == BigValue) {
2121 // Isolate the common bit.
2122 APInt CommonBit = BigValue & ~SmallValue;
2123 assert((SmallValue | CommonBit) == BigValue &&
2124 CommonBit.countPopulation() == 1 && "Not a common bit?");
2125
2126 SDValue CondLHS = getValue(SV);
2127 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002128 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002129
2130 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2131 DAG.getConstant(CommonBit, VT));
2132 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2133 Or, DAG.getConstant(BigValue, VT),
2134 ISD::SETEQ);
2135
2136 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002137 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2138 addSuccessorWithWeight(SwitchBB, Small.BB,
2139 Small.ExtraWeight + Big.ExtraWeight);
2140 addSuccessorWithWeight(SwitchBB, Default,
2141 // The default destination is the first successor in IR.
2142 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002143
2144 // Insert the true branch.
2145 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2146 getControlRoot(), Cond,
2147 DAG.getBasicBlock(Small.BB));
2148
2149 // Insert the false branch.
2150 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2151 DAG.getBasicBlock(Default));
2152
2153 DAG.setRoot(BrCond);
2154 return true;
2155 }
2156 }
2157 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002158
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002159 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002160 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002161 if (BPI) {
2162 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002163 uint32_t IWeight = I->ExtraWeight;
2164 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002165 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002166 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002167 if (IWeight > JWeight)
2168 std::swap(*I, *J);
2169 }
2170 }
2171 }
Dan Gohman575fad32008-09-03 16:12:24 +00002172 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002173 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002174 if (Size > 1 &&
2175 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002176 // The last case block won't fall through into 'NextBlock' if we emit the
2177 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002178 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002179 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002180 if (I->BB == NextBlock) {
2181 std::swap(*I, BackCase);
2182 break;
2183 }
Dan Gohman575fad32008-09-03 16:12:24 +00002184 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002185
Dan Gohman575fad32008-09-03 16:12:24 +00002186 // Create a CaseBlock record representing a conditional branch to
2187 // the Case's target mbb if the value being switched on SV is equal
2188 // to C.
2189 MachineBasicBlock *CurBlock = CR.CaseBB;
2190 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2191 MachineBasicBlock *FallThrough;
2192 if (I != E-1) {
2193 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2194 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002195
2196 // Put SV in a virtual register to make it available from the new blocks.
2197 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002198 } else {
2199 // If the last case doesn't match, go to the default block.
2200 FallThrough = Default;
2201 }
2202
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002203 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002204 ISD::CondCode CC;
2205 if (I->High == I->Low) {
2206 // This is just small small case range :) containing exactly 1 case
2207 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002208 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002209 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002210 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002211 LHS = I->Low; MHS = SV; RHS = I->High;
2212 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002213
Manman Rencf104462012-08-24 18:14:27 +00002214 // The false weight should be sum of all un-handled cases.
2215 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002216 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2217 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002218 /* trueweight */ I->ExtraWeight,
2219 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002220
Dan Gohman575fad32008-09-03 16:12:24 +00002221 // If emitting the first comparison, just call visitSwitchCase to emit the
2222 // code into the current block. Otherwise, push the CaseBlock onto the
2223 // vector to be later processed by SDISel, and insert the node's MBB
2224 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002225 if (CurBlock == SwitchBB)
2226 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002227 else
2228 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002229
Dan Gohman575fad32008-09-03 16:12:24 +00002230 CurBlock = FallThrough;
2231 }
2232
2233 return true;
2234}
2235
2236static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002237 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2238 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002239}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002240
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002241static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002242 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002243 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002244 return (LastExt - FirstExt + 1ULL);
2245}
2246
Dan Gohman575fad32008-09-03 16:12:24 +00002247/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002248bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2249 CaseRecVector &WorkList,
2250 const Value *SV,
2251 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002252 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002253 Case& FrontCase = *CR.Range.first;
2254 Case& BackCase = *(CR.Range.second-1);
2255
Chris Lattner8e1d7222009-11-07 07:50:34 +00002256 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2257 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002258
Chris Lattner8e1d7222009-11-07 07:50:34 +00002259 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002260 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002261 TSize += I->size();
2262
Eric Christopher58a24612014-10-08 09:50:54 +00002263 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2264 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002265 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002266
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002267 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002268 // The density is TSize / Range. Require at least 40%.
2269 // It should not be possible for IntTSize to saturate for sane code, but make
2270 // sure we handle Range saturation correctly.
2271 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2272 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2273 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002274 return false;
2275
David Greene5730f202010-01-05 01:24:57 +00002276 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002277 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002278 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002279
2280 // Get the MachineFunction which holds the current MBB. This is used when
2281 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002282 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002283
2284 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002285 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002286 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002287
2288 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2289
2290 // Create a new basic block to hold the code for loading the address
2291 // of the jump table, and jumping to it. Update successor information;
2292 // we will either branch to the default case for the switch, or the jump
2293 // table.
2294 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2295 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002296
2297 addSuccessorWithWeight(CR.CaseBB, Default);
2298 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002299
Dan Gohman575fad32008-09-03 16:12:24 +00002300 // Build a vector of destination BBs, corresponding to each target
2301 // of the jump table. If the value of the jump table slot corresponds to
2302 // a case statement, push the case's BB onto the vector, otherwise, push
2303 // the default BB.
2304 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002305 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002306 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002307 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2308 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002309
Bob Wilsone4077362013-09-09 19:14:35 +00002310 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002311 DestBBs.push_back(I->BB);
2312 if (TEI==High)
2313 ++I;
2314 } else {
2315 DestBBs.push_back(Default);
2316 }
2317 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002318
Manman Rencf104462012-08-24 18:14:27 +00002319 // Calculate weight for each unique destination in CR.
2320 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2321 if (FuncInfo.BPI)
2322 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2323 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2324 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002325 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002326 Itr->second += I->ExtraWeight;
2327 else
2328 DestWeights[I->BB] = I->ExtraWeight;
2329 }
2330
Dan Gohman575fad32008-09-03 16:12:24 +00002331 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002332 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2333 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002334 E = DestBBs.end(); I != E; ++I) {
2335 if (!SuccsHandled[(*I)->getNumber()]) {
2336 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002337 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2338 DestWeights.find(*I);
2339 addSuccessorWithWeight(JumpTableBB, *I,
2340 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002341 }
2342 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002343
Bob Wilson3c7cde42010-03-18 18:42:41 +00002344 // Create a jump table index for this jump table.
Eric Christopher58a24612014-10-08 09:50:54 +00002345 unsigned JTEncoding = TLI.getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002346 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002347 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002348
Dan Gohman575fad32008-09-03 16:12:24 +00002349 // Set the jump table information so that we can codegen it as a second
2350 // MachineBasicBlock
2351 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002352 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2353 if (CR.CaseBB == SwitchBB)
2354 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002355
Dan Gohman575fad32008-09-03 16:12:24 +00002356 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002357 return true;
2358}
2359
2360/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2361/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002362bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2363 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002364 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002365 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002366 // Get the MachineFunction which holds the current MBB. This is used when
2367 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002368 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002369
2370 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002371 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002372 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002373
2374 Case& FrontCase = *CR.Range.first;
2375 Case& BackCase = *(CR.Range.second-1);
2376 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2377
2378 // Size is the number of Cases represented by this range.
2379 unsigned Size = CR.Range.second - CR.Range.first;
2380
Chris Lattner8e1d7222009-11-07 07:50:34 +00002381 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2382 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002383 double FMetric = 0;
2384 CaseItr Pivot = CR.Range.first + Size/2;
2385
2386 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2387 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002388 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002389 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2390 I!=E; ++I)
2391 TSize += I->size();
2392
Chris Lattner8e1d7222009-11-07 07:50:34 +00002393 APInt LSize = FrontCase.size();
2394 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002395 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002396 << "First: " << First << ", Last: " << Last <<'\n'
2397 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002398 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2399 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002400 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2401 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002402 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002403 assert((Range - 2ULL).isNonNegative() &&
2404 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002405 // Use volatile double here to avoid excess precision issues on some hosts,
2406 // e.g. that use 80-bit X87 registers.
2407 volatile double LDensity =
2408 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002409 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002410 volatile double RDensity =
2411 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002412 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002413 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002414 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002415 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002416 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2417 << "LDensity: " << LDensity
2418 << ", RDensity: " << RDensity << '\n'
2419 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002420 if (FMetric < Metric) {
2421 Pivot = J;
2422 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002423 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002424 }
2425
2426 LSize += J->size();
2427 RSize -= J->size();
2428 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002429
Eric Christopher58a24612014-10-08 09:50:54 +00002430 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2431 if (areJTsAllowed(TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002432 // If our case is dense we *really* should handle it earlier!
2433 assert((FMetric > 0) && "Should handle dense range earlier!");
2434 } else {
2435 Pivot = CR.Range.first + Size/2;
2436 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002437
Dan Gohman575fad32008-09-03 16:12:24 +00002438 CaseRange LHSR(CR.Range.first, Pivot);
2439 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002440 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002441 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002442
Dan Gohman575fad32008-09-03 16:12:24 +00002443 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002444 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002445 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002446 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002447 // Pivot's Value, then we can branch directly to the LHS's Target,
2448 // rather than creating a leaf node for it.
2449 if ((LHSR.second - LHSR.first) == 1 &&
2450 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002451 cast<ConstantInt>(C)->getValue() ==
2452 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002453 TrueBB = LHSR.first->BB;
2454 } else {
2455 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2456 CurMF->insert(BBI, TrueBB);
2457 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002458
2459 // Put SV in a virtual register to make it available from the new blocks.
2460 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002461 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002462
Dan Gohman575fad32008-09-03 16:12:24 +00002463 // Similar to the optimization above, if the Value being switched on is
2464 // known to be less than the Constant CR.LT, and the current Case Value
2465 // is CR.LT - 1, then we can branch directly to the target block for
2466 // the current Case Value, rather than emitting a RHS leaf node for it.
2467 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002468 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2469 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002470 FalseBB = RHSR.first->BB;
2471 } else {
2472 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2473 CurMF->insert(BBI, FalseBB);
2474 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002475
2476 // Put SV in a virtual register to make it available from the new blocks.
2477 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002478 }
2479
2480 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002481 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002482 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002483 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002484
Dan Gohman7c0303a2010-04-19 22:41:47 +00002485 if (CR.CaseBB == SwitchBB)
2486 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002487 else
2488 SwitchCases.push_back(CB);
2489
2490 return true;
2491}
2492
2493/// handleBitTestsSwitchCase - if current case range has few destination and
2494/// range span less, than machine word bitwidth, encode case range into series
2495/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002496bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2497 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002498 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002499 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002500 MachineBasicBlock* SwitchBB) {
Eric Christopher58a24612014-10-08 09:50:54 +00002501 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2502 EVT PTy = TLI.getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002503 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002504
2505 Case& FrontCase = *CR.Range.first;
2506 Case& BackCase = *(CR.Range.second-1);
2507
2508 // Get the MachineFunction which holds the current MBB. This is used when
2509 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002510 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002511
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002512 // If target does not have legal shift left, do not emit bit tests at all.
Eric Christopher58a24612014-10-08 09:50:54 +00002513 if (!TLI.isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002514 return false;
2515
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002516 size_t numCmps = 0;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002517 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002518 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002519 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002520 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002521
Dan Gohman575fad32008-09-03 16:12:24 +00002522 // Count unique destinations
2523 SmallSet<MachineBasicBlock*, 4> Dests;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002524 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002525 Dests.insert(I->BB);
2526 if (Dests.size() > 3)
2527 // Don't bother the code below, if there are too much unique destinations
2528 return false;
2529 }
David Greene5730f202010-01-05 01:24:57 +00002530 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002531 << Dests.size() << '\n'
2532 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002533
Dan Gohman575fad32008-09-03 16:12:24 +00002534 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002535 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2536 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002537 APInt cmpRange = maxValue - minValue;
2538
David Greene5730f202010-01-05 01:24:57 +00002539 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002540 << "Low bound: " << minValue << '\n'
2541 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002542
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002543 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002544 (!(Dests.size() == 1 && numCmps >= 3) &&
2545 !(Dests.size() == 2 && numCmps >= 5) &&
2546 !(Dests.size() >= 3 && numCmps >= 6)))
2547 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002548
David Greene5730f202010-01-05 01:24:57 +00002549 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002550 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2551
Dan Gohman575fad32008-09-03 16:12:24 +00002552 // Optimize the case where all the case values fit in a
2553 // word without having to subtract minValue. In this case,
2554 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002555 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002556 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002557 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002558 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002559 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002560
Dan Gohman575fad32008-09-03 16:12:24 +00002561 CaseBitsVector CasesBits;
2562 unsigned i, count = 0;
2563
2564 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2565 MachineBasicBlock* Dest = I->BB;
2566 for (i = 0; i < count; ++i)
2567 if (Dest == CasesBits[i].BB)
2568 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002569
Dan Gohman575fad32008-09-03 16:12:24 +00002570 if (i == count) {
2571 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002572 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002573 count++;
2574 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002575
2576 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2577 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2578
2579 uint64_t lo = (lowValue - lowBound).getZExtValue();
2580 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002581 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002582
Dan Gohman575fad32008-09-03 16:12:24 +00002583 for (uint64_t j = lo; j <= hi; j++) {
2584 CasesBits[i].Mask |= 1ULL << j;
2585 CasesBits[i].Bits++;
2586 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002587
Dan Gohman575fad32008-09-03 16:12:24 +00002588 }
2589 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002590
Dan Gohman575fad32008-09-03 16:12:24 +00002591 BitTestInfo BTC;
2592
2593 // Figure out which block is immediately after the current one.
2594 MachineFunction::iterator BBI = CR.CaseBB;
2595 ++BBI;
2596
2597 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2598
David Greene5730f202010-01-05 01:24:57 +00002599 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002600 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002601 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002602 << ", Bits: " << CasesBits[i].Bits
2603 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002604
2605 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2606 CurMF->insert(BBI, CaseBB);
2607 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2608 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002609 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002610
2611 // Put SV in a virtual register to make it available from the new blocks.
2612 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002613 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002614
2615 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002616 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002617 CR.CaseBB, Default, std::move(BTC));
Dan Gohman575fad32008-09-03 16:12:24 +00002618
Dan Gohman7c0303a2010-04-19 22:41:47 +00002619 if (CR.CaseBB == SwitchBB)
2620 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002621
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002622 BitTestCases.push_back(std::move(BTB));
Dan Gohman575fad32008-09-03 16:12:24 +00002623
2624 return true;
2625}
2626
Dan Gohman575fad32008-09-03 16:12:24 +00002627/// Clusterify - Transform simple list of Cases into list of CaseRange's
Chad Rosierdf82a332014-10-13 19:46:39 +00002628void SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2629 const SwitchInst& SI) {
Manman Rencf104462012-08-24 18:14:27 +00002630 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002631 // Start with "simple" cases.
2632 for (SwitchInst::ConstCaseIt i : SI.cases()) {
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002633 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002634 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2635
Bob Wilsone4077362013-09-09 19:14:35 +00002636 uint32_t ExtraWeight =
2637 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2638
2639 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2640 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002641 }
Bob Wilsone4077362013-09-09 19:14:35 +00002642 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002643
Bob Wilsone4077362013-09-09 19:14:35 +00002644 // Merge case into clusters
2645 if (Cases.size() >= 2)
2646 // Must recompute end() each iteration because it may be
2647 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002648 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002649 J != Cases.end(); ) {
2650 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2651 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2652 MachineBasicBlock* nextBB = J->BB;
2653 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002654
Bob Wilsone4077362013-09-09 19:14:35 +00002655 // If the two neighboring cases go to the same destination, merge them
2656 // into a single case.
2657 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2658 I->High = J->High;
2659 I->ExtraWeight += J->ExtraWeight;
2660 J = Cases.erase(J);
2661 } else {
2662 I = J++;
2663 }
2664 }
Dan Gohman575fad32008-09-03 16:12:24 +00002665
Chad Rosierdf82a332014-10-13 19:46:39 +00002666 DEBUG({
2667 size_t numCmps = 0;
2668 for (auto &I : Cases)
2669 // A range counts double, since it requires two compares.
2670 numCmps += I.Low != I.High ? 2 : 1;
Dan Gohman575fad32008-09-03 16:12:24 +00002671
Chad Rosierdf82a332014-10-13 19:46:39 +00002672 dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
2673 << ". Total compares: " << numCmps << '\n';
2674 });
Dan Gohman575fad32008-09-03 16:12:24 +00002675}
2676
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002677void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2678 MachineBasicBlock *Last) {
2679 // Update JTCases.
2680 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2681 if (JTCases[i].first.HeaderBB == First)
2682 JTCases[i].first.HeaderBB = Last;
2683
2684 // Update BitTestCases.
2685 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2686 if (BitTestCases[i].Parent == First)
2687 BitTestCases[i].Parent = Last;
2688}
2689
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002691 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002692
Dan Gohman575fad32008-09-03 16:12:24 +00002693 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002694 MachineBasicBlock *NextBlock = nullptr;
Hans Wennborg6c42d1a2014-11-29 21:17:05 +00002695 if (SwitchMBB + 1 != FuncInfo.MF->end())
2696 NextBlock = SwitchMBB + 1;
2697
Dan Gohman575fad32008-09-03 16:12:24 +00002698 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2699
2700 // If there is only the default destination, branch to it if it is not the
2701 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002702 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002703 // Update machine-CFG edges.
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002704 SwitchMBB->addSuccessor(Default);
Dan Gohman575fad32008-09-03 16:12:24 +00002705
2706 // If this is not a fall-through branch, emit the branch.
Bill Wendling954cb182010-01-28 21:51:40 +00002707 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002708 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002709 MVT::Other, getControlRoot(),
2710 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002711
Dan Gohman575fad32008-09-03 16:12:24 +00002712 return;
2713 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002714
Dan Gohman575fad32008-09-03 16:12:24 +00002715 // If there are any non-default case statements, create a vector of Cases
2716 // representing each one, and sort the vector so that we can efficiently
2717 // create a binary search tree from them.
2718 CaseVector Cases;
Chad Rosierdf82a332014-10-13 19:46:39 +00002719 Clusterify(Cases, SI);
Dan Gohman575fad32008-09-03 16:12:24 +00002720
2721 // Get the Value to be switched on and default basic blocks, which will be
2722 // inserted into CaseBlock records, representing basic blocks in the binary
2723 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002724 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002725
2726 // Push the initial CaseRec onto the worklist
2727 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002728 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002729 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002730
2731 while (!WorkList.empty()) {
2732 // Grab a record representing a case range to process off the worklist
2733 CaseRec CR = WorkList.back();
2734 WorkList.pop_back();
2735
Dan Gohman7c0303a2010-04-19 22:41:47 +00002736 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002737 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002738
Dan Gohman575fad32008-09-03 16:12:24 +00002739 // If the range has few cases (two or less) emit a series of specific
2740 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002741 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002742 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002743
Sebastian Popedb31fa2012-09-25 20:35:36 +00002744 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002745 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002746 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002747 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002748 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002749 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002750
Dan Gohman575fad32008-09-03 16:12:24 +00002751 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2752 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Chad Rosierdf82a332014-10-13 19:46:39 +00002753 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002754 }
2755}
2756
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002757void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002758 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002759
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002760 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002761 SmallSet<BasicBlock*, 32> Done;
2762 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2763 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002764 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002765 if (!Inserted)
2766 continue;
2767
2768 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002769 addSuccessorWithWeight(IndirectBrMBB, Succ);
2770 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002771
Andrew Trickef9de2a2013-05-25 02:42:55 +00002772 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002773 MVT::Other, getControlRoot(),
2774 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002775}
Dan Gohman575fad32008-09-03 16:12:24 +00002776
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002777void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2778 if (DAG.getTarget().Options.TrapUnreachable)
2779 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2780}
2781
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002782void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002783 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002784 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002785 if (isa<Constant>(I.getOperand(0)) &&
2786 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2787 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002788 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002789 Op2.getValueType(), Op2));
2790 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002791 }
Bill Wendling443d0722009-12-21 22:30:11 +00002792
Dan Gohmana5b96452009-06-04 22:49:04 +00002793 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002794}
2795
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002796void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002797 SDValue Op1 = getValue(I.getOperand(0));
2798 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002799
2800 bool nuw = false;
2801 bool nsw = false;
2802 bool exact = false;
2803 if (const OverflowingBinaryOperator *OFBinOp =
2804 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2805 nuw = OFBinOp->hasNoUnsignedWrap();
2806 nsw = OFBinOp->hasNoSignedWrap();
2807 }
2808 if (const PossiblyExactOperator *ExactOp =
2809 dyn_cast<const PossiblyExactOperator>(&I))
2810 exact = ExactOp->isExact();
2811
2812 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2813 Op1, Op2, nuw, nsw, exact);
2814 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002815}
2816
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002818 SDValue Op1 = getValue(I.getOperand(0));
2819 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002820
Eric Christopher58a24612014-10-08 09:50:54 +00002821 EVT ShiftTy =
2822 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002823
Chris Lattner2a720d92011-02-13 09:02:52 +00002824 // Coerce the shift amount to the right type if we can.
2825 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002826 unsigned ShiftSize = ShiftTy.getSizeInBits();
2827 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002828 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002829
Dan Gohman0e8d1992009-04-09 03:51:29 +00002830 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002831 if (ShiftSize > Op2Size)
2832 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002833
Dan Gohman0e8d1992009-04-09 03:51:29 +00002834 // If the operand is larger than the shift count type but the shift
2835 // count type has enough bits to represent any shift value, truncate
2836 // it now. This is a common case and it exposes the truncate to
2837 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002838 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2839 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2840 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002841 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002842 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002843 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002844 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002845
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002846 bool nuw = false;
2847 bool nsw = false;
2848 bool exact = false;
2849
2850 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2851
2852 if (const OverflowingBinaryOperator *OFBinOp =
2853 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2854 nuw = OFBinOp->hasNoUnsignedWrap();
2855 nsw = OFBinOp->hasNoSignedWrap();
2856 }
2857 if (const PossiblyExactOperator *ExactOp =
2858 dyn_cast<const PossiblyExactOperator>(&I))
2859 exact = ExactOp->isExact();
2860 }
2861
2862 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2863 nuw, nsw, exact);
2864 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002865}
2866
Benjamin Kramer9960a252011-07-08 10:31:30 +00002867void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002868 SDValue Op1 = getValue(I.getOperand(0));
2869 SDValue Op2 = getValue(I.getOperand(1));
2870
2871 // Turn exact SDivs into multiplications.
2872 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2873 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002874 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2875 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002876 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002877 setValue(&I, DAG.getTargetLoweringInfo()
2878 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002879 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002880 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002881 Op1, Op2));
2882}
2883
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002884void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002885 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002886 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002887 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002888 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002889 predicate = ICmpInst::Predicate(IC->getPredicate());
2890 SDValue Op1 = getValue(I.getOperand(0));
2891 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002892 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002893
Eric Christopher58a24612014-10-08 09:50:54 +00002894 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002895 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002896}
2897
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002898void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002899 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002900 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002901 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002902 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002903 predicate = FCmpInst::Predicate(FC->getPredicate());
2904 SDValue Op1 = getValue(I.getOperand(0));
2905 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002906 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002907 if (TM.Options.NoNaNsFPMath)
2908 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002909 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002910 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002911}
2912
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002913void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002914 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002915 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002916 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002917 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002918
Bill Wendling443d0722009-12-21 22:30:11 +00002919 SmallVector<SDValue, 4> Values(NumValues);
2920 SDValue Cond = getValue(I.getOperand(0));
2921 SDValue TrueVal = getValue(I.getOperand(1));
2922 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002923 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2924 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002925
Bill Wendling954cb182010-01-28 21:51:40 +00002926 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002927 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002928 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002929 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002930 SDValue(TrueVal.getNode(),
2931 TrueVal.getResNo() + i),
2932 SDValue(FalseVal.getNode(),
2933 FalseVal.getResNo() + i));
2934
Andrew Trickef9de2a2013-05-25 02:42:55 +00002935 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002936 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002937}
Dan Gohman575fad32008-09-03 16:12:24 +00002938
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002939void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002940 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2941 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002942 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002943 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002944}
2945
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002946void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002947 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2948 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2949 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002950 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002951 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002952}
2953
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002954void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002955 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2956 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2957 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002958 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002959 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002960}
2961
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002962void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002963 // FPTrunc is never a no-op cast, no need to check
2964 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002965 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2966 EVT DestVT = TLI.getValueType(I.getType());
2967 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
2968 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002969}
2970
Stephen Lin6d715e82013-07-06 21:44:25 +00002971void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002972 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002973 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002974 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002975 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002976}
2977
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002978void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002979 // FPToUI is never a no-op cast, no need to check
2980 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002981 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002982 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002983}
2984
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002985void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002986 // FPToSI is never a no-op cast, no need to check
2987 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002988 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002989 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002990}
2991
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002992void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002993 // UIToFP is never a no-op cast, no need to check
2994 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002995 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002996 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002997}
2998
Stephen Lin6d715e82013-07-06 21:44:25 +00002999void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003000 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003001 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003002 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003003 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003004}
3005
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003006void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003007 // What to do depends on the size of the integer and the size of the pointer.
3008 // We can either truncate, zero extend, or no-op, accordingly.
3009 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003010 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003011 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003012}
3013
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003014void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003015 // What to do depends on the size of the integer and the size of the pointer.
3016 // We can either truncate, zero extend, or no-op, accordingly.
3017 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003018 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003019 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003020}
3021
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003022void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003023 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003024 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003025
Bill Wendling443d0722009-12-21 22:30:11 +00003026 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003027 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003028 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003029 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003030 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003031 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3032 // might fold any kind of constant expression to an integer constant and that
3033 // is not what we are looking for. Only regcognize a bitcast of a genuine
3034 // constant integer as an opaque constant.
3035 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3036 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3037 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003038 else
Bill Wendling443d0722009-12-21 22:30:11 +00003039 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003040}
3041
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003042void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3043 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3044 const Value *SV = I.getOperand(0);
3045 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003046 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003047
3048 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3049 unsigned DestAS = I.getType()->getPointerAddressSpace();
3050
3051 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3052 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3053
3054 setValue(&I, N);
3055}
3056
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003057void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003058 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003059 SDValue InVec = getValue(I.getOperand(0));
3060 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003061 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3062 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003063 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3064 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003065}
3066
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003067void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003068 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003069 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003070 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3071 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003072 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3073 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003074}
3075
Craig Topperf726e152012-01-04 09:23:09 +00003076// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003077// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003078// specified sequential range [L, L+Pos). or is undef.
3079static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003080 unsigned Pos, unsigned Size, int Low) {
3081 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003082 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003083 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003084 return true;
3085}
3086
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003087void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003088 SDValue Src1 = getValue(I.getOperand(0));
3089 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003090
Chris Lattnercf129702012-01-26 02:51:13 +00003091 SmallVector<int, 8> Mask;
3092 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3093 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003094
Eric Christopher58a24612014-10-08 09:50:54 +00003095 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3096 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003097 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003098 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003099
Mon P Wang7a824742008-11-16 05:06:27 +00003100 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003101 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003102 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003103 return;
3104 }
3105
3106 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003107 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3108 // Mask is longer than the source vectors and is a multiple of the source
3109 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003110 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003111 if (SrcNumElts*2 == MaskNumElts) {
3112 // First check for Src1 in low and Src2 in high
3113 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3114 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3115 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003116 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003117 VT, Src1, Src2));
3118 return;
3119 }
3120 // Then check for Src2 in low and Src1 in high
3121 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3122 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3123 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003124 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003125 VT, Src2, Src1));
3126 return;
3127 }
Mon P Wang25f01062008-11-10 04:46:22 +00003128 }
3129
Mon P Wang7a824742008-11-16 05:06:27 +00003130 // Pad both vectors with undefs to make them the same length as the mask.
3131 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003132 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3133 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003134 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003135
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003136 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3137 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003138 MOps1[0] = Src1;
3139 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003140
3141 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003142 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003143 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003144 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003145
Mon P Wang25f01062008-11-10 04:46:22 +00003146 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003147 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003148 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003149 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003150 if (Idx >= (int)SrcNumElts)
3151 Idx -= SrcNumElts - MaskNumElts;
3152 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003153 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003154
Andrew Trickef9de2a2013-05-25 02:42:55 +00003155 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003156 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003157 return;
3158 }
3159
Mon P Wang7a824742008-11-16 05:06:27 +00003160 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003161 // Analyze the access pattern of the vector to see if we can extract
3162 // two subvectors and do the shuffle. The analysis is done by calculating
3163 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003164 int MinRange[2] = { static_cast<int>(SrcNumElts),
3165 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003166 int MaxRange[2] = {-1, -1};
3167
Nate Begeman5f829d82009-04-29 05:20:52 +00003168 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003169 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003170 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003171 if (Idx < 0)
3172 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003173
Nate Begeman5f829d82009-04-29 05:20:52 +00003174 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003175 Input = 1;
3176 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003177 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003178 if (Idx > MaxRange[Input])
3179 MaxRange[Input] = Idx;
3180 if (Idx < MinRange[Input])
3181 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003182 }
Mon P Wang25f01062008-11-10 04:46:22 +00003183
Mon P Wang7a824742008-11-16 05:06:27 +00003184 // Check if the access is smaller than the vector size and can we find
3185 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003186 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3187 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003188 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003189 for (unsigned Input = 0; Input < 2; ++Input) {
3190 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003191 RangeUse[Input] = 0; // Unused
3192 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003193 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003194 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003195
3196 // Find a good start index that is a multiple of the mask length. Then
3197 // see if the rest of the elements are in range.
3198 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3199 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3200 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3201 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003202 }
3203
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003204 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003205 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003206 return;
3207 }
Craig Topper6148fe62012-04-08 23:15:04 +00003208 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003209 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003210 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003211 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003212 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003213 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003214 else
Eric Christopher58a24612014-10-08 09:50:54 +00003215 Src = DAG.getNode(
3216 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3217 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003218 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003219
Mon P Wang7a824742008-11-16 05:06:27 +00003220 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003221 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003222 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003223 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003224 if (Idx >= 0) {
3225 if (Idx < (int)SrcNumElts)
3226 Idx -= StartIdx[0];
3227 else
3228 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3229 }
3230 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003231 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003232
Andrew Trickef9de2a2013-05-25 02:42:55 +00003233 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003234 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003235 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003236 }
3237 }
3238
Mon P Wang7a824742008-11-16 05:06:27 +00003239 // We can't use either concat vectors or extract subvectors so fall back to
3240 // replacing the shuffle with extract and build vector.
3241 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003242 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003243 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003244 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003245 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003246 int Idx = Mask[i];
3247 SDValue Res;
3248
3249 if (Idx < 0) {
3250 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003251 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003252 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3253 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003254
Andrew Trickef9de2a2013-05-25 02:42:55 +00003255 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003256 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003257 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003258
3259 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003260 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003261
Craig Topper48d114b2014-04-26 18:35:24 +00003262 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003263}
3264
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003265void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003266 const Value *Op0 = I.getOperand(0);
3267 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003268 Type *AggTy = I.getType();
3269 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003270 bool IntoUndef = isa<UndefValue>(Op0);
3271 bool FromUndef = isa<UndefValue>(Op1);
3272
Jay Foad57aa6362011-07-13 10:26:04 +00003273 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003274
Eric Christopher58a24612014-10-08 09:50:54 +00003275 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003276 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003277 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003278 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003279 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003280
3281 unsigned NumAggValues = AggValueVTs.size();
3282 unsigned NumValValues = ValValueVTs.size();
3283 SmallVector<SDValue, 4> Values(NumAggValues);
3284
Peter Collingbourne97572632014-09-20 00:10:47 +00003285 // Ignore an insertvalue that produces an empty object
3286 if (!NumAggValues) {
3287 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3288 return;
3289 }
3290
Dan Gohman575fad32008-09-03 16:12:24 +00003291 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003292 unsigned i = 0;
3293 // Copy the beginning value(s) from the original aggregate.
3294 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003295 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003296 SDValue(Agg.getNode(), Agg.getResNo() + i);
3297 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003298 if (NumValValues) {
3299 SDValue Val = getValue(Op1);
3300 for (; i != LinearIndex + NumValValues; ++i)
3301 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3302 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3303 }
Dan Gohman575fad32008-09-03 16:12:24 +00003304 // Copy remaining value(s) from the original aggregate.
3305 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003306 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003307 SDValue(Agg.getNode(), Agg.getResNo() + i);
3308
Andrew Trickef9de2a2013-05-25 02:42:55 +00003309 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003310 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003311}
3312
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003313void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003314 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003315 Type *AggTy = Op0->getType();
3316 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003317 bool OutOfUndef = isa<UndefValue>(Op0);
3318
Jay Foad57aa6362011-07-13 10:26:04 +00003319 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003320
Eric Christopher58a24612014-10-08 09:50:54 +00003321 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003322 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003323 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003324
3325 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003326
3327 // Ignore a extractvalue that produces an empty object
3328 if (!NumValValues) {
3329 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3330 return;
3331 }
3332
Dan Gohman575fad32008-09-03 16:12:24 +00003333 SmallVector<SDValue, 4> Values(NumValValues);
3334
3335 SDValue Agg = getValue(Op0);
3336 // Copy out the selected value(s).
3337 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3338 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003339 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003340 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003341 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003342
Andrew Trickef9de2a2013-05-25 02:42:55 +00003343 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003344 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003345}
3346
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003347void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003348 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003349 // Note that the pointer operand may be a vector of pointers. Take the scalar
3350 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003351 Type *Ty = Op0->getType()->getScalarType();
3352 unsigned AS = Ty->getPointerAddressSpace();
3353 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003354
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003355 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003356 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003357 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003358 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003359 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003360 if (Field) {
3361 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003362 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003363 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003364 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003365 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003366
Dan Gohman575fad32008-09-03 16:12:24 +00003367 Ty = StTy->getElementType(Field);
3368 } else {
3369 Ty = cast<SequentialType>(Ty)->getElementType();
3370
3371 // If this is a constant subscript, handle it quickly.
Eric Christopher58a24612014-10-08 09:50:54 +00003372 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003373 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003374 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003375 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003376 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003377 SDValue OffsVal;
Eric Christopher58a24612014-10-08 09:50:54 +00003378 EVT PTy = TLI.getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003379 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003380 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003381 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003382 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003383 else
Tom Stellardfd155822013-08-26 15:05:36 +00003384 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003385
Andrew Trickef9de2a2013-05-25 02:42:55 +00003386 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003387 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003388 continue;
3389 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003390
Dan Gohman575fad32008-09-03 16:12:24 +00003391 // N = N + Idx * ElementSize;
Eric Christopher58a24612014-10-08 09:50:54 +00003392 APInt ElementSize =
3393 APInt(TLI.getPointerSizeInBits(AS), DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003394 SDValue IdxN = getValue(Idx);
3395
3396 // If the index is smaller or larger than intptr_t, truncate or extend
3397 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003398 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003399
3400 // If this is a multiply by a power of two, turn it into a shl
3401 // immediately. This is a very common case.
3402 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003403 if (ElementSize.isPowerOf2()) {
3404 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003405 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003406 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003407 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003408 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003409 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003410 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003411 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003412 }
3413 }
3414
Andrew Trickef9de2a2013-05-25 02:42:55 +00003415 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003416 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003417 }
3418 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003419
Dan Gohman575fad32008-09-03 16:12:24 +00003420 setValue(&I, N);
3421}
3422
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003423void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003424 // If this is a fixed sized alloca in the entry block of the function,
3425 // allocate it statically on the stack.
3426 if (FuncInfo.StaticAllocaMap.count(&I))
3427 return; // getValue will auto-populate this.
3428
Chris Lattner229907c2011-07-18 04:54:35 +00003429 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003430 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3431 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003432 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003433 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3434 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003435
3436 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003437
Eric Christopher58a24612014-10-08 09:50:54 +00003438 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003439 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003440 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003441
Andrew Trickef9de2a2013-05-25 02:42:55 +00003442 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003443 AllocSize,
3444 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003445
Dan Gohman575fad32008-09-03 16:12:24 +00003446 // Handle alignment. If the requested alignment is less than or equal to
3447 // the stack alignment, ignore it. If the size is greater than or equal to
3448 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003449 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003450 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003451 if (Align <= StackAlign)
3452 Align = 0;
3453
3454 // Round the size of the allocation up to the stack alignment size
3455 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003456 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003457 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003458 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003459
Dan Gohman575fad32008-09-03 16:12:24 +00003460 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003461 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003462 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003463 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3464
3465 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003466 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003467 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003468 setValue(&I, DSA);
3469 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003470
Hans Wennborgacb842d2014-03-05 02:43:26 +00003471 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003472}
3473
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003474void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003475 if (I.isAtomic())
3476 return visitAtomicLoad(I);
3477
Dan Gohman575fad32008-09-03 16:12:24 +00003478 const Value *SV = I.getOperand(0);
3479 SDValue Ptr = getValue(SV);
3480
Chris Lattner229907c2011-07-18 04:54:35 +00003481 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003482
Dan Gohman575fad32008-09-03 16:12:24 +00003483 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003484 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3485 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003486 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003487
3488 AAMDNodes AAInfo;
3489 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003490 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003491
Eric Christopher58a24612014-10-08 09:50:54 +00003492 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003493 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003494 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003495 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003496 unsigned NumValues = ValueVTs.size();
3497 if (NumValues == 0)
3498 return;
3499
3500 SDValue Root;
3501 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003502 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003503 // Serialize volatile loads with other side effects.
3504 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003505 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003506 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003507 // Do not serialize (non-volatile) loads of constant memory with anything.
3508 Root = DAG.getEntryNode();
3509 ConstantMemory = true;
3510 } else {
3511 // Do not serialize non-volatile loads against each other.
3512 Root = DAG.getRoot();
3513 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003514
Richard Sandiford9afe6132013-12-10 10:36:34 +00003515 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003516 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003517
Dan Gohman575fad32008-09-03 16:12:24 +00003518 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003519 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3520 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003521 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003522 unsigned ChainI = 0;
3523 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3524 // Serializing loads here may result in excessive register pressure, and
3525 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3526 // could recover a bit by hoisting nodes upward in the chain by recognizing
3527 // they are side-effect free or do not alias. The optimizer should really
3528 // avoid this case by converting large object/array copies to llvm.memcpy
3529 // (MaxParallelChains should always remain as failsafe).
3530 if (ChainI == MaxParallelChains) {
3531 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003532 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003533 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003534 Root = Chain;
3535 ChainI = 0;
3536 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003537 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003538 PtrVT, Ptr,
3539 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003540 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003541 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003542 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003543 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003544
Dan Gohman575fad32008-09-03 16:12:24 +00003545 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003546 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003547 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003548
Dan Gohman575fad32008-09-03 16:12:24 +00003549 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003550 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003551 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003552 if (isVolatile)
3553 DAG.setRoot(Chain);
3554 else
3555 PendingLoads.push_back(Chain);
3556 }
3557
Andrew Trickef9de2a2013-05-25 02:42:55 +00003558 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003559 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003560}
Dan Gohman575fad32008-09-03 16:12:24 +00003561
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003562void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003563 if (I.isAtomic())
3564 return visitAtomicStore(I);
3565
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003566 const Value *SrcV = I.getOperand(0);
3567 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003568
Owen Anderson53aa7a92009-08-10 22:56:29 +00003569 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003570 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003571 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003572 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003573 unsigned NumValues = ValueVTs.size();
3574 if (NumValues == 0)
3575 return;
3576
3577 // Get the lowered operands. Note that we do this after
3578 // checking if NumResults is zero, because with zero results
3579 // the operands won't have values in the map.
3580 SDValue Src = getValue(SrcV);
3581 SDValue Ptr = getValue(PtrV);
3582
3583 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003584 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3585 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003586 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003587 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003588 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003589 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003590
3591 AAMDNodes AAInfo;
3592 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003593
Andrew Trick116efac2010-11-12 17:50:46 +00003594 unsigned ChainI = 0;
3595 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3596 // See visitLoad comments.
3597 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003598 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003599 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003600 Root = Chain;
3601 ChainI = 0;
3602 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003603 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003604 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003605 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003606 SDValue(Src.getNode(), Src.getResNo() + i),
3607 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003608 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003609 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003610 }
3611
Craig Topper48d114b2014-04-26 18:35:24 +00003612 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003613 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003614 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003615}
3616
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003617void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003618 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003619 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3620 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003621 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003622
3623 SDValue InChain = getRoot();
3624
Tim Northover420a2162014-06-13 14:24:07 +00003625 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3626 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3627 SDValue L = DAG.getAtomicCmpSwap(
3628 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3629 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3630 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003631 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003632
Tim Northover420a2162014-06-13 14:24:07 +00003633 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003634
Eli Friedmanadec5872011-07-29 03:05:32 +00003635 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003636 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003637}
3638
3639void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003640 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003641 ISD::NodeType NT;
3642 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003643 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003644 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3645 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3646 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3647 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3648 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3649 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3650 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3651 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3652 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3653 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3654 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3655 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003656 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003657 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003658
3659 SDValue InChain = getRoot();
3660
Robin Morissete2de06b2014-10-16 20:34:57 +00003661 SDValue L =
3662 DAG.getAtomic(NT, dl,
3663 getValue(I.getValOperand()).getSimpleValueType(),
3664 InChain,
3665 getValue(I.getPointerOperand()),
3666 getValue(I.getValOperand()),
3667 I.getPointerOperand(),
3668 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003669
3670 SDValue OutChain = L.getValue(1);
3671
Eli Friedmanadec5872011-07-29 03:05:32 +00003672 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003673 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003674}
3675
Eli Friedmanfee02c62011-07-25 23:16:38 +00003676void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003677 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003678 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003679 SDValue Ops[3];
3680 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003681 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3682 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003683 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003684}
3685
Eli Friedman342e8df2011-08-24 20:50:09 +00003686void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003687 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003688 AtomicOrdering Order = I.getOrdering();
3689 SynchronizationScope Scope = I.getSynchScope();
3690
3691 SDValue InChain = getRoot();
3692
Eric Christopher58a24612014-10-08 09:50:54 +00003693 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3694 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003695
Evan Chenga72b9702013-02-06 02:06:33 +00003696 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003697 report_fatal_error("Cannot generate unaligned atomic load");
3698
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003699 MachineMemOperand *MMO =
3700 DAG.getMachineFunction().
3701 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3702 MachineMemOperand::MOVolatile |
3703 MachineMemOperand::MOLoad,
3704 VT.getStoreSize(),
3705 I.getAlignment() ? I.getAlignment() :
3706 DAG.getEVTAlignment(VT));
3707
Eric Christopher58a24612014-10-08 09:50:54 +00003708 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003709 SDValue L =
3710 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3711 getValue(I.getPointerOperand()), MMO,
3712 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003713
3714 SDValue OutChain = L.getValue(1);
3715
Eli Friedman342e8df2011-08-24 20:50:09 +00003716 setValue(&I, L);
3717 DAG.setRoot(OutChain);
3718}
3719
3720void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003721 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003722
3723 AtomicOrdering Order = I.getOrdering();
3724 SynchronizationScope Scope = I.getSynchScope();
3725
3726 SDValue InChain = getRoot();
3727
Eric Christopher58a24612014-10-08 09:50:54 +00003728 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3729 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003730
Evan Chenga72b9702013-02-06 02:06:33 +00003731 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003732 report_fatal_error("Cannot generate unaligned atomic store");
3733
Robin Morissete2de06b2014-10-16 20:34:57 +00003734 SDValue OutChain =
3735 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3736 InChain,
3737 getValue(I.getPointerOperand()),
3738 getValue(I.getValueOperand()),
3739 I.getPointerOperand(), I.getAlignment(),
3740 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003741
3742 DAG.setRoot(OutChain);
3743}
3744
Dan Gohman575fad32008-09-03 16:12:24 +00003745/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3746/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003747void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003748 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003749 bool HasChain = !I.doesNotAccessMemory();
3750 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3751
3752 // Build the operand list.
3753 SmallVector<SDValue, 8> Ops;
3754 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3755 if (OnlyLoad) {
3756 // We don't need to serialize loads against other loads.
3757 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003758 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003759 Ops.push_back(getRoot());
3760 }
3761 }
Mon P Wang769134b2008-11-01 20:24:53 +00003762
3763 // Info is set by getTgtMemInstrinsic
3764 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003765 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3766 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003767
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003768 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003769 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3770 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003771 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003772
3773 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003774 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3775 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003776 Ops.push_back(Op);
3777 }
3778
Owen Anderson53aa7a92009-08-10 22:56:29 +00003779 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003780 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003781
Dan Gohman575fad32008-09-03 16:12:24 +00003782 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003783 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003784
Craig Topperabb4ac72014-04-16 06:10:51 +00003785 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003786
3787 // Create the node.
3788 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003789 if (IsTgtIntrinsic) {
3790 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003791 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003792 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003793 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003794 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003795 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003796 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003797 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003798 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003799 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003800 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003801 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003802 }
3803
Dan Gohman575fad32008-09-03 16:12:24 +00003804 if (HasChain) {
3805 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3806 if (OnlyLoad)
3807 PendingLoads.push_back(Chain);
3808 else
3809 DAG.setRoot(Chain);
3810 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003811
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003812 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003813 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003814 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003815 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003816 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003817
Dan Gohman575fad32008-09-03 16:12:24 +00003818 setValue(&I, Result);
3819 }
3820}
3821
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003822/// GetSignificand - Get the significand and build it into a floating-point
3823/// number with exponent of 1:
3824///
3825/// Op = (Op & 0x007fffff) | 0x3f800000;
3826///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003827/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003828static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003829GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003830 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3831 DAG.getConstant(0x007fffff, MVT::i32));
3832 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3833 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003834 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003835}
3836
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003837/// GetExponent - Get the exponent:
3838///
Bill Wendling23959162009-01-20 21:17:57 +00003839/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003840///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003841/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003842static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003843GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003844 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003845 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3846 DAG.getConstant(0x7f800000, MVT::i32));
3847 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003848 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003849 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3850 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003851 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003852}
3853
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003854/// getF32Constant - Get 32-bit floating point constant.
3855static SDValue
3856getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003857 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3858 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003859}
3860
Craig Topperd2638c12012-11-24 18:52:06 +00003861/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003862/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003863static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003864 const TargetLowering &TLI) {
3865 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003866 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003867
3868 // Put the exponent in the right bit position for later addition to the
3869 // final result:
3870 //
3871 // #define LOG2OFe 1.4426950f
3872 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003873 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003874 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003875 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003876
3877 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003878 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3879 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003880
3881 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003882 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003883 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003884
Craig Topper4a981752012-11-24 08:22:37 +00003885 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003886 if (LimitFloatPrecision <= 6) {
3887 // For floating-point precision of 6:
3888 //
3889 // TwoToFractionalPartOfX =
3890 // 0.997535578f +
3891 // (0.735607626f + 0.252464424f * x) * x;
3892 //
3893 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003894 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003895 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003896 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003897 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003898 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003899 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3900 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003901 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003902 // For floating-point precision of 12:
3903 //
3904 // TwoToFractionalPartOfX =
3905 // 0.999892986f +
3906 // (0.696457318f +
3907 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3908 //
3909 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003910 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003912 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003914 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3915 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003917 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003918 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3919 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003920 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003921 // For floating-point precision of 18:
3922 //
3923 // TwoToFractionalPartOfX =
3924 // 0.999999982f +
3925 // (0.693148872f +
3926 // (0.240227044f +
3927 // (0.554906021e-1f +
3928 // (0.961591928e-2f +
3929 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3930 //
3931 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003932 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003934 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003936 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3937 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003939 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3940 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003941 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003942 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3943 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003944 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003945 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3946 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003948 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003949 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3950 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003951 }
Craig Topper4a981752012-11-24 08:22:37 +00003952
3953 // Add the exponent into the result in integer domain.
3954 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003955 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3956 DAG.getNode(ISD::ADD, dl, MVT::i32,
3957 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003958 }
3959
Craig Topperd2638c12012-11-24 18:52:06 +00003960 // No special expansion.
3961 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003962}
3963
Craig Topperbef254a2012-11-23 18:38:31 +00003964/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003965/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003966static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003967 const TargetLowering &TLI) {
3968 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003969 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003970 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003971
3972 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003973 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003974 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003976
3977 // Get the significand and build it into a floating-point number with
3978 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003979 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003980
Craig Topper3669de42012-11-16 19:08:44 +00003981 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003982 if (LimitFloatPrecision <= 6) {
3983 // For floating-point precision of 6:
3984 //
3985 // LogofMantissa =
3986 // -1.1609546f +
3987 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003988 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003989 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003990 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003991 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00003992 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003993 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00003994 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003995 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3996 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00003997 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003998 // For floating-point precision of 12:
3999 //
4000 // LogOfMantissa =
4001 // -1.7417939f +
4002 // (2.8212026f +
4003 // (-1.4699568f +
4004 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4005 //
4006 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004007 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004009 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004010 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004011 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4012 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004014 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4015 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004016 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004017 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004018 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4019 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004020 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004021 // For floating-point precision of 18:
4022 //
4023 // LogOfMantissa =
4024 // -2.1072184f +
4025 // (4.2372794f +
4026 // (-3.7029485f +
4027 // (2.2781945f +
4028 // (-0.87823314f +
4029 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4030 //
4031 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004032 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004034 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004036 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4037 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004039 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4040 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004042 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4043 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004044 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004045 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4046 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004047 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004048 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004049 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4050 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004051 }
Craig Topper3669de42012-11-16 19:08:44 +00004052
Craig Topperbef254a2012-11-23 18:38:31 +00004053 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004054 }
4055
Craig Topperbef254a2012-11-23 18:38:31 +00004056 // No special expansion.
4057 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004058}
4059
Craig Topperbef254a2012-11-23 18:38:31 +00004060/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004061/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004062static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004063 const TargetLowering &TLI) {
4064 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004065 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004066 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004067
Bill Wendlinged3bb782008-09-09 20:39:27 +00004068 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004069 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004070
Bill Wendling48416782008-09-09 00:28:24 +00004071 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004072 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004073 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004074
Bill Wendling48416782008-09-09 00:28:24 +00004075 // Different possible minimax approximations of significand in
4076 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004077 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004078 if (LimitFloatPrecision <= 6) {
4079 // For floating-point precision of 6:
4080 //
4081 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4082 //
4083 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004084 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004085 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004086 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004087 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004088 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004089 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4090 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004091 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004092 // For floating-point precision of 12:
4093 //
4094 // Log2ofMantissa =
4095 // -2.51285454f +
4096 // (4.07009056f +
4097 // (-2.12067489f +
4098 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004099 //
Bill Wendling48416782008-09-09 00:28:24 +00004100 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004101 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004102 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004103 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004104 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004105 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4106 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004107 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004108 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4109 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004110 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004111 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004112 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4113 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004114 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004115 // For floating-point precision of 18:
4116 //
4117 // Log2ofMantissa =
4118 // -3.0400495f +
4119 // (6.1129976f +
4120 // (-5.3420409f +
4121 // (3.2865683f +
4122 // (-1.2669343f +
4123 // (0.27515199f -
4124 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4125 //
4126 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004127 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004128 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004129 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004130 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004131 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4132 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004133 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004134 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4135 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004136 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004137 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4138 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004139 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004140 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4141 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004142 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004143 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004144 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4145 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004146 }
Craig Topper3669de42012-11-16 19:08:44 +00004147
Craig Topperbef254a2012-11-23 18:38:31 +00004148 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004149 }
Bill Wendling48416782008-09-09 00:28:24 +00004150
Craig Topperbef254a2012-11-23 18:38:31 +00004151 // No special expansion.
4152 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004153}
4154
Craig Topperbef254a2012-11-23 18:38:31 +00004155/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004156/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004157static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004158 const TargetLowering &TLI) {
4159 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004160 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004161 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004162
Bill Wendlinged3bb782008-09-09 20:39:27 +00004163 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004164 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004165 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004166 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004167
4168 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004169 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004170 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004171
Craig Topper3669de42012-11-16 19:08:44 +00004172 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004173 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004174 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004175 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004176 // Log10ofMantissa =
4177 // -0.50419619f +
4178 // (0.60948995f - 0.10380950f * x) * x;
4179 //
4180 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004181 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004182 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004183 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004184 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004185 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004186 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4187 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004188 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004189 // For floating-point precision of 12:
4190 //
4191 // Log10ofMantissa =
4192 // -0.64831180f +
4193 // (0.91751397f +
4194 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4195 //
4196 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004198 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004199 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004200 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004201 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4202 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004203 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004204 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004205 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4206 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004207 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004208 // For floating-point precision of 18:
4209 //
4210 // Log10ofMantissa =
4211 // -0.84299375f +
4212 // (1.5327582f +
4213 // (-1.0688956f +
4214 // (0.49102474f +
4215 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4216 //
4217 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004218 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004219 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004220 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004221 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004222 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4223 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004224 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004225 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4226 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004228 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4229 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004230 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004231 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004232 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4233 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004234 }
Craig Topper3669de42012-11-16 19:08:44 +00004235
Craig Topperbef254a2012-11-23 18:38:31 +00004236 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004237 }
Bill Wendling48416782008-09-09 00:28:24 +00004238
Craig Topperbef254a2012-11-23 18:38:31 +00004239 // No special expansion.
4240 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004241}
4242
Craig Topperd2638c12012-11-24 18:52:06 +00004243/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004244/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004245static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004246 const TargetLowering &TLI) {
4247 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004248 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004249 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004250
4251 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004252 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4253 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004254
4255 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004256 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004257 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004258
Craig Topper4a981752012-11-24 08:22:37 +00004259 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004260 if (LimitFloatPrecision <= 6) {
4261 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004262 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004263 // TwoToFractionalPartOfX =
4264 // 0.997535578f +
4265 // (0.735607626f + 0.252464424f * x) * x;
4266 //
4267 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004268 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004269 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004270 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004271 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004272 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004273 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4274 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004275 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004276 // For floating-point precision of 12:
4277 //
4278 // TwoToFractionalPartOfX =
4279 // 0.999892986f +
4280 // (0.696457318f +
4281 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4282 //
4283 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004284 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004286 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004288 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4289 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004290 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004291 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004292 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4293 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004294 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004295 // For floating-point precision of 18:
4296 //
4297 // TwoToFractionalPartOfX =
4298 // 0.999999982f +
4299 // (0.693148872f +
4300 // (0.240227044f +
4301 // (0.554906021e-1f +
4302 // (0.961591928e-2f +
4303 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4304 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004305 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004307 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004308 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004309 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4310 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004311 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004312 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4313 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004315 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4316 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004317 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004318 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4319 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004320 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004321 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004322 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4323 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004324 }
Craig Topper4a981752012-11-24 08:22:37 +00004325
4326 // Add the exponent into the result in integer domain.
4327 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4328 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004329 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4330 DAG.getNode(ISD::ADD, dl, MVT::i32,
4331 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004332 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004333
Craig Topperd2638c12012-11-24 18:52:06 +00004334 // No special expansion.
4335 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004336}
4337
Bill Wendling648930b2008-09-10 00:20:20 +00004338/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4339/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004340static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004341 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004342 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004343 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004344 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004345 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4346 APFloat Ten(10.0f);
4347 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004348 }
4349 }
4350
Craig Topper268b6222012-11-25 00:48:58 +00004351 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004352 // Put the exponent in the right bit position for later addition to the
4353 // final result:
4354 //
4355 // #define LOG2OF10 3.3219281f
4356 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004357 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004358 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004359 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004360
4361 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004362 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4363 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004364
4365 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004366 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004367 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004368
Craig Topper85719442012-11-25 00:15:07 +00004369 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004370 if (LimitFloatPrecision <= 6) {
4371 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004372 //
Bill Wendling648930b2008-09-10 00:20:20 +00004373 // twoToFractionalPartOfX =
4374 // 0.997535578f +
4375 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004376 //
Bill Wendling648930b2008-09-10 00:20:20 +00004377 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004378 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004379 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004380 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004381 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004382 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004383 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4384 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004385 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004386 // For floating-point precision of 12:
4387 //
4388 // TwoToFractionalPartOfX =
4389 // 0.999892986f +
4390 // (0.696457318f +
4391 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4392 //
4393 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004394 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004395 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004396 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004397 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004398 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4399 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004400 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004401 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004402 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4403 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004404 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004405 // For floating-point precision of 18:
4406 //
4407 // TwoToFractionalPartOfX =
4408 // 0.999999982f +
4409 // (0.693148872f +
4410 // (0.240227044f +
4411 // (0.554906021e-1f +
4412 // (0.961591928e-2f +
4413 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4414 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004415 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004416 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004417 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004418 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004419 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4420 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004421 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004422 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4423 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004424 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004425 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4426 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004427 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004428 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4429 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004430 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004431 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004432 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4433 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004434 }
Craig Topper85719442012-11-25 00:15:07 +00004435
4436 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004437 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4438 DAG.getNode(ISD::ADD, dl, MVT::i32,
4439 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004440 }
4441
Craig Topper79bd2052012-11-25 08:08:58 +00004442 // No special expansion.
4443 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004444}
4445
Chris Lattner39f18e52010-01-01 03:32:16 +00004446
4447/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004448static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004449 SelectionDAG &DAG) {
4450 // If RHS is a constant, we can expand this out to a multiplication tree,
4451 // otherwise we end up lowering to a call to __powidf2 (for example). When
4452 // optimizing for size, we only want to do this if the expansion would produce
4453 // a small number of multiplies, otherwise we do the full expansion.
4454 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4455 // Get the exponent as a positive value.
4456 unsigned Val = RHSC->getSExtValue();
4457 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004458
Chris Lattner39f18e52010-01-01 03:32:16 +00004459 // powi(x, 0) -> 1.0
4460 if (Val == 0)
4461 return DAG.getConstantFP(1.0, LHS.getValueType());
4462
Dan Gohman913c9982010-04-15 04:33:49 +00004463 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004464 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4465 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004466 // If optimizing for size, don't insert too many multiplies. This
4467 // inserts up to 5 multiplies.
4468 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4469 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004470 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004471 // powi(x,15) generates one more multiply than it should), but this has
4472 // the benefit of being both really simple and much better than a libcall.
4473 SDValue Res; // Logically starts equal to 1.0
4474 SDValue CurSquare = LHS;
4475 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004476 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004477 if (Res.getNode())
4478 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4479 else
4480 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004481 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004482
Chris Lattner39f18e52010-01-01 03:32:16 +00004483 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4484 CurSquare, CurSquare);
4485 Val >>= 1;
4486 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004487
Chris Lattner39f18e52010-01-01 03:32:16 +00004488 // If the original was negative, invert the result, producing 1/(x*x*x).
4489 if (RHSC->getSExtValue() < 0)
4490 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4491 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4492 return Res;
4493 }
4494 }
4495
4496 // Otherwise, expand to a libcall.
4497 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4498}
4499
Devang Patel8e60ff12011-05-16 21:24:05 +00004500// getTruncatedArgReg - Find underlying register used for an truncated
4501// argument.
4502static unsigned getTruncatedArgReg(const SDValue &N) {
4503 if (N.getOpcode() != ISD::TRUNCATE)
4504 return 0;
4505
4506 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004507 if (Ext.getOpcode() == ISD::AssertZext ||
4508 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004509 const SDValue &CFR = Ext.getOperand(0);
4510 if (CFR.getOpcode() == ISD::CopyFromReg)
4511 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004512 if (CFR.getOpcode() == ISD::TRUNCATE)
4513 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004514 }
4515 return 0;
4516}
4517
Evan Cheng6e822452010-04-28 23:08:54 +00004518/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4519/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4520/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004521bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4522 MDNode *Variable,
4523 MDNode *Expr, int64_t Offset,
4524 bool IsIndirect,
4525 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004526 const Argument *Arg = dyn_cast<Argument>(V);
4527 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004528 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004529
Devang Patel03955532010-04-29 20:40:36 +00004530 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004531 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004532
Devang Patela46953d2010-04-29 18:50:36 +00004533 // Ignore inlined function arguments here.
4534 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004535 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004536 return false;
4537
David Blaikie0252265b2013-06-16 20:34:15 +00004538 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004539 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004540 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4541 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004542
David Blaikie0252265b2013-06-16 20:34:15 +00004543 if (!Op && N.getNode()) {
4544 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004545 if (N.getOpcode() == ISD::CopyFromReg)
4546 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4547 else
4548 Reg = getTruncatedArgReg(N);
4549 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004550 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4551 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4552 if (PR)
4553 Reg = PR;
4554 }
David Blaikie0252265b2013-06-16 20:34:15 +00004555 if (Reg)
4556 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004557 }
4558
David Blaikie0252265b2013-06-16 20:34:15 +00004559 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004560 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004561 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004562 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004563 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004564 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004565
David Blaikie0252265b2013-06-16 20:34:15 +00004566 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004567 // Check if frame index is available.
4568 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004569 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004570 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4571 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004572
David Blaikie0252265b2013-06-16 20:34:15 +00004573 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004574 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004575
David Blaikie0252265b2013-06-16 20:34:15 +00004576 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004577 FuncInfo.ArgDbgValues.push_back(
4578 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4579 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004580 else
4581 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004582 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4583 .addOperand(*Op)
4584 .addImm(Offset)
4585 .addMetadata(Variable)
4586 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004587
Evan Cheng5fb45a22010-04-29 01:40:30 +00004588 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004589}
Chris Lattner39f18e52010-01-01 03:32:16 +00004590
Douglas Gregor6739a892010-05-11 06:17:44 +00004591// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004592#if defined(_MSC_VER) && defined(setjmp) && \
4593 !defined(setjmp_undefined_for_msvc)
4594# pragma push_macro("setjmp")
4595# undef setjmp
4596# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004597#endif
4598
Dan Gohman575fad32008-09-03 16:12:24 +00004599/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4600/// we want to emit this as a call to a named external function, return the name
4601/// otherwise lower it and return null.
4602const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004603SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004604 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004605 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004606 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004607 SDValue Res;
4608
Dan Gohman575fad32008-09-03 16:12:24 +00004609 switch (Intrinsic) {
4610 default:
4611 // By default, turn this into a target intrinsic node.
4612 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004613 return nullptr;
4614 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4615 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4616 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004617 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004618 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004619 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004620 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004621 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004622 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004623 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004624 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004625 case Intrinsic::read_register: {
4626 Value *Reg = I.getArgOperand(0);
4627 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
Eric Christopher58a24612014-10-08 09:50:54 +00004628 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004629 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4630 return nullptr;
4631 }
4632 case Intrinsic::write_register: {
4633 Value *Reg = I.getArgOperand(0);
4634 Value *RegValue = I.getArgOperand(1);
4635 SDValue Chain = getValue(RegValue).getOperand(0);
4636 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4637 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4638 RegName, getValue(RegValue)));
4639 return nullptr;
4640 }
Dan Gohman575fad32008-09-03 16:12:24 +00004641 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004642 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004643 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004644 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004645 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004646 // Assert for address < 256 since we support only user defined address
4647 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004648 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004649 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004650 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004651 < 256 &&
4652 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004653 SDValue Op1 = getValue(I.getArgOperand(0));
4654 SDValue Op2 = getValue(I.getArgOperand(1));
4655 SDValue Op3 = getValue(I.getArgOperand(2));
4656 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004657 if (!Align)
4658 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004659 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004660 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004661 MachinePointerInfo(I.getArgOperand(0)),
4662 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004663 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004664 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004665 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004666 // Assert for address < 256 since we support only user defined address
4667 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004668 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004669 < 256 &&
4670 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004671 SDValue Op1 = getValue(I.getArgOperand(0));
4672 SDValue Op2 = getValue(I.getArgOperand(1));
4673 SDValue Op3 = getValue(I.getArgOperand(2));
4674 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004675 if (!Align)
4676 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004677 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004678 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004679 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004680 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004681 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004682 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004683 // Assert for address < 256 since we support only user defined address
4684 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004685 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004686 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004687 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004688 < 256 &&
4689 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004690 SDValue Op1 = getValue(I.getArgOperand(0));
4691 SDValue Op2 = getValue(I.getArgOperand(1));
4692 SDValue Op3 = getValue(I.getArgOperand(2));
4693 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004694 if (!Align)
4695 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004696 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004697 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004698 MachinePointerInfo(I.getArgOperand(0)),
4699 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004700 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004701 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004702 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004703 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004704 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004705 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004706 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004707 DIVariable DIVar(Variable);
4708 assert((!DIVar || DIVar.isVariable()) &&
4709 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4710 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004711 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004712 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004713 }
Dale Johannesene0983522010-04-26 20:06:49 +00004714
Devang Patel3bffd522010-09-02 21:29:42 +00004715 // Check if address has undef value.
4716 if (isa<UndefValue>(Address) ||
4717 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004718 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004719 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004720 }
4721
Dale Johannesene0983522010-04-26 20:06:49 +00004722 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004723 if (!N.getNode() && isa<Argument>(Address))
4724 // Check unused arguments map.
4725 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004726 SDDbgValue *SDV;
4727 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004728 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4729 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004730 // Parameters are handled specially.
4731 bool isParameter =
4732 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4733 isa<Argument>(Address));
4734
Devang Patel98d3edf2010-09-02 21:02:27 +00004735 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4736
Dale Johannesene0983522010-04-26 20:06:49 +00004737 if (isParameter && !AI) {
4738 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4739 if (FINode)
4740 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004741 SDV = DAG.getFrameIndexDbgValue(
4742 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004743 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004744 // Address is an argument, so try to emit its dbg value using
4745 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004746 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004747 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004748 }
Dale Johannesene0983522010-04-26 20:06:49 +00004749 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004750 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004751 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004752 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004753 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004754 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004755 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4756 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004757 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004758 }
Dale Johannesene0983522010-04-26 20:06:49 +00004759 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4760 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004761 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004762 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004763 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4764 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004765 // If variable is pinned by a alloca in dominating bb then
4766 // use StaticAllocaMap.
4767 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004768 if (AI->getParent() != DI.getParent()) {
4769 DenseMap<const AllocaInst*, int>::iterator SI =
4770 FuncInfo.StaticAllocaMap.find(AI);
4771 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004772 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004773 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004774 DAG.AddDbgValue(SDV, nullptr, false);
4775 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004776 }
Devang Patelda25de82010-09-15 14:48:53 +00004777 }
4778 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004779 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004780 }
Dale Johannesene0983522010-04-26 20:06:49 +00004781 }
Craig Topperc0196b12014-04-14 00:51:57 +00004782 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004783 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004784 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004785 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004786 DIVariable DIVar(DI.getVariable());
4787 assert((!DIVar || DIVar.isVariable()) &&
4788 "Variable in DbgValueInst should be either null or a DIVariable.");
4789 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004790 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004791
4792 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004793 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004794 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004795 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004796 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004797 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004798
Dale Johannesene0983522010-04-26 20:06:49 +00004799 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004800 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004801 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4802 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004803 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004804 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004805 // Do not use getValue() in here; we don't want to generate code at
4806 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004807 SDValue N = NodeMap[V];
4808 if (!N.getNode() && isa<Argument>(V))
4809 // Check unused arguments map.
4810 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004811 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004812 // A dbg.value for an alloca is always indirect.
4813 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004814 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4815 IsIndirect, N)) {
4816 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4817 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004818 DAG.AddDbgValue(SDV, N.getNode(), false);
4819 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004820 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004821 // Do not call getValue(V) yet, as we don't want to generate code.
4822 // Remember it for later.
4823 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4824 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004825 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004826 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004827 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004828 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004829 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004830 }
4831
4832 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004833 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004834 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004835 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004836 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004837 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004838 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4839 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004840 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004841 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004842 DenseMap<const AllocaInst*, int>::iterator SI =
4843 FuncInfo.StaticAllocaMap.find(AI);
4844 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004845 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004846 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004847 }
Dan Gohman575fad32008-09-03 16:12:24 +00004848
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004849 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004850 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004851 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004852 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4853 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004854 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004855 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004856 }
4857
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004858 case Intrinsic::eh_return_i32:
4859 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004860 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004861 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004862 MVT::Other,
4863 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004864 getValue(I.getArgOperand(0)),
4865 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004866 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004867 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004868 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004869 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004870 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004871 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004872 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004873 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004874 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004875 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004876 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004877 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004878 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
4879 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004880 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004881 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004882 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004883 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004884 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004885 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004886 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004887 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004888 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004889
Chris Lattnerfb964e52010-04-05 06:19:28 +00004890 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004891 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004892 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004893 case Intrinsic::eh_sjlj_functioncontext: {
4894 // Get and store the index of the function context.
4895 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004896 AllocaInst *FnCtx =
4897 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004898 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4899 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004900 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004901 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004902 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004903 SDValue Ops[2];
4904 Ops[0] = getRoot();
4905 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004906 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004907 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004908 setValue(&I, Op.getValue(0));
4909 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004910 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004911 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004912 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004913 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004914 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004915 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004916 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004917
Dale Johannesendd224d22010-09-30 23:57:10 +00004918 case Intrinsic::x86_mmx_pslli_w:
4919 case Intrinsic::x86_mmx_pslli_d:
4920 case Intrinsic::x86_mmx_pslli_q:
4921 case Intrinsic::x86_mmx_psrli_w:
4922 case Intrinsic::x86_mmx_psrli_d:
4923 case Intrinsic::x86_mmx_psrli_q:
4924 case Intrinsic::x86_mmx_psrai_w:
4925 case Intrinsic::x86_mmx_psrai_d: {
4926 SDValue ShAmt = getValue(I.getArgOperand(1));
4927 if (isa<ConstantSDNode>(ShAmt)) {
4928 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004929 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004930 }
4931 unsigned NewIntrinsic = 0;
4932 EVT ShAmtVT = MVT::v2i32;
4933 switch (Intrinsic) {
4934 case Intrinsic::x86_mmx_pslli_w:
4935 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4936 break;
4937 case Intrinsic::x86_mmx_pslli_d:
4938 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4939 break;
4940 case Intrinsic::x86_mmx_pslli_q:
4941 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4942 break;
4943 case Intrinsic::x86_mmx_psrli_w:
4944 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4945 break;
4946 case Intrinsic::x86_mmx_psrli_d:
4947 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4948 break;
4949 case Intrinsic::x86_mmx_psrli_q:
4950 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4951 break;
4952 case Intrinsic::x86_mmx_psrai_w:
4953 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4954 break;
4955 case Intrinsic::x86_mmx_psrai_d:
4956 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4957 break;
4958 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4959 }
4960
4961 // The vector shift intrinsics with scalars uses 32b shift amounts but
4962 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4963 // to be zero.
4964 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004965 SDValue ShOps[2];
4966 ShOps[0] = ShAmt;
4967 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004968 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004969 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004970 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4971 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004972 DAG.getConstant(NewIntrinsic, MVT::i32),
4973 getValue(I.getArgOperand(0)), ShAmt);
4974 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004975 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004976 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004977 case Intrinsic::x86_avx_vinsertf128_pd_256:
4978 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004979 case Intrinsic::x86_avx_vinsertf128_si_256:
4980 case Intrinsic::x86_avx2_vinserti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00004981 EVT DestVT = TLI.getValueType(I.getType());
4982 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004983 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4984 ElVT.getVectorNumElements();
Eric Christopher58a24612014-10-08 09:50:54 +00004985 Res =
4986 DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
4987 getValue(I.getArgOperand(0)), getValue(I.getArgOperand(1)),
4988 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004989 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004990 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00004991 }
4992 case Intrinsic::x86_avx_vextractf128_pd_256:
4993 case Intrinsic::x86_avx_vextractf128_ps_256:
4994 case Intrinsic::x86_avx_vextractf128_si_256:
4995 case Intrinsic::x86_avx2_vextracti128: {
Eric Christopher58a24612014-10-08 09:50:54 +00004996 EVT DestVT = TLI.getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00004997 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4998 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004999 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005000 getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005001 DAG.getConstant(Idx, TLI.getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005002 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005003 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005004 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005005 case Intrinsic::convertff:
5006 case Intrinsic::convertfsi:
5007 case Intrinsic::convertfui:
5008 case Intrinsic::convertsif:
5009 case Intrinsic::convertuif:
5010 case Intrinsic::convertss:
5011 case Intrinsic::convertsu:
5012 case Intrinsic::convertus:
5013 case Intrinsic::convertuu: {
5014 ISD::CvtCode Code = ISD::CVT_INVALID;
5015 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005016 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005017 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5018 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5019 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5020 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5021 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5022 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5023 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5024 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5025 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5026 }
Eric Christopher58a24612014-10-08 09:50:54 +00005027 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005028 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005029 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005030 DAG.getValueType(DestVT),
5031 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005032 getValue(I.getArgOperand(1)),
5033 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005034 Code);
5035 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005036 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005037 }
Dan Gohman575fad32008-09-03 16:12:24 +00005038 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005039 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005040 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005041 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005042 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00005043 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005044 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005045 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00005046 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005047 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005048 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00005049 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005050 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005051 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00005052 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005053 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005054 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00005055 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005056 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005057 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005058 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00005059 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005060 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005061 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005062 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005063 case Intrinsic::sin:
5064 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005065 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005066 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005067 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005068 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005069 case Intrinsic::nearbyint:
5070 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005071 unsigned Opcode;
5072 switch (Intrinsic) {
5073 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5074 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5075 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5076 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5077 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5078 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5079 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5080 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5081 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5082 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005083 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005084 }
5085
Andrew Trickef9de2a2013-05-25 02:42:55 +00005086 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005087 getValue(I.getArgOperand(0)).getValueType(),
5088 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005089 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005090 }
Matt Arsenault7c936902014-10-21 23:01:01 +00005091 case Intrinsic::minnum:
5092 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
5093 getValue(I.getArgOperand(0)).getValueType(),
5094 getValue(I.getArgOperand(0)),
5095 getValue(I.getArgOperand(1))));
5096 return nullptr;
5097 case Intrinsic::maxnum:
5098 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
5099 getValue(I.getArgOperand(0)).getValueType(),
5100 getValue(I.getArgOperand(0)),
5101 getValue(I.getArgOperand(1))));
5102 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005103 case Intrinsic::copysign:
5104 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5105 getValue(I.getArgOperand(0)).getValueType(),
5106 getValue(I.getArgOperand(0)),
5107 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005108 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005109 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005110 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005111 getValue(I.getArgOperand(0)).getValueType(),
5112 getValue(I.getArgOperand(0)),
5113 getValue(I.getArgOperand(1)),
5114 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005115 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005116 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005117 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005118 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005119 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005120 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005121 getValue(I.getArgOperand(0)).getValueType(),
5122 getValue(I.getArgOperand(0)),
5123 getValue(I.getArgOperand(1)),
5124 getValue(I.getArgOperand(2))));
5125 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005126 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005127 getValue(I.getArgOperand(0)).getValueType(),
5128 getValue(I.getArgOperand(0)),
5129 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005130 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005131 getValue(I.getArgOperand(0)).getValueType(),
5132 Mul,
5133 getValue(I.getArgOperand(2)));
5134 setValue(&I, Add);
5135 }
Craig Topperc0196b12014-04-14 00:51:57 +00005136 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005137 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005138 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005139 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5140 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5141 getValue(I.getArgOperand(0)),
5142 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005143 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005144 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005145 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005146 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005147 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5148 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005149 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005150 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005151 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005152 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005153 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005154 }
5155 case Intrinsic::readcyclecounter: {
5156 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005157 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005158 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005159 setValue(&I, Res);
5160 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005161 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005162 }
Dan Gohman575fad32008-09-03 16:12:24 +00005163 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005164 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005165 getValue(I.getArgOperand(0)).getValueType(),
5166 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005167 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005168 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005169 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005170 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005171 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005172 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005173 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005174 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005175 }
5176 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005177 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005178 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005179 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005180 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005181 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005182 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005183 }
5184 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005185 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005186 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005187 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005188 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005189 }
5190 case Intrinsic::stacksave: {
5191 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005192 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005193 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005194 setValue(&I, Res);
5195 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005196 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005197 }
5198 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005199 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005200 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005201 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005202 }
Bill Wendling13020d22008-11-18 11:01:33 +00005203 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005204 // Emit code into the DAG to store the stack guard onto the stack.
5205 MachineFunction &MF = DAG.getMachineFunction();
5206 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005207 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005208 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005209 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5210 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005211
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005212 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5213 // global variable __stack_chk_guard.
5214 if (!GV)
5215 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5216 if (BC->getOpcode() == Instruction::BitCast)
5217 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5218
Eric Christopher58a24612014-10-08 09:50:54 +00005219 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005220 // Emit a LOAD_STACK_GUARD node.
5221 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5222 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005223 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005224 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5225 unsigned Flags = MachineMemOperand::MOLoad |
5226 MachineMemOperand::MOInvariant;
5227 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5228 PtrTy.getSizeInBits() / 8,
5229 DAG.getEVTAlignment(PtrTy));
5230 Node->setMemRefs(MemRefs, MemRefs + 1);
5231
5232 // Copy the guard value to a virtual register so that it can be
5233 // retrieved in the epilogue.
5234 Src = SDValue(Node, 0);
5235 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005236 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005237 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5238
5239 SPDescriptor.setGuardReg(Reg);
5240 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5241 } else {
5242 Src = getValue(I.getArgOperand(0)); // The guard's value.
5243 }
5244
Gabor Greifeba0be72010-06-25 09:38:13 +00005245 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005246
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005247 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005248 MFI->setStackProtectorIndex(FI);
5249
5250 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5251
5252 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005253 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005254 MachinePointerInfo::getFixedStack(FI),
5255 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005256 setValue(&I, Res);
5257 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005258 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005259 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005260 case Intrinsic::objectsize: {
5261 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005262 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005263
5264 assert(CI && "Non-constant type in __builtin_object_size?");
5265
Gabor Greifeba0be72010-06-25 09:38:13 +00005266 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005267 EVT Ty = Arg.getValueType();
5268
Dan Gohmanf1d83042010-06-18 14:22:04 +00005269 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005270 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005271 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005272 Res = DAG.getConstant(0, Ty);
5273
5274 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005275 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005276 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005277 case Intrinsic::annotation:
5278 case Intrinsic::ptr_annotation:
5279 // Drop the intrinsic, but forward the value
5280 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005281 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005282 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005283 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005284 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005285 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005286
5287 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005288 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005289
5290 SDValue Ops[6];
5291 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005292 Ops[1] = getValue(I.getArgOperand(0));
5293 Ops[2] = getValue(I.getArgOperand(1));
5294 Ops[3] = getValue(I.getArgOperand(2));
5295 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005296 Ops[5] = DAG.getSrcValue(F);
5297
Craig Topper48d114b2014-04-26 18:35:24 +00005298 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005299
Duncan Sandsa0984362011-09-06 13:37:06 +00005300 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005301 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005302 }
5303 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005304 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005305 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005306 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005307 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005308 }
Dan Gohman575fad32008-09-03 16:12:24 +00005309 case Intrinsic::gcroot:
5310 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005311 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005312 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005313
Dan Gohman575fad32008-09-03 16:12:24 +00005314 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5315 GFI->addStackRoot(FI->getIndex(), TypeMap);
5316 }
Craig Topperc0196b12014-04-14 00:51:57 +00005317 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005318 case Intrinsic::gcread:
5319 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005320 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005321 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005322 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005323 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005324
5325 case Intrinsic::expect: {
5326 // Just replace __builtin_expect(exp, c) with EXP.
5327 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005328 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005329 }
5330
Shuxin Yangcdde0592012-10-19 20:11:16 +00005331 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005332 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005333 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005334 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005335 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005336 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005337 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005338 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005339 }
5340 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005341
5342 TargetLowering::CallLoweringInfo CLI(DAG);
5343 CLI.setDebugLoc(sdl).setChain(getRoot())
5344 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005345 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005346 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005347
Eric Christopher58a24612014-10-08 09:50:54 +00005348 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005349 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005350 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005351 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005352
Bill Wendling5eee7442008-11-21 02:38:44 +00005353 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005354 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005355 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005356 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005357 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005358 case Intrinsic::smul_with_overflow: {
5359 ISD::NodeType Op;
5360 switch (Intrinsic) {
5361 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5362 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5363 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5364 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5365 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5366 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5367 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5368 }
5369 SDValue Op1 = getValue(I.getArgOperand(0));
5370 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005371
Craig Topperbc680062012-04-11 04:34:11 +00005372 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005373 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005374 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005375 }
Dan Gohman575fad32008-09-03 16:12:24 +00005376 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005377 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005378 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005379 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005380 Ops[1] = getValue(I.getArgOperand(0));
5381 Ops[2] = getValue(I.getArgOperand(1));
5382 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005383 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005384 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005385 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005386 EVT::getIntegerVT(*Context, 8),
5387 MachinePointerInfo(I.getArgOperand(0)),
5388 0, /* align */
5389 false, /* volatile */
5390 rw==0, /* read */
5391 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005392 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005393 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005394 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005395 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005396 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005397 // Stack coloring is not enabled in O0, discard region information.
5398 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005399 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005400
Nadav Rotemd753a952012-09-10 08:43:23 +00005401 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005402 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005403
Craig Toppere1c1d362013-07-03 05:11:49 +00005404 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5405 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005406 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5407
5408 // Could not find an Alloca.
5409 if (!LifetimeObject)
5410 continue;
5411
Pete Cooper230332f2014-10-17 22:59:33 +00005412 // First check that the Alloca is static, otherwise it won't have a
5413 // valid frame index.
5414 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5415 if (SI == FuncInfo.StaticAllocaMap.end())
5416 return nullptr;
5417
5418 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00005419
5420 SDValue Ops[2];
5421 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005422 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005423 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5424
Craig Topper48d114b2014-04-26 18:35:24 +00005425 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005426 DAG.setRoot(Res);
5427 }
Craig Topperc0196b12014-04-14 00:51:57 +00005428 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005429 }
5430 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005431 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005432 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005433 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005434 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005435 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005436 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005437 case Intrinsic::stackprotectorcheck: {
5438 // Do not actually emit anything for this basic block. Instead we initialize
5439 // the stack protector descriptor and export the guard variable so we can
5440 // access it in FinishBasicBlock.
5441 const BasicBlock *BB = I.getParent();
5442 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5443 ExportFromCurrentBlock(SPDescriptor.getGuard());
5444
5445 // Flush our exports since we are going to process a terminator.
5446 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005447 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005448 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005449 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005450 return TLI.getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005451 case Intrinsic::donothing:
5452 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005453 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005454 case Intrinsic::experimental_stackmap: {
5455 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005456 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005457 }
5458 case Intrinsic::experimental_patchpoint_void:
5459 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00005460 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00005461 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005462 }
Dan Gohman575fad32008-09-03 16:12:24 +00005463 }
5464}
5465
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005466std::pair<SDValue, SDValue>
5467SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5468 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005469 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005470 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005471
Chris Lattnerfb964e52010-04-05 06:19:28 +00005472 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005473 // Insert a label before the invoke call to mark the try range. This can be
5474 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005475 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005476
Jim Grosbach54c05302010-01-28 01:45:32 +00005477 // For SjLj, keep track of which landing pads go with which invokes
5478 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005479 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005480 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005481 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005482 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005483
Jim Grosbach54c05302010-01-28 01:45:32 +00005484 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005485 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005486 }
5487
Dan Gohman575fad32008-09-03 16:12:24 +00005488 // Both PendingLoads and PendingExports must be flushed here;
5489 // this call might not return.
5490 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005491 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005492
5493 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005494 }
5495
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005496 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
5497 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005498
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005499 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005500 "Non-null chain expected with non-tail call!");
5501 assert((Result.second.getNode() || !Result.first.getNode()) &&
5502 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005503
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005504 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005505 // As a special case, a null chain means that a tail call has been emitted
5506 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005507 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005508
5509 // Since there's no actual continuation from this block, nothing can be
5510 // relying on us setting vregs for them.
5511 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005512 } else {
5513 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005514 }
Dan Gohman575fad32008-09-03 16:12:24 +00005515
Chris Lattnerfb964e52010-04-05 06:19:28 +00005516 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005517 // Insert a label at the end of the invoke call to mark the try range. This
5518 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005519 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005520 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005521
5522 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005523 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005524 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005525
5526 return Result;
5527}
5528
5529void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5530 bool isTailCall,
5531 MachineBasicBlock *LandingPad) {
5532 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5533 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5534 Type *RetTy = FTy->getReturnType();
5535
5536 TargetLowering::ArgListTy Args;
5537 TargetLowering::ArgListEntry Entry;
5538 Args.reserve(CS.arg_size());
5539
5540 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5541 i != e; ++i) {
5542 const Value *V = *i;
5543
5544 // Skip empty types
5545 if (V->getType()->isEmptyTy())
5546 continue;
5547
5548 SDValue ArgNode = getValue(V);
5549 Entry.Node = ArgNode; Entry.Ty = V->getType();
5550
5551 // Skip the first return-type Attribute to get to params.
5552 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5553 Args.push_back(Entry);
5554 }
5555
5556 // Check if target-independent constraints permit a tail call here.
5557 // Target-dependent constraints are checked within TLI->LowerCallTo.
5558 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5559 isTailCall = false;
5560
5561 TargetLowering::CallLoweringInfo CLI(DAG);
5562 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5563 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5564 .setTailCall(isTailCall);
5565 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5566
5567 if (Result.first.getNode())
5568 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005569}
5570
Chris Lattner1a32ede2009-12-24 00:37:38 +00005571/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5572/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005573static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005574 for (const User *U : V->users()) {
5575 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005576 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005577 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005578 if (C->isNullValue())
5579 continue;
5580 // Unknown instruction.
5581 return false;
5582 }
5583 return true;
5584}
5585
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005586static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005587 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005588 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005589
Chris Lattner1a32ede2009-12-24 00:37:38 +00005590 // Check to see if this load can be trivially constant folded, e.g. if the
5591 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005592 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005593 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005594 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005595 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005596
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005597 if (const Constant *LoadCst =
5598 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005599 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005600 return Builder.getValue(LoadCst);
5601 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005602
Chris Lattner1a32ede2009-12-24 00:37:38 +00005603 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5604 // still constant memory, the input chain can be the entry node.
5605 SDValue Root;
5606 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005607
Chris Lattner1a32ede2009-12-24 00:37:38 +00005608 // Do not serialize (non-volatile) loads of constant memory with anything.
5609 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5610 Root = Builder.DAG.getEntryNode();
5611 ConstantMemory = true;
5612 } else {
5613 // Do not serialize non-volatile loads against each other.
5614 Root = Builder.DAG.getRoot();
5615 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005616
Chris Lattner1a32ede2009-12-24 00:37:38 +00005617 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005618 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005619 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005620 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005621 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005622 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005623
Chris Lattner1a32ede2009-12-24 00:37:38 +00005624 if (!ConstantMemory)
5625 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5626 return LoadVal;
5627}
5628
Richard Sandiforde3827752013-08-16 10:55:47 +00005629/// processIntegerCallValue - Record the value for an instruction that
5630/// produces an integer result, converting the type where necessary.
5631void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5632 SDValue Value,
5633 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005634 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005635 if (IsSigned)
5636 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5637 else
5638 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5639 setValue(&I, Value);
5640}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005641
5642/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5643/// If so, return true and lower it, otherwise return false and it will be
5644/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005645bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005646 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005647 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005648 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005649
Gabor Greifeba0be72010-06-25 09:38:13 +00005650 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005651 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005652 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005653 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005654 return false;
5655
Richard Sandiforde3827752013-08-16 10:55:47 +00005656 const Value *Size = I.getArgOperand(2);
5657 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5658 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005659 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005660 setValue(&I, DAG.getConstant(0, CallVT));
5661 return true;
5662 }
5663
Richard Sandiford564681c2013-08-12 10:28:10 +00005664 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5665 std::pair<SDValue, SDValue> Res =
5666 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005667 getValue(LHS), getValue(RHS), getValue(Size),
5668 MachinePointerInfo(LHS),
5669 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005670 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005671 processIntegerCallValue(I, Res.first, true);
5672 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005673 return true;
5674 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005675
Chris Lattner1a32ede2009-12-24 00:37:38 +00005676 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5677 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005678 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005679 bool ActuallyDoIt = true;
5680 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005681 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005682 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005683 default:
5684 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005685 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005686 ActuallyDoIt = false;
5687 break;
5688 case 2:
5689 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005690 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005691 break;
5692 case 4:
5693 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005694 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005695 break;
5696 case 8:
5697 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005698 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005699 break;
5700 /*
5701 case 16:
5702 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005703 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005704 LoadTy = VectorType::get(LoadTy, 4);
5705 break;
5706 */
5707 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005708
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005709 // This turns into unaligned loads. We only do this if the target natively
5710 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5711 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005712
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005713 // Require that we can find a legal MVT, and only do this if the target
5714 // supports unaligned loads of that type. Expanding into byte loads would
5715 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005716 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005717 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005718 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5719 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005720 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5721 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005722 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005723 if (!TLI.isTypeLegal(LoadVT) ||
5724 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5725 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005726 ActuallyDoIt = false;
5727 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005728
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005729 if (ActuallyDoIt) {
5730 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5731 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005732
Andrew Trickef9de2a2013-05-25 02:42:55 +00005733 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005734 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005735 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005736 return true;
5737 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005738 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005739
5740
Chris Lattner1a32ede2009-12-24 00:37:38 +00005741 return false;
5742}
5743
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005744/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5745/// form. If so, return true and lower it, otherwise return false and it
5746/// will be lowered like a normal call.
5747bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5748 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5749 if (I.getNumArgOperands() != 3)
5750 return false;
5751
5752 const Value *Src = I.getArgOperand(0);
5753 const Value *Char = I.getArgOperand(1);
5754 const Value *Length = I.getArgOperand(2);
5755 if (!Src->getType()->isPointerTy() ||
5756 !Char->getType()->isIntegerTy() ||
5757 !Length->getType()->isIntegerTy() ||
5758 !I.getType()->isPointerTy())
5759 return false;
5760
5761 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5762 std::pair<SDValue, SDValue> Res =
5763 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5764 getValue(Src), getValue(Char), getValue(Length),
5765 MachinePointerInfo(Src));
5766 if (Res.first.getNode()) {
5767 setValue(&I, Res.first);
5768 PendingLoads.push_back(Res.second);
5769 return true;
5770 }
5771
5772 return false;
5773}
5774
Richard Sandifordbb83a502013-08-16 11:29:37 +00005775/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5776/// optimized form. If so, return true and lower it, otherwise return false
5777/// and it will be lowered like a normal call.
5778bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5779 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5780 if (I.getNumArgOperands() != 2)
5781 return false;
5782
5783 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5784 if (!Arg0->getType()->isPointerTy() ||
5785 !Arg1->getType()->isPointerTy() ||
5786 !I.getType()->isPointerTy())
5787 return false;
5788
5789 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5790 std::pair<SDValue, SDValue> Res =
5791 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5792 getValue(Arg0), getValue(Arg1),
5793 MachinePointerInfo(Arg0),
5794 MachinePointerInfo(Arg1), isStpcpy);
5795 if (Res.first.getNode()) {
5796 setValue(&I, Res.first);
5797 DAG.setRoot(Res.second);
5798 return true;
5799 }
5800
5801 return false;
5802}
5803
Richard Sandifordca232712013-08-16 11:21:54 +00005804/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5805/// If so, return true and lower it, otherwise return false and it will be
5806/// lowered like a normal call.
5807bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5808 // Verify that the prototype makes sense. int strcmp(void*,void*)
5809 if (I.getNumArgOperands() != 2)
5810 return false;
5811
5812 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5813 if (!Arg0->getType()->isPointerTy() ||
5814 !Arg1->getType()->isPointerTy() ||
5815 !I.getType()->isIntegerTy())
5816 return false;
5817
5818 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5819 std::pair<SDValue, SDValue> Res =
5820 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5821 getValue(Arg0), getValue(Arg1),
5822 MachinePointerInfo(Arg0),
5823 MachinePointerInfo(Arg1));
5824 if (Res.first.getNode()) {
5825 processIntegerCallValue(I, Res.first, true);
5826 PendingLoads.push_back(Res.second);
5827 return true;
5828 }
5829
5830 return false;
5831}
5832
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005833/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5834/// form. If so, return true and lower it, otherwise return false and it
5835/// will be lowered like a normal call.
5836bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5837 // Verify that the prototype makes sense. size_t strlen(char *)
5838 if (I.getNumArgOperands() != 1)
5839 return false;
5840
5841 const Value *Arg0 = I.getArgOperand(0);
5842 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5843 return false;
5844
5845 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5846 std::pair<SDValue, SDValue> Res =
5847 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5848 getValue(Arg0), MachinePointerInfo(Arg0));
5849 if (Res.first.getNode()) {
5850 processIntegerCallValue(I, Res.first, false);
5851 PendingLoads.push_back(Res.second);
5852 return true;
5853 }
5854
5855 return false;
5856}
5857
5858/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5859/// form. If so, return true and lower it, otherwise return false and it
5860/// will be lowered like a normal call.
5861bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5862 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5863 if (I.getNumArgOperands() != 2)
5864 return false;
5865
5866 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5867 if (!Arg0->getType()->isPointerTy() ||
5868 !Arg1->getType()->isIntegerTy() ||
5869 !I.getType()->isIntegerTy())
5870 return false;
5871
5872 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5873 std::pair<SDValue, SDValue> Res =
5874 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5875 getValue(Arg0), getValue(Arg1),
5876 MachinePointerInfo(Arg0));
5877 if (Res.first.getNode()) {
5878 processIntegerCallValue(I, Res.first, false);
5879 PendingLoads.push_back(Res.second);
5880 return true;
5881 }
5882
5883 return false;
5884}
5885
Bob Wilson874886c2012-08-03 23:29:17 +00005886/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5887/// operation (as expected), translate it to an SDNode with the specified opcode
5888/// and return true.
5889bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5890 unsigned Opcode) {
5891 // Sanity check that it really is a unary floating-point call.
5892 if (I.getNumArgOperands() != 1 ||
5893 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5894 I.getType() != I.getArgOperand(0)->getType() ||
5895 !I.onlyReadsMemory())
5896 return false;
5897
5898 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005899 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005900 return true;
5901}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005902
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005903/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005904/// operation (as expected), translate it to an SDNode with the specified opcode
5905/// and return true.
5906bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5907 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005908 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005909 if (I.getNumArgOperands() != 2 ||
5910 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5911 I.getType() != I.getArgOperand(0)->getType() ||
5912 I.getType() != I.getArgOperand(1)->getType() ||
5913 !I.onlyReadsMemory())
5914 return false;
5915
5916 SDValue Tmp0 = getValue(I.getArgOperand(0));
5917 SDValue Tmp1 = getValue(I.getArgOperand(1));
5918 EVT VT = Tmp0.getValueType();
5919 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5920 return true;
5921}
5922
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005923void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005924 // Handle inline assembly differently.
5925 if (isa<InlineAsm>(I.getCalledValue())) {
5926 visitInlineAsm(&I);
5927 return;
5928 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005929
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005930 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005931 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005932
Craig Topperc0196b12014-04-14 00:51:57 +00005933 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005934 if (Function *F = I.getCalledFunction()) {
5935 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005936 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005937 if (unsigned IID = II->getIntrinsicID(F)) {
5938 RenameFn = visitIntrinsicCall(I, IID);
5939 if (!RenameFn)
5940 return;
5941 }
5942 }
Dan Gohman575fad32008-09-03 16:12:24 +00005943 if (unsigned IID = F->getIntrinsicID()) {
5944 RenameFn = visitIntrinsicCall(I, IID);
5945 if (!RenameFn)
5946 return;
5947 }
5948 }
5949
5950 // Check for well-known libc/libm calls. If the function is internal, it
5951 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005952 LibFunc::Func Func;
5953 if (!F->hasLocalLinkage() && F->hasName() &&
5954 LibInfo->getLibFunc(F->getName(), Func) &&
5955 LibInfo->hasOptimizedCodeGen(Func)) {
5956 switch (Func) {
5957 default: break;
5958 case LibFunc::copysign:
5959 case LibFunc::copysignf:
5960 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005961 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005962 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5963 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005964 I.getType() == I.getArgOperand(1)->getType() &&
5965 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005966 SDValue LHS = getValue(I.getArgOperand(0));
5967 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005968 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005969 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005970 return;
5971 }
Bob Wilson871701c2012-08-03 21:26:24 +00005972 break;
5973 case LibFunc::fabs:
5974 case LibFunc::fabsf:
5975 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005976 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005977 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005978 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005979 case LibFunc::fmin:
5980 case LibFunc::fminf:
5981 case LibFunc::fminl:
5982 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5983 return;
5984 break;
5985 case LibFunc::fmax:
5986 case LibFunc::fmaxf:
5987 case LibFunc::fmaxl:
5988 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5989 return;
5990 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005991 case LibFunc::sin:
5992 case LibFunc::sinf:
5993 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005994 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005995 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005996 break;
5997 case LibFunc::cos:
5998 case LibFunc::cosf:
5999 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00006000 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00006001 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006002 break;
6003 case LibFunc::sqrt:
6004 case LibFunc::sqrtf:
6005 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006006 case LibFunc::sqrt_finite:
6007 case LibFunc::sqrtf_finite:
6008 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006009 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006010 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006011 break;
6012 case LibFunc::floor:
6013 case LibFunc::floorf:
6014 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006015 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006016 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006017 break;
6018 case LibFunc::nearbyint:
6019 case LibFunc::nearbyintf:
6020 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006021 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006022 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006023 break;
6024 case LibFunc::ceil:
6025 case LibFunc::ceilf:
6026 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006027 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006028 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006029 break;
6030 case LibFunc::rint:
6031 case LibFunc::rintf:
6032 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006033 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006034 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006035 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006036 case LibFunc::round:
6037 case LibFunc::roundf:
6038 case LibFunc::roundl:
6039 if (visitUnaryFloatCall(I, ISD::FROUND))
6040 return;
6041 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006042 case LibFunc::trunc:
6043 case LibFunc::truncf:
6044 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006045 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006046 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006047 break;
6048 case LibFunc::log2:
6049 case LibFunc::log2f:
6050 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006051 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006052 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006053 break;
6054 case LibFunc::exp2:
6055 case LibFunc::exp2f:
6056 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006057 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006058 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006059 break;
6060 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006061 if (visitMemCmpCall(I))
6062 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006063 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006064 case LibFunc::memchr:
6065 if (visitMemChrCall(I))
6066 return;
6067 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006068 case LibFunc::strcpy:
6069 if (visitStrCpyCall(I, false))
6070 return;
6071 break;
6072 case LibFunc::stpcpy:
6073 if (visitStrCpyCall(I, true))
6074 return;
6075 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006076 case LibFunc::strcmp:
6077 if (visitStrCmpCall(I))
6078 return;
6079 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006080 case LibFunc::strlen:
6081 if (visitStrLenCall(I))
6082 return;
6083 break;
6084 case LibFunc::strnlen:
6085 if (visitStrNLenCall(I))
6086 return;
6087 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006088 }
6089 }
Dan Gohman575fad32008-09-03 16:12:24 +00006090 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006091
Dan Gohman575fad32008-09-03 16:12:24 +00006092 SDValue Callee;
6093 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006094 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006095 else
Eric Christopher58a24612014-10-08 09:50:54 +00006096 Callee = DAG.getExternalSymbol(RenameFn,
6097 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006098
Bill Wendling0602f392009-12-23 01:28:19 +00006099 // Check if we can potentially perform a tail call. More detailed checking is
6100 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006101 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006102}
6103
Benjamin Kramer355ce072011-03-26 16:35:10 +00006104namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006105
Dan Gohman575fad32008-09-03 16:12:24 +00006106/// AsmOperandInfo - This contains information for each constraint that we are
6107/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006108class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006109public:
Dan Gohman575fad32008-09-03 16:12:24 +00006110 /// CallOperand - If this is the result output operand or a clobber
6111 /// this is null, otherwise it is the incoming operand to the CallInst.
6112 /// This gets modified as the asm is processed.
6113 SDValue CallOperand;
6114
6115 /// AssignedRegs - If this is a register or register class operand, this
6116 /// contains the set of register corresponding to the operand.
6117 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006118
John Thompson1094c802010-09-13 18:15:37 +00006119 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006120 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006121 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006122
Owen Anderson53aa7a92009-08-10 22:56:29 +00006123 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006124 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006125 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006126 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006127 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006128 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006129 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006130
Chris Lattner3b1833c2008-10-17 17:05:25 +00006131 if (isa<BasicBlock>(CallOperandVal))
6132 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006133
Chris Lattner229907c2011-07-18 04:54:35 +00006134 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006135
Eric Christopher44804282011-05-09 20:04:43 +00006136 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006137 // If this is an indirect operand, the operand is a pointer to the
6138 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006139 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006140 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006141 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006142 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006143 OpTy = PtrTy->getElementType();
6144 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006145
Eric Christopher44804282011-05-09 20:04:43 +00006146 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006147 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006148 if (STy->getNumElements() == 1)
6149 OpTy = STy->getElementType(0);
6150
Chris Lattner3b1833c2008-10-17 17:05:25 +00006151 // If OpTy is not a single value, it may be a struct/union that we
6152 // can tile with integers.
6153 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006154 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006155 switch (BitSize) {
6156 default: break;
6157 case 1:
6158 case 8:
6159 case 16:
6160 case 32:
6161 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006162 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006163 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006164 break;
6165 }
6166 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006167
Chris Lattner3b1833c2008-10-17 17:05:25 +00006168 return TLI.getValueType(OpTy, true);
6169 }
Dan Gohman575fad32008-09-03 16:12:24 +00006170};
Dan Gohman4db93c92010-05-29 17:53:24 +00006171
John Thompsone8360b72010-10-29 17:29:13 +00006172typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6173
Benjamin Kramer355ce072011-03-26 16:35:10 +00006174} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006175
Dan Gohman575fad32008-09-03 16:12:24 +00006176/// GetRegistersForValue - Assign registers (virtual or physical) for the
6177/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006178/// register allocator to handle the assignment process. However, if the asm
6179/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006180/// allocation. This produces generally horrible, but correct, code.
6181///
6182/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006183///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006184static void GetRegistersForValue(SelectionDAG &DAG,
6185 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006186 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006187 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006188 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006189
Dan Gohman575fad32008-09-03 16:12:24 +00006190 MachineFunction &MF = DAG.getMachineFunction();
6191 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006192
Dan Gohman575fad32008-09-03 16:12:24 +00006193 // If this is a constraint for a single physreg, or a constraint for a
6194 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006195 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006196 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6197 OpInfo.ConstraintVT);
6198
6199 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006200 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006201 // If this is a FP input in an integer register (or visa versa) insert a bit
6202 // cast of the input value. More generally, handle any case where the input
6203 // value disagrees with the register class we plan to stick this in.
6204 if (OpInfo.Type == InlineAsm::isInput &&
6205 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006206 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006207 // types are identical size, use a bitcast to convert (e.g. two differing
6208 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006209 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006210 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006211 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006212 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006213 OpInfo.ConstraintVT = RegVT;
6214 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6215 // If the input is a FP value and we want it in FP registers, do a
6216 // bitcast to the corresponding integer type. This turns an f64 value
6217 // into i64, which can be passed with two i32 values on a 32-bit
6218 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006219 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006220 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006221 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006222 OpInfo.ConstraintVT = RegVT;
6223 }
6224 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006225
Owen Anderson117c9e82009-08-12 00:36:31 +00006226 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006227 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006228
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006229 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006230 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006231
6232 // If this is a constraint for a specific physical register, like {r17},
6233 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006234 if (unsigned AssignedReg = PhysReg.first) {
6235 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006236 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006237 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006238
Dan Gohman575fad32008-09-03 16:12:24 +00006239 // Get the actual register value type. This is important, because the user
6240 // may have asked for (e.g.) the AX register in i32 type. We need to
6241 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006242 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006243
Dan Gohman575fad32008-09-03 16:12:24 +00006244 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006245 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006246
6247 // If this is an expanded reference, add the rest of the regs to Regs.
6248 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006249 TargetRegisterClass::iterator I = RC->begin();
6250 for (; *I != AssignedReg; ++I)
6251 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006252
Dan Gohman575fad32008-09-03 16:12:24 +00006253 // Already added the first reg.
6254 --NumRegs; ++I;
6255 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006256 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006257 Regs.push_back(*I);
6258 }
6259 }
Bill Wendlingac087582009-12-22 01:25:10 +00006260
Dan Gohmand16aa542010-05-29 17:03:36 +00006261 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006262 return;
6263 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006264
Dan Gohman575fad32008-09-03 16:12:24 +00006265 // Otherwise, if this was a reference to an LLVM register class, create vregs
6266 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006267 if (const TargetRegisterClass *RC = PhysReg.second) {
6268 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006269 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006270 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006271
Evan Cheng968c3b02009-03-23 08:01:15 +00006272 // Create the appropriate number of virtual registers.
6273 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6274 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006275 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006276
Dan Gohmand16aa542010-05-29 17:03:36 +00006277 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006278 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006279 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006280
Dan Gohman575fad32008-09-03 16:12:24 +00006281 // Otherwise, we couldn't allocate enough registers for this.
6282}
6283
Dan Gohman575fad32008-09-03 16:12:24 +00006284/// visitInlineAsm - Handle a call to an InlineAsm object.
6285///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006286void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6287 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006288
6289 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006290 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006291
Eric Christopher58a24612014-10-08 09:50:54 +00006292 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006293 TargetLowering::AsmOperandInfoVector
Eric Christopher58a24612014-10-08 09:50:54 +00006294 TargetConstraints = TLI.ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006295
John Thompson1094c802010-09-13 18:15:37 +00006296 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006297
Dan Gohman575fad32008-09-03 16:12:24 +00006298 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6299 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006300 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6301 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006302 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006303
Patrik Hagglundf9934612012-12-19 15:19:11 +00006304 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006305
6306 // Compute the value type for each operand.
6307 switch (OpInfo.Type) {
6308 case InlineAsm::isOutput:
6309 // Indirect outputs just consume an argument.
6310 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006311 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006312 break;
6313 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006314
Dan Gohman575fad32008-09-03 16:12:24 +00006315 // The return value of the call is this value. As such, there is no
6316 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006317 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006318 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006319 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006320 } else {
6321 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006322 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006323 }
6324 ++ResNo;
6325 break;
6326 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006327 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006328 break;
6329 case InlineAsm::isClobber:
6330 // Nothing to do.
6331 break;
6332 }
6333
6334 // If this is an input or an indirect output, process the call argument.
6335 // BasicBlocks are labels, currently appearing only in asm's.
6336 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006337 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006338 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006339 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006340 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006341 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006342
Eric Christopher58a24612014-10-08 09:50:54 +00006343 OpVT =
6344 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006346
Dan Gohman575fad32008-09-03 16:12:24 +00006347 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006348
John Thompson1094c802010-09-13 18:15:37 +00006349 // Indirect operand accesses access memory.
6350 if (OpInfo.isIndirect)
6351 hasMemory = true;
6352 else {
6353 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006354 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006355 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006356 if (CType == TargetLowering::C_Memory) {
6357 hasMemory = true;
6358 break;
6359 }
6360 }
6361 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006362 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006363
John Thompson1094c802010-09-13 18:15:37 +00006364 SDValue Chain, Flag;
6365
6366 // We won't need to flush pending loads if this asm doesn't touch
6367 // memory and is nonvolatile.
6368 if (hasMemory || IA->hasSideEffects())
6369 Chain = getRoot();
6370 else
6371 Chain = DAG.getRoot();
6372
Chris Lattner160e8ab2008-10-18 18:49:30 +00006373 // Second pass over the constraints: compute which constraint option to use
6374 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006375 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006376 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006377
John Thompson8118ef82010-09-24 22:24:05 +00006378 // If this is an output operand with a matching input operand, look up the
6379 // matching input. If their types mismatch, e.g. one is an integer, the
6380 // other is floating point, or their sizes are different, flag it as an
6381 // error.
6382 if (OpInfo.hasMatchingInput()) {
6383 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006384
John Thompson8118ef82010-09-24 22:24:05 +00006385 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006386 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006387 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006388 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006389 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Eric Christopher58a24612014-10-08 09:50:54 +00006390 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006391 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006392 if ((OpInfo.ConstraintVT.isInteger() !=
6393 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006394 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006395 report_fatal_error("Unsupported asm: input constraint"
6396 " with a matching output constraint of"
6397 " incompatible type!");
6398 }
6399 Input.ConstraintVT = OpInfo.ConstraintVT;
6400 }
6401 }
6402
Dan Gohman575fad32008-09-03 16:12:24 +00006403 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006404 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006405
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006406 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6407 OpInfo.Type == InlineAsm::isClobber)
6408 continue;
6409
Dan Gohman575fad32008-09-03 16:12:24 +00006410 // If this is a memory input, and if the operand is not indirect, do what we
6411 // need to to provide an address for the memory input.
6412 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6413 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006414 assert((OpInfo.isMultipleAlternative ||
6415 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006416 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006417
Dan Gohman575fad32008-09-03 16:12:24 +00006418 // Memory operands really want the address of the value. If we don't have
6419 // an indirect input, put it in the constpool if we can, otherwise spill
6420 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006421 // TODO: This isn't quite right. We need to handle these according to
6422 // the addressing mode that the constraint wants. Also, this may take
6423 // an additional register for the computation and we don't want that
6424 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006425
Dan Gohman575fad32008-09-03 16:12:24 +00006426 // If the operand is a float, integer, or vector constant, spill to a
6427 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006428 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006429 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006430 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006431 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006432 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006433 } else {
6434 // Otherwise, create a stack slot and emit a store to it before the
6435 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006436 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006437 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6438 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006439 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006440 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006441 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006442 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006443 OpInfo.CallOperand, StackSlot,
6444 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006445 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006446 OpInfo.CallOperand = StackSlot;
6447 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006448
Dan Gohman575fad32008-09-03 16:12:24 +00006449 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006450 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006451
Dan Gohman575fad32008-09-03 16:12:24 +00006452 // It is now an indirect operand.
6453 OpInfo.isIndirect = true;
6454 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006455
Dan Gohman575fad32008-09-03 16:12:24 +00006456 // If this constraint is for a specific register, allocate it before
6457 // anything else.
6458 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006459 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006460 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006461
Dan Gohman575fad32008-09-03 16:12:24 +00006462 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006463 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006464 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6465 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006466
Dan Gohman575fad32008-09-03 16:12:24 +00006467 // C_Register operands have already been allocated, Other/Memory don't need
6468 // to be.
6469 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006470 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006471 }
6472
Dan Gohman575fad32008-09-03 16:12:24 +00006473 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6474 std::vector<SDValue> AsmNodeOperands;
6475 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6476 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006477 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006478 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006479
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006480 // If we have a !srcloc metadata node associated with it, we want to attach
6481 // this to the ultimately generated inline asm machineinstr. To do this, we
6482 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006483 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006484 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006485
Chad Rosier9e1274f2012-10-30 19:11:54 +00006486 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6487 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006488 unsigned ExtraInfo = 0;
6489 if (IA->hasSideEffects())
6490 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6491 if (IA->isAlignStack())
6492 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006493 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006494 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006495
6496 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6497 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6498 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6499
6500 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006501 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006502
Chad Rosier86f60502012-10-30 20:01:12 +00006503 // Ideally, we would only check against memory constraints. However, the
6504 // meaning of an other constraint can be target-specific and we can't easily
6505 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6506 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006507 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6508 OpInfo.ConstraintType == TargetLowering::C_Other) {
6509 if (OpInfo.Type == InlineAsm::isInput)
6510 ExtraInfo |= InlineAsm::Extra_MayLoad;
6511 else if (OpInfo.Type == InlineAsm::isOutput)
6512 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006513 else if (OpInfo.Type == InlineAsm::isClobber)
6514 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006515 }
6516 }
6517
Evan Cheng6eb516d2011-01-07 23:50:32 +00006518 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006519 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006520
Dan Gohman575fad32008-09-03 16:12:24 +00006521 // Loop over all of the inputs, copying the operand values into the
6522 // appropriate registers and processing the output regs.
6523 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006524
Dan Gohman575fad32008-09-03 16:12:24 +00006525 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6526 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006527
Dan Gohman575fad32008-09-03 16:12:24 +00006528 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6529 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6530
6531 switch (OpInfo.Type) {
6532 case InlineAsm::isOutput: {
6533 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6534 OpInfo.ConstraintType != TargetLowering::C_Register) {
6535 // Memory output, or 'other' output (e.g. 'X' constraint).
6536 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6537
6538 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006539 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6540 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Eric Christopher58a24612014-10-08 09:50:54 +00006541 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006542 AsmNodeOperands.push_back(OpInfo.CallOperand);
6543 break;
6544 }
6545
6546 // Otherwise, this is a register or register class output.
6547
6548 // Copy the output from the appropriate register. Find a register that
6549 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006550 if (OpInfo.AssignedRegs.Regs.empty()) {
6551 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006552 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006553 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006554 Twine(OpInfo.ConstraintCode) + "'");
6555 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006556 }
Dan Gohman575fad32008-09-03 16:12:24 +00006557
6558 // If this is an indirect operand, store through the pointer after the
6559 // asm.
6560 if (OpInfo.isIndirect) {
6561 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6562 OpInfo.CallOperandVal));
6563 } else {
6564 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006565 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006566 // Concatenate this output onto the outputs list.
6567 RetValRegs.append(OpInfo.AssignedRegs);
6568 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006569
Dan Gohman575fad32008-09-03 16:12:24 +00006570 // Add information to the INLINEASM node to know that this register is
6571 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006572 OpInfo.AssignedRegs
6573 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6574 ? InlineAsm::Kind_RegDefEarlyClobber
6575 : InlineAsm::Kind_RegDef,
6576 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006577 break;
6578 }
6579 case InlineAsm::isInput: {
6580 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006581
Chris Lattner860df6e2008-10-17 16:47:46 +00006582 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006583 // If this is required to match an output register we have already set,
6584 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006585 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006586
Dan Gohman575fad32008-09-03 16:12:24 +00006587 // Scan until we find the definition we already emitted of this operand.
6588 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006589 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006590 for (; OperandNo; --OperandNo) {
6591 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006592 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006593 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006594 assert((InlineAsm::isRegDefKind(OpFlag) ||
6595 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6596 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006597 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006598 }
6599
Evan Cheng2e559232009-03-20 18:03:34 +00006600 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006601 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006602 if (InlineAsm::isRegDefKind(OpFlag) ||
6603 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006604 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006605 if (OpInfo.isIndirect) {
6606 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006607 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006608 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6609 " don't know how to handle tied "
6610 "indirect register inputs");
6611 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006612 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006613
Dan Gohman575fad32008-09-03 16:12:24 +00006614 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006615 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006616 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006617 MatchedRegs.RegVTs.push_back(RegVT);
6618 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006619 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006620 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006621 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006622 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6623 else {
6624 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006625 Ctx.emitError(CS.getInstruction(),
6626 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006627 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006628 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006629 }
6630 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006631 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006632 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006633 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006634 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006635 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006636 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006637 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006638 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006639
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006640 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6641 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6642 "Unexpected number of operands");
6643 // Add information to the INLINEASM node to know about this input.
6644 // See InlineAsm.h isUseOperandTiedToDef.
6645 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6646 OpInfo.getMatchedOperand());
6647 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006648 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006649 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6650 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006651 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006652
Dale Johannesencaca5482010-07-13 20:17:05 +00006653 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006654 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6655 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006656 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006657
Dale Johannesencaca5482010-07-13 20:17:05 +00006658 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006659 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006660 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006661 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006662 if (Ops.empty()) {
6663 LLVMContext &Ctx = *DAG.getContext();
6664 Ctx.emitError(CS.getInstruction(),
6665 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006666 Twine(OpInfo.ConstraintCode) + "'");
6667 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006668 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006669
Dan Gohman575fad32008-09-03 16:12:24 +00006670 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006671 unsigned ResOpType =
6672 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006673 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006674 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006675 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6676 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006677 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006678
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006679 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006680 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006681 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006682 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006683
Dan Gohman575fad32008-09-03 16:12:24 +00006684 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006685 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006686 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006687 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006688 AsmNodeOperands.push_back(InOperandVal);
6689 break;
6690 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006691
Dan Gohman575fad32008-09-03 16:12:24 +00006692 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6693 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6694 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006695
6696 // TODO: Support this.
6697 if (OpInfo.isIndirect) {
6698 LLVMContext &Ctx = *DAG.getContext();
6699 Ctx.emitError(CS.getInstruction(),
6700 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006701 "for constraint '" +
6702 Twine(OpInfo.ConstraintCode) + "'");
6703 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006704 }
Dan Gohman575fad32008-09-03 16:12:24 +00006705
6706 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006707 if (OpInfo.AssignedRegs.Regs.empty()) {
6708 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006709 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006710 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006711 Twine(OpInfo.ConstraintCode) + "'");
6712 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006713 }
Dan Gohman575fad32008-09-03 16:12:24 +00006714
Andrew Trickef9de2a2013-05-25 02:42:55 +00006715 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006716 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006717
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006718 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006719 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006720 break;
6721 }
6722 case InlineAsm::isClobber: {
6723 // Add the clobbered value to the operand list, so that the register
6724 // allocator is aware that the physreg got clobbered.
6725 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006726 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006727 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006728 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006729 break;
6730 }
6731 }
6732 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006733
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006734 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006735 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006736 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006737
Andrew Trickef9de2a2013-05-25 02:42:55 +00006738 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006739 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006740 Flag = Chain.getValue(1);
6741
6742 // If this asm returns a register value, copy the result from that register
6743 // and set it as the value of the call.
6744 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006745 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006746 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006747
Chris Lattner160e8ab2008-10-18 18:49:30 +00006748 // FIXME: Why don't we do this for inline asms with MRVs?
6749 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006750 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006751
Chris Lattner160e8ab2008-10-18 18:49:30 +00006752 // If any of the results of the inline asm is a vector, it may have the
6753 // wrong width/num elts. This can happen for register classes that can
6754 // contain multiple different value types. The preg or vreg allocated may
6755 // not have the same VT as was expected. Convert it to the right type
6756 // with bit_convert.
6757 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006758 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006759 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006760
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006761 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006762 ResultType.isInteger() && Val.getValueType().isInteger()) {
6763 // If a result value was tied to an input value, the computed result may
6764 // have a wider width than the expected result. Extract the relevant
6765 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006766 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006767 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006768
Chris Lattner160e8ab2008-10-18 18:49:30 +00006769 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006770 }
Dan Gohman6de25562008-10-18 01:03:45 +00006771
Dan Gohman575fad32008-09-03 16:12:24 +00006772 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006773 // Don't need to use this as a chain in this case.
6774 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6775 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006776 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006777
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006778 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006779
Dan Gohman575fad32008-09-03 16:12:24 +00006780 // Process indirect outputs, first output all of the flagged copies out of
6781 // physregs.
6782 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6783 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006784 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006785 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006786 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006787 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6788 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006789
Dan Gohman575fad32008-09-03 16:12:24 +00006790 // Emit the non-flagged stores from the physregs.
6791 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006792 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006793 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006794 StoresToEmit[i].first,
6795 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006796 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006797 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006798 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006799 }
6800
Dan Gohman575fad32008-09-03 16:12:24 +00006801 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006802 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006803
Dan Gohman575fad32008-09-03 16:12:24 +00006804 DAG.setRoot(Chain);
6805}
6806
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006807void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006808 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006809 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006810 getValue(I.getArgOperand(0)),
6811 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006812}
6813
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006814void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006815 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6816 const DataLayout &DL = *TLI.getDataLayout();
6817 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006818 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006819 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006820 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006821 setValue(&I, V);
6822 DAG.setRoot(V.getValue(1));
6823}
6824
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006825void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006826 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006827 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006828 getValue(I.getArgOperand(0)),
6829 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006830}
6831
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006832void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006833 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006834 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006835 getValue(I.getArgOperand(0)),
6836 getValue(I.getArgOperand(1)),
6837 DAG.getSrcValue(I.getArgOperand(0)),
6838 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006839}
6840
Andrew Trick74f4c742013-10-31 17:18:24 +00006841/// \brief Lower an argument list according to the target calling convention.
6842///
6843/// \return A tuple of <return-value, token-chain>
6844///
6845/// This is a helper for lowering intrinsics that follow a target calling
6846/// convention or require stack pointer adjustment. Only a subset of the
6847/// intrinsic's operands need to participate in the calling convention.
6848std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006849SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006850 unsigned NumArgs, SDValue Callee,
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006851 bool UseVoidTy,
6852 MachineBasicBlock *LandingPad) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006853 TargetLowering::ArgListTy Args;
6854 Args.reserve(NumArgs);
6855
6856 // Populate the argument list.
6857 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006858 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6859 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006860 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006861
6862 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6863
6864 TargetLowering::ArgListEntry Entry;
6865 Entry.Node = getValue(V);
6866 Entry.Ty = V->getType();
6867 Entry.setAttributes(&CS, AttrI);
6868 Args.push_back(Entry);
6869 }
6870
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006871 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006872 TargetLowering::CallLoweringInfo CLI(DAG);
6873 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006874 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
6875 .setDiscardResult(CS->use_empty());
Andrew Trick74f4c742013-10-31 17:18:24 +00006876
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006877 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006878}
6879
Andrew Trick4a1abb72013-11-22 19:07:36 +00006880/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6881/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006882///
6883/// Constants are converted to TargetConstants purely as an optimization to
6884/// avoid constant materialization and register allocation.
6885///
6886/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6887/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6888/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6889/// address materialization and register allocation, but may also be required
6890/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6891/// alloca in the entry block, then the runtime may assume that the alloca's
6892/// StackMap location can be read immediately after compilation and that the
6893/// location is valid at any point during execution (this is similar to the
6894/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6895/// only available in a register, then the runtime would need to trap when
6896/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006897static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006898 SmallVectorImpl<SDValue> &Ops,
6899 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006900 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6901 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6903 Ops.push_back(
6904 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6905 Ops.push_back(
6906 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006907 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6908 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6909 Ops.push_back(
6910 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006911 } else
6912 Ops.push_back(OpVal);
6913 }
6914}
6915
Andrew Trick74f4c742013-10-31 17:18:24 +00006916/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6917void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6918 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6919 // [live variables...])
6920
6921 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6922
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006923 SDValue Chain, InFlag, Callee, NullPtr;
6924 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006925
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006926 SDLoc DL = getCurSDLoc();
6927 Callee = getValue(CI.getCalledValue());
6928 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006929
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006930 // The stackmap intrinsic only records the live variables (the arguemnts
6931 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6932 // intrinsic, this won't be lowered to a function call. This means we don't
6933 // have to worry about calling conventions and target specific lowering code.
6934 // Instead we perform the call lowering right here.
6935 //
6936 // chain, flag = CALLSEQ_START(chain, 0)
6937 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6938 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6939 //
6940 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6941 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006942
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006943 // Add the <id> and <numBytes> constants.
6944 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6945 Ops.push_back(DAG.getTargetConstant(
6946 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6947 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6948 Ops.push_back(DAG.getTargetConstant(
6949 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006950
Andrew Trick74f4c742013-10-31 17:18:24 +00006951 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006952 addStackMapLiveVars(&CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006953
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006954 // We are not pushing any register mask info here on the operands list,
6955 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006956
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006957 // Push the chain and the glue flag.
6958 Ops.push_back(Chain);
6959 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006960
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006961 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006962 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006963 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6964 Chain = SDValue(SM, 0);
6965 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006966
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006967 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006968
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006969 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006970
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006971 // Set the root to the target-lowered call chain.
6972 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006973
6974 // Inform the Frame Information that we have a stackmap in this function.
6975 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006976}
6977
6978/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006979void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6980 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006981 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006982 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006983 // i8* <target>,
6984 // i32 <numArgs>,
6985 // [Args...],
6986 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006987
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006988 CallingConv::ID CC = CS.getCallingConv();
6989 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6990 bool HasDef = !CS->getType()->isVoidTy();
6991 SDValue Callee = getValue(CS->getOperand(2)); // <target>
Andrew Trick74f4c742013-10-31 17:18:24 +00006992
6993 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006994 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006995 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006996
6997 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006998 // Intrinsics include all meta-operands up to but not including CC.
6999 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007000 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007001 "Not enough arguments provided to the patchpoint intrinsic");
7002
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007003 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007004 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007005 std::pair<SDValue, SDValue> Result =
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007006 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC,
7007 LandingPad);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007008
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007009 SDNode *CallEnd = Result.second.getNode();
7010 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007011 CallEnd = CallEnd->getOperand(0).getNode();
7012
Andrew Trick74f4c742013-10-31 17:18:24 +00007013 /// Get a call instruction from the call sequence chain.
7014 /// Tail calls are not allowed.
7015 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7016 "Expected a callseq node.");
7017 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007018 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00007019
7020 // Replace the target specific call node with the patchable intrinsic.
7021 SmallVector<SDValue, 8> Ops;
7022
Andrew Tricka2428e02013-11-22 19:07:33 +00007023 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007024 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007025 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007026 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007027 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007028 Ops.push_back(DAG.getTargetConstant(
7029 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7030
Andrew Trick74f4c742013-10-31 17:18:24 +00007031 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007032 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007033 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007034 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7035 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007036
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007037 // Adjust <numArgs> to account for any arguments that have been passed on the
7038 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007039 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007040 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7041 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007042 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7043
7044 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007045 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007046
7047 // Add the arguments we omitted previously. The register allocator should
7048 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007049 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007050 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007051 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007052
Andrew Tricka2428e02013-11-22 19:07:33 +00007053 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007054 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Andrew Trick74f4c742013-10-31 17:18:24 +00007055 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7056 Ops.push_back(*i);
7057
7058 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007059 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007060
7061 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007062 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007063 Ops.push_back(*(Call->op_end()-2));
7064 else
7065 Ops.push_back(*(Call->op_end()-1));
7066
7067 // Push the chain (this is originally the first operand of the call, but
7068 // becomes now the last or second to last operand).
7069 Ops.push_back(*(Call->op_begin()));
7070
7071 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007072 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007073 Ops.push_back(*(Call->op_end()-1));
7074
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007075 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007076 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007077 // Create the return types based on the intrinsic definition
7078 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7079 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007080 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007081 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007082
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007083 // There is always a chain and a glue type at the end
7084 ValueVTs.push_back(MVT::Other);
7085 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007086 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007087 } else
7088 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7089
7090 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007091 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7092 getCurSDLoc(), NodeTys, Ops);
7093
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007094 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007095 if (HasDef) {
7096 if (IsAnyRegCC)
7097 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007098 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007099 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007100 }
Andrew Trick6664df12013-11-05 22:44:04 +00007101
7102 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007103 // call sequence. Furthermore the location of the chain and glue can change
7104 // when the AnyReg calling convention is used and the intrinsic returns a
7105 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007106 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007107 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7108 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7109 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7110 } else
7111 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007112 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007113
7114 // Inform the Frame Information that we have a patchpoint in this function.
7115 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007116}
7117
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007118/// Returns an AttributeSet representing the attributes applied to the return
7119/// value of the given call.
7120static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7121 SmallVector<Attribute::AttrKind, 2> Attrs;
7122 if (CLI.RetSExt)
7123 Attrs.push_back(Attribute::SExt);
7124 if (CLI.RetZExt)
7125 Attrs.push_back(Attribute::ZExt);
7126 if (CLI.IsInReg)
7127 Attrs.push_back(Attribute::InReg);
7128
7129 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7130 Attrs);
7131}
7132
Dan Gohman575fad32008-09-03 16:12:24 +00007133/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007134/// implementation, which just calls LowerCall.
7135/// FIXME: When all targets are
7136/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007137std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007138TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007139 // Handle the incoming return values from the call.
7140 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007141 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007142 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007143 SmallVector<uint64_t, 4> Offsets;
7144 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7145
7146 SmallVector<ISD::OutputArg, 4> Outs;
7147 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7148
7149 bool CanLowerReturn =
7150 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7151 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7152
7153 SDValue DemoteStackSlot;
7154 int DemoteStackIdx = -100;
7155 if (!CanLowerReturn) {
7156 // FIXME: equivalent assert?
7157 // assert(!CS.hasInAllocaArgument() &&
7158 // "sret demotion is incompatible with inalloca");
7159 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7160 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7161 MachineFunction &MF = CLI.DAG.getMachineFunction();
7162 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7163 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7164
7165 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7166 ArgListEntry Entry;
7167 Entry.Node = DemoteStackSlot;
7168 Entry.Ty = StackSlotPtrType;
7169 Entry.isSExt = false;
7170 Entry.isZExt = false;
7171 Entry.isInReg = false;
7172 Entry.isSRet = true;
7173 Entry.isNest = false;
7174 Entry.isByVal = false;
7175 Entry.isReturned = false;
7176 Entry.Alignment = Align;
7177 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7178 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7179 } else {
7180 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7181 EVT VT = RetTys[I];
7182 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7183 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7184 for (unsigned i = 0; i != NumRegs; ++i) {
7185 ISD::InputArg MyFlags;
7186 MyFlags.VT = RegisterVT;
7187 MyFlags.ArgVT = VT;
7188 MyFlags.Used = CLI.IsReturnValueUsed;
7189 if (CLI.RetSExt)
7190 MyFlags.Flags.setSExt();
7191 if (CLI.RetZExt)
7192 MyFlags.Flags.setZExt();
7193 if (CLI.IsInReg)
7194 MyFlags.Flags.setInReg();
7195 CLI.Ins.push_back(MyFlags);
7196 }
Stephen Lin699808c2013-04-30 22:49:28 +00007197 }
7198 }
7199
Dan Gohman575fad32008-09-03 16:12:24 +00007200 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007201 CLI.Outs.clear();
7202 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007203 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007204 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007205 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007206 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007207 Type *FinalType = Args[i].Ty;
7208 if (Args[i].isByVal)
7209 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7210 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7211 FinalType, CLI.CallConv, CLI.IsVarArg);
7212 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7213 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007214 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007215 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007216 SDValue Op = SDValue(Args[i].Node.getNode(),
7217 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007218 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007219 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007220
7221 if (Args[i].isZExt)
7222 Flags.setZExt();
7223 if (Args[i].isSExt)
7224 Flags.setSExt();
7225 if (Args[i].isInReg)
7226 Flags.setInReg();
7227 if (Args[i].isSRet)
7228 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007229 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007230 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007231 if (Args[i].isInAlloca) {
7232 Flags.setInAlloca();
7233 // Set the byval flag for CCAssignFn callbacks that don't know about
7234 // inalloca. This way we can know how many bytes we should've allocated
7235 // and how many bytes a callee cleanup function will pop. If we port
7236 // inalloca to more targets, we'll have to add custom inalloca handling
7237 // in the various CC lowering callbacks.
7238 Flags.setByVal();
7239 }
7240 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007241 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7242 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007243 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007244 // For ByVal, alignment should come from FE. BE will guess if this
7245 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007246 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007247 if (Args[i].Alignment)
7248 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007249 else
7250 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007251 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007252 }
7253 if (Args[i].isNest)
7254 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007255 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007256 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007257 if (Value == NumValues - 1)
7258 Flags.setInConsecutiveRegsLast();
7259 }
Dan Gohman575fad32008-09-03 16:12:24 +00007260 Flags.setOrigAlign(OriginalAlignment);
7261
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007262 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007263 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007264 SmallVector<SDValue, 4> Parts(NumParts);
7265 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7266
7267 if (Args[i].isSExt)
7268 ExtendKind = ISD::SIGN_EXTEND;
7269 else if (Args[i].isZExt)
7270 ExtendKind = ISD::ZERO_EXTEND;
7271
Stephen Lin699808c2013-04-30 22:49:28 +00007272 // Conservatively only handle 'returned' on non-vectors for now
7273 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7274 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7275 "unexpected use of 'returned'");
7276 // Before passing 'returned' to the target lowering code, ensure that
7277 // either the register MVT and the actual EVT are the same size or that
7278 // the return value and argument are extended in the same way; in these
7279 // cases it's safe to pass the argument register value unchanged as the
7280 // return register value (although it's at the target's option whether
7281 // to do so)
7282 // TODO: allow code generation to take advantage of partially preserved
7283 // registers rather than clobbering the entire register when the
7284 // parameter extension method is not compatible with the return
7285 // extension method
7286 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7287 (ExtendKind != ISD::ANY_EXTEND &&
7288 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7289 Flags.setReturned();
7290 }
7291
Craig Topperc0196b12014-04-14 00:51:57 +00007292 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7293 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007294
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007295 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007296 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007297 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007298 i < CLI.NumFixedArgs,
7299 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007300 if (NumParts > 1 && j == 0)
7301 MyFlags.Flags.setSplit();
7302 else if (j != 0)
7303 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007304
Justin Holewinskiaa583972012-05-25 16:35:28 +00007305 CLI.Outs.push_back(MyFlags);
7306 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007307 }
7308 }
7309 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007310
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007311 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007312 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007313
7314 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007315 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007316 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007317 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007318 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007319 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007320 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007321
7322 // For a tail call, the return value is merely live-out and there aren't
7323 // any nodes in the DAG representing it. Return a special value to
7324 // indicate that a tail call has been emitted and no more Instructions
7325 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007326 if (CLI.IsTailCall) {
7327 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007328 return std::make_pair(SDValue(), SDValue());
7329 }
7330
Justin Holewinskiaa583972012-05-25 16:35:28 +00007331 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007332 assert(InVals[i].getNode() &&
7333 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007334 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007335 "LowerCall emitted a value with the wrong type!");
7336 });
7337
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007338 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007339 if (!CanLowerReturn) {
7340 // The instruction result is the result of loading from the
7341 // hidden sret parameter.
7342 SmallVector<EVT, 1> PVTs;
7343 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007344
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007345 ComputeValueVTs(*this, PtrRetTy, PVTs);
7346 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7347 EVT PtrVT = PVTs[0];
7348
7349 unsigned NumValues = RetTys.size();
7350 ReturnValues.resize(NumValues);
7351 SmallVector<SDValue, 4> Chains(NumValues);
7352
7353 for (unsigned i = 0; i < NumValues; ++i) {
7354 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7355 CLI.DAG.getConstant(Offsets[i], PtrVT));
7356 SDValue L = CLI.DAG.getLoad(
7357 RetTys[i], CLI.DL, CLI.Chain, Add,
7358 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7359 false, false, 1);
7360 ReturnValues[i] = L;
7361 Chains[i] = L.getValue(1);
7362 }
7363
7364 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7365 } else {
7366 // Collect the legal value parts into potentially illegal values
7367 // that correspond to the original function's return values.
7368 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7369 if (CLI.RetSExt)
7370 AssertOp = ISD::AssertSext;
7371 else if (CLI.RetZExt)
7372 AssertOp = ISD::AssertZext;
7373 unsigned CurReg = 0;
7374 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7375 EVT VT = RetTys[I];
7376 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7377 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7378
7379 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7380 NumRegs, RegisterVT, VT, nullptr,
7381 AssertOp));
7382 CurReg += NumRegs;
7383 }
7384
7385 // For a function returning void, there is no return value. We can't create
7386 // such a node, so we just return a null return value in that case. In
7387 // that case, nothing will actually look at the value.
7388 if (ReturnValues.empty())
7389 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007390 }
7391
Justin Holewinskiaa583972012-05-25 16:35:28 +00007392 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007393 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007394 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007395}
7396
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007397void TargetLowering::LowerOperationWrapper(SDNode *N,
7398 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007399 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007400 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007401 if (Res.getNode())
7402 Results.push_back(Res);
7403}
7404
Dan Gohman21cea8a2010-04-17 15:26:15 +00007405SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007406 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007407}
7408
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007409void
7410SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007411 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007412 assert((Op.getOpcode() != ISD::CopyFromReg ||
7413 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7414 "Copy from a reg to the same reg!");
7415 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7416
Eric Christopher58a24612014-10-08 09:50:54 +00007417 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7418 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007419 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007420
7421 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7422 FuncInfo.PreferredExtendType.end())
7423 ? ISD::ANY_EXTEND
7424 : FuncInfo.PreferredExtendType[V];
7425 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007426 PendingExports.push_back(Chain);
7427}
7428
7429#include "llvm/CodeGen/SelectionDAGISel.h"
7430
Eli Friedman441a01a2011-05-05 16:53:34 +00007431/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7432/// entry block, return true. This includes arguments used by switches, since
7433/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007434static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007435 // With FastISel active, we may be splitting blocks, so force creation
7436 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007437 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007438 return A->use_empty();
7439
7440 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007441 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007442 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7443 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007444
Eli Friedman441a01a2011-05-05 16:53:34 +00007445 return true;
7446}
7447
Eli Bendersky33ebf832013-02-28 23:09:18 +00007448void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007449 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007450 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007451 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007452 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007453
Dan Gohmand16aa542010-05-29 17:03:36 +00007454 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007455 // Put in an sret pointer parameter before all the other parameters.
7456 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007457 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007458
7459 // NOTE: Assuming that a pointer will never break down to more than one VT
7460 // or one register.
7461 ISD::ArgFlagsTy Flags;
7462 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007463 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007464 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007465 Ins.push_back(RetArg);
7466 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007467
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007468 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007469 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007470 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007471 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007472 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007473 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007474 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007475 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007476 Type *FinalType = I->getType();
7477 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7478 FinalType = cast<PointerType>(FinalType)->getElementType();
7479 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7480 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007481 for (unsigned Value = 0, NumValues = ValueVTs.size();
7482 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007483 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007484 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007485 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007486 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007487
Bill Wendling94dcaf82012-12-30 12:45:13 +00007488 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007489 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007490 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007491 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007492 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007493 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007494 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007495 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007496 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007497 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007498 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7499 Flags.setInAlloca();
7500 // Set the byval flag for CCAssignFn callbacks that don't know about
7501 // inalloca. This way we can know how many bytes we should've allocated
7502 // and how many bytes a callee cleanup function will pop. If we port
7503 // inalloca to more targets, we'll have to add custom inalloca handling
7504 // in the various CC lowering callbacks.
7505 Flags.setByVal();
7506 }
7507 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007508 PointerType *Ty = cast<PointerType>(I->getType());
7509 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007510 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007511 // For ByVal, alignment should be passed from FE. BE will guess if
7512 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007513 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007514 if (F.getParamAlignment(Idx))
7515 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007516 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007517 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007518 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007519 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007520 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007521 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007522 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007523 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007524 if (Value == NumValues - 1)
7525 Flags.setInConsecutiveRegsLast();
7526 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007527 Flags.setOrigAlign(OriginalAlignment);
7528
Bill Wendlingf7719082013-06-06 00:43:09 +00007529 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7530 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007531 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007532 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7533 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007534 if (NumRegs > 1 && i == 0)
7535 MyFlags.Flags.setSplit();
7536 // if it isn't first piece, alignment must be 1
7537 else if (i > 0)
7538 MyFlags.Flags.setOrigAlign(1);
7539 Ins.push_back(MyFlags);
7540 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007541 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007542 }
7543 }
7544
7545 // Call the target to set up the argument values.
7546 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007547 SDValue NewRoot = TLI->LowerFormalArguments(
7548 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007549
7550 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007551 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007552 "LowerFormalArguments didn't return a valid chain!");
7553 assert(InVals.size() == Ins.size() &&
7554 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007555 DEBUG({
7556 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7557 assert(InVals[i].getNode() &&
7558 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007559 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007560 "LowerFormalArguments emitted a value with the wrong type!");
7561 }
7562 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007563
Dan Gohman695d8112009-08-06 15:37:27 +00007564 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007565 DAG.setRoot(NewRoot);
7566
7567 // Set up the argument values.
7568 unsigned i = 0;
7569 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007570 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007571 // Create a virtual register for the sret pointer, and put in a copy
7572 // from the sret argument into it.
7573 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007574 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007575 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007576 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007577 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007578 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007579 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007580
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007581 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007582 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007583 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007584 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007585 NewRoot =
7586 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007587 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007588
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007589 // i indexes lowered arguments. Bump it past the hidden sret argument.
7590 // Idx indexes LLVM arguments. Don't touch it.
7591 ++i;
7592 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007593
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007594 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007595 ++I, ++Idx) {
7596 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007597 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007598 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007599 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007600
7601 // If this argument is unused then remember its value. It is used to generate
7602 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007603 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007604 SDB->setUnusedArgValue(I, InVals[i]);
7605
Adrian Prantl9c930592013-05-16 23:44:12 +00007606 // Also remember any frame index for use in FastISel.
7607 if (FrameIndexSDNode *FI =
7608 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7609 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7610 }
7611
Eli Friedman441a01a2011-05-05 16:53:34 +00007612 for (unsigned Val = 0; Val != NumValues; ++Val) {
7613 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007614 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7615 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007616
7617 if (!I->use_empty()) {
7618 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007619 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007620 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007621 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007622 AssertOp = ISD::AssertZext;
7623
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007624 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007625 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007626 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007627 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007628
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007629 i += NumParts;
7630 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007631
Eli Friedman441a01a2011-05-05 16:53:34 +00007632 // We don't need to do anything else for unused arguments.
7633 if (ArgValues.empty())
7634 continue;
7635
Devang Patel9d904e12011-09-08 22:59:09 +00007636 // Note down frame index.
7637 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007638 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007639 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007640
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007641 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007642 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007643
Eli Friedman441a01a2011-05-05 16:53:34 +00007644 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007645 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007646 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007647 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7648 if (FrameIndexSDNode *FI =
7649 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7650 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7651 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007652
Eli Friedman441a01a2011-05-05 16:53:34 +00007653 // If this argument is live outside of the entry block, insert a copy from
7654 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007655 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007656 // If we can, though, try to skip creating an unnecessary vreg.
7657 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007658 // general. It's also subtly incompatible with the hacks FastISel
7659 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007660 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7661 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7662 FuncInfo->ValueMap[I] = Reg;
7663 continue;
7664 }
7665 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007666 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007667 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007668 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007669 }
Dan Gohman575fad32008-09-03 16:12:24 +00007670 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007671
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007672 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007673
7674 // Finally, if the target has anything special to do, allow it to do so.
7675 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007676 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007677}
7678
7679/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7680/// ensure constants are generated when needed. Remember the virtual registers
7681/// that need to be added to the Machine PHI nodes as input. We cannot just
7682/// directly add them, because expansion might result in multiple MBB's for one
7683/// BB. As such, the start of the BB might correspond to a different MBB than
7684/// the end.
7685///
7686void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007687SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007688 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007689
7690 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7691
7692 // Check successor nodes' PHI nodes that expect a constant to be available
7693 // from this block.
7694 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007695 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007696 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007697 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007698
Dan Gohman575fad32008-09-03 16:12:24 +00007699 // If this terminator has multiple identical successors (common for
7700 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007701 if (!SuccsHandled.insert(SuccMBB).second)
7702 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007703
Dan Gohman575fad32008-09-03 16:12:24 +00007704 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007705
7706 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7707 // nodes and Machine PHI nodes, but the incoming operands have not been
7708 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007709 for (BasicBlock::const_iterator I = SuccBB->begin();
7710 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007711 // Ignore dead phi's.
7712 if (PN->use_empty()) continue;
7713
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007714 // Skip empty types
7715 if (PN->getType()->isEmptyTy())
7716 continue;
7717
Dan Gohman575fad32008-09-03 16:12:24 +00007718 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007719 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007720
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007721 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007722 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007723 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007724 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007725 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007726 }
7727 Reg = RegOut;
7728 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007729 DenseMap<const Value *, unsigned>::iterator I =
7730 FuncInfo.ValueMap.find(PHIOp);
7731 if (I != FuncInfo.ValueMap.end())
7732 Reg = I->second;
7733 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007734 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007735 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007736 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007737 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007738 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007739 }
7740 }
7741
7742 // Remember that this register needs to added to the machine PHI node as
7743 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007744 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007745 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7746 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007747 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007748 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007749 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007750 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007751 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007752 Reg += NumRegisters;
7753 }
7754 }
7755 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007756
Dan Gohmanc594eab2010-04-22 20:46:50 +00007757 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007758}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007759
7760/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7761/// is 0.
7762MachineBasicBlock *
7763SelectionDAGBuilder::StackProtectorDescriptor::
7764AddSuccessorMBB(const BasicBlock *BB,
7765 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007766 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007767 MachineBasicBlock *SuccMBB) {
7768 // If SuccBB has not been created yet, create it.
7769 if (!SuccMBB) {
7770 MachineFunction *MF = ParentMBB->getParent();
7771 MachineFunction::iterator BBI = ParentMBB;
7772 SuccMBB = MF->CreateMachineBasicBlock(BB);
7773 MF->insert(++BBI, SuccMBB);
7774 }
7775 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007776 ParentMBB->addSuccessor(
7777 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007778 return SuccMBB;
7779}