blob: bcd0e5751258f10f8780d574e07c640d8d1a54aa [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng1be453b2009-08-08 03:21:23 +000010#include "ARM.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000011#include "ARMBaseInstrInfo.h"
Bob Wilsona2881ee2011-04-19 18:11:49 +000012#include "ARMSubtarget.h"
Evan Chenga20cde32011-07-20 23:34:39 +000013#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "Thumb2InstrInfo.h"
15#include "llvm/ADT/DenseMap.h"
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +000016#include "llvm/ADT/PostOrderIterator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/Statistic.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000019#include "llvm/CodeGen/MachineInstr.h"
20#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000021#include "llvm/IR/Function.h" // To access Function attributes
Evan Chengf16a1d52009-08-10 07:20:37 +000022#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000023#include "llvm/Support/Debug.h"
Benjamin Kramer16132e62015-03-23 18:07:13 +000024#include "llvm/Support/raw_ostream.h"
Craig Toppera9253262014-03-22 23:51:00 +000025#include "llvm/Target/TargetMachine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000026using namespace llvm;
27
Chandler Carruth84e68b22014-04-22 02:41:26 +000028#define DEBUG_TYPE "t2-reduce-size"
29
Evan Cheng1f5bee12009-08-10 06:57:42 +000030STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
31STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000032STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000033
Evan Chengcc9ca352009-08-11 21:11:32 +000034static cl::opt<int> ReduceLimit("t2-reduce-limit",
35 cl::init(-1), cl::Hidden);
36static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
37 cl::init(-1), cl::Hidden);
38static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
39 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000040
Evan Cheng1be453b2009-08-08 03:21:23 +000041namespace {
42 /// ReduceTable - A static table with information on mapping from wide
43 /// opcodes to narrow
44 struct ReduceEntry {
Craig Topperca658c22012-03-11 07:16:55 +000045 uint16_t WideOpc; // Wide opcode
46 uint16_t NarrowOpc1; // Narrow opcode to transform to
47 uint16_t NarrowOpc2; // Narrow opcode when it's two-address
Evan Cheng1be453b2009-08-08 03:21:23 +000048 uint8_t Imm1Limit; // Limit of immediate field (bits)
49 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
50 unsigned LowRegs1 : 1; // Only possible if low-registers are used
51 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000052 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000053 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000054 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000055 unsigned PredCC2 : 2;
Bob Wilsona2881ee2011-04-19 18:11:49 +000056 unsigned PartFlag : 1; // 16-bit instruction does partial flag update
Evan Cheng1be453b2009-08-08 03:21:23 +000057 unsigned Special : 1; // Needs to be dealt with specially
Evan Chengddc0cb62012-12-20 19:59:30 +000058 unsigned AvoidMovs: 1; // Avoid movs with shifter operand (for Swift)
Evan Cheng1be453b2009-08-08 03:21:23 +000059 };
60
61 static const ReduceEntry ReduceTable[] = {
Evan Chengddc0cb62012-12-20 19:59:30 +000062 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C,PF,S,AM
63 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0,0,0 },
64 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0,1,0 },
65 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0,0,0 },
66 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 0,1,0 },
67 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
68 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 1,0,0 },
69 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
70 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 1,0,1 },
71 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 1,0,0 },
72 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
73 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
74 { ARM::t2CMNzrr, ARM::tCMNz, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
75 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0,0,0 },
76 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0,1,0 },
77 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 1,0,0 },
78 // FIXME: adr.n immediate offset must be multiple of 4.
79 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
80 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
81 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 1,0,1 },
82 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 1,0,1 },
83 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 1,0,1 },
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +000084 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,0,0 },
85 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +000086 // FIXME: Do we need the 16-bit 'S' variant?
87 { ARM::t2MOVr,ARM::tMOVr, 0, 0, 0, 0, 0, 1,0, 0,0,0 },
88 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 1,0,0 },
89 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0,0,0 },
90 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 1,0,0 },
91 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
92 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
93 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0,0,0 },
94 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 1,0,0 },
95 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
96 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 0,1,0 },
97 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0,0,0 },
98 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0,0,0 },
99 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0,0,0 },
100 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0,0,0 },
101 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
102 { ARM::t2SXTB, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
103 { ARM::t2SXTH, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
104 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0,0,0 },
105 { ARM::t2UXTB, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
106 { ARM::t2UXTH, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0,1,0 },
Evan Cheng36064672009-08-11 08:52:18 +0000107
Evan Chengddc0cb62012-12-20 19:59:30 +0000108 // FIXME: Clean this up after splitting each Thumb load / store opcode
109 // into multiple ones.
110 { ARM::t2LDRi12,ARM::tLDRi, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 0,1,0 },
111 { ARM::t2LDRs, ARM::tLDRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
112 { ARM::t2LDRBi12,ARM::tLDRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
113 { ARM::t2LDRBs, ARM::tLDRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
114 { ARM::t2LDRHi12,ARM::tLDRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
115 { ARM::t2LDRHs, ARM::tLDRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
116 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
117 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
118 { ARM::t2STRi12,ARM::tSTRi, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 0,1,0 },
119 { ARM::t2STRs, ARM::tSTRr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
120 { ARM::t2STRBi12,ARM::tSTRBi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
121 { ARM::t2STRBs, ARM::tSTRBr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
122 { ARM::t2STRHi12,ARM::tSTRHi, 0, 5, 0, 1, 0, 0,0, 0,1,0 },
123 { ARM::t2STRHs, ARM::tSTRHr, 0, 0, 0, 1, 0, 0,0, 0,1,0 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000124
Evan Chengddc0cb62012-12-20 19:59:30 +0000125 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
126 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 0,1,0 },
127 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 0,1,0 },
Scott Douglass953f9082015-10-05 14:49:54 +0000128 // ARM::t2STMIA (with no basereg writeback) has no Thumb1 equivalent.
129 // tSTMIA_UPD is a change in semantics which can only be used if the base
130 // register is killed. This difference is correctly handled elsewhere.
131 { ARM::t2STMIA, ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
Evan Chengddc0cb62012-12-20 19:59:30 +0000132 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0, 0, 0, 1, 1, 1,1, 0,1,0 },
133 { ARM::t2STMDB_UPD, 0, ARM::tPUSH, 0, 0, 1, 1, 1,1, 0,1,0 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000134 };
135
Nick Lewycky02d5f772009-10-25 06:33:48 +0000136 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000137 public:
138 static char ID;
Akira Hatanaka4a616192015-06-08 18:50:43 +0000139 Thumb2SizeReduce(std::function<bool(const Function &)> Ftor);
Evan Cheng1be453b2009-08-08 03:21:23 +0000140
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000141 const Thumb2InstrInfo *TII;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000142 const ARMSubtarget *STI;
Evan Cheng1be453b2009-08-08 03:21:23 +0000143
Craig Topper6bc27bf2014-03-10 02:09:33 +0000144 bool runOnMachineFunction(MachineFunction &MF) override;
Evan Cheng1be453b2009-08-08 03:21:23 +0000145
Craig Topper6bc27bf2014-03-10 02:09:33 +0000146 const char *getPassName() const override {
Evan Cheng1be453b2009-08-08 03:21:23 +0000147 return "Thumb2 instruction size reduction pass";
148 }
149
150 private:
151 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
152 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
153
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000154 bool canAddPseudoFlagDep(MachineInstr *Use, bool IsSelfLoop);
Bob Wilsona2881ee2011-04-19 18:11:49 +0000155
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000156 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
157 bool is2Addr, ARMCC::CondCodes Pred,
158 bool LiveCPSR, bool &HasCC, bool &CCDead);
159
Evan Cheng36064672009-08-11 08:52:18 +0000160 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
161 const ReduceEntry &Entry);
162
163 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000164 const ReduceEntry &Entry, bool LiveCPSR, bool IsSelfLoop);
Evan Cheng36064672009-08-11 08:52:18 +0000165
Evan Cheng1be453b2009-08-08 03:21:23 +0000166 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
167 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000168 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000169 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000170 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000171
172 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
173 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000174 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000175 const ReduceEntry &Entry, bool LiveCPSR,
Evan Chengf4807a12011-10-27 21:21:05 +0000176 bool IsSelfLoop);
Evan Cheng1be453b2009-08-08 03:21:23 +0000177
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000178 /// ReduceMI - Attempt to reduce MI, return true on success.
179 bool ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000180 bool LiveCPSR, bool IsSelfLoop);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000181
Evan Cheng1be453b2009-08-08 03:21:23 +0000182 /// ReduceMBB - Reduce width of instructions in the specified basic block.
183 bool ReduceMBB(MachineBasicBlock &MBB);
Quentin Colombet23b404d2012-12-18 22:47:16 +0000184
Evan Chengddc0cb62012-12-20 19:59:30 +0000185 bool OptimizeSize;
Quentin Colombet23b404d2012-12-18 22:47:16 +0000186 bool MinimizeSize;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000187
188 // Last instruction to define CPSR in the current block.
189 MachineInstr *CPSRDef;
190 // Was CPSR last defined by a high latency instruction?
191 // When CPSRDef is null, this refers to CPSR defs in predecessors.
192 bool HighLatencyCPSR;
193
194 struct MBBInfo {
195 // The flags leaving this block have high latency.
196 bool HighLatencyCPSR;
197 // Has this block been visited yet?
198 bool Visited;
199
200 MBBInfo() : HighLatencyCPSR(false), Visited(false) {}
201 };
202
203 SmallVector<MBBInfo, 8> BlockInfo;
Akira Hatanaka4a616192015-06-08 18:50:43 +0000204
205 std::function<bool(const Function &)> PredicateFtor;
Evan Cheng1be453b2009-08-08 03:21:23 +0000206 };
207 char Thumb2SizeReduce::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000208}
Evan Cheng1be453b2009-08-08 03:21:23 +0000209
Akira Hatanaka4a616192015-06-08 18:50:43 +0000210Thumb2SizeReduce::Thumb2SizeReduce(std::function<bool(const Function &)> Ftor)
211 : MachineFunctionPass(ID), PredicateFtor(Ftor) {
Evan Chengddc0cb62012-12-20 19:59:30 +0000212 OptimizeSize = MinimizeSize = false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000213 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
214 unsigned FromOpc = ReduceTable[i].WideOpc;
215 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
Benjamin Kramer8ceb3232015-10-25 22:28:27 +0000216 llvm_unreachable("Duplicated entries?");
Evan Cheng1be453b2009-08-08 03:21:23 +0000217 }
218}
219
Evan Cheng6cc775f2011-06-28 19:10:37 +0000220static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) {
Craig Toppere5e035a32015-12-05 07:13:35 +0000221 for (const MCPhysReg *Regs = MCID.getImplicitDefs(); *Regs; ++Regs)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000222 if (*Regs == ARM::CPSR)
223 return true;
224 return false;
225}
226
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000227// Check for a likely high-latency flag def.
228static bool isHighLatencyCPSR(MachineInstr *Def) {
229 switch(Def->getOpcode()) {
230 case ARM::FMSTAT:
231 case ARM::tMUL:
232 return true;
233 }
234 return false;
235}
236
Bob Wilsona2881ee2011-04-19 18:11:49 +0000237/// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations,
238/// the 's' 16-bit instruction partially update CPSR. Abort the
239/// transformation to avoid adding false dependency on last CPSR setting
240/// instruction which hurts the ability for out-of-order execution engine
241/// to do register renaming magic.
242/// This function checks if there is a read-of-write dependency between the
243/// last instruction that defines the CPSR and the current instruction. If there
244/// is, then there is no harm done since the instruction cannot be retired
245/// before the CPSR setting instruction anyway.
246/// Note, we are not doing full dependency analysis here for the sake of compile
247/// time. We're not looking for cases like:
248/// r0 = muls ...
249/// r1 = add.w r0, ...
250/// ...
251/// = mul.w r1
252/// In this case it would have been ok to narrow the mul.w to muls since there
253/// are indirect RAW dependency between the muls and the mul.w
254bool
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000255Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Use, bool FirstInSelfLoop) {
Quentin Colombet23b404d2012-12-18 22:47:16 +0000256 // Disable the check for -Oz (aka OptimizeForSizeHarder).
257 if (MinimizeSize || !STI->avoidCPSRPartialUpdate())
Bob Wilsona2881ee2011-04-19 18:11:49 +0000258 return false;
259
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000260 if (!CPSRDef)
Evan Chengf4807a12011-10-27 21:21:05 +0000261 // If this BB loops back to itself, conservatively avoid narrowing the
262 // first instruction that does partial flag update.
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000263 return HighLatencyCPSR || FirstInSelfLoop;
Evan Chengf4807a12011-10-27 21:21:05 +0000264
Bob Wilsona2881ee2011-04-19 18:11:49 +0000265 SmallSet<unsigned, 2> Defs;
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000266 for (const MachineOperand &MO : CPSRDef->operands()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000267 if (!MO.isReg() || MO.isUndef() || MO.isUse())
268 continue;
269 unsigned Reg = MO.getReg();
270 if (Reg == 0 || Reg == ARM::CPSR)
271 continue;
272 Defs.insert(Reg);
273 }
274
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000275 for (const MachineOperand &MO : Use->operands()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +0000276 if (!MO.isReg() || MO.isUndef() || MO.isDef())
277 continue;
278 unsigned Reg = MO.getReg();
279 if (Defs.count(Reg))
280 return false;
281 }
282
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000283 // If the current CPSR has high latency, try to avoid the false dependency.
284 if (HighLatencyCPSR)
285 return true;
286
287 // tMOVi8 usually doesn't start long dependency chains, and there are a lot
288 // of them, so always shrink them when CPSR doesn't have high latency.
289 if (Use->getOpcode() == ARM::t2MOVi ||
290 Use->getOpcode() == ARM::t2MOVi16)
291 return false;
292
Bob Wilsona2881ee2011-04-19 18:11:49 +0000293 // No read-after-write dependency. The narrowing will add false dependency.
294 return true;
295}
296
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000297bool
298Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
299 bool is2Addr, ARMCC::CondCodes Pred,
300 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000301 if ((is2Addr && Entry.PredCC2 == 0) ||
302 (!is2Addr && Entry.PredCC1 == 0)) {
303 if (Pred == ARMCC::AL) {
304 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000305 if (!HasCC) {
306 // Original instruction was not setting CPSR, but CPSR is not
307 // currently live anyway. It's ok to set it. The CPSR def is
308 // dead though.
309 if (!LiveCPSR) {
310 HasCC = true;
311 CCDead = true;
312 return true;
313 }
314 return false;
315 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000316 } else {
317 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000318 if (HasCC)
319 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000320 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000321 } else if ((is2Addr && Entry.PredCC2 == 2) ||
322 (!is2Addr && Entry.PredCC1 == 2)) {
323 /// Old opcode has an optional def of CPSR.
324 if (HasCC)
325 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000326 // If old opcode does not implicitly define CPSR, then it's not ok since
327 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000328 if (!HasImplicitCPSRDef(MI->getDesc()))
329 return false;
330 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000331 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000332 // 16-bit instruction does not set CPSR.
333 if (HasCC)
334 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000335 }
336
337 return true;
338}
339
Evan Chengcc9ca352009-08-11 21:11:32 +0000340static bool VerifyLowRegs(MachineInstr *MI) {
341 unsigned Opc = MI->getOpcode();
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000342 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA_UPD);
Tim Northoverba1d7042014-09-10 12:53:28 +0000343 bool isLROk = (Opc == ARM::t2STMDB_UPD);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000344 bool isSPOk = isPCOk || isLROk;
Evan Chengcc9ca352009-08-11 21:11:32 +0000345 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
346 const MachineOperand &MO = MI->getOperand(i);
347 if (!MO.isReg() || MO.isImplicit())
348 continue;
349 unsigned Reg = MO.getReg();
350 if (Reg == 0 || Reg == ARM::CPSR)
351 continue;
352 if (isPCOk && Reg == ARM::PC)
353 continue;
354 if (isLROk && Reg == ARM::LR)
355 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000356 if (Reg == ARM::SP) {
357 if (isSPOk)
358 continue;
359 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
360 // Special case for these ldr / str with sp as base register.
361 continue;
362 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000363 if (!isARMLowRegister(Reg))
364 return false;
365 }
366 return true;
367}
368
Evan Cheng1be453b2009-08-08 03:21:23 +0000369bool
Evan Cheng36064672009-08-11 08:52:18 +0000370Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
371 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000372 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
373 return false;
374
Evan Cheng36064672009-08-11 08:52:18 +0000375 unsigned Scale = 1;
376 bool HasImmOffset = false;
377 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000378 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000379 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000380 unsigned Opc = Entry.NarrowOpc1;
381 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000382 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000383
Evan Cheng36064672009-08-11 08:52:18 +0000384 switch (Entry.WideOpc) {
385 default:
386 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000387 case ARM::t2LDRi12:
Bill Wendling092a7bd2010-12-14 03:36:38 +0000388 case ARM::t2STRi12:
389 if (MI->getOperand(1).getReg() == ARM::SP) {
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000390 Opc = Entry.NarrowOpc2;
391 ImmLimit = Entry.Imm2Limit;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000392 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000393
Evan Cheng36064672009-08-11 08:52:18 +0000394 Scale = 4;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000395 HasImmOffset = true;
396 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000397 break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000398 case ARM::t2LDRBi12:
Evan Cheng36064672009-08-11 08:52:18 +0000399 case ARM::t2STRBi12:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000400 HasImmOffset = true;
401 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000402 break;
403 case ARM::t2LDRHi12:
404 case ARM::t2STRHi12:
405 Scale = 2;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000406 HasImmOffset = true;
407 HasOffReg = false;
Evan Cheng36064672009-08-11 08:52:18 +0000408 break;
Jakob Stoklund Olesenb3de7b12012-08-28 03:11:27 +0000409 case ARM::t2LDRs:
410 case ARM::t2LDRBs:
411 case ARM::t2LDRHs:
Evan Cheng36064672009-08-11 08:52:18 +0000412 case ARM::t2LDRSBs:
413 case ARM::t2LDRSHs:
414 case ARM::t2STRs:
415 case ARM::t2STRBs:
416 case ARM::t2STRHs:
417 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000418 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000419 break;
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000420 case ARM::t2LDMIA: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000421 unsigned BaseReg = MI->getOperand(0).getReg();
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000422 assert(isARMLowRegister(BaseReg));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000423
Jim Grosbach88628e92010-09-07 22:30:53 +0000424 // For the non-writeback version (this one), the base register must be
425 // one of the registers being loaded.
426 bool isOK = false;
Peter Collingbourne85a0e232015-05-05 20:07:10 +0000427 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
Jim Grosbach88628e92010-09-07 22:30:53 +0000428 if (MI->getOperand(i).getReg() == BaseReg) {
429 isOK = true;
430 break;
431 }
432 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000433
Jim Grosbach88628e92010-09-07 22:30:53 +0000434 if (!isOK)
435 return false;
436
Bob Wilson947f04b2010-03-13 01:08:20 +0000437 OpNum = 0;
438 isLdStMul = true;
439 break;
440 }
Scott Douglass953f9082015-10-05 14:49:54 +0000441 case ARM::t2STMIA: {
442 // If the base register is killed, we don't care what its value is after the
443 // instruction, so we can use an updating STMIA.
444 if (!MI->getOperand(0).isKill())
445 return false;
446
447 break;
448 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000449 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000450 unsigned BaseReg = MI->getOperand(1).getReg();
451 if (BaseReg != ARM::SP)
452 return false;
453 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000454 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000455 isLdStMul = true;
456 break;
457 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000458 case ARM::t2LDMIA_UPD:
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000459 case ARM::t2STMIA_UPD:
460 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000461 OpNum = 0;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000462
Bob Wilson947f04b2010-03-13 01:08:20 +0000463 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000464 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000465 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
466 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000467 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000468 OpNum = 2;
469 } else if (!isARMLowRegister(BaseReg) ||
470 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
471 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000472 return false;
473 }
Bill Wendling092a7bd2010-12-14 03:36:38 +0000474
Evan Chengcc9ca352009-08-11 21:11:32 +0000475 isLdStMul = true;
476 break;
477 }
Evan Cheng36064672009-08-11 08:52:18 +0000478 }
479
480 unsigned OffsetReg = 0;
481 bool OffsetKill = false;
Pete Cooperf68d5032015-05-01 18:57:32 +0000482 bool OffsetInternal = false;
Evan Cheng36064672009-08-11 08:52:18 +0000483 if (HasShift) {
484 OffsetReg = MI->getOperand(2).getReg();
485 OffsetKill = MI->getOperand(2).isKill();
Pete Cooperf68d5032015-05-01 18:57:32 +0000486 OffsetInternal = MI->getOperand(2).isInternalRead();
Bill Wendling092a7bd2010-12-14 03:36:38 +0000487
Evan Cheng36064672009-08-11 08:52:18 +0000488 if (MI->getOperand(3).getImm())
489 // Thumb1 addressing mode doesn't support shift.
490 return false;
491 }
492
493 unsigned OffsetImm = 0;
494 if (HasImmOffset) {
495 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000496 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Bill Wendling092a7bd2010-12-14 03:36:38 +0000497
498 if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset)
Evan Cheng36064672009-08-11 08:52:18 +0000499 // Make sure the immediate field fits.
500 return false;
501 }
502
503 // Add the 16-bit load / store instruction.
Evan Cheng36064672009-08-11 08:52:18 +0000504 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000505 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc));
Scott Douglass953f9082015-10-05 14:49:54 +0000506
507 // tSTMIA_UPD takes a defining register operand. We've already checked that
508 // the register is killed, so mark it as dead here.
509 if (Entry.WideOpc == ARM::t2STMIA)
510 MIB.addReg(MI->getOperand(0).getReg(), RegState::Define | RegState::Dead);
511
Evan Chengcc9ca352009-08-11 21:11:32 +0000512 if (!isLdStMul) {
Owen Anderson99ea8a32010-12-07 00:45:21 +0000513 MIB.addOperand(MI->getOperand(0));
Owen Anderson4ebf4712011-02-08 22:39:40 +0000514 MIB.addOperand(MI->getOperand(1));
Bill Wendling092a7bd2010-12-14 03:36:38 +0000515
516 if (HasImmOffset)
517 MIB.addImm(OffsetImm / Scale);
518
Evan Chengcc9ca352009-08-11 21:11:32 +0000519 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
520
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000521 if (HasOffReg)
Pete Cooperf68d5032015-05-01 18:57:32 +0000522 MIB.addReg(OffsetReg, getKillRegState(OffsetKill) |
523 getInternalReadRegState(OffsetInternal));
Evan Cheng36064672009-08-11 08:52:18 +0000524 }
Evan Cheng806845d2009-08-11 09:37:40 +0000525
Evan Cheng36064672009-08-11 08:52:18 +0000526 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000527 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
528 MIB.addOperand(MI->getOperand(OpNum));
529
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000530 // Transfer memoperands.
Chris Lattner1d0c2572011-04-29 05:24:29 +0000531 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000532
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000533 // Transfer MI flags.
534 MIB.setMIFlags(MI->getFlags());
535
Chris Lattnera6f074f2009-08-23 03:41:05 +0000536 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000537
Evan Cheng7fae11b2011-12-14 02:11:42 +0000538 MBB.erase_instr(MI);
Evan Cheng36064672009-08-11 08:52:18 +0000539 ++NumLdSts;
540 return true;
541}
542
Evan Cheng36064672009-08-11 08:52:18 +0000543bool
544Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
545 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000546 bool LiveCPSR, bool IsSelfLoop) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000547 unsigned Opc = MI->getOpcode();
548 if (Opc == ARM::t2ADDri) {
549 // If the source register is SP, try to reduce to tADDrSPi, otherwise
550 // it's a normal reduce.
551 if (MI->getOperand(1).getReg() != ARM::SP) {
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000552 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jim Grosbacha8a80672011-06-29 23:25:04 +0000553 return true;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000554 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000555 }
556 // Try to reduce to tADDrSPi.
557 unsigned Imm = MI->getOperand(2).getImm();
558 // The immediate must be in range, the destination register must be a low
Jim Grosbached5134a2011-06-30 02:22:49 +0000559 // reg, the predicate must be "always" and the condition flags must not
560 // be being set.
Jim Grosbach68b0e842011-07-01 19:07:09 +0000561 if (Imm & 3 || Imm > 1020)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000562 return false;
563 if (!isARMLowRegister(MI->getOperand(0).getReg()))
564 return false;
Jim Grosbached5134a2011-06-30 02:22:49 +0000565 if (MI->getOperand(3).getImm() != ARMCC::AL)
566 return false;
Jim Grosbacha8a80672011-06-29 23:25:04 +0000567 const MCInstrDesc &MCID = MI->getDesc();
568 if (MCID.hasOptionalDef() &&
569 MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR)
570 return false;
571
Evan Cheng7fae11b2011-12-14 02:11:42 +0000572 MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(),
Jim Grosbacha8a80672011-06-29 23:25:04 +0000573 TII->get(ARM::tADDrSPi))
574 .addOperand(MI->getOperand(0))
575 .addOperand(MI->getOperand(1))
576 .addImm(Imm / 4); // The tADDrSPi has an implied scale by four.
Jim Grosbach1b8457a2011-08-24 17:46:13 +0000577 AddDefaultPred(MIB);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000578
579 // Transfer MI flags.
580 MIB.setMIFlags(MI->getFlags());
581
582 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " <<*MIB);
583
Evan Cheng7fae11b2011-12-14 02:11:42 +0000584 MBB.erase_instr(MI);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000585 ++NumNarrows;
586 return true;
587 }
588
Evan Chengcc9ca352009-08-11 21:11:32 +0000589 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000590 return false;
591
Chad Rosier67336302015-05-22 20:07:34 +0000592 if (MI->mayLoadOrStore())
Evan Cheng36064672009-08-11 08:52:18 +0000593 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000594
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000595 switch (Opc) {
596 default: break;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000597 case ARM::t2ADDSri:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000598 case ARM::t2ADDSrr: {
599 unsigned PredReg = 0;
600 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
601 switch (Opc) {
602 default: break;
603 case ARM::t2ADDSri: {
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000604 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000605 return true;
606 // fallthrough
607 }
608 case ARM::t2ADDSrr:
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000609 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000610 }
611 }
612 break;
613 }
614 case ARM::t2RSBri:
615 case ARM::t2RSBSri:
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000616 case ARM::t2SXTB:
617 case ARM::t2SXTH:
618 case ARM::t2UXTB:
619 case ARM::t2UXTH:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000620 if (MI->getOperand(2).getImm() == 0)
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000621 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000622 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000623 case ARM::t2MOVi16:
624 // Can convert only 'pure' immediate operands, not immediates obtained as
625 // globals' addresses.
626 if (MI->getOperand(1).isImm())
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000627 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Anton Korobeynikov25229082009-11-24 00:44:37 +0000628 break;
Jim Grosbach327cf8e2010-12-07 20:41:06 +0000629 case ARM::t2CMPrr: {
Jim Grosbach5bae0542010-12-03 23:54:18 +0000630 // Try to reduce to the lo-reg only version first. Why there are two
631 // versions of the instruction is a mystery.
632 // It would be nice to just have two entries in the master table that
633 // are prioritized, but the table assumes a unique entry for each
634 // source insn opcode. So for now, we hack a local entry record to use.
635 static const ReduceEntry NarrowEntry =
Evan Chengddc0cb62012-12-20 19:59:30 +0000636 { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1,0 };
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000637 if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, IsSelfLoop))
Jim Grosbach5bae0542010-12-03 23:54:18 +0000638 return true;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000639 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jim Grosbach5bae0542010-12-03 23:54:18 +0000640 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000641 }
Evan Cheng36064672009-08-11 08:52:18 +0000642 return false;
643}
644
645bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000646Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
647 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000648 bool LiveCPSR, bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000649
650 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
651 return false;
652
Sanjay Patel924879a2015-08-04 15:49:57 +0000653 if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand())
Evan Chengddc0cb62012-12-20 19:59:30 +0000654 // Don't issue movs with shifter operand for some CPUs unless we
Sanjay Patel924879a2015-08-04 15:49:57 +0000655 // are optimizing for size.
Evan Chengddc0cb62012-12-20 19:59:30 +0000656 return false;
657
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000658 unsigned Reg0 = MI->getOperand(0).getReg();
659 unsigned Reg1 = MI->getOperand(1).getReg();
Jim Grosbachc01104d2012-02-24 00:33:36 +0000660 // t2MUL is "special". The tied source operand is second, not first.
661 if (MI->getOpcode() == ARM::t2MUL) {
Jim Grosbach3a21e2c2012-02-24 00:53:11 +0000662 unsigned Reg2 = MI->getOperand(2).getReg();
663 // Early exit if the regs aren't all low regs.
664 if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1)
665 || !isARMLowRegister(Reg2))
666 return false;
667 if (Reg0 != Reg2) {
Jim Grosbachc01104d2012-02-24 00:33:36 +0000668 // If the other operand also isn't the same as the destination, we
669 // can't reduce.
670 if (Reg1 != Reg0)
671 return false;
672 // Try to commute the operands to make it a 2-address instruction.
673 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
674 if (!CommutedMI)
675 return false;
676 }
677 } else if (Reg0 != Reg1) {
Bob Wilson279e55f2010-06-24 16:50:20 +0000678 // Try to commute the operands to make it a 2-address instruction.
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000679 unsigned CommOpIdx1 = 1;
680 unsigned CommOpIdx2 = TargetInstrInfo::CommuteAnyOperandIndex;
Bob Wilson279e55f2010-06-24 16:50:20 +0000681 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000682 MI->getOperand(CommOpIdx2).getReg() != Reg0)
Bob Wilson279e55f2010-06-24 16:50:20 +0000683 return false;
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000684 MachineInstr *CommutedMI =
685 TII->commuteInstruction(MI, false, CommOpIdx1, CommOpIdx2);
Bob Wilson279e55f2010-06-24 16:50:20 +0000686 if (!CommutedMI)
687 return false;
688 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000689 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
690 return false;
691 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000692 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000693 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
694 if (Imm > Limit)
695 return false;
696 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000697 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000698 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
699 return false;
700 }
701
Evan Cheng1f5bee12009-08-10 06:57:42 +0000702 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000703 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000704 unsigned PredReg = 0;
705 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
706 bool SkipPred = false;
707 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000708 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000709 // Can't transfer predicate, fail.
710 return false;
711 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000712 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000713 }
714
Evan Cheng1be453b2009-08-08 03:21:23 +0000715 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000716 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000717 const MCInstrDesc &MCID = MI->getDesc();
718 if (MCID.hasOptionalDef()) {
719 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000720 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
721 if (HasCC && MI->getOperand(NumOps-1).isDead())
722 CCDead = true;
723 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000724 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000725 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000726
Bob Wilsona2881ee2011-04-19 18:11:49 +0000727 // Avoid adding a false dependency on partial flag update by some 16-bit
728 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000729 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000730 canAddPseudoFlagDep(MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000731 return false;
732
Evan Cheng1be453b2009-08-08 03:21:23 +0000733 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000734 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000735 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000736 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000737 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000738 if (HasCC)
739 AddDefaultT1CC(MIB, CCDead);
740 else
741 AddNoT1CC(MIB);
742 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000743
744 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000745 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000746 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000747 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000748 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000749 if (SkipPred && MCID.OpInfo[i].isPredicate())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000750 continue;
751 MIB.addOperand(MI->getOperand(i));
752 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000753
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000754 // Transfer MI flags.
755 MIB.setMIFlags(MI->getFlags());
756
Chris Lattnera6f074f2009-08-23 03:41:05 +0000757 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000758
Evan Cheng7fae11b2011-12-14 02:11:42 +0000759 MBB.erase_instr(MI);
Evan Cheng1be453b2009-08-08 03:21:23 +0000760 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000761 return true;
762}
763
764bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000765Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
766 const ReduceEntry &Entry,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000767 bool LiveCPSR, bool IsSelfLoop) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000768 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
769 return false;
770
Sanjay Patel924879a2015-08-04 15:49:57 +0000771 if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand())
Evan Chengddc0cb62012-12-20 19:59:30 +0000772 // Don't issue movs with shifter operand for some CPUs unless we
Sanjay Patel924879a2015-08-04 15:49:57 +0000773 // are optimizing for size.
Evan Chengddc0cb62012-12-20 19:59:30 +0000774 return false;
775
Evan Chengd461c1c2009-08-09 19:17:19 +0000776 unsigned Limit = ~0U;
777 if (Entry.Imm1Limit)
Jim Grosbacha8a80672011-06-29 23:25:04 +0000778 Limit = (1 << Entry.Imm1Limit) - 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000779
Evan Cheng6cc775f2011-06-28 19:10:37 +0000780 const MCInstrDesc &MCID = MI->getDesc();
781 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
782 if (MCID.OpInfo[i].isPredicate())
Evan Chengd461c1c2009-08-09 19:17:19 +0000783 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000784 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000785 if (MO.isReg()) {
786 unsigned Reg = MO.getReg();
787 if (!Reg || Reg == ARM::CPSR)
788 continue;
789 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
790 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000791 } else if (MO.isImm() &&
Evan Cheng6cc775f2011-06-28 19:10:37 +0000792 !MCID.OpInfo[i].isPredicate()) {
Jim Grosbacha8a80672011-06-29 23:25:04 +0000793 if (((unsigned)MO.getImm()) > Limit)
Evan Chengd461c1c2009-08-09 19:17:19 +0000794 return false;
795 }
796 }
797
Evan Cheng1f5bee12009-08-10 06:57:42 +0000798 // Check if it's possible / necessary to transfer the predicate.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000799 const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000800 unsigned PredReg = 0;
801 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
802 bool SkipPred = false;
803 if (Pred != ARMCC::AL) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000804 if (!NewMCID.isPredicable())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000805 // Can't transfer predicate, fail.
806 return false;
807 } else {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000808 SkipPred = !NewMCID.isPredicable();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000809 }
810
Evan Chengd461c1c2009-08-09 19:17:19 +0000811 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000812 bool CCDead = false;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000813 if (MCID.hasOptionalDef()) {
814 unsigned NumOps = MCID.getNumOperands();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000815 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
816 if (HasCC && MI->getOperand(NumOps-1).isDead())
817 CCDead = true;
818 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000819 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000820 return false;
821
Bob Wilsona2881ee2011-04-19 18:11:49 +0000822 // Avoid adding a false dependency on partial flag update by some 16-bit
823 // instructions which has the 's' bit set.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000824 if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000825 canAddPseudoFlagDep(MI, IsSelfLoop))
Bob Wilsona2881ee2011-04-19 18:11:49 +0000826 return false;
827
Evan Chengd461c1c2009-08-09 19:17:19 +0000828 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000829 DebugLoc dl = MI->getDebugLoc();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000830 MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000831 MIB.addOperand(MI->getOperand(0));
Evan Cheng6cc775f2011-06-28 19:10:37 +0000832 if (NewMCID.hasOptionalDef()) {
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000833 if (HasCC)
834 AddDefaultT1CC(MIB, CCDead);
835 else
836 AddNoT1CC(MIB);
837 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000838
839 // Transfer the rest of operands.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000840 unsigned NumOps = MCID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000841 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000842 if (i < NumOps && MCID.OpInfo[i].isOptionalDef())
Evan Cheng1f5bee12009-08-10 06:57:42 +0000843 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000844 if ((MCID.getOpcode() == ARM::t2RSBSri ||
Jim Grosbach8b31ef52011-07-27 16:47:19 +0000845 MCID.getOpcode() == ARM::t2RSBri ||
846 MCID.getOpcode() == ARM::t2SXTB ||
847 MCID.getOpcode() == ARM::t2SXTH ||
848 MCID.getOpcode() == ARM::t2UXTB ||
849 MCID.getOpcode() == ARM::t2UXTH) && i == 2)
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000850 // Skip the zero immediate operand, it's now implicit.
851 continue;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000852 bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate());
Evan Chengf6a9d062009-08-11 23:00:31 +0000853 if (SkipPred && isPred)
854 continue;
855 const MachineOperand &MO = MI->getOperand(i);
Jim Grosbacha8a80672011-06-29 23:25:04 +0000856 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
857 // Skip implicit def of CPSR. Either it's modeled as an optional
858 // def now or it's already an implicit def on the new instruction.
859 continue;
860 MIB.addOperand(MO);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000861 }
Evan Cheng6cc775f2011-06-28 19:10:37 +0000862 if (!MCID.isPredicable() && NewMCID.isPredicable())
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000863 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000864
Anton Korobeynikovacca7ad2011-03-05 18:43:38 +0000865 // Transfer MI flags.
866 MIB.setMIFlags(MI->getFlags());
867
Chris Lattnera6f074f2009-08-23 03:41:05 +0000868 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000869
Evan Cheng7fae11b2011-12-14 02:11:42 +0000870 MBB.erase_instr(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000871 ++NumNarrows;
872 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000873}
874
Bob Wilsona2881ee2011-04-19 18:11:49 +0000875static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000876 bool HasDef = false;
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000877 for (const MachineOperand &MO : MI.operands()) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000878 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000879 continue;
880 if (MO.getReg() != ARM::CPSR)
881 continue;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000882
883 DefCPSR = true;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000884 if (!MO.isDead())
885 HasDef = true;
886 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000887
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000888 return HasDef || LiveCPSR;
889}
890
891static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
Owen Anderson8c1f17b2014-03-07 22:48:22 +0000892 for (const MachineOperand &MO : MI.operands()) {
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000893 if (!MO.isReg() || MO.isUndef() || MO.isDef())
894 continue;
895 if (MO.getReg() != ARM::CPSR)
896 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000897 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
898 if (MO.isKill()) {
899 LiveCPSR = false;
900 break;
901 }
902 }
903
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000904 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000905}
906
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000907bool Thumb2SizeReduce::ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI,
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000908 bool LiveCPSR, bool IsSelfLoop) {
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000909 unsigned Opcode = MI->getOpcode();
910 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
911 if (OPI == ReduceOpcodeMap.end())
912 return false;
913 const ReduceEntry &Entry = ReduceTable[OPI->second];
914
915 // Don't attempt normal reductions on "special" cases for now.
916 if (Entry.Special)
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000917 return ReduceSpecial(MBB, MI, Entry, LiveCPSR, IsSelfLoop);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000918
919 // Try to transform to a 16-bit two-address instruction.
920 if (Entry.NarrowOpc2 &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000921 ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000922 return true;
923
924 // Try to transform to a 16-bit non-two-address instruction.
925 if (Entry.NarrowOpc1 &&
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000926 ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop))
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000927 return true;
928
929 return false;
930}
931
Evan Cheng1be453b2009-08-08 03:21:23 +0000932bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
933 bool Modified = false;
934
Evan Cheng1f5bee12009-08-10 06:57:42 +0000935 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000936 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Craig Topper062a2ba2014-04-25 05:30:21 +0000937 MachineInstr *BundleMI = nullptr;
Evan Cheng1f5bee12009-08-10 06:57:42 +0000938
Craig Topper062a2ba2014-04-25 05:30:21 +0000939 CPSRDef = nullptr;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000940 HighLatencyCPSR = false;
941
942 // Check predecessors for the latest CPSRDef.
Jim Grosbach537f3ed2014-04-04 02:11:03 +0000943 for (auto *Pred : MBB.predecessors()) {
944 const MBBInfo &PInfo = BlockInfo[Pred->getNumber()];
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000945 if (!PInfo.Visited) {
946 // Since blocks are visited in RPO, this must be a back-edge.
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000947 continue;
948 }
949 if (PInfo.HighLatencyCPSR) {
950 HighLatencyCPSR = true;
951 break;
952 }
953 }
954
Evan Chengf4807a12011-10-27 21:21:05 +0000955 // If this BB loops back to itself, conservatively avoid narrowing the
956 // first instruction that does partial flag update.
957 bool IsSelfLoop = MBB.isSuccessor(&MBB);
Jim Grosbach0c509fa2012-04-06 23:43:50 +0000958 MachineBasicBlock::instr_iterator MII = MBB.instr_begin(),E = MBB.instr_end();
Evan Cheng7fae11b2011-12-14 02:11:42 +0000959 MachineBasicBlock::instr_iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000960 for (; MII != E; MII = NextMII) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000961 NextMII = std::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000962
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000963 MachineInstr *MI = &*MII;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000964 if (MI->isBundle()) {
965 BundleMI = MI;
966 continue;
967 }
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000968 if (MI->isDebugValue())
969 continue;
Evan Cheng7fae11b2011-12-14 02:11:42 +0000970
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000971 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
972
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +0000973 // Does NextMII belong to the same bundle as MI?
974 bool NextInSameBundle = NextMII != E && NextMII->isBundledWithPred();
975
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +0000976 if (ReduceMI(MBB, MI, LiveCPSR, IsSelfLoop)) {
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000977 Modified = true;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000978 MachineBasicBlock::instr_iterator I = std::prev(NextMII);
Jakob Stoklund Olesen43b1e132012-12-18 00:13:11 +0000979 MI = &*I;
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +0000980 // Removing and reinserting the first instruction in a bundle will break
981 // up the bundle. Fix the bundling if it was broken.
982 if (NextInSameBundle && !NextMII->isBundledWithPred())
983 NextMII->bundleWithPred();
Evan Cheng1be453b2009-08-08 03:21:23 +0000984 }
985
Jakob Stoklund Olesen41bbf9c2012-12-18 00:46:39 +0000986 if (!NextInSameBundle && MI->isInsideBundle()) {
Evan Cheng7fae11b2011-12-14 02:11:42 +0000987 // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill
988 // marker is only on the BUNDLE instruction. Process the BUNDLE
989 // instruction as we finish with the bundled instruction to work around
990 // the inconsistency.
Evan Cheng903231b2011-12-17 01:25:34 +0000991 if (BundleMI->killsRegister(ARM::CPSR))
992 LiveCPSR = false;
993 MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR);
994 if (MO && !MO->isDead())
995 LiveCPSR = true;
Weiming Zhaof66be562014-01-13 18:47:54 +0000996 MO = BundleMI->findRegisterUseOperand(ARM::CPSR);
997 if (MO && !MO->isKill())
998 LiveCPSR = true;
Evan Cheng903231b2011-12-17 01:25:34 +0000999 }
Evan Cheng7fae11b2011-12-14 02:11:42 +00001000
Bob Wilsona2881ee2011-04-19 18:11:49 +00001001 bool DefCPSR = false;
1002 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR);
Evan Cheng7f8e5632011-12-07 07:15:52 +00001003 if (MI->isCall()) {
Bob Wilsona2881ee2011-04-19 18:11:49 +00001004 // Calls don't really set CPSR.
Craig Topper062a2ba2014-04-25 05:30:21 +00001005 CPSRDef = nullptr;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001006 HighLatencyCPSR = false;
Evan Chengf4807a12011-10-27 21:21:05 +00001007 IsSelfLoop = false;
1008 } else if (DefCPSR) {
Bob Wilsona2881ee2011-04-19 18:11:49 +00001009 // This is the last CPSR defining instruction.
1010 CPSRDef = MI;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001011 HighLatencyCPSR = isHighLatencyCPSR(CPSRDef);
Evan Chengf4807a12011-10-27 21:21:05 +00001012 IsSelfLoop = false;
1013 }
Evan Cheng1be453b2009-08-08 03:21:23 +00001014 }
1015
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001016 MBBInfo &Info = BlockInfo[MBB.getNumber()];
1017 Info.HighLatencyCPSR = HighLatencyCPSR;
1018 Info.Visited = true;
Evan Cheng1be453b2009-08-08 03:21:23 +00001019 return Modified;
1020}
1021
1022bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
Akira Hatanaka4a616192015-06-08 18:50:43 +00001023 if (PredicateFtor && !PredicateFtor(*MF.getFunction()))
1024 return false;
1025
Eric Christopher1b21f002015-01-29 00:19:33 +00001026 STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget());
Eric Christopher63b44882015-03-05 00:23:40 +00001027 if (STI->isThumb1Only() || STI->prefers32BitThumb())
1028 return false;
1029
Eric Christopher1b21f002015-01-29 00:19:33 +00001030 TII = static_cast<const Thumb2InstrInfo *>(STI->getInstrInfo());
Evan Cheng1be453b2009-08-08 03:21:23 +00001031
Sanjay Patel924879a2015-08-04 15:49:57 +00001032 // Optimizing / minimizing size? Minimizing size implies optimizing for size.
1033 OptimizeSize = MF.getFunction()->optForSize();
1034 MinimizeSize = MF.getFunction()->optForMinSize();
Quentin Colombet23b404d2012-12-18 22:47:16 +00001035
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001036 BlockInfo.clear();
1037 BlockInfo.resize(MF.getNumBlockIDs());
1038
1039 // Visit blocks in reverse post-order so LastCPSRDef is known for all
1040 // predecessors.
1041 ReversePostOrderTraversal<MachineFunction*> RPOT(&MF);
Evan Cheng1be453b2009-08-08 03:21:23 +00001042 bool Modified = false;
Jakob Stoklund Olesen299475e2013-04-04 18:25:36 +00001043 for (ReversePostOrderTraversal<MachineFunction*>::rpo_iterator
1044 I = RPOT.begin(), E = RPOT.end(); I != E; ++I)
1045 Modified |= ReduceMBB(**I);
Evan Cheng1be453b2009-08-08 03:21:23 +00001046 return Modified;
1047}
1048
1049/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
1050/// reduction pass.
Akira Hatanaka4a616192015-06-08 18:50:43 +00001051FunctionPass *llvm::createThumb2SizeReductionPass(
1052 std::function<bool(const Function &)> Ftor) {
1053 return new Thumb2SizeReduce(Ftor);
Evan Cheng1be453b2009-08-08 03:21:23 +00001054}