blob: 9fa5beb50c0ced77709b193d04091f96fb599230 [file] [log] [blame]
Chris Lattner9ec375c2010-11-15 04:16:32 +00001//===-- PPCMCCodeEmitter.cpp - Convert PPC code to machine code -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the PPCMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "MCTargetDesc/PPCMCTargetDesc.h"
Evan Cheng61d4a202011-07-25 19:53:23 +000015#include "MCTargetDesc/PPCFixupKinds.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/Statistic.h"
Eric Christopher0169e422015-03-10 22:03:14 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000018#include "llvm/MC/MCCodeEmitter.h"
Hal Finkelfeea6532013-03-26 20:08:20 +000019#include "llvm/MC/MCContext.h"
Bill Schmidtc56f1d32012-12-11 20:30:11 +000020#include "llvm/MC/MCExpr.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000021#include "llvm/MC/MCInst.h"
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +000022#include "llvm/MC/MCInstrInfo.h"
Pete Cooper3de83e42015-05-15 21:58:42 +000023#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCSubtargetInfo.h"
Benjamin Kramer50e2a292015-06-04 15:03:02 +000025#include "llvm/Support/EndianStream.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/raw_ostream.h"
Bill Schmidtc763c222013-09-16 17:25:12 +000028#include "llvm/Target/TargetOpcodes.h"
Chris Lattner9ec375c2010-11-15 04:16:32 +000029using namespace llvm;
30
Chandler Carruth84e68b22014-04-22 02:41:26 +000031#define DEBUG_TYPE "mccodeemitter"
32
Chris Lattner9ec375c2010-11-15 04:16:32 +000033STATISTIC(MCNumEmitted, "Number of MC instructions emitted");
34
35namespace {
36class PPCMCCodeEmitter : public MCCodeEmitter {
Aaron Ballmanf9a18972015-02-15 22:54:22 +000037 PPCMCCodeEmitter(const PPCMCCodeEmitter &) = delete;
38 void operator=(const PPCMCCodeEmitter &) = delete;
Craig Toppera60c0f12012-09-15 17:09:36 +000039
Hal Finkela7bbaf62014-02-02 06:12:27 +000040 const MCInstrInfo &MCII;
Hal Finkelfeea6532013-03-26 20:08:20 +000041 const MCContext &CTX;
Ulrich Weigandcae3a172014-03-24 18:16:09 +000042 bool IsLittleEndian;
Adhemerval Zanellaf2aceda2012-10-25 12:27:42 +000043
Chris Lattner9ec375c2010-11-15 04:16:32 +000044public:
Eric Christopher0169e422015-03-10 22:03:14 +000045 PPCMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx)
46 : MCII(mcii), CTX(ctx),
47 IsLittleEndian(ctx.getAsmInfo()->isLittleEndian()) {}
48
Alexander Kornienkof817c1c2015-04-11 02:11:45 +000049 ~PPCMCCodeEmitter() override {}
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000050
Chris Lattner0e3461e2010-11-15 06:09:35 +000051 unsigned getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000052 SmallVectorImpl<MCFixup> &Fixups,
53 const MCSubtargetInfo &STI) const;
Chris Lattner0e3461e2010-11-15 06:09:35 +000054 unsigned getCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000055 SmallVectorImpl<MCFixup> &Fixups,
56 const MCSubtargetInfo &STI) const;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +000057 unsigned getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000058 SmallVectorImpl<MCFixup> &Fixups,
59 const MCSubtargetInfo &STI) const;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +000060 unsigned getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000061 SmallVectorImpl<MCFixup> &Fixups,
62 const MCSubtargetInfo &STI) const;
Ulrich Weigandfd3ad692013-06-26 13:49:15 +000063 unsigned getImm16Encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000064 SmallVectorImpl<MCFixup> &Fixups,
65 const MCSubtargetInfo &STI) const;
Chris Lattnerefacb9e2010-11-15 08:22:03 +000066 unsigned getMemRIEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000067 SmallVectorImpl<MCFixup> &Fixups,
68 const MCSubtargetInfo &STI) const;
Chris Lattner8f4444d2010-11-15 08:02:41 +000069 unsigned getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000070 SmallVectorImpl<MCFixup> &Fixups,
71 const MCSubtargetInfo &STI) const;
Kit Bartonba532dc2016-03-08 03:49:13 +000072 unsigned getMemRIX16Encoding(const MCInst &MI, unsigned OpNo,
73 SmallVectorImpl<MCFixup> &Fixups,
74 const MCSubtargetInfo &STI) const;
Joerg Sonnenberger0013b922014-08-08 16:43:49 +000075 unsigned getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
76 SmallVectorImpl<MCFixup> &Fixups,
77 const MCSubtargetInfo &STI) const;
78 unsigned getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
79 SmallVectorImpl<MCFixup> &Fixups,
80 const MCSubtargetInfo &STI) const;
81 unsigned getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
82 SmallVectorImpl<MCFixup> &Fixups,
83 const MCSubtargetInfo &STI) const;
Bill Schmidtca4a0c92012-12-04 16:18:08 +000084 unsigned getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000085 SmallVectorImpl<MCFixup> &Fixups,
86 const MCSubtargetInfo &STI) const;
Ulrich Weigand5143bab2013-07-02 21:31:04 +000087 unsigned getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000088 SmallVectorImpl<MCFixup> &Fixups,
89 const MCSubtargetInfo &STI) const;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000090 unsigned get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +000091 SmallVectorImpl<MCFixup> &Fixups,
92 const MCSubtargetInfo &STI) const;
Chris Lattnerd6a07cc2010-11-15 05:19:25 +000093
Chris Lattner9ec375c2010-11-15 04:16:32 +000094 /// getMachineOpValue - Return binary encoding of operand. If the machine
95 /// operand requires relocation, record the relocation and return zero.
96 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +000097 SmallVectorImpl<MCFixup> &Fixups,
98 const MCSubtargetInfo &STI) const;
Chris Lattner9ec375c2010-11-15 04:16:32 +000099
100 // getBinaryCodeForInstr - TableGen'erated function for getting the
101 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +0000102 uint64_t getBinaryCodeForInstr(const MCInst &MI,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000103 SmallVectorImpl<MCFixup> &Fixups,
104 const MCSubtargetInfo &STI) const;
Jim Grosbach91df21f2015-05-15 19:13:16 +0000105 void encodeInstruction(const MCInst &MI, raw_ostream &OS,
David Woodhouse9784cef2014-01-28 23:13:07 +0000106 SmallVectorImpl<MCFixup> &Fixups,
Craig Topper0d3fa922014-04-29 07:57:37 +0000107 const MCSubtargetInfo &STI) const override {
Bill Schmidtc763c222013-09-16 17:25:12 +0000108 // For fast-isel, a float COPY_TO_REGCLASS can survive this long.
109 // It's just a nop to keep the register classes happy, so don't
110 // generate anything.
111 unsigned Opcode = MI.getOpcode();
Hal Finkela7bbaf62014-02-02 06:12:27 +0000112 const MCInstrDesc &Desc = MCII.get(Opcode);
Bill Schmidtc763c222013-09-16 17:25:12 +0000113 if (Opcode == TargetOpcode::COPY_TO_REGCLASS)
114 return;
115
David Woodhouse3fa98a62014-01-28 23:13:18 +0000116 uint64_t Bits = getBinaryCodeForInstr(MI, Fixups, STI);
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000117
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000118 // Output the constant in big/little endian byte order.
Hal Finkela7bbaf62014-02-02 06:12:27 +0000119 unsigned Size = Desc.getSize();
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000120 switch (Size) {
121 case 4:
122 if (IsLittleEndian) {
Benjamin Kramer50e2a292015-06-04 15:03:02 +0000123 support::endian::Writer<support::little>(OS).write<uint32_t>(Bits);
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000124 } else {
Benjamin Kramer50e2a292015-06-04 15:03:02 +0000125 support::endian::Writer<support::big>(OS).write<uint32_t>(Bits);
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000126 }
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000127 break;
128 case 8:
129 // If we emit a pair of instructions, the first one is
130 // always in the top 32 bits, even on little-endian.
131 if (IsLittleEndian) {
Benjamin Kramer50e2a292015-06-04 15:03:02 +0000132 uint64_t Swapped = (Bits << 32) | (Bits >> 32);
133 support::endian::Writer<support::little>(OS).write<uint64_t>(Swapped);
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000134 } else {
Benjamin Kramer50e2a292015-06-04 15:03:02 +0000135 support::endian::Writer<support::big>(OS).write<uint64_t>(Bits);
Ulrich Weigandcae3a172014-03-24 18:16:09 +0000136 }
Ulrich Weigand7c3f0dc2014-06-18 15:37:07 +0000137 break;
138 default:
139 llvm_unreachable ("Invalid instruction size");
Chris Lattner9ec375c2010-11-15 04:16:32 +0000140 }
141
142 ++MCNumEmitted; // Keep track of the # of mi's emitted.
143 }
144
145};
146
147} // end anonymous namespace
Eric Christopher0169e422015-03-10 22:03:14 +0000148
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000149MCCodeEmitter *llvm::createPPCMCCodeEmitter(const MCInstrInfo &MCII,
Jim Grosbachc3b04272012-05-15 17:35:52 +0000150 const MCRegisterInfo &MRI,
Chris Lattner9ec375c2010-11-15 04:16:32 +0000151 MCContext &Ctx) {
Eric Christopher0169e422015-03-10 22:03:14 +0000152 return new PPCMCCodeEmitter(MCII, Ctx);
Chris Lattner9ec375c2010-11-15 04:16:32 +0000153}
154
155unsigned PPCMCCodeEmitter::
Chris Lattner0e3461e2010-11-15 06:09:35 +0000156getDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000157 SmallVectorImpl<MCFixup> &Fixups,
158 const MCSubtargetInfo &STI) const {
Chris Lattner79fa3712010-11-15 05:57:53 +0000159 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000160 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner79fa3712010-11-15 05:57:53 +0000161
162 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000163 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Chris Lattner79fa3712010-11-15 05:57:53 +0000164 (MCFixupKind)PPC::fixup_ppc_br24));
165 return 0;
166}
167
Chris Lattner0e3461e2010-11-15 06:09:35 +0000168unsigned PPCMCCodeEmitter::getCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000169 SmallVectorImpl<MCFixup> &Fixups,
170 const MCSubtargetInfo &STI) const {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000171 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000172 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner0e3461e2010-11-15 06:09:35 +0000173
Chris Lattner85e37682010-11-15 06:12:22 +0000174 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000175 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Chris Lattner85e37682010-11-15 06:12:22 +0000176 (MCFixupKind)PPC::fixup_ppc_brcond14));
Chris Lattner0e3461e2010-11-15 06:09:35 +0000177 return 0;
178}
179
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000180unsigned PPCMCCodeEmitter::
181getAbsDirectBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000182 SmallVectorImpl<MCFixup> &Fixups,
183 const MCSubtargetInfo &STI) const {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000184 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000185 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000186
187 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000188 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000189 (MCFixupKind)PPC::fixup_ppc_br24abs));
190 return 0;
191}
192
193unsigned PPCMCCodeEmitter::
194getAbsCondBrEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000195 SmallVectorImpl<MCFixup> &Fixups,
196 const MCSubtargetInfo &STI) const {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000197 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000198 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000199
200 // Add a fixup for the branch target.
Jim Grosbach63661f82015-05-15 19:13:05 +0000201 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000202 (MCFixupKind)PPC::fixup_ppc_brcond14abs));
203 return 0;
204}
205
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000206unsigned PPCMCCodeEmitter::getImm16Encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000207 SmallVectorImpl<MCFixup> &Fixups,
208 const MCSubtargetInfo &STI) const {
Chris Lattner65661122010-11-15 06:33:39 +0000209 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000210 if (MO.isReg() || MO.isImm()) return getMachineOpValue(MI, MO, Fixups, STI);
Chris Lattner65661122010-11-15 06:33:39 +0000211
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000212 // Add a fixup for the immediate field.
Jim Grosbach63661f82015-05-15 19:13:05 +0000213 Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000214 (MCFixupKind)PPC::fixup_ppc_half16));
Chris Lattner65661122010-11-15 06:33:39 +0000215 return 0;
216}
217
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000218unsigned PPCMCCodeEmitter::getMemRIEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000219 SmallVectorImpl<MCFixup> &Fixups,
220 const MCSubtargetInfo &STI) const {
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000221 // Encode (imm, reg) as a memri, which has the low 16-bits as the
222 // displacement and the next 5 bits as the register #.
223 assert(MI.getOperand(OpNo+1).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000224 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 16;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000225
226 const MCOperand &MO = MI.getOperand(OpNo);
227 if (MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000228 return (getMachineOpValue(MI, MO, Fixups, STI) & 0xFFFF) | RegBits;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000229
230 // Add a fixup for the displacement field.
Jim Grosbach63661f82015-05-15 19:13:05 +0000231 Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000232 (MCFixupKind)PPC::fixup_ppc_half16));
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000233 return RegBits;
234}
235
236
Chris Lattner8f4444d2010-11-15 08:02:41 +0000237unsigned PPCMCCodeEmitter::getMemRIXEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000238 SmallVectorImpl<MCFixup> &Fixups,
239 const MCSubtargetInfo &STI) const {
Chris Lattner8f4444d2010-11-15 08:02:41 +0000240 // Encode (imm, reg) as a memrix, which has the low 14-bits as the
241 // displacement and the next 5 bits as the register #.
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000242 assert(MI.getOperand(OpNo+1).isReg());
David Woodhouse3fa98a62014-01-28 23:13:18 +0000243 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 14;
Chris Lattner8f4444d2010-11-15 08:02:41 +0000244
Chris Lattner65661122010-11-15 06:33:39 +0000245 const MCOperand &MO = MI.getOperand(OpNo);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000246 if (MO.isImm())
David Woodhouse3fa98a62014-01-28 23:13:18 +0000247 return ((getMachineOpValue(MI, MO, Fixups, STI) >> 2) & 0x3FFF) | RegBits;
Chris Lattner65661122010-11-15 06:33:39 +0000248
Ulrich Weigand3e186012013-03-26 10:56:47 +0000249 // Add a fixup for the displacement field.
Jim Grosbach63661f82015-05-15 19:13:05 +0000250 Fixups.push_back(MCFixup::create(IsLittleEndian? 0 : 2, MO.getExpr(),
Ulrich Weigand6e23ac62013-05-17 12:37:21 +0000251 (MCFixupKind)PPC::fixup_ppc_half16ds));
Chris Lattner8f4444d2010-11-15 08:02:41 +0000252 return RegBits;
Chris Lattner65661122010-11-15 06:33:39 +0000253}
254
Kit Bartonba532dc2016-03-08 03:49:13 +0000255unsigned PPCMCCodeEmitter::getMemRIX16Encoding(const MCInst &MI, unsigned OpNo,
256 SmallVectorImpl<MCFixup> &Fixups,
257 const MCSubtargetInfo &STI) const {
258 // Encode (imm, reg) as a memrix16, which has the low 12-bits as the
259 // displacement and the next 5 bits as the register #.
260 assert(MI.getOperand(OpNo+1).isReg());
261 unsigned RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 12;
262
263 const MCOperand &MO = MI.getOperand(OpNo);
264 assert(MO.isImm());
265
266 return ((getMachineOpValue(MI, MO, Fixups, STI) >> 4) & 0xFFF) | RegBits;
267}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000268
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000269unsigned PPCMCCodeEmitter::getSPE8DisEncoding(const MCInst &MI, unsigned OpNo,
270 SmallVectorImpl<MCFixup> &Fixups,
271 const MCSubtargetInfo &STI)
272 const {
273 // Encode (imm, reg) as a spe8dis, which has the low 5-bits of (imm / 8)
274 // as the displacement and the next 5 bits as the register #.
275 assert(MI.getOperand(OpNo+1).isReg());
276 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
277
278 const MCOperand &MO = MI.getOperand(OpNo);
279 assert(MO.isImm());
280 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 3;
281 return reverseBits(Imm | RegBits) >> 22;
282}
283
284
285unsigned PPCMCCodeEmitter::getSPE4DisEncoding(const MCInst &MI, unsigned OpNo,
286 SmallVectorImpl<MCFixup> &Fixups,
287 const MCSubtargetInfo &STI)
288 const {
289 // Encode (imm, reg) as a spe4dis, which has the low 5-bits of (imm / 4)
290 // as the displacement and the next 5 bits as the register #.
291 assert(MI.getOperand(OpNo+1).isReg());
292 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
293
294 const MCOperand &MO = MI.getOperand(OpNo);
295 assert(MO.isImm());
296 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 2;
297 return reverseBits(Imm | RegBits) >> 22;
298}
299
300
301unsigned PPCMCCodeEmitter::getSPE2DisEncoding(const MCInst &MI, unsigned OpNo,
302 SmallVectorImpl<MCFixup> &Fixups,
303 const MCSubtargetInfo &STI)
304 const {
305 // Encode (imm, reg) as a spe2dis, which has the low 5-bits of (imm / 2)
306 // as the displacement and the next 5 bits as the register #.
307 assert(MI.getOperand(OpNo+1).isReg());
308 uint32_t RegBits = getMachineOpValue(MI, MI.getOperand(OpNo+1), Fixups, STI) << 5;
309
310 const MCOperand &MO = MI.getOperand(OpNo);
311 assert(MO.isImm());
312 uint32_t Imm = getMachineOpValue(MI, MO, Fixups, STI) >> 1;
313 return reverseBits(Imm | RegBits) >> 22;
314}
315
316
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000317unsigned PPCMCCodeEmitter::getTLSRegEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000318 SmallVectorImpl<MCFixup> &Fixups,
319 const MCSubtargetInfo &STI) const {
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000320 const MCOperand &MO = MI.getOperand(OpNo);
David Woodhouse3fa98a62014-01-28 23:13:18 +0000321 if (MO.isReg()) return getMachineOpValue(MI, MO, Fixups, STI);
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000322
323 // Add a fixup for the TLS register, which simply provides a relocation
324 // hint to the linker that this statement is part of a relocation sequence.
325 // Return the thread-pointer register's encoding.
Jim Grosbach63661f82015-05-15 19:13:05 +0000326 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigand5b427592013-07-05 12:22:36 +0000327 (MCFixupKind)PPC::fixup_ppc_nofixup));
Daniel Sanders50f17232015-09-15 16:17:27 +0000328 const Triple &TT = STI.getTargetTriple();
329 bool isPPC64 = TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le;
Roman Divackybc1655b42013-12-22 10:45:37 +0000330 return CTX.getRegisterInfo()->getEncodingValue(isPPC64 ? PPC::X13 : PPC::R2);
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000331}
332
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000333unsigned PPCMCCodeEmitter::getTLSCallEncoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000334 SmallVectorImpl<MCFixup> &Fixups,
335 const MCSubtargetInfo &STI) const {
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000336 // For special TLS calls, we need two fixups; one for the branch target
337 // (__tls_get_addr), which we create via getDirectBrEncoding as usual,
338 // and one for the TLSGD or TLSLD symbol, which is emitted here.
339 const MCOperand &MO = MI.getOperand(OpNo+1);
Jim Grosbach63661f82015-05-15 19:13:05 +0000340 Fixups.push_back(MCFixup::create(0, MO.getExpr(),
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000341 (MCFixupKind)PPC::fixup_ppc_nofixup));
David Woodhouse3fa98a62014-01-28 23:13:18 +0000342 return getDirectBrEncoding(MI, OpNo, Fixups, STI);
Ulrich Weigand5143bab2013-07-02 21:31:04 +0000343}
344
Chris Lattner79fa3712010-11-15 05:57:53 +0000345unsigned PPCMCCodeEmitter::
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000346get_crbitm_encoding(const MCInst &MI, unsigned OpNo,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000347 SmallVectorImpl<MCFixup> &Fixups,
348 const MCSubtargetInfo &STI) const {
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000349 const MCOperand &MO = MI.getOperand(OpNo);
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000350 assert((MI.getOpcode() == PPC::MTOCRF || MI.getOpcode() == PPC::MTOCRF8 ||
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000351 MI.getOpcode() == PPC::MFOCRF || MI.getOpcode() == PPC::MFOCRF8) &&
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000352 (MO.getReg() >= PPC::CR0 && MO.getReg() <= PPC::CR7));
Bill Wendlingbc07a892013-06-18 07:20:20 +0000353 return 0x80 >> CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000354}
355
356
357unsigned PPCMCCodeEmitter::
Chris Lattner9ec375c2010-11-15 04:16:32 +0000358getMachineOpValue(const MCInst &MI, const MCOperand &MO,
David Woodhouse3fa98a62014-01-28 23:13:18 +0000359 SmallVectorImpl<MCFixup> &Fixups,
360 const MCSubtargetInfo &STI) const {
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000361 if (MO.isReg()) {
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000362 // MTOCRF/MFOCRF should go through get_crbitm_encoding for the CR operand.
Chris Lattner7b25d6f2010-11-16 00:57:32 +0000363 // The GPR operand should come through here though.
Ulrich Weigand49f487e2013-07-03 17:59:07 +0000364 assert((MI.getOpcode() != PPC::MTOCRF && MI.getOpcode() != PPC::MTOCRF8 &&
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000365 MI.getOpcode() != PPC::MFOCRF && MI.getOpcode() != PPC::MFOCRF8) ||
Chris Lattner73716a62010-11-16 00:55:51 +0000366 MO.getReg() < PPC::CR0 || MO.getReg() > PPC::CR7);
Bill Wendlingbc07a892013-06-18 07:20:20 +0000367 return CTX.getRegisterInfo()->getEncodingValue(MO.getReg());
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000368 }
Chris Lattnerc877d8f2010-11-15 04:51:55 +0000369
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000370 assert(MO.isImm() &&
371 "Relocation required in an instruction that we cannot encode!");
372 return MO.getImm();
Chris Lattner9ec375c2010-11-15 04:16:32 +0000373}
374
375
376#include "PPCGenMCCodeEmitter.inc"