blob: 1589a5d219463c0a78206962ac220188dc2592bb [file] [log] [blame]
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001//===-- ARM/ARMMCCodeEmitter.cpp - Convert ARM code to machine code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the ARMMCCodeEmitter class.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattner63274cb2010-11-15 05:19:05 +000014#define DEBUG_TYPE "mccodeemitter"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Evan Chengad5f4852011-07-23 00:00:19 +000016#include "MCTargetDesc/ARMBaseInfo.h"
17#include "MCTargetDesc/ARMFixupKinds.h"
Evan Chenga20cde32011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMMCExpr.h"
Evan Chengad5f4852011-07-23 00:00:19 +000019#include "MCTargetDesc/ARMMCTargetDesc.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000020#include "llvm/MC/MCCodeEmitter.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000023#include "llvm/MC/MCInstrInfo.h"
Evan Chengad5f4852011-07-23 00:00:19 +000024#include "llvm/MC/MCRegisterInfo.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000025#include "llvm/MC/MCSubtargetInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000026#include "llvm/ADT/APFloat.h"
Jim Grosbach91029092010-10-07 22:12:50 +000027#include "llvm/ADT/Statistic.h"
Jim Grosbach1287f4f2010-09-17 18:46:17 +000028#include "llvm/Support/raw_ostream.h"
Evan Chengc5e6d2f2011-07-11 03:57:24 +000029
Jim Grosbach1287f4f2010-09-17 18:46:17 +000030using namespace llvm;
31
Jim Grosbach0fb841f2010-11-04 01:12:30 +000032STATISTIC(MCNumEmitted, "Number of MC instructions emitted.");
33STATISTIC(MCNumCPRelocations, "Number of constant pool relocations created.");
Jim Grosbach91029092010-10-07 22:12:50 +000034
Jim Grosbach1287f4f2010-09-17 18:46:17 +000035namespace {
36class ARMMCCodeEmitter : public MCCodeEmitter {
37 ARMMCCodeEmitter(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
38 void operator=(const ARMMCCodeEmitter &); // DO NOT IMPLEMENT
Evan Chengc5e6d2f2011-07-11 03:57:24 +000039 const MCInstrInfo &MCII;
40 const MCSubtargetInfo &STI;
Jim Grosbach1287f4f2010-09-17 18:46:17 +000041
42public:
Evan Chengc5e6d2f2011-07-11 03:57:24 +000043 ARMMCCodeEmitter(const MCInstrInfo &mcii, const MCSubtargetInfo &sti,
44 MCContext &ctx)
Evan Cheng58a98142011-07-11 21:24:15 +000045 : MCII(mcii), STI(sti) {
Jim Grosbach1287f4f2010-09-17 18:46:17 +000046 }
47
48 ~ARMMCCodeEmitter() {}
49
Evan Chengc5e6d2f2011-07-11 03:57:24 +000050 bool isThumb() const {
51 // FIXME: Can tablegen auto-generate this?
52 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
53 }
54 bool isThumb2() const {
55 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) != 0;
56 }
57 bool isTargetDarwin() const {
58 Triple TT(STI.getTargetTriple());
59 Triple::OSType OS = TT.getOS();
60 return OS == Triple::Darwin || OS == Triple::MacOSX || OS == Triple::IOS;
61 }
62
Jim Grosbach6fead932010-10-12 17:11:26 +000063 unsigned getMachineSoImmOpValue(unsigned SoImm) const;
64
Jim Grosbach8aed3862010-10-07 21:57:55 +000065 // getBinaryCodeForInstr - TableGen'erated function for getting the
66 // binary encoding for an instruction.
Owen Andersond845d9d2012-01-24 18:37:29 +000067 uint64_t getBinaryCodeForInstr(const MCInst &MI,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000068 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000069
70 /// getMachineOpValue - Return binary encoding of operand. If the machine
71 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +000072 unsigned getMachineOpValue(const MCInst &MI,const MCOperand &MO,
73 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach8aed3862010-10-07 21:57:55 +000074
Evan Cheng965b3c72011-01-13 07:58:56 +000075 /// getHiLo16ImmOpValue - Return the encoding for the hi / low 16-bit of
Owen Anderson4ebf4712011-02-08 22:39:40 +000076 /// the specified operand. This is used for operands with :lower16: and
Evan Cheng965b3c72011-01-13 07:58:56 +000077 /// :upper16: prefixes.
78 uint32_t getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
79 SmallVectorImpl<MCFixup> &Fixups) const;
Jason W Kim5a97bd82010-11-18 23:37:15 +000080
Bill Wendlinge84eb992010-11-03 01:49:29 +000081 bool EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +000082 unsigned &Reg, unsigned &Imm,
83 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +000084
Jim Grosbach9e199462010-12-06 23:57:07 +000085 /// getThumbBLTargetOpValue - Return encoding info for Thumb immediate
Bill Wendling3392bfc2010-12-09 00:39:08 +000086 /// BL branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +000087 uint32_t getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
88 SmallVectorImpl<MCFixup> &Fixups) const;
89
Bill Wendling3392bfc2010-12-09 00:39:08 +000090 /// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
91 /// BLX branch target.
92 uint32_t getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
93 SmallVectorImpl<MCFixup> &Fixups) const;
94
Jim Grosbache119da12010-12-10 18:21:33 +000095 /// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
96 uint32_t getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
97 SmallVectorImpl<MCFixup> &Fixups) const;
98
Jim Grosbach78485ad2010-12-10 17:13:40 +000099 /// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
100 uint32_t getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
101 SmallVectorImpl<MCFixup> &Fixups) const;
102
Jim Grosbach62b68112010-12-09 19:04:53 +0000103 /// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
104 uint32_t getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000105 SmallVectorImpl<MCFixup> &Fixups) const;
106
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000107 /// getBranchTargetOpValue - Return encoding info for 24-bit immediate
108 /// branch target.
109 uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
110 SmallVectorImpl<MCFixup> &Fixups) const;
111
Owen Anderson578074b2010-12-13 19:31:11 +0000112 /// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
113 /// immediate Thumb2 direct branch target.
114 uint32_t getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
115 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson1732c2e2011-08-30 21:58:18 +0000116
Jason W Kimd2e2f562011-02-04 19:47:15 +0000117 /// getARMBranchTargetOpValue - Return encoding info for 24-bit immediate
118 /// branch target.
119 uint32_t getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
120 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach7b811d32012-02-27 21:36:23 +0000121 uint32_t getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
122 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersonb205c022011-08-26 23:32:08 +0000123 uint32_t getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach7b811d32012-02-27 21:36:23 +0000124 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson578074b2010-12-13 19:31:11 +0000125
Jim Grosbachdc35e062010-12-01 19:47:31 +0000126 /// getAdrLabelOpValue - Return encoding info for 12-bit immediate
127 /// ADR label target.
128 uint32_t getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
129 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000130 uint32_t getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
131 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson6d375e52010-12-14 00:36:49 +0000132 uint32_t getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
133 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000134
Jim Grosbachdc35e062010-12-01 19:47:31 +0000135
Bill Wendlinge84eb992010-11-03 01:49:29 +0000136 /// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12'
137 /// operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000138 uint32_t getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
139 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinge84eb992010-11-03 01:49:29 +0000140
Bill Wendling092a7bd2010-12-14 03:36:38 +0000141 /// getThumbAddrModeRegRegOpValue - Return encoding for 'reg + reg' operand.
142 uint32_t getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
143 SmallVectorImpl<MCFixup> &Fixups)const;
Owen Andersonb0fa1272010-12-10 22:11:13 +0000144
Owen Anderson943fb602010-12-01 19:18:46 +0000145 /// getT2AddrModeImm8s4OpValue - Return encoding info for 'reg +/- imm8<<2'
146 /// operand.
147 uint32_t getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
148 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbacha05627e2011-09-09 18:37:27 +0000149
150 /// getT2AddrModeImm0_1020s4OpValue - Return encoding info for 'reg + imm8<<2'
151 /// operand.
152 uint32_t getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
153 SmallVectorImpl<MCFixup> &Fixups) const;
154
Jim Grosbach7db8d692011-09-08 22:07:06 +0000155 /// getT2Imm8s4OpValue - Return encoding info for '+/- imm8<<2'
156 /// operand.
157 uint32_t getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
158 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson943fb602010-12-01 19:18:46 +0000159
160
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000161 /// getLdStSORegOpValue - Return encoding info for 'reg +/- reg shop imm'
162 /// operand as needed by load/store instructions.
163 uint32_t getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
164 SmallVectorImpl<MCFixup> &Fixups) const;
165
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000166 /// getLdStmModeOpValue - Return encoding for load/store multiple mode.
167 uint32_t getLdStmModeOpValue(const MCInst &MI, unsigned OpIdx,
168 SmallVectorImpl<MCFixup> &Fixups) const {
169 ARM_AM::AMSubMode Mode = (ARM_AM::AMSubMode)MI.getOperand(OpIdx).getImm();
170 switch (Mode) {
Craig Toppere55c5562012-02-07 02:50:20 +0000171 default: llvm_unreachable("Unknown addressing sub-mode!");
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000172 case ARM_AM::da: return 0;
173 case ARM_AM::ia: return 1;
174 case ARM_AM::db: return 2;
175 case ARM_AM::ib: return 3;
176 }
177 }
Jim Grosbach38b469e2010-11-15 20:47:07 +0000178 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
179 ///
180 unsigned getShiftOp(ARM_AM::ShiftOpc ShOpc) const {
181 switch (ShOpc) {
Jim Grosbach38b469e2010-11-15 20:47:07 +0000182 case ARM_AM::no_shift:
183 case ARM_AM::lsl: return 0;
184 case ARM_AM::lsr: return 1;
185 case ARM_AM::asr: return 2;
186 case ARM_AM::ror:
187 case ARM_AM::rrx: return 3;
188 }
David Blaikie46a9f012012-01-20 21:51:11 +0000189 llvm_unreachable("Invalid ShiftOpc!");
Jim Grosbach38b469e2010-11-15 20:47:07 +0000190 }
191
192 /// getAddrMode2OpValue - Return encoding for addrmode2 operands.
193 uint32_t getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
194 SmallVectorImpl<MCFixup> &Fixups) const;
195
196 /// getAddrMode2OffsetOpValue - Return encoding for am2offset operands.
197 uint32_t getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
198 SmallVectorImpl<MCFixup> &Fixups) const;
199
Jim Grosbachd3595712011-08-03 23:50:40 +0000200 /// getPostIdxRegOpValue - Return encoding for postidx_reg operands.
201 uint32_t getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
202 SmallVectorImpl<MCFixup> &Fixups) const;
203
Jim Grosbach68685e62010-11-11 16:55:29 +0000204 /// getAddrMode3OffsetOpValue - Return encoding for am3offset operands.
205 uint32_t getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
206 SmallVectorImpl<MCFixup> &Fixups) const;
207
Jim Grosbach607efcb2010-11-11 01:09:40 +0000208 /// getAddrMode3OpValue - Return encoding for addrmode3 operands.
209 uint32_t getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
210 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachcc4a4912010-11-10 23:38:36 +0000211
Jim Grosbach49bcd6f2010-12-07 21:50:47 +0000212 /// getAddrModeThumbSPOpValue - Return encoding info for 'reg +/- imm12'
213 /// operand.
214 uint32_t getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
215 SmallVectorImpl<MCFixup> &Fixups) const;
216
Bill Wendling092a7bd2010-12-14 03:36:38 +0000217 /// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
218 uint32_t getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +0000219 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendlinga9e3df72010-11-30 22:57:21 +0000220
Bill Wendling8a6449c2010-12-08 01:57:09 +0000221 /// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
222 uint32_t getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
223 SmallVectorImpl<MCFixup> &Fixups) const;
224
Bill Wendlinge84eb992010-11-03 01:49:29 +0000225 /// getAddrMode5OpValue - Return encoding info for 'reg +/- imm8' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000226 uint32_t getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
227 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000228
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000229 /// getCCOutOpValue - Return encoding of the 's' bit.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000230 unsigned getCCOutOpValue(const MCInst &MI, unsigned Op,
231 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000232 // The operand is either reg0 or CPSR. The 's' bit is encoded as '0' or
233 // '1' respectively.
234 return MI.getOperand(Op).getReg() == ARM::CPSR;
235 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000236
Jim Grosbach12e493a2010-10-12 23:18:08 +0000237 /// getSOImmOpValue - Return an encoded 12-bit shifted-immediate value.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000238 unsigned getSOImmOpValue(const MCInst &MI, unsigned Op,
239 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach12e493a2010-10-12 23:18:08 +0000240 unsigned SoImm = MI.getOperand(Op).getImm();
241 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
242 assert(SoImmVal != -1 && "Not a valid so_imm value!");
243
244 // Encode rotate_imm.
245 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
246 << ARMII::SoRotImmShift;
247
248 // Encode immed_8.
249 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
250 return Binary;
251 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000252
Owen Anderson8fdd1722010-11-12 21:12:40 +0000253 /// getT2SOImmOpValue - Return an encoded 12-bit shifted-immediate value.
254 unsigned getT2SOImmOpValue(const MCInst &MI, unsigned Op,
255 SmallVectorImpl<MCFixup> &Fixups) const {
256 unsigned SoImm = MI.getOperand(Op).getImm();
257 unsigned Encoded = ARM_AM::getT2SOImmVal(SoImm);
258 assert(Encoded != ~0U && "Not a Thumb2 so_imm value?");
259 return Encoded;
260 }
Jim Grosbachd9d31da2010-10-12 23:00:24 +0000261
Owen Anderson50d662b2010-11-29 22:44:32 +0000262 unsigned getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
263 SmallVectorImpl<MCFixup> &Fixups) const;
264 unsigned getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
265 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Andersone22c7322010-11-30 00:14:31 +0000266 unsigned getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
267 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson299382e2010-11-30 19:19:31 +0000268 unsigned getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
269 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson50d662b2010-11-29 22:44:32 +0000270
Jim Grosbachefd53692010-10-12 23:53:58 +0000271 /// getSORegOpValue - Return an encoded so_reg shifted register value.
Owen Anderson04912702011-07-21 23:38:37 +0000272 unsigned getSORegRegOpValue(const MCInst &MI, unsigned Op,
273 SmallVectorImpl<MCFixup> &Fixups) const;
274 unsigned getSORegImmOpValue(const MCInst &MI, unsigned Op,
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000275 SmallVectorImpl<MCFixup> &Fixups) const;
Owen Anderson8fdd1722010-11-12 21:12:40 +0000276 unsigned getT2SORegOpValue(const MCInst &MI, unsigned Op,
277 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbachefd53692010-10-12 23:53:58 +0000278
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000279 unsigned getNEONVcvtImm32OpValue(const MCInst &MI, unsigned Op,
280 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfadb9512010-10-27 22:49:00 +0000281 return 64 - MI.getOperand(Op).getImm();
282 }
Jim Grosbach68a335e2010-10-15 17:15:16 +0000283
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000284 unsigned getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
285 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach5edb03e2010-10-21 22:03:21 +0000286
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000287 unsigned getRegisterListOpValue(const MCInst &MI, unsigned Op,
288 SmallVectorImpl<MCFixup> &Fixups) const;
289 unsigned getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
290 SmallVectorImpl<MCFixup> &Fixups) const;
Mon P Wang92ff16b2011-05-09 17:47:27 +0000291 unsigned getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
292 SmallVectorImpl<MCFixup> &Fixups) const;
Bob Wilson318ce7c2010-11-30 00:00:42 +0000293 unsigned getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
294 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000295 unsigned getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
296 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach74ef9e12010-10-30 00:37:59 +0000297
Bill Wendling77ad1dc2011-03-07 23:38:41 +0000298 unsigned getShiftRight8Imm(const MCInst &MI, unsigned Op,
299 SmallVectorImpl<MCFixup> &Fixups) const;
300 unsigned getShiftRight16Imm(const MCInst &MI, unsigned Op,
301 SmallVectorImpl<MCFixup> &Fixups) const;
302 unsigned getShiftRight32Imm(const MCInst &MI, unsigned Op,
303 SmallVectorImpl<MCFixup> &Fixups) const;
304 unsigned getShiftRight64Imm(const MCInst &MI, unsigned Op,
305 SmallVectorImpl<MCFixup> &Fixups) const;
Bill Wendling3b1459b2011-03-01 01:00:59 +0000306
Owen Andersonc4030382011-08-08 20:42:17 +0000307 unsigned getThumbSRImmOpValue(const MCInst &MI, unsigned Op,
308 SmallVectorImpl<MCFixup> &Fixups) const;
309
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000310 unsigned NEONThumb2DataIPostEncoder(const MCInst &MI,
311 unsigned EncodedValue) const;
Owen Anderson99a8cb42010-11-11 21:36:43 +0000312 unsigned NEONThumb2LoadStorePostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000313 unsigned EncodedValue) const;
Owen Andersonce2250f2010-11-11 23:12:55 +0000314 unsigned NEONThumb2DupPostEncoder(const MCInst &MI,
Bill Wendling87240d42010-12-01 21:54:50 +0000315 unsigned EncodedValue) const;
316
317 unsigned VFPThumb2PostEncoder(const MCInst &MI,
318 unsigned EncodedValue) const;
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000319
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000320 void EmitByte(unsigned char C, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000321 OS << (char)C;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000322 }
323
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000324 void EmitConstant(uint64_t Val, unsigned Size, raw_ostream &OS) const {
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000325 // Output the constant in little endian byte order.
326 for (unsigned i = 0; i != Size; ++i) {
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000327 EmitByte(Val & 255, OS);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000328 Val >>= 8;
329 }
330 }
331
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000332 void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
333 SmallVectorImpl<MCFixup> &Fixups) const;
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000334};
335
336} // end anonymous namespace
337
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000338MCCodeEmitter *llvm::createARMMCCodeEmitter(const MCInstrInfo &MCII,
339 const MCSubtargetInfo &STI,
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000340 MCContext &Ctx) {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000341 return new ARMMCCodeEmitter(MCII, STI, Ctx);
Jim Grosbach1287f4f2010-09-17 18:46:17 +0000342}
343
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000344/// NEONThumb2DataIPostEncoder - Post-process encoded NEON data-processing
345/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000346/// Thumb2 mode.
347unsigned ARMMCCodeEmitter::NEONThumb2DataIPostEncoder(const MCInst &MI,
348 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000349 if (isThumb2()) {
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000350 // NEON Thumb2 data-processsing encodings are very simple: bit 24 is moved
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000351 // to bit 12 of the high half-word (i.e. bit 28), and bits 27-24 are
352 // set to 1111.
353 unsigned Bit24 = EncodedValue & 0x01000000;
354 unsigned Bit28 = Bit24 << 4;
355 EncodedValue &= 0xEFFFFFFF;
356 EncodedValue |= Bit28;
357 EncodedValue |= 0x0F000000;
358 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000359
Owen Anderson7ffe3b32010-11-11 19:07:48 +0000360 return EncodedValue;
361}
362
Owen Anderson99a8cb42010-11-11 21:36:43 +0000363/// NEONThumb2LoadStorePostEncoder - Post-process encoded NEON load/store
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000364/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Anderson99a8cb42010-11-11 21:36:43 +0000365/// Thumb2 mode.
366unsigned ARMMCCodeEmitter::NEONThumb2LoadStorePostEncoder(const MCInst &MI,
367 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000368 if (isThumb2()) {
Owen Anderson99a8cb42010-11-11 21:36:43 +0000369 EncodedValue &= 0xF0FFFFFF;
370 EncodedValue |= 0x09000000;
371 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000372
Owen Anderson99a8cb42010-11-11 21:36:43 +0000373 return EncodedValue;
374}
375
Owen Andersonce2250f2010-11-11 23:12:55 +0000376/// NEONThumb2DupPostEncoder - Post-process encoded NEON vdup
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000377/// instructions, and rewrite them to their Thumb2 form if we are currently in
Owen Andersonce2250f2010-11-11 23:12:55 +0000378/// Thumb2 mode.
379unsigned ARMMCCodeEmitter::NEONThumb2DupPostEncoder(const MCInst &MI,
380 unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000381 if (isThumb2()) {
Owen Andersonce2250f2010-11-11 23:12:55 +0000382 EncodedValue &= 0x00FFFFFF;
383 EncodedValue |= 0xEE000000;
384 }
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000385
Owen Andersonce2250f2010-11-11 23:12:55 +0000386 return EncodedValue;
387}
388
Bill Wendling87240d42010-12-01 21:54:50 +0000389/// VFPThumb2PostEncoder - Post-process encoded VFP instructions and rewrite
390/// them to their Thumb2 form if we are currently in Thumb2 mode.
391unsigned ARMMCCodeEmitter::
392VFPThumb2PostEncoder(const MCInst &MI, unsigned EncodedValue) const {
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000393 if (isThumb2()) {
Bill Wendling87240d42010-12-01 21:54:50 +0000394 EncodedValue &= 0x0FFFFFFF;
395 EncodedValue |= 0xE0000000;
396 }
397 return EncodedValue;
398}
Owen Anderson99a8cb42010-11-11 21:36:43 +0000399
Jim Grosbachc43c9302010-10-08 21:45:55 +0000400/// getMachineOpValue - Return binary encoding of operand. If the machine
401/// operand requires relocation, record the relocation and return zero.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000402unsigned ARMMCCodeEmitter::
403getMachineOpValue(const MCInst &MI, const MCOperand &MO,
404 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000405 if (MO.isReg()) {
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000406 unsigned Reg = MO.getReg();
407 unsigned RegNo = getARMRegisterNumbering(Reg);
Jim Grosbach96d82842010-10-29 23:21:03 +0000408
Jim Grosbachee48d2d2010-11-30 23:51:41 +0000409 // Q registers are encoded as 2x their register number.
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000410 switch (Reg) {
411 default:
412 return RegNo;
413 case ARM::Q0: case ARM::Q1: case ARM::Q2: case ARM::Q3:
414 case ARM::Q4: case ARM::Q5: case ARM::Q6: case ARM::Q7:
415 case ARM::Q8: case ARM::Q9: case ARM::Q10: case ARM::Q11:
416 case ARM::Q12: case ARM::Q13: case ARM::Q14: case ARM::Q15:
417 return 2 * RegNo;
Owen Anderson2bfa8ed2010-10-21 20:49:13 +0000418 }
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000419 } else if (MO.isImm()) {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000420 return static_cast<unsigned>(MO.getImm());
Bill Wendling6f52f8a2010-10-14 02:33:26 +0000421 } else if (MO.isFPImm()) {
422 return static_cast<unsigned>(APFloat(MO.getFPImm())
423 .bitcastToAPInt().getHiBits(32).getLimitedValue());
Jim Grosbachc43c9302010-10-08 21:45:55 +0000424 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +0000425
Jim Grosbach2aeb8b92010-11-19 00:27:09 +0000426 llvm_unreachable("Unable to encode MCOperand!");
Jim Grosbachc43c9302010-10-08 21:45:55 +0000427}
428
Bill Wendling603bd8f2010-11-02 22:31:46 +0000429/// getAddrModeImmOpValue - Return encoding info for 'reg +/- imm' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000430bool ARMMCCodeEmitter::
431EncodeAddrModeOpValues(const MCInst &MI, unsigned OpIdx, unsigned &Reg,
432 unsigned &Imm, SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000433 const MCOperand &MO = MI.getOperand(OpIdx);
434 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Jim Grosbach2ba03aa2010-11-01 23:45:50 +0000435
Bill Wendlinge84eb992010-11-03 01:49:29 +0000436 Reg = getARMRegisterNumbering(MO.getReg());
437
438 int32_t SImm = MO1.getImm();
439 bool isAdd = true;
Bill Wendling603bd8f2010-11-02 22:31:46 +0000440
Jim Grosbach505607e2010-10-28 18:34:10 +0000441 // Special value for #-0
Owen Anderson967674d2011-08-29 19:36:44 +0000442 if (SImm == INT32_MIN) {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000443 SImm = 0;
Owen Anderson967674d2011-08-29 19:36:44 +0000444 isAdd = false;
445 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000446
Jim Grosbach505607e2010-10-28 18:34:10 +0000447 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Bill Wendlinge84eb992010-11-03 01:49:29 +0000448 if (SImm < 0) {
449 SImm = -SImm;
450 isAdd = false;
451 }
Bill Wendling603bd8f2010-11-02 22:31:46 +0000452
Bill Wendlinge84eb992010-11-03 01:49:29 +0000453 Imm = SImm;
454 return isAdd;
455}
456
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000457/// getBranchTargetOpValue - Helper function to get the branch target operand,
458/// which is either an immediate or requires a fixup.
459static uint32_t getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
460 unsigned FixupKind,
461 SmallVectorImpl<MCFixup> &Fixups) {
462 const MCOperand &MO = MI.getOperand(OpIdx);
463
464 // If the destination is an immediate, we have nothing to do.
465 if (MO.isImm()) return MO.getImm();
466 assert(MO.isExpr() && "Unexpected branch target type!");
467 const MCExpr *Expr = MO.getExpr();
468 MCFixupKind Kind = MCFixupKind(FixupKind);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000469 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000470
471 // All of the information is in the fixup.
472 return 0;
473}
474
Owen Anderson5c160fd2011-08-31 18:30:20 +0000475// Thumb BL and BLX use a strange offset encoding where bits 22 and 21 are
476// determined by negating them and XOR'ing them with bit 23.
477static int32_t encodeThumbBLOffset(int32_t offset) {
478 offset >>= 1;
479 uint32_t S = (offset & 0x800000) >> 23;
480 uint32_t J1 = (offset & 0x400000) >> 22;
481 uint32_t J2 = (offset & 0x200000) >> 21;
482 J1 = (~J1 & 0x1);
483 J2 = (~J2 & 0x1);
484 J1 ^= S;
485 J2 ^= S;
486
487 offset &= ~0x600000;
488 offset |= J1 << 22;
489 offset |= J2 << 21;
490
491 return offset;
492}
493
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000494/// getThumbBLTargetOpValue - Return encoding info for immediate branch target.
Jim Grosbach9e199462010-12-06 23:57:07 +0000495uint32_t ARMMCCodeEmitter::
496getThumbBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
497 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000498 const MCOperand MO = MI.getOperand(OpIdx);
499 if (MO.isExpr())
500 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bl,
501 Fixups);
502 return encodeThumbBLOffset(MO.getImm());
Jim Grosbach9e199462010-12-06 23:57:07 +0000503}
504
Bill Wendling3392bfc2010-12-09 00:39:08 +0000505/// getThumbBLXTargetOpValue - Return encoding info for Thumb immediate
506/// BLX branch target.
507uint32_t ARMMCCodeEmitter::
508getThumbBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
509 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson5c160fd2011-08-31 18:30:20 +0000510 const MCOperand MO = MI.getOperand(OpIdx);
511 if (MO.isExpr())
512 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_blx,
513 Fixups);
514 return encodeThumbBLOffset(MO.getImm());
Bill Wendling3392bfc2010-12-09 00:39:08 +0000515}
516
Jim Grosbache119da12010-12-10 18:21:33 +0000517/// getThumbBRTargetOpValue - Return encoding info for Thumb branch target.
518uint32_t ARMMCCodeEmitter::
519getThumbBRTargetOpValue(const MCInst &MI, unsigned OpIdx,
520 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson543c89f2011-08-30 22:03:20 +0000521 const MCOperand MO = MI.getOperand(OpIdx);
522 if (MO.isExpr())
Owen Anderson5c160fd2011-08-31 18:30:20 +0000523 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_br,
524 Fixups);
Owen Anderson543c89f2011-08-30 22:03:20 +0000525 return (MO.getImm() >> 1);
Jim Grosbache119da12010-12-10 18:21:33 +0000526}
527
Jim Grosbach78485ad2010-12-10 17:13:40 +0000528/// getThumbBCCTargetOpValue - Return encoding info for Thumb branch target.
529uint32_t ARMMCCodeEmitter::
530getThumbBCCTargetOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbache119da12010-12-10 18:21:33 +0000531 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona455a0b2011-08-31 20:26:14 +0000532 const MCOperand MO = MI.getOperand(OpIdx);
533 if (MO.isExpr())
534 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_bcc,
535 Fixups);
536 return (MO.getImm() >> 1);
Jim Grosbach78485ad2010-12-10 17:13:40 +0000537}
538
Jim Grosbach62b68112010-12-09 19:04:53 +0000539/// getThumbCBTargetOpValue - Return encoding info for Thumb branch target.
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000540uint32_t ARMMCCodeEmitter::
Jim Grosbach62b68112010-12-09 19:04:53 +0000541getThumbCBTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000542 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonfdf3cd72011-08-30 22:15:17 +0000543 const MCOperand MO = MI.getOperand(OpIdx);
544 if (MO.isExpr())
545 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cb, Fixups);
546 return (MO.getImm() >> 1);
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000547}
548
Jason W Kimd2e2f562011-02-04 19:47:15 +0000549/// Return true if this branch has a non-always predication
550static bool HasConditionalBranch(const MCInst &MI) {
551 int NumOp = MI.getNumOperands();
552 if (NumOp >= 2) {
553 for (int i = 0; i < NumOp-1; ++i) {
554 const MCOperand &MCOp1 = MI.getOperand(i);
555 const MCOperand &MCOp2 = MI.getOperand(i + 1);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000556 if (MCOp1.isImm() && MCOp2.isReg() &&
Jason W Kimd2e2f562011-02-04 19:47:15 +0000557 (MCOp2.getReg() == 0 || MCOp2.getReg() == ARM::CPSR)) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000558 if (ARMCC::CondCodes(MCOp1.getImm()) != ARMCC::AL)
Jason W Kimd2e2f562011-02-04 19:47:15 +0000559 return true;
560 }
561 }
562 }
563 return false;
564}
565
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000566/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
567/// target.
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000568uint32_t ARMMCCodeEmitter::
569getBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000570 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbachaecdd872010-12-10 23:41:10 +0000571 // FIXME: This really, really shouldn't use TargetMachine. We don't want
572 // coupling between MC and TM anywhere we can help it.
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000573 if (isThumb2())
Owen Anderson578074b2010-12-13 19:31:11 +0000574 return
575 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_condbranch, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000576 return getARMBranchTargetOpValue(MI, OpIdx, Fixups);
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000577}
578
Jason W Kimd2e2f562011-02-04 19:47:15 +0000579/// getBranchTargetOpValue - Return encoding info for 24-bit immediate branch
580/// target.
581uint32_t ARMMCCodeEmitter::
582getARMBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
583 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson6c70e582011-08-26 22:54:51 +0000584 const MCOperand MO = MI.getOperand(OpIdx);
585 if (MO.isExpr()) {
Owen Anderson1732c2e2011-08-30 21:58:18 +0000586 if (HasConditionalBranch(MI))
Owen Anderson6c70e582011-08-26 22:54:51 +0000587 return ::getBranchTargetOpValue(MI, OpIdx,
588 ARM::fixup_arm_condbranch, Fixups);
Owen Anderson1732c2e2011-08-30 21:58:18 +0000589 return ::getBranchTargetOpValue(MI, OpIdx,
Owen Anderson6c70e582011-08-26 22:54:51 +0000590 ARM::fixup_arm_uncondbranch, Fixups);
591 }
592
593 return MO.getImm() >> 2;
Jason W Kimd2e2f562011-02-04 19:47:15 +0000594}
595
Owen Andersonb205c022011-08-26 23:32:08 +0000596uint32_t ARMMCCodeEmitter::
Jim Grosbach7b811d32012-02-27 21:36:23 +0000597getARMBLTargetOpValue(const MCInst &MI, unsigned OpIdx,
598 SmallVectorImpl<MCFixup> &Fixups) const {
599 const MCOperand MO = MI.getOperand(OpIdx);
James Molloyfb5cd602012-03-30 09:15:32 +0000600 if (MO.isExpr()) {
601 if (HasConditionalBranch(MI))
602 return ::getBranchTargetOpValue(MI, OpIdx,
603 ARM::fixup_arm_condbl, Fixups);
604 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_uncondbl, Fixups);
605 }
Jim Grosbach7b811d32012-02-27 21:36:23 +0000606
607 return MO.getImm() >> 2;
608}
609
610uint32_t ARMMCCodeEmitter::
Owen Andersonb205c022011-08-26 23:32:08 +0000611getARMBLXTargetOpValue(const MCInst &MI, unsigned OpIdx,
612 SmallVectorImpl<MCFixup> &Fixups) const {
613 const MCOperand MO = MI.getOperand(OpIdx);
Jim Grosbach7b811d32012-02-27 21:36:23 +0000614 if (MO.isExpr())
615 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_blx, Fixups);
Jason W Kimd2e2f562011-02-04 19:47:15 +0000616
Owen Andersonb205c022011-08-26 23:32:08 +0000617 return MO.getImm() >> 1;
618}
Jason W Kimd2e2f562011-02-04 19:47:15 +0000619
Owen Anderson578074b2010-12-13 19:31:11 +0000620/// getUnconditionalBranchTargetOpValue - Return encoding info for 24-bit
621/// immediate branch target.
622uint32_t ARMMCCodeEmitter::
623getUnconditionalBranchTargetOpValue(const MCInst &MI, unsigned OpIdx,
624 SmallVectorImpl<MCFixup> &Fixups) const {
625 unsigned Val =
626 ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_uncondbranch, Fixups);
627 bool I = (Val & 0x800000);
628 bool J1 = (Val & 0x400000);
629 bool J2 = (Val & 0x200000);
630 if (I ^ J1)
631 Val &= ~0x400000;
632 else
633 Val |= 0x400000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000634
Owen Anderson578074b2010-12-13 19:31:11 +0000635 if (I ^ J2)
636 Val &= ~0x200000;
637 else
638 Val |= 0x200000;
Owen Anderson4ebf4712011-02-08 22:39:40 +0000639
Owen Anderson578074b2010-12-13 19:31:11 +0000640 return Val;
641}
642
Bill Wendlinga7d6aa92010-12-08 23:01:43 +0000643/// getAdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
644/// target.
Jim Grosbachdc35e062010-12-01 19:47:31 +0000645uint32_t ARMMCCodeEmitter::
646getAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
647 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000648 const MCOperand MO = MI.getOperand(OpIdx);
649 if (MO.isExpr())
650 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_adr_pcrel_12,
651 Fixups);
652 int32_t offset = MO.getImm();
653 uint32_t Val = 0x2000;
654 if (offset < 0) {
655 Val = 0x1000;
656 offset *= -1;
657 }
658 Val |= offset;
659 return Val;
Jim Grosbachdc35e062010-12-01 19:47:31 +0000660}
661
Owen Anderson6d375e52010-12-14 00:36:49 +0000662/// getAdrLabelOpValue - Return encoding info for 12-bit immediate ADR label
663/// target.
664uint32_t ARMMCCodeEmitter::
665getT2AdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
666 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000667 const MCOperand MO = MI.getOperand(OpIdx);
668 if (MO.isExpr())
669 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_t2_adr_pcrel_12,
670 Fixups);
Owen Anderson5bfb0e02011-09-09 22:24:36 +0000671 int32_t Val = MO.getImm();
672 if (Val < 0) {
673 Val *= -1;
674 Val |= 0x1000;
675 }
676 return Val;
Owen Anderson6d375e52010-12-14 00:36:49 +0000677}
678
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000679/// getAdrLabelOpValue - Return encoding info for 8-bit immediate ADR label
680/// target.
681uint32_t ARMMCCodeEmitter::
682getThumbAdrLabelOpValue(const MCInst &MI, unsigned OpIdx,
683 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersona01bcbf2011-08-26 18:09:22 +0000684 const MCOperand MO = MI.getOperand(OpIdx);
685 if (MO.isExpr())
686 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_thumb_adr_pcrel_10,
687 Fixups);
688 return MO.getImm();
Jim Grosbach509dc2a2010-12-14 22:28:03 +0000689}
690
Bill Wendling092a7bd2010-12-14 03:36:38 +0000691/// getThumbAddrModeRegRegOpValue - Return encoding info for 'reg + reg'
692/// operand.
Owen Andersonb0fa1272010-12-10 22:11:13 +0000693uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +0000694getThumbAddrModeRegRegOpValue(const MCInst &MI, unsigned OpIdx,
695 SmallVectorImpl<MCFixup> &) const {
696 // [Rn, Rm]
697 // {5-3} = Rm
698 // {2-0} = Rn
Owen Andersonb0fa1272010-12-10 22:11:13 +0000699 const MCOperand &MO1 = MI.getOperand(OpIdx);
Bill Wendling092a7bd2010-12-14 03:36:38 +0000700 const MCOperand &MO2 = MI.getOperand(OpIdx + 1);
Owen Andersonb0fa1272010-12-10 22:11:13 +0000701 unsigned Rn = getARMRegisterNumbering(MO1.getReg());
702 unsigned Rm = getARMRegisterNumbering(MO2.getReg());
703 return (Rm << 3) | Rn;
704}
705
Bill Wendlinge84eb992010-11-03 01:49:29 +0000706/// getAddrModeImm12OpValue - Return encoding info for 'reg +/- imm12' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +0000707uint32_t ARMMCCodeEmitter::
708getAddrModeImm12OpValue(const MCInst &MI, unsigned OpIdx,
709 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000710 // {17-13} = reg
711 // {12} = (U)nsigned (add == '1', sub == '0')
712 // {11-0} = imm12
713 unsigned Reg, Imm12;
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000714 bool isAdd = true;
715 // If The first operand isn't a register, we have a label reference.
716 const MCOperand &MO = MI.getOperand(OpIdx);
Owen Anderson4ebf4712011-02-08 22:39:40 +0000717 if (!MO.isReg()) {
Jim Grosbach90987142010-11-09 01:37:15 +0000718 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000719 Imm12 = 0;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +0000720 isAdd = false ; // 'U' bit is set as part of the fixup.
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000721
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000722 if (MO.isExpr()) {
723 const MCExpr *Expr = MO.getExpr();
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000724
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000725 MCFixupKind Kind;
726 if (isThumb2())
727 Kind = MCFixupKind(ARM::fixup_t2_ldst_pcrel_12);
728 else
729 Kind = MCFixupKind(ARM::fixup_arm_ldst_pcrel_12);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000730 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000731
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000732 ++MCNumCPRelocations;
733 } else {
734 Reg = ARM::PC;
735 int32_t Offset = MO.getImm();
Jim Grosbach94298a92012-01-18 22:46:46 +0000736 // FIXME: Handle #-0.
Owen Anderson4a9eb5f2011-09-12 20:36:51 +0000737 if (Offset < 0) {
738 Offset *= -1;
739 isAdd = false;
740 }
741 Imm12 = Offset;
742 }
Jim Grosbach0fb841f2010-11-04 01:12:30 +0000743 } else
744 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm12, Fixups);
Bill Wendlinge84eb992010-11-03 01:49:29 +0000745
Bill Wendlinge84eb992010-11-03 01:49:29 +0000746 uint32_t Binary = Imm12 & 0xfff;
747 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach505607e2010-10-28 18:34:10 +0000748 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +0000749 Binary |= (1 << 12);
750 Binary |= (Reg << 13);
751 return Binary;
752}
753
Jim Grosbach7db8d692011-09-08 22:07:06 +0000754/// getT2Imm8s4OpValue - Return encoding info for
755/// '+/- imm8<<2' operand.
756uint32_t ARMMCCodeEmitter::
757getT2Imm8s4OpValue(const MCInst &MI, unsigned OpIdx,
758 SmallVectorImpl<MCFixup> &Fixups) const {
759 // FIXME: The immediate operand should have already been encoded like this
760 // before ever getting here. The encoder method should just need to combine
761 // the MI operands for the register and the offset into a single
762 // representation for the complex operand in the .td file. This isn't just
763 // style, unfortunately. As-is, we can't represent the distinct encoding
764 // for #-0.
765
766 // {8} = (U)nsigned (add == '1', sub == '0')
767 // {7-0} = imm8
768 int32_t Imm8 = MI.getOperand(OpIdx).getImm();
769 bool isAdd = Imm8 >= 0;
770
771 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
772 if (Imm8 < 0)
773 Imm8 = -Imm8;
774
775 // Scaled by 4.
776 Imm8 /= 4;
777
778 uint32_t Binary = Imm8 & 0xff;
779 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
780 if (isAdd)
781 Binary |= (1 << 8);
782 return Binary;
783}
784
Owen Anderson943fb602010-12-01 19:18:46 +0000785/// getT2AddrModeImm8s4OpValue - Return encoding info for
786/// 'reg +/- imm8<<2' operand.
787uint32_t ARMMCCodeEmitter::
788getT2AddrModeImm8s4OpValue(const MCInst &MI, unsigned OpIdx,
789 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbache69f7242010-12-10 21:05:07 +0000790 // {12-9} = reg
791 // {8} = (U)nsigned (add == '1', sub == '0')
792 // {7-0} = imm8
Owen Anderson943fb602010-12-01 19:18:46 +0000793 unsigned Reg, Imm8;
794 bool isAdd = true;
795 // If The first operand isn't a register, we have a label reference.
796 const MCOperand &MO = MI.getOperand(OpIdx);
797 if (!MO.isReg()) {
798 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
799 Imm8 = 0;
800 isAdd = false ; // 'U' bit is set as part of the fixup.
801
802 assert(MO.isExpr() && "Unexpected machine operand type!");
803 const MCExpr *Expr = MO.getExpr();
Jim Grosbach8648c102011-12-19 23:06:24 +0000804 MCFixupKind Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000805 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Owen Anderson943fb602010-12-01 19:18:46 +0000806
807 ++MCNumCPRelocations;
808 } else
809 isAdd = EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
810
Jim Grosbach7db8d692011-09-08 22:07:06 +0000811 // FIXME: The immediate operand should have already been encoded like this
812 // before ever getting here. The encoder method should just need to combine
813 // the MI operands for the register and the offset into a single
814 // representation for the complex operand in the .td file. This isn't just
815 // style, unfortunately. As-is, we can't represent the distinct encoding
816 // for #-0.
Owen Anderson943fb602010-12-01 19:18:46 +0000817 uint32_t Binary = (Imm8 >> 2) & 0xff;
818 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
819 if (isAdd)
Jim Grosbache69f7242010-12-10 21:05:07 +0000820 Binary |= (1 << 8);
Owen Anderson943fb602010-12-01 19:18:46 +0000821 Binary |= (Reg << 9);
822 return Binary;
823}
824
Jim Grosbacha05627e2011-09-09 18:37:27 +0000825/// getT2AddrModeImm0_1020s4OpValue - Return encoding info for
826/// 'reg + imm8<<2' operand.
827uint32_t ARMMCCodeEmitter::
828getT2AddrModeImm0_1020s4OpValue(const MCInst &MI, unsigned OpIdx,
829 SmallVectorImpl<MCFixup> &Fixups) const {
830 // {11-8} = reg
831 // {7-0} = imm8
832 const MCOperand &MO = MI.getOperand(OpIdx);
833 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
834 unsigned Reg = getARMRegisterNumbering(MO.getReg());
835 unsigned Imm8 = MO1.getImm();
836 return (Reg << 8) | Imm8;
837}
838
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000839// FIXME: This routine assumes that a binary
840// expression will always result in a PCRel expression
841// In reality, its only true if one or more subexpressions
842// is itself a PCRel (i.e. "." in asm or some other pcrel construct)
843// but this is good enough for now.
844static bool EvaluateAsPCRel(const MCExpr *Expr) {
845 switch (Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000846 default: llvm_unreachable("Unexpected expression type");
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000847 case MCExpr::SymbolRef: return false;
848 case MCExpr::Binary: return true;
Jason W Kim9c5b65d2011-01-12 00:19:25 +0000849 }
850}
851
Evan Cheng965b3c72011-01-13 07:58:56 +0000852uint32_t
853ARMMCCodeEmitter::getHiLo16ImmOpValue(const MCInst &MI, unsigned OpIdx,
854 SmallVectorImpl<MCFixup> &Fixups) const {
Jason W Kim5a97bd82010-11-18 23:37:15 +0000855 // {20-16} = imm{15-12}
856 // {11-0} = imm{11-0}
Jim Grosbachc4a0c292010-12-10 21:57:34 +0000857 const MCOperand &MO = MI.getOperand(OpIdx);
Evan Cheng965b3c72011-01-13 07:58:56 +0000858 if (MO.isImm())
859 // Hi / lo 16 bits already extracted during earlier passes.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000860 return static_cast<unsigned>(MO.getImm());
Evan Cheng965b3c72011-01-13 07:58:56 +0000861
862 // Handle :upper16: and :lower16: assembly prefixes.
863 const MCExpr *E = MO.getExpr();
864 if (E->getKind() == MCExpr::Target) {
865 const ARMMCExpr *ARM16Expr = cast<ARMMCExpr>(E);
866 E = ARM16Expr->getSubExpr();
867
Jason W Kim5a97bd82010-11-18 23:37:15 +0000868 MCFixupKind Kind;
Evan Cheng965b3c72011-01-13 07:58:56 +0000869 switch (ARM16Expr->getKind()) {
Craig Toppere55c5562012-02-07 02:50:20 +0000870 default: llvm_unreachable("Unsupported ARMFixup");
Evan Cheng965b3c72011-01-13 07:58:56 +0000871 case ARMMCExpr::VK_ARM_HI16:
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000872 if (!isTargetDarwin() && EvaluateAsPCRel(E))
873 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000874 ? ARM::fixup_t2_movt_hi16_pcrel
875 : ARM::fixup_arm_movt_hi16_pcrel);
876 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000877 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000878 ? ARM::fixup_t2_movt_hi16
879 : ARM::fixup_arm_movt_hi16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000880 break;
Evan Cheng965b3c72011-01-13 07:58:56 +0000881 case ARMMCExpr::VK_ARM_LO16:
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000882 if (!isTargetDarwin() && EvaluateAsPCRel(E))
883 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000884 ? ARM::fixup_t2_movw_lo16_pcrel
885 : ARM::fixup_arm_movw_lo16_pcrel);
886 else
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000887 Kind = MCFixupKind(isThumb2()
Evan Chengd4a5c052011-01-14 02:38:49 +0000888 ? ARM::fixup_t2_movw_lo16
889 : ARM::fixup_arm_movw_lo16);
Jason W Kim5a97bd82010-11-18 23:37:15 +0000890 break;
Jason W Kim5a97bd82010-11-18 23:37:15 +0000891 }
Jim Grosbach5e5eabb2012-01-26 23:20:15 +0000892 Fixups.push_back(MCFixup::Create(0, E, Kind, MI.getLoc()));
Jason W Kim5a97bd82010-11-18 23:37:15 +0000893 return 0;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +0000894 };
Evan Cheng965b3c72011-01-13 07:58:56 +0000895
Jim Grosbach2aeb8b92010-11-19 00:27:09 +0000896 llvm_unreachable("Unsupported MCExpr type in MCOperand!");
Jason W Kim5a97bd82010-11-18 23:37:15 +0000897}
898
899uint32_t ARMMCCodeEmitter::
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000900getLdStSORegOpValue(const MCInst &MI, unsigned OpIdx,
901 SmallVectorImpl<MCFixup> &Fixups) const {
902 const MCOperand &MO = MI.getOperand(OpIdx);
903 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
904 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
905 unsigned Rn = getARMRegisterNumbering(MO.getReg());
906 unsigned Rm = getARMRegisterNumbering(MO1.getReg());
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000907 unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm());
908 bool isAdd = ARM_AM::getAM2Op(MO2.getImm()) == ARM_AM::add;
Jim Grosbach38b469e2010-11-15 20:47:07 +0000909 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(MO2.getImm());
910 unsigned SBits = getShiftOp(ShOp);
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000911
912 // {16-13} = Rn
913 // {12} = isAdd
914 // {11-0} = shifter
915 // {3-0} = Rm
916 // {4} = 0
917 // {6-5} = type
918 // {11-7} = imm
Jim Grosbach607efcb2010-11-11 01:09:40 +0000919 uint32_t Binary = Rm;
Jim Grosbachdbfb5ed2010-11-09 17:20:53 +0000920 Binary |= Rn << 13;
921 Binary |= SBits << 5;
922 Binary |= ShImm << 7;
923 if (isAdd)
924 Binary |= 1 << 12;
925 return Binary;
926}
927
Jim Grosbach607efcb2010-11-11 01:09:40 +0000928uint32_t ARMMCCodeEmitter::
Jim Grosbach38b469e2010-11-15 20:47:07 +0000929getAddrMode2OpValue(const MCInst &MI, unsigned OpIdx,
930 SmallVectorImpl<MCFixup> &Fixups) const {
931 // {17-14} Rn
932 // {13} 1 == imm12, 0 == Rm
933 // {12} isAdd
934 // {11-0} imm12/Rm
935 const MCOperand &MO = MI.getOperand(OpIdx);
936 unsigned Rn = getARMRegisterNumbering(MO.getReg());
937 uint32_t Binary = getAddrMode2OffsetOpValue(MI, OpIdx + 1, Fixups);
938 Binary |= Rn << 14;
939 return Binary;
940}
941
942uint32_t ARMMCCodeEmitter::
943getAddrMode2OffsetOpValue(const MCInst &MI, unsigned OpIdx,
944 SmallVectorImpl<MCFixup> &Fixups) const {
945 // {13} 1 == imm12, 0 == Rm
946 // {12} isAdd
947 // {11-0} imm12/Rm
948 const MCOperand &MO = MI.getOperand(OpIdx);
949 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
950 unsigned Imm = MO1.getImm();
951 bool isAdd = ARM_AM::getAM2Op(Imm) == ARM_AM::add;
952 bool isReg = MO.getReg() != 0;
953 uint32_t Binary = ARM_AM::getAM2Offset(Imm);
954 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm12
955 if (isReg) {
956 ARM_AM::ShiftOpc ShOp = ARM_AM::getAM2ShiftOpc(Imm);
957 Binary <<= 7; // Shift amount is bits [11:7]
958 Binary |= getShiftOp(ShOp) << 5; // Shift type is bits [6:5]
959 Binary |= getARMRegisterNumbering(MO.getReg()); // Rm is bits [3:0]
960 }
961 return Binary | (isAdd << 12) | (isReg << 13);
962}
963
964uint32_t ARMMCCodeEmitter::
Jim Grosbachd3595712011-08-03 23:50:40 +0000965getPostIdxRegOpValue(const MCInst &MI, unsigned OpIdx,
966 SmallVectorImpl<MCFixup> &Fixups) const {
967 // {4} isAdd
968 // {3-0} Rm
969 const MCOperand &MO = MI.getOperand(OpIdx);
970 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
Jim Grosbacha70fbfd52011-08-05 16:11:38 +0000971 bool isAdd = MO1.getImm() != 0;
Jim Grosbachd3595712011-08-03 23:50:40 +0000972 return getARMRegisterNumbering(MO.getReg()) | (isAdd << 4);
973}
974
975uint32_t ARMMCCodeEmitter::
Jim Grosbach68685e62010-11-11 16:55:29 +0000976getAddrMode3OffsetOpValue(const MCInst &MI, unsigned OpIdx,
977 SmallVectorImpl<MCFixup> &Fixups) const {
978 // {9} 1 == imm8, 0 == Rm
979 // {8} isAdd
980 // {7-4} imm7_4/zero
981 // {3-0} imm3_0/Rm
982 const MCOperand &MO = MI.getOperand(OpIdx);
983 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
984 unsigned Imm = MO1.getImm();
985 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
986 bool isImm = MO.getReg() == 0;
987 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
988 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
989 if (!isImm)
990 Imm8 = getARMRegisterNumbering(MO.getReg());
991 return Imm8 | (isAdd << 8) | (isImm << 9);
992}
993
994uint32_t ARMMCCodeEmitter::
Jim Grosbach607efcb2010-11-11 01:09:40 +0000995getAddrMode3OpValue(const MCInst &MI, unsigned OpIdx,
996 SmallVectorImpl<MCFixup> &Fixups) const {
997 // {13} 1 == imm8, 0 == Rm
998 // {12-9} Rn
999 // {8} isAdd
1000 // {7-4} imm7_4/zero
1001 // {3-0} imm3_0/Rm
1002 const MCOperand &MO = MI.getOperand(OpIdx);
1003 const MCOperand &MO1 = MI.getOperand(OpIdx+1);
1004 const MCOperand &MO2 = MI.getOperand(OpIdx+2);
Jim Grosbach8648c102011-12-19 23:06:24 +00001005
1006 // If The first operand isn't a register, we have a label reference.
1007 if (!MO.isReg()) {
1008 unsigned Rn = getARMRegisterNumbering(ARM::PC); // Rn is PC.
1009
1010 assert(MO.isExpr() && "Unexpected machine operand type!");
1011 const MCExpr *Expr = MO.getExpr();
1012 MCFixupKind Kind = MCFixupKind(ARM::fixup_arm_pcrel_10_unscaled);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001013 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach8648c102011-12-19 23:06:24 +00001014
1015 ++MCNumCPRelocations;
1016 return (Rn << 9) | (1 << 13);
1017 }
Jim Grosbach607efcb2010-11-11 01:09:40 +00001018 unsigned Rn = getARMRegisterNumbering(MO.getReg());
1019 unsigned Imm = MO2.getImm();
1020 bool isAdd = ARM_AM::getAM3Op(Imm) == ARM_AM::add;
1021 bool isImm = MO1.getReg() == 0;
1022 uint32_t Imm8 = ARM_AM::getAM3Offset(Imm);
1023 // if reg +/- reg, Rm will be non-zero. Otherwise, we have reg +/- imm8
1024 if (!isImm)
1025 Imm8 = getARMRegisterNumbering(MO1.getReg());
1026 return (Rn << 9) | Imm8 | (isAdd << 8) | (isImm << 13);
1027}
1028
Bill Wendling8a6449c2010-12-08 01:57:09 +00001029/// getAddrModeThumbSPOpValue - Encode the t_addrmode_sp operands.
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001030uint32_t ARMMCCodeEmitter::
1031getAddrModeThumbSPOpValue(const MCInst &MI, unsigned OpIdx,
1032 SmallVectorImpl<MCFixup> &Fixups) const {
1033 // [SP, #imm]
1034 // {7-0} = imm8
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001035 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001036 assert(MI.getOperand(OpIdx).getReg() == ARM::SP &&
1037 "Unexpected base register!");
Bill Wendling7d3bde92010-12-15 23:32:27 +00001038
Jim Grosbach49bcd6f2010-12-07 21:50:47 +00001039 // The immediate is already shifted for the implicit zeroes, so no change
1040 // here.
1041 return MO1.getImm() & 0xff;
1042}
1043
Bill Wendling092a7bd2010-12-14 03:36:38 +00001044/// getAddrModeISOpValue - Encode the t_addrmode_is# operands.
Bill Wendling0c4838b2010-12-09 21:49:07 +00001045uint32_t ARMMCCodeEmitter::
Bill Wendling092a7bd2010-12-14 03:36:38 +00001046getAddrModeISOpValue(const MCInst &MI, unsigned OpIdx,
Bill Wendling03e75762010-12-15 08:51:02 +00001047 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling811c9362010-11-30 07:44:32 +00001048 // [Rn, #imm]
1049 // {7-3} = imm5
1050 // {2-0} = Rn
1051 const MCOperand &MO = MI.getOperand(OpIdx);
1052 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
Bill Wendling811c9362010-11-30 07:44:32 +00001053 unsigned Rn = getARMRegisterNumbering(MO.getReg());
Matt Beaumont-Gaye9afc742010-12-16 01:34:26 +00001054 unsigned Imm5 = MO1.getImm();
Bill Wendling0c4838b2010-12-09 21:49:07 +00001055 return ((Imm5 & 0x1f) << 3) | Rn;
Bill Wendlinga9e3df72010-11-30 22:57:21 +00001056}
1057
Bill Wendling8a6449c2010-12-08 01:57:09 +00001058/// getAddrModePCOpValue - Return encoding for t_addrmode_pc operands.
1059uint32_t ARMMCCodeEmitter::
1060getAddrModePCOpValue(const MCInst &MI, unsigned OpIdx,
1061 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersond16fb432011-08-30 22:10:03 +00001062 const MCOperand MO = MI.getOperand(OpIdx);
1063 if (MO.isExpr())
1064 return ::getBranchTargetOpValue(MI, OpIdx, ARM::fixup_arm_thumb_cp, Fixups);
1065 return (MO.getImm() >> 2);
Bill Wendling8a6449c2010-12-08 01:57:09 +00001066}
1067
Jim Grosbach30eb6c72010-12-01 21:09:40 +00001068/// getAddrMode5OpValue - Return encoding info for 'reg +/- imm10' operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001069uint32_t ARMMCCodeEmitter::
1070getAddrMode5OpValue(const MCInst &MI, unsigned OpIdx,
1071 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlinge84eb992010-11-03 01:49:29 +00001072 // {12-9} = reg
1073 // {8} = (U)nsigned (add == '1', sub == '0')
1074 // {7-0} = imm8
1075 unsigned Reg, Imm8;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001076 bool isAdd;
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001077 // If The first operand isn't a register, we have a label reference.
1078 const MCOperand &MO = MI.getOperand(OpIdx);
1079 if (!MO.isReg()) {
Jim Grosbach90987142010-11-09 01:37:15 +00001080 Reg = getARMRegisterNumbering(ARM::PC); // Rn is PC.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001081 Imm8 = 0;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001082 isAdd = false; // 'U' bit is handled as part of the fixup.
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001083
1084 assert(MO.isExpr() && "Unexpected machine operand type!");
1085 const MCExpr *Expr = MO.getExpr();
Owen Anderson0f7142d2010-12-08 00:18:36 +00001086 MCFixupKind Kind;
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001087 if (isThumb2())
Owen Anderson0f7142d2010-12-08 00:18:36 +00001088 Kind = MCFixupKind(ARM::fixup_t2_pcrel_10);
1089 else
1090 Kind = MCFixupKind(ARM::fixup_arm_pcrel_10);
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00001091 Fixups.push_back(MCFixup::Create(0, Expr, Kind, MI.getLoc()));
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001092
1093 ++MCNumCPRelocations;
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001094 } else {
Jim Grosbach0fb841f2010-11-04 01:12:30 +00001095 EncodeAddrModeOpValues(MI, OpIdx, Reg, Imm8, Fixups);
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001096 isAdd = ARM_AM::getAM5Op(Imm8) == ARM_AM::add;
1097 }
Bill Wendlinge84eb992010-11-03 01:49:29 +00001098
Bill Wendlinge84eb992010-11-03 01:49:29 +00001099 uint32_t Binary = ARM_AM::getAM5Offset(Imm8);
1100 // Immediate is always encoded as positive. The 'U' bit controls add vs sub.
Jim Grosbach2d3e5c12010-11-30 22:40:36 +00001101 if (isAdd)
Bill Wendlinge84eb992010-11-03 01:49:29 +00001102 Binary |= (1 << 8);
1103 Binary |= (Reg << 9);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001104 return Binary;
1105}
1106
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001107unsigned ARMMCCodeEmitter::
Owen Anderson04912702011-07-21 23:38:37 +00001108getSORegRegOpValue(const MCInst &MI, unsigned OpIdx,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001109 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001110 // Sub-operands are [reg, reg, imm]. The first register is Rm, the reg to be
Owen Anderson7c965e72011-07-28 17:56:55 +00001111 // shifted. The second is Rs, the amount to shift by, and the third specifies
1112 // the type of the shift.
Jim Grosbach49b0c452010-11-03 22:03:20 +00001113 //
Jim Grosbachefd53692010-10-12 23:53:58 +00001114 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001115 // {4} = 1
Jim Grosbachefd53692010-10-12 23:53:58 +00001116 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001117 // {11-8} = Rs
1118 // {7} = 0
Jim Grosbachefd53692010-10-12 23:53:58 +00001119
1120 const MCOperand &MO = MI.getOperand(OpIdx);
1121 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1122 const MCOperand &MO2 = MI.getOperand(OpIdx + 2);
1123 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
1124
1125 // Encode Rm.
1126 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1127
1128 // Encode the shift opcode.
1129 unsigned SBits = 0;
1130 unsigned Rs = MO1.getReg();
1131 if (Rs) {
1132 // Set shift operand (bit[7:4]).
1133 // LSL - 0001
1134 // LSR - 0011
1135 // ASR - 0101
1136 // ROR - 0111
Jim Grosbachefd53692010-10-12 23:53:58 +00001137 switch (SOpc) {
1138 default: llvm_unreachable("Unknown shift opc!");
1139 case ARM_AM::lsl: SBits = 0x1; break;
1140 case ARM_AM::lsr: SBits = 0x3; break;
1141 case ARM_AM::asr: SBits = 0x5; break;
1142 case ARM_AM::ror: SBits = 0x7; break;
Jim Grosbachefd53692010-10-12 23:53:58 +00001143 }
1144 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001145
Jim Grosbachefd53692010-10-12 23:53:58 +00001146 Binary |= SBits << 4;
Jim Grosbachefd53692010-10-12 23:53:58 +00001147
Owen Anderson7c965e72011-07-28 17:56:55 +00001148 // Encode the shift operation Rs.
Owen Anderson04912702011-07-21 23:38:37 +00001149 // Encode Rs bit[11:8].
1150 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
1151 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
1152}
1153
1154unsigned ARMMCCodeEmitter::
1155getSORegImmOpValue(const MCInst &MI, unsigned OpIdx,
1156 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Anderson7c965e72011-07-28 17:56:55 +00001157 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1158 // shifted. The second is the amount to shift by.
Owen Anderson04912702011-07-21 23:38:37 +00001159 //
1160 // {3-0} = Rm.
Owen Anderson7c965e72011-07-28 17:56:55 +00001161 // {4} = 0
Owen Anderson04912702011-07-21 23:38:37 +00001162 // {6-5} = type
Owen Anderson7c965e72011-07-28 17:56:55 +00001163 // {11-7} = imm
Owen Anderson04912702011-07-21 23:38:37 +00001164
1165 const MCOperand &MO = MI.getOperand(OpIdx);
1166 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1167 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1168
1169 // Encode Rm.
1170 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1171
1172 // Encode the shift opcode.
1173 unsigned SBits = 0;
1174
1175 // Set shift operand (bit[6:4]).
1176 // LSL - 000
1177 // LSR - 010
1178 // ASR - 100
1179 // ROR - 110
1180 // RRX - 110 and bit[11:8] clear.
1181 switch (SOpc) {
1182 default: llvm_unreachable("Unknown shift opc!");
1183 case ARM_AM::lsl: SBits = 0x0; break;
1184 case ARM_AM::lsr: SBits = 0x2; break;
1185 case ARM_AM::asr: SBits = 0x4; break;
1186 case ARM_AM::ror: SBits = 0x6; break;
1187 case ARM_AM::rrx:
1188 Binary |= 0x60;
1189 return Binary;
Jim Grosbachefd53692010-10-12 23:53:58 +00001190 }
1191
1192 // Encode shift_imm bit[11:7].
Owen Anderson04912702011-07-21 23:38:37 +00001193 Binary |= SBits << 4;
Owen Andersone33c95d2011-08-11 18:41:59 +00001194 unsigned Offset = ARM_AM::getSORegOffset(MO1.getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001195 assert(Offset < 32 && "Offset must be in range 0-31!");
Owen Andersone33c95d2011-08-11 18:41:59 +00001196 return Binary | (Offset << 7);
Jim Grosbachefd53692010-10-12 23:53:58 +00001197}
1198
Owen Anderson04912702011-07-21 23:38:37 +00001199
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001200unsigned ARMMCCodeEmitter::
Owen Anderson50d662b2010-11-29 22:44:32 +00001201getT2AddrModeSORegOpValue(const MCInst &MI, unsigned OpNum,
1202 SmallVectorImpl<MCFixup> &Fixups) const {
1203 const MCOperand &MO1 = MI.getOperand(OpNum);
1204 const MCOperand &MO2 = MI.getOperand(OpNum+1);
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001205 const MCOperand &MO3 = MI.getOperand(OpNum+2);
1206
Owen Anderson50d662b2010-11-29 22:44:32 +00001207 // Encoded as [Rn, Rm, imm].
1208 // FIXME: Needs fixup support.
1209 unsigned Value = getARMRegisterNumbering(MO1.getReg());
1210 Value <<= 4;
1211 Value |= getARMRegisterNumbering(MO2.getReg());
1212 Value <<= 2;
1213 Value |= MO3.getImm();
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001214
Owen Anderson50d662b2010-11-29 22:44:32 +00001215 return Value;
1216}
1217
1218unsigned ARMMCCodeEmitter::
1219getT2AddrModeImm8OpValue(const MCInst &MI, unsigned OpNum,
1220 SmallVectorImpl<MCFixup> &Fixups) const {
1221 const MCOperand &MO1 = MI.getOperand(OpNum);
1222 const MCOperand &MO2 = MI.getOperand(OpNum+1);
1223
1224 // FIXME: Needs fixup support.
1225 unsigned Value = getARMRegisterNumbering(MO1.getReg());
Jim Grosbachc4a0c292010-12-10 21:57:34 +00001226
Owen Anderson50d662b2010-11-29 22:44:32 +00001227 // Even though the immediate is 8 bits long, we need 9 bits in order
1228 // to represent the (inverse of the) sign bit.
1229 Value <<= 9;
Owen Andersone22c7322010-11-30 00:14:31 +00001230 int32_t tmp = (int32_t)MO2.getImm();
1231 if (tmp < 0)
1232 tmp = abs(tmp);
1233 else
1234 Value |= 256; // Set the ADD bit
1235 Value |= tmp & 255;
1236 return Value;
1237}
1238
1239unsigned ARMMCCodeEmitter::
1240getT2AddrModeImm8OffsetOpValue(const MCInst &MI, unsigned OpNum,
1241 SmallVectorImpl<MCFixup> &Fixups) const {
1242 const MCOperand &MO1 = MI.getOperand(OpNum);
1243
1244 // FIXME: Needs fixup support.
1245 unsigned Value = 0;
1246 int32_t tmp = (int32_t)MO1.getImm();
1247 if (tmp < 0)
1248 tmp = abs(tmp);
1249 else
1250 Value |= 256; // Set the ADD bit
1251 Value |= tmp & 255;
Owen Anderson50d662b2010-11-29 22:44:32 +00001252 return Value;
1253}
1254
1255unsigned ARMMCCodeEmitter::
Owen Anderson299382e2010-11-30 19:19:31 +00001256getT2AddrModeImm12OffsetOpValue(const MCInst &MI, unsigned OpNum,
1257 SmallVectorImpl<MCFixup> &Fixups) const {
1258 const MCOperand &MO1 = MI.getOperand(OpNum);
1259
1260 // FIXME: Needs fixup support.
1261 unsigned Value = 0;
1262 int32_t tmp = (int32_t)MO1.getImm();
1263 if (tmp < 0)
1264 tmp = abs(tmp);
1265 else
1266 Value |= 4096; // Set the ADD bit
1267 Value |= tmp & 4095;
1268 return Value;
1269}
1270
1271unsigned ARMMCCodeEmitter::
Owen Anderson8fdd1722010-11-12 21:12:40 +00001272getT2SORegOpValue(const MCInst &MI, unsigned OpIdx,
1273 SmallVectorImpl<MCFixup> &Fixups) const {
1274 // Sub-operands are [reg, imm]. The first register is Rm, the reg to be
1275 // shifted. The second is the amount to shift by.
1276 //
1277 // {3-0} = Rm.
1278 // {4} = 0
1279 // {6-5} = type
1280 // {11-7} = imm
1281
1282 const MCOperand &MO = MI.getOperand(OpIdx);
1283 const MCOperand &MO1 = MI.getOperand(OpIdx + 1);
1284 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO1.getImm());
1285
1286 // Encode Rm.
1287 unsigned Binary = getARMRegisterNumbering(MO.getReg());
1288
1289 // Encode the shift opcode.
1290 unsigned SBits = 0;
1291 // Set shift operand (bit[6:4]).
1292 // LSL - 000
1293 // LSR - 010
1294 // ASR - 100
1295 // ROR - 110
1296 switch (SOpc) {
1297 default: llvm_unreachable("Unknown shift opc!");
1298 case ARM_AM::lsl: SBits = 0x0; break;
1299 case ARM_AM::lsr: SBits = 0x2; break;
1300 case ARM_AM::asr: SBits = 0x4; break;
Owen Andersonc3c60a02011-09-13 17:34:32 +00001301 case ARM_AM::rrx: // FALLTHROUGH
Owen Anderson8fdd1722010-11-12 21:12:40 +00001302 case ARM_AM::ror: SBits = 0x6; break;
1303 }
1304
1305 Binary |= SBits << 4;
1306 if (SOpc == ARM_AM::rrx)
1307 return Binary;
1308
1309 // Encode shift_imm bit[11:7].
1310 return Binary | ARM_AM::getSORegOffset(MO1.getImm()) << 7;
1311}
1312
1313unsigned ARMMCCodeEmitter::
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001314getBitfieldInvertedMaskOpValue(const MCInst &MI, unsigned Op,
1315 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00001316 // 10 bits. lower 5 bits are are the lsb of the mask, high five bits are the
1317 // msb of the mask.
1318 const MCOperand &MO = MI.getOperand(Op);
1319 uint32_t v = ~MO.getImm();
1320 uint32_t lsb = CountTrailingZeros_32(v);
1321 uint32_t msb = (32 - CountLeadingZeros_32 (v)) - 1;
1322 assert (v != 0 && lsb < 32 && msb < 32 && "Illegal bitfield mask!");
1323 return lsb | (msb << 5);
1324}
1325
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001326unsigned ARMMCCodeEmitter::
1327getRegisterListOpValue(const MCInst &MI, unsigned Op,
Bill Wendling1b83ed52010-11-09 00:30:18 +00001328 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling345b48f2010-11-17 00:45:23 +00001329 // VLDM/VSTM:
1330 // {12-8} = Vd
1331 // {7-0} = Number of registers
1332 //
1333 // LDM/STM:
1334 // {15-0} = Bitfield of GPRs.
1335 unsigned Reg = MI.getOperand(Op).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001336 bool SPRRegs = ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg);
1337 bool DPRRegs = ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg);
Bill Wendling345b48f2010-11-17 00:45:23 +00001338
Bill Wendling1b83ed52010-11-09 00:30:18 +00001339 unsigned Binary = 0;
Bill Wendling345b48f2010-11-17 00:45:23 +00001340
1341 if (SPRRegs || DPRRegs) {
1342 // VLDM/VSTM
1343 unsigned RegNo = getARMRegisterNumbering(Reg);
1344 unsigned NumRegs = (MI.getNumOperands() - Op) & 0xff;
1345 Binary |= (RegNo & 0x1f) << 8;
1346 if (SPRRegs)
1347 Binary |= NumRegs;
1348 else
1349 Binary |= NumRegs * 2;
1350 } else {
1351 for (unsigned I = Op, E = MI.getNumOperands(); I < E; ++I) {
1352 unsigned RegNo = getARMRegisterNumbering(MI.getOperand(I).getReg());
1353 Binary |= 1 << RegNo;
1354 }
Bill Wendling1b83ed52010-11-09 00:30:18 +00001355 }
Bill Wendling345b48f2010-11-17 00:45:23 +00001356
Jim Grosbach74ef9e12010-10-30 00:37:59 +00001357 return Binary;
1358}
1359
Bob Wilson318ce7c2010-11-30 00:00:42 +00001360/// getAddrMode6AddressOpValue - Encode an addrmode6 register number along
1361/// with the alignment operand.
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001362unsigned ARMMCCodeEmitter::
1363getAddrMode6AddressOpValue(const MCInst &MI, unsigned Op,
1364 SmallVectorImpl<MCFixup> &Fixups) const {
Owen Andersonad402342010-11-02 00:05:05 +00001365 const MCOperand &Reg = MI.getOperand(Op);
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001366 const MCOperand &Imm = MI.getOperand(Op + 1);
Jim Grosbach49b0c452010-11-03 22:03:20 +00001367
Owen Andersonad402342010-11-02 00:05:05 +00001368 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001369 unsigned Align = 0;
1370
1371 switch (Imm.getImm()) {
1372 default: break;
1373 case 2:
1374 case 4:
1375 case 8: Align = 0x01; break;
1376 case 16: Align = 0x02; break;
1377 case 32: Align = 0x03; break;
Owen Andersonad402342010-11-02 00:05:05 +00001378 }
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001379
Owen Andersonad402342010-11-02 00:05:05 +00001380 return RegNo | (Align << 4);
1381}
1382
Mon P Wang92ff16b2011-05-09 17:47:27 +00001383/// getAddrMode6OneLane32AddressOpValue - Encode an addrmode6 register number
1384/// along with the alignment operand for use in VST1 and VLD1 with size 32.
1385unsigned ARMMCCodeEmitter::
1386getAddrMode6OneLane32AddressOpValue(const MCInst &MI, unsigned Op,
1387 SmallVectorImpl<MCFixup> &Fixups) const {
1388 const MCOperand &Reg = MI.getOperand(Op);
1389 const MCOperand &Imm = MI.getOperand(Op + 1);
1390
1391 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
1392 unsigned Align = 0;
1393
1394 switch (Imm.getImm()) {
1395 default: break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001396 case 8:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00001397 case 16:
1398 case 32: // Default '0' value for invalid alignments of 8, 16, 32 bytes.
1399 case 2: Align = 0x00; break;
1400 case 4: Align = 0x03; break;
Mon P Wang92ff16b2011-05-09 17:47:27 +00001401 }
1402
1403 return RegNo | (Align << 4);
1404}
1405
1406
Bob Wilson318ce7c2010-11-30 00:00:42 +00001407/// getAddrMode6DupAddressOpValue - Encode an addrmode6 register number and
1408/// alignment operand for use in VLD-dup instructions. This is the same as
1409/// getAddrMode6AddressOpValue except for the alignment encoding, which is
1410/// different for VLD4-dup.
1411unsigned ARMMCCodeEmitter::
1412getAddrMode6DupAddressOpValue(const MCInst &MI, unsigned Op,
1413 SmallVectorImpl<MCFixup> &Fixups) const {
1414 const MCOperand &Reg = MI.getOperand(Op);
1415 const MCOperand &Imm = MI.getOperand(Op + 1);
1416
1417 unsigned RegNo = getARMRegisterNumbering(Reg.getReg());
1418 unsigned Align = 0;
1419
1420 switch (Imm.getImm()) {
1421 default: break;
1422 case 2:
1423 case 4:
1424 case 8: Align = 0x01; break;
1425 case 16: Align = 0x03; break;
1426 }
1427
1428 return RegNo | (Align << 4);
1429}
1430
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001431unsigned ARMMCCodeEmitter::
1432getAddrMode6OffsetOpValue(const MCInst &MI, unsigned Op,
1433 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendlingf9eebb52010-11-02 22:53:11 +00001434 const MCOperand &MO = MI.getOperand(Op);
1435 if (MO.getReg() == 0) return 0x0D;
Jim Grosbach81c90032011-12-02 22:01:25 +00001436 return getARMRegisterNumbering(MO.getReg());
Owen Anderson526ffd52010-11-02 01:24:55 +00001437}
1438
Bill Wendling3b1459b2011-03-01 01:00:59 +00001439unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001440getShiftRight8Imm(const MCInst &MI, unsigned Op,
1441 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001442 return 8 - MI.getOperand(Op).getImm();
1443}
1444
1445unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001446getShiftRight16Imm(const MCInst &MI, unsigned Op,
1447 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001448 return 16 - MI.getOperand(Op).getImm();
1449}
1450
1451unsigned ARMMCCodeEmitter::
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001452getShiftRight32Imm(const MCInst &MI, unsigned Op,
1453 SmallVectorImpl<MCFixup> &Fixups) const {
Bill Wendling3b1459b2011-03-01 01:00:59 +00001454 return 32 - MI.getOperand(Op).getImm();
1455}
1456
Bill Wendling77ad1dc2011-03-07 23:38:41 +00001457unsigned ARMMCCodeEmitter::
1458getShiftRight64Imm(const MCInst &MI, unsigned Op,
1459 SmallVectorImpl<MCFixup> &Fixups) const {
1460 return 64 - MI.getOperand(Op).getImm();
1461}
1462
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001463void ARMMCCodeEmitter::
1464EncodeInstruction(const MCInst &MI, raw_ostream &OS,
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001465 SmallVectorImpl<MCFixup> &Fixups) const {
Jim Grosbach91029092010-10-07 22:12:50 +00001466 // Pseudo instructions don't get encoded.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001467 const MCInstrDesc &Desc = MCII.get(MI.getOpcode());
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001468 uint64_t TSFlags = Desc.TSFlags;
1469 if ((TSFlags & ARMII::FormMask) == ARMII::Pseudo)
Jim Grosbach91029092010-10-07 22:12:50 +00001470 return;
Owen Anderson651b2302011-07-13 23:22:26 +00001471
Jim Grosbach20b6fd72010-11-11 23:41:09 +00001472 int Size;
Owen Anderson651b2302011-07-13 23:22:26 +00001473 if (Desc.getSize() == 2 || Desc.getSize() == 4)
1474 Size = Desc.getSize();
1475 else
1476 llvm_unreachable("Unexpected instruction size!");
Owen Anderson1732c2e2011-08-30 21:58:18 +00001477
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001478 uint32_t Binary = getBinaryCodeForInstr(MI, Fixups);
Evan Cheng965b3c72011-01-13 07:58:56 +00001479 // Thumb 32-bit wide instructions need to emit the high order halfword
1480 // first.
Evan Chengc5e6d2f2011-07-11 03:57:24 +00001481 if (isThumb() && Size == 4) {
Jim Grosbach567ebd0c2010-12-03 22:31:40 +00001482 EmitConstant(Binary >> 16, 2, OS);
1483 EmitConstant(Binary & 0xffff, 2, OS);
1484 } else
1485 EmitConstant(Binary, Size, OS);
Bill Wendling91da9ab2010-11-02 22:44:12 +00001486 ++MCNumEmitted; // Keep track of the # of mi's emitted.
Jim Grosbach1287f4f2010-09-17 18:46:17 +00001487}
Jim Grosbach8aed3862010-10-07 21:57:55 +00001488
Jim Grosbach2eed7a12010-11-03 23:52:49 +00001489#include "ARMGenMCCodeEmitter.inc"