blob: 3906b9d538703cda6028c7dfa72c3391da0a4efa [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//=- WebAssemblyISelLowering.cpp - WebAssembly DAG Lowering Implementation -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file implements the WebAssemblyTargetLowering class.
12///
13//===----------------------------------------------------------------------===//
14
15#include "WebAssemblyISelLowering.h"
16#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssemblyMachineFunctionInfo.h"
18#include "WebAssemblySubtarget.h"
19#include "WebAssemblyTargetMachine.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000020#include "llvm/CodeGen/Analysis.h"
JF Bastienaf111db2015-08-24 22:16:48 +000021#include "llvm/CodeGen/CallingConvLower.h"
Dan Gohman950a13c2015-09-16 16:51:30 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
24#include "llvm/CodeGen/SelectionDAG.h"
JF Bastienb9073fb2015-07-22 21:28:15 +000025#include "llvm/IR/DiagnosticInfo.h"
26#include "llvm/IR/DiagnosticPrinter.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000027#include "llvm/IR/Function.h"
28#include "llvm/IR/Intrinsics.h"
29#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
33#include "llvm/Target/TargetOptions.h"
34using namespace llvm;
35
36#define DEBUG_TYPE "wasm-lower"
37
JF Bastienb9073fb2015-07-22 21:28:15 +000038namespace {
39// Diagnostic information for unimplemented or unsupported feature reporting.
Dan Gohman9c54d3b2015-11-25 18:13:18 +000040// TODO: This code is copied from BPF and AMDGPU; consider factoring it out
41// and sharing code.
Dan Gohmanfd4a88c2015-11-25 16:29:24 +000042class DiagnosticInfoUnsupported final : public DiagnosticInfo {
JF Bastienb9073fb2015-07-22 21:28:15 +000043private:
44 // Debug location where this diagnostic is triggered.
45 DebugLoc DLoc;
46 const Twine &Description;
47 const Function &Fn;
48 SDValue Value;
49
50 static int KindID;
51
52 static int getKindID() {
53 if (KindID == 0)
54 KindID = llvm::getNextAvailablePluginDiagnosticKind();
55 return KindID;
56 }
57
58public:
59 DiagnosticInfoUnsupported(SDLoc DLoc, const Function &Fn, const Twine &Desc,
60 SDValue Value)
61 : DiagnosticInfo(getKindID(), DS_Error), DLoc(DLoc.getDebugLoc()),
62 Description(Desc), Fn(Fn), Value(Value) {}
63
64 void print(DiagnosticPrinter &DP) const override {
65 std::string Str;
66 raw_string_ostream OS(Str);
67
68 if (DLoc) {
69 auto DIL = DLoc.get();
70 StringRef Filename = DIL->getFilename();
71 unsigned Line = DIL->getLine();
72 unsigned Column = DIL->getColumn();
73 OS << Filename << ':' << Line << ':' << Column << ' ';
74 }
75
76 OS << "in function " << Fn.getName() << ' ' << *Fn.getFunctionType() << '\n'
77 << Description;
78 if (Value)
79 Value->print(OS);
80 OS << '\n';
81 OS.flush();
82 DP << Str;
83 }
84
85 static bool classof(const DiagnosticInfo *DI) {
86 return DI->getKind() == getKindID();
87 }
88};
89
90int DiagnosticInfoUnsupported::KindID = 0;
91} // end anonymous namespace
92
Dan Gohman10e730a2015-06-29 23:51:55 +000093WebAssemblyTargetLowering::WebAssemblyTargetLowering(
94 const TargetMachine &TM, const WebAssemblySubtarget &STI)
Dan Gohmanbfaf7e12015-07-02 21:36:25 +000095 : TargetLowering(TM), Subtarget(&STI) {
JF Bastienaf111db2015-08-24 22:16:48 +000096 auto MVTPtr = Subtarget->hasAddr64() ? MVT::i64 : MVT::i32;
97
JF Bastien71d29ac2015-08-12 17:53:29 +000098 // Booleans always contain 0 or 1.
99 setBooleanContents(ZeroOrOneBooleanContent);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000100 // WebAssembly does not produce floating-point exceptions on normal floating
101 // point operations.
102 setHasFloatingPointExceptions(false);
Dan Gohman489abd72015-07-07 22:38:06 +0000103 // We don't know the microarchitecture here, so just reduce register pressure.
104 setSchedulingPreference(Sched::RegPressure);
JF Bastienb9073fb2015-07-22 21:28:15 +0000105 // Tell ISel that we have a stack pointer.
106 setStackPointerRegisterToSaveRestore(
107 Subtarget->hasAddr64() ? WebAssembly::SP64 : WebAssembly::SP32);
108 // Set up the register classes.
Dan Gohmand0bf9812015-09-26 01:09:44 +0000109 addRegisterClass(MVT::i32, &WebAssembly::I32RegClass);
110 addRegisterClass(MVT::i64, &WebAssembly::I64RegClass);
111 addRegisterClass(MVT::f32, &WebAssembly::F32RegClass);
112 addRegisterClass(MVT::f64, &WebAssembly::F64RegClass);
JF Bastienb9073fb2015-07-22 21:28:15 +0000113 // Compute derived properties from the register classes.
114 computeRegisterProperties(Subtarget->getRegisterInfo());
115
JF Bastienaf111db2015-08-24 22:16:48 +0000116 setOperationAction(ISD::GlobalAddress, MVTPtr, Custom);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000117 setOperationAction(ISD::ExternalSymbol, MVTPtr, Custom);
Dan Gohman950a13c2015-09-16 16:51:30 +0000118 setOperationAction(ISD::JumpTable, MVTPtr, Custom);
JF Bastienaf111db2015-08-24 22:16:48 +0000119
Dan Gohman35bfb242015-12-04 23:22:35 +0000120 // Take the default expansion for va_arg, va_copy, and va_end. There is no
121 // default action for va_start, so we do that custom.
122 setOperationAction(ISD::VASTART, MVT::Other, Custom);
123 setOperationAction(ISD::VAARG, MVT::Other, Expand);
124 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
125 setOperationAction(ISD::VAEND, MVT::Other, Expand);
126
JF Bastienda06bce2015-08-11 21:02:46 +0000127 for (auto T : {MVT::f32, MVT::f64}) {
128 // Don't expand the floating-point types to constant pools.
129 setOperationAction(ISD::ConstantFP, T, Legal);
130 // Expand floating-point comparisons.
131 for (auto CC : {ISD::SETO, ISD::SETUO, ISD::SETUEQ, ISD::SETONE,
132 ISD::SETULT, ISD::SETULE, ISD::SETUGT, ISD::SETUGE})
133 setCondCodeAction(CC, T, Expand);
Dan Gohman32907a62015-08-20 22:57:13 +0000134 // Expand floating-point library function operators.
Dan Gohmanebb23542015-12-05 19:15:57 +0000135 for (auto Op : {ISD::FSIN, ISD::FCOS, ISD::FSINCOS, ISD::FPOWI, ISD::FPOW,
Dan Gohman9341c1d2015-12-10 04:52:33 +0000136 ISD::FREM, ISD::FMA})
Dan Gohman32907a62015-08-20 22:57:13 +0000137 setOperationAction(Op, T, Expand);
Dan Gohman896e53f2015-08-24 18:23:13 +0000138 // Note supported floating-point library function operators that otherwise
139 // default to expand.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000140 for (auto Op :
141 {ISD::FCEIL, ISD::FFLOOR, ISD::FTRUNC, ISD::FNEARBYINT, ISD::FRINT})
Dan Gohman896e53f2015-08-24 18:23:13 +0000142 setOperationAction(Op, T, Legal);
Dan Gohmanb84ae9b2015-11-10 21:40:21 +0000143 // Support minnan and maxnan, which otherwise default to expand.
144 setOperationAction(ISD::FMINNAN, T, Legal);
145 setOperationAction(ISD::FMAXNAN, T, Legal);
JF Bastienda06bce2015-08-11 21:02:46 +0000146 }
Dan Gohman32907a62015-08-20 22:57:13 +0000147
148 for (auto T : {MVT::i32, MVT::i64}) {
149 // Expand unavailable integer operations.
Dan Gohman7a6b9822015-11-29 22:32:02 +0000150 for (auto Op :
151 {ISD::BSWAP, ISD::ROTL, ISD::ROTR, ISD::SMUL_LOHI, ISD::UMUL_LOHI,
152 ISD::MULHS, ISD::MULHU, ISD::SDIVREM, ISD::UDIVREM, ISD::SHL_PARTS,
153 ISD::SRA_PARTS, ISD::SRL_PARTS, ISD::ADDC, ISD::ADDE, ISD::SUBC,
154 ISD::SUBE}) {
Dan Gohman32907a62015-08-20 22:57:13 +0000155 setOperationAction(Op, T, Expand);
156 }
157 }
158
159 // As a special case, these operators use the type to mean the type to
160 // sign-extend from.
Dan Gohmana5603b82015-12-10 01:00:19 +0000161 for (auto T : {MVT::i1, MVT::i8, MVT::i16, MVT::i32})
Dan Gohman32907a62015-08-20 22:57:13 +0000162 setOperationAction(ISD::SIGN_EXTEND_INREG, T, Expand);
163
164 // Dynamic stack allocation: use the default expansion.
165 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
166 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Dan Gohman2683a552015-08-24 22:31:52 +0000167 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVTPtr, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000168
Derek Schuff9769deb2015-12-11 23:49:46 +0000169 setOperationAction(ISD::FrameIndex, MVT::i32, Custom);
170
Dan Gohman950a13c2015-09-16 16:51:30 +0000171 // Expand these forms; we pattern-match the forms that we can handle in isel.
172 for (auto T : {MVT::i32, MVT::i64, MVT::f32, MVT::f64})
173 for (auto Op : {ISD::BR_CC, ISD::SELECT_CC})
174 setOperationAction(Op, T, Expand);
175
176 // We have custom switch handling.
177 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
178
JF Bastien73ff6af2015-08-31 22:24:11 +0000179 // WebAssembly doesn't have:
180 // - Floating-point extending loads.
181 // - Floating-point truncating stores.
182 // - i1 extending loads.
Dan Gohman60bddf12015-12-10 02:07:53 +0000183 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f32, Expand);
JF Bastien73ff6af2015-08-31 22:24:11 +0000184 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
185 for (auto T : MVT::integer_valuetypes())
186 for (auto Ext : {ISD::EXTLOAD, ISD::ZEXTLOAD, ISD::SEXTLOAD})
187 setLoadExtAction(Ext, T, MVT::i1, Promote);
Derek Schuffffa143c2015-11-10 00:30:57 +0000188
189 // Trap lowers to wasm unreachable
190 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Dan Gohmanbfaf7e12015-07-02 21:36:25 +0000191}
Dan Gohman10e730a2015-06-29 23:51:55 +0000192
Dan Gohman7b634842015-08-24 18:44:37 +0000193FastISel *WebAssemblyTargetLowering::createFastISel(
194 FunctionLoweringInfo &FuncInfo, const TargetLibraryInfo *LibInfo) const {
195 return WebAssembly::createFastISel(FuncInfo, LibInfo);
196}
197
JF Bastienaf111db2015-08-24 22:16:48 +0000198bool WebAssemblyTargetLowering::isOffsetFoldingLegal(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000199 const GlobalAddressSDNode * /*GA*/) const {
Dan Gohmana4b710a2015-12-06 19:33:32 +0000200 // All offsets can be folded.
201 return true;
JF Bastienaf111db2015-08-24 22:16:48 +0000202}
203
Dan Gohman7a6b9822015-11-29 22:32:02 +0000204MVT WebAssemblyTargetLowering::getScalarShiftAmountTy(const DataLayout & /*DL*/,
JF Bastienfda53372015-08-03 00:00:11 +0000205 EVT VT) const {
Dan Gohmana8483752015-12-10 00:26:26 +0000206 unsigned BitWidth = NextPowerOf2(VT.getSizeInBits() - 1);
207 if (BitWidth > 1 && BitWidth < 8)
208 BitWidth = 8;
Dan Gohman41729532015-12-16 23:25:51 +0000209
210 if (BitWidth > 64) {
211 BitWidth = 64;
212 assert(BitWidth >= Log2_32_Ceil(VT.getSizeInBits()) &&
213 "64-bit shift counts ought to be enough for anyone");
214 }
215
Dan Gohmana8483752015-12-10 00:26:26 +0000216 MVT Result = MVT::getIntegerVT(BitWidth);
217 assert(Result != MVT::INVALID_SIMPLE_VALUE_TYPE &&
218 "Unable to represent scalar shift amount type");
219 return Result;
JF Bastienfda53372015-08-03 00:00:11 +0000220}
221
JF Bastien480c8402015-08-11 20:13:18 +0000222const char *
223WebAssemblyTargetLowering::getTargetNodeName(unsigned Opcode) const {
224 switch (static_cast<WebAssemblyISD::NodeType>(Opcode)) {
JF Bastienaf111db2015-08-24 22:16:48 +0000225 case WebAssemblyISD::FIRST_NUMBER:
226 break;
227#define HANDLE_NODETYPE(NODE) \
228 case WebAssemblyISD::NODE: \
229 return "WebAssemblyISD::" #NODE;
230#include "WebAssemblyISD.def"
231#undef HANDLE_NODETYPE
JF Bastien480c8402015-08-11 20:13:18 +0000232 }
233 return nullptr;
234}
235
Dan Gohmanf19ed562015-11-13 01:42:29 +0000236std::pair<unsigned, const TargetRegisterClass *>
237WebAssemblyTargetLowering::getRegForInlineAsmConstraint(
238 const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const {
239 // First, see if this is a constraint that directly corresponds to a
240 // WebAssembly register class.
241 if (Constraint.size() == 1) {
242 switch (Constraint[0]) {
243 case 'r':
Dan Gohman284384b2015-12-05 20:03:44 +0000244 assert(VT != MVT::iPTR && "Pointer MVT not expected here");
245 if (VT.isInteger() && !VT.isVector()) {
246 if (VT.getSizeInBits() <= 32)
247 return std::make_pair(0U, &WebAssembly::I32RegClass);
248 if (VT.getSizeInBits() <= 64)
249 return std::make_pair(0U, &WebAssembly::I64RegClass);
250 }
Dan Gohmana774d712015-11-25 22:28:50 +0000251 break;
Dan Gohmanf19ed562015-11-13 01:42:29 +0000252 default:
253 break;
254 }
255 }
256
257 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
258}
259
Dan Gohman3192ddf2015-11-19 23:04:59 +0000260bool WebAssemblyTargetLowering::isCheapToSpeculateCttz() const {
261 // Assume ctz is a relatively cheap operation.
262 return true;
263}
264
265bool WebAssemblyTargetLowering::isCheapToSpeculateCtlz() const {
266 // Assume clz is a relatively cheap operation.
267 return true;
268}
269
Dan Gohman4b9d7912015-12-15 22:01:29 +0000270bool WebAssemblyTargetLowering::isLegalAddressingMode(const DataLayout &DL,
271 const AddrMode &AM,
272 Type *Ty,
273 unsigned AS) const {
274 // WebAssembly offsets are added as unsigned without wrapping. The
275 // isLegalAddressingMode gives us no way to determine if wrapping could be
276 // happening, so we approximate this by accepting only non-negative offsets.
277 if (AM.BaseOffs < 0)
278 return false;
279
280 // WebAssembly has no scale register operands.
281 if (AM.Scale != 0)
282 return false;
283
284 // Everything else is legal.
285 return true;
286}
287
Dan Gohmanbb372242016-01-26 03:39:31 +0000288bool WebAssemblyTargetLowering::allowsMisalignedMemoryAccesses(
289 EVT /*VT*/, unsigned /*AddrSpace*/, unsigned /*Align*/,
290 bool *Fast) const {
291 // WebAssembly supports unaligned accesses, though it should be declared
292 // with the p2align attribute on loads and stores which do so, and there
293 // may be a performance impact. We tell LLVM they're "fast" because
294 // for the kinds of things that LLVM uses this for (merging agacent stores
295 // of constants, etc.), WebAssembly implementations will either want the
296 // unaligned access or they'll split anyway.
297 if (Fast)
298 *Fast = true;
299 return true;
300}
301
Dan Gohman10e730a2015-06-29 23:51:55 +0000302//===----------------------------------------------------------------------===//
303// WebAssembly Lowering private implementation.
304//===----------------------------------------------------------------------===//
305
306//===----------------------------------------------------------------------===//
307// Lowering Code
308//===----------------------------------------------------------------------===//
309
JF Bastienb9073fb2015-07-22 21:28:15 +0000310static void fail(SDLoc DL, SelectionDAG &DAG, const char *msg) {
311 MachineFunction &MF = DAG.getMachineFunction();
312 DAG.getContext()->diagnose(
313 DiagnosticInfoUnsupported(DL, *MF.getFunction(), msg, SDValue()));
314}
315
Dan Gohman85dbdda2015-12-04 17:16:07 +0000316// Test whether the given calling convention is supported.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000317static bool CallingConvSupported(CallingConv::ID CallConv) {
Dan Gohman85dbdda2015-12-04 17:16:07 +0000318 // We currently support the language-independent target-independent
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000319 // conventions. We don't yet have a way to annotate calls with properties like
320 // "cold", and we don't have any call-clobbered registers, so these are mostly
321 // all handled the same.
Dan Gohmana3f5ce52015-12-04 17:18:32 +0000322 return CallConv == CallingConv::C || CallConv == CallingConv::Fast ||
Dan Gohman1ce2b1a2015-12-04 18:27:03 +0000323 CallConv == CallingConv::Cold ||
324 CallConv == CallingConv::PreserveMost ||
325 CallConv == CallingConv::PreserveAll ||
326 CallConv == CallingConv::CXX_FAST_TLS;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000327}
328
JF Bastiend8a9d662015-08-24 21:59:51 +0000329SDValue
330WebAssemblyTargetLowering::LowerCall(CallLoweringInfo &CLI,
331 SmallVectorImpl<SDValue> &InVals) const {
332 SelectionDAG &DAG = CLI.DAG;
333 SDLoc DL = CLI.DL;
334 SDValue Chain = CLI.Chain;
335 SDValue Callee = CLI.Callee;
336 MachineFunction &MF = DAG.getMachineFunction();
337
338 CallingConv::ID CallConv = CLI.CallConv;
Dan Gohman85dbdda2015-12-04 17:16:07 +0000339 if (!CallingConvSupported(CallConv))
Dan Gohman9cc692b2015-10-02 20:54:23 +0000340 fail(DL, DAG,
341 "WebAssembly doesn't support language-specific or target-specific "
342 "calling conventions yet");
JF Bastiend8a9d662015-08-24 21:59:51 +0000343 if (CLI.IsPatchPoint)
344 fail(DL, DAG, "WebAssembly doesn't support patch point yet");
345
Dan Gohman9cc692b2015-10-02 20:54:23 +0000346 // WebAssembly doesn't currently support explicit tail calls. If they are
347 // required, fail. Otherwise, just disable them.
348 if ((CallConv == CallingConv::Fast && CLI.IsTailCall &&
349 MF.getTarget().Options.GuaranteedTailCallOpt) ||
350 (CLI.CS && CLI.CS->isMustTailCall()))
351 fail(DL, DAG, "WebAssembly doesn't support tail call yet");
352 CLI.IsTailCall = false;
353
JF Bastiend8a9d662015-08-24 21:59:51 +0000354 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
Dan Gohmane590b332015-09-09 01:52:45 +0000355
JF Bastiend8a9d662015-08-24 21:59:51 +0000356 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Dan Gohmane590b332015-09-09 01:52:45 +0000357 if (Ins.size() > 1)
358 fail(DL, DAG, "WebAssembly doesn't support more than 1 returned value yet");
359
Dan Gohman2d822e72015-12-04 17:12:52 +0000360 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
361 for (const ISD::OutputArg &Out : Outs) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000362 if (Out.Flags.isByVal())
363 fail(DL, DAG, "WebAssembly hasn't implemented byval arguments");
364 if (Out.Flags.isNest())
365 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000366 if (Out.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000367 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000368 if (Out.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000369 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000370 if (Out.Flags.isInConsecutiveRegsLast())
Dan Gohman7935fa32015-12-10 00:22:40 +0000371 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman2d822e72015-12-04 17:12:52 +0000372 }
373
JF Bastiend8a9d662015-08-24 21:59:51 +0000374 bool IsVarArg = CLI.IsVarArg;
Dan Gohman35bfb242015-12-04 23:22:35 +0000375 unsigned NumFixedArgs = CLI.NumFixedArgs;
376 auto PtrVT = getPointerTy(MF.getDataLayout());
Dan Gohmane590b332015-09-09 01:52:45 +0000377
JF Bastiend8a9d662015-08-24 21:59:51 +0000378 // Analyze operands of the call, assigning locations to each operand.
379 SmallVector<CCValAssign, 16> ArgLocs;
380 CCState CCInfo(CallConv, IsVarArg, MF, ArgLocs, *DAG.getContext());
JF Bastiend8a9d662015-08-24 21:59:51 +0000381
Dan Gohman35bfb242015-12-04 23:22:35 +0000382 if (IsVarArg) {
383 // Outgoing non-fixed arguments are placed at the top of the stack. First
384 // compute their offsets and the total amount of argument stack space
385 // needed.
386 for (SDValue Arg :
387 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
388 EVT VT = Arg.getValueType();
389 assert(VT != MVT::iPTR && "Legalized args should be concrete");
390 Type *Ty = VT.getTypeForEVT(*DAG.getContext());
391 unsigned Offset =
392 CCInfo.AllocateStack(MF.getDataLayout().getTypeAllocSize(Ty),
393 MF.getDataLayout().getABITypeAlignment(Ty));
394 CCInfo.addLoc(CCValAssign::getMem(ArgLocs.size(), VT.getSimpleVT(),
395 Offset, VT.getSimpleVT(),
396 CCValAssign::Full));
397 }
398 }
399
400 unsigned NumBytes = CCInfo.getAlignedCallFrameSize();
401
Derek Schuff5a143062015-12-11 18:55:34 +0000402 SDValue NB;
403 if (NumBytes) {
404 NB = DAG.getConstant(NumBytes, DL, PtrVT, true);
405 Chain = DAG.getCALLSEQ_START(Chain, NB, DL);
406 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000407
Dan Gohman35bfb242015-12-04 23:22:35 +0000408 if (IsVarArg) {
409 // For non-fixed arguments, next emit stores to store the argument values
410 // to the stack at the offsets computed above.
411 SDValue SP = DAG.getCopyFromReg(
412 Chain, DL, getStackPointerRegisterToSaveRestore(), PtrVT);
413 unsigned ValNo = 0;
414 SmallVector<SDValue, 8> Chains;
415 for (SDValue Arg :
416 make_range(OutVals.begin() + NumFixedArgs, OutVals.end())) {
417 assert(ArgLocs[ValNo].getValNo() == ValNo &&
418 "ArgLocs should remain in order and only hold varargs args");
419 unsigned Offset = ArgLocs[ValNo++].getLocMemOffset();
420 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, SP,
421 DAG.getConstant(Offset, DL, PtrVT));
422 Chains.push_back(DAG.getStore(Chain, DL, Arg, Add,
423 MachinePointerInfo::getStack(MF, Offset),
424 false, false, 0));
425 }
426 if (!Chains.empty())
427 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
428 }
429
430 // Compute the operands for the CALLn node.
JF Bastiend8a9d662015-08-24 21:59:51 +0000431 SmallVector<SDValue, 16> Ops;
432 Ops.push_back(Chain);
JF Bastienaf111db2015-08-24 22:16:48 +0000433 Ops.push_back(Callee);
Dan Gohman35bfb242015-12-04 23:22:35 +0000434
435 // Add all fixed arguments. Note that for non-varargs calls, NumFixedArgs
436 // isn't reliable.
437 Ops.append(OutVals.begin(),
438 IsVarArg ? OutVals.begin() + NumFixedArgs : OutVals.end());
JF Bastiend8a9d662015-08-24 21:59:51 +0000439
440 SmallVector<EVT, 8> Tys;
Dan Gohman2d822e72015-12-04 17:12:52 +0000441 for (const auto &In : Ins) {
Dan Gohman7935fa32015-12-10 00:22:40 +0000442 assert(!In.Flags.isByVal() && "byval is not valid for return values");
443 assert(!In.Flags.isNest() && "nest is not valid for return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000444 if (In.Flags.isInAlloca())
Dan Gohman7935fa32015-12-10 00:22:40 +0000445 fail(DL, DAG, "WebAssembly hasn't implemented inalloca return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000446 if (In.Flags.isInConsecutiveRegs())
Dan Gohman7935fa32015-12-10 00:22:40 +0000447 fail(DL, DAG, "WebAssembly hasn't implemented cons regs return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000448 if (In.Flags.isInConsecutiveRegsLast())
Dan Gohman4b9d7912015-12-15 22:01:29 +0000449 fail(DL, DAG,
450 "WebAssembly hasn't implemented cons regs last return values");
Dan Gohman2d822e72015-12-04 17:12:52 +0000451 // Ignore In.getOrigAlign() because all our arguments are passed in
452 // registers.
JF Bastiend8a9d662015-08-24 21:59:51 +0000453 Tys.push_back(In.VT);
Dan Gohman2d822e72015-12-04 17:12:52 +0000454 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000455 Tys.push_back(MVT::Other);
JF Bastienaf111db2015-08-24 22:16:48 +0000456 SDVTList TyList = DAG.getVTList(Tys);
Dan Gohmanf71abef2015-09-09 16:13:47 +0000457 SDValue Res =
458 DAG.getNode(Ins.empty() ? WebAssemblyISD::CALL0 : WebAssemblyISD::CALL1,
459 DL, TyList, Ops);
JF Bastienaf111db2015-08-24 22:16:48 +0000460 if (Ins.empty()) {
461 Chain = Res;
462 } else {
463 InVals.push_back(Res);
464 Chain = Res.getValue(1);
465 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000466
Derek Schuff5a143062015-12-11 18:55:34 +0000467 if (NumBytes) {
Derek Schuff8bb5f292015-12-16 23:21:30 +0000468 SDValue Unused = DAG.getTargetConstant(0, DL, PtrVT);
Derek Schuff5a143062015-12-11 18:55:34 +0000469 Chain = DAG.getCALLSEQ_END(Chain, NB, Unused, SDValue(), DL);
470 }
JF Bastiend8a9d662015-08-24 21:59:51 +0000471
472 return Chain;
473}
474
JF Bastienb9073fb2015-07-22 21:28:15 +0000475bool WebAssemblyTargetLowering::CanLowerReturn(
Dan Gohman7a6b9822015-11-29 22:32:02 +0000476 CallingConv::ID /*CallConv*/, MachineFunction & /*MF*/, bool /*IsVarArg*/,
477 const SmallVectorImpl<ISD::OutputArg> &Outs,
478 LLVMContext & /*Context*/) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000479 // WebAssembly can't currently handle returning tuples.
480 return Outs.size() <= 1;
481}
482
483SDValue WebAssemblyTargetLowering::LowerReturn(
Dan Gohman35bfb242015-12-04 23:22:35 +0000484 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000485 const SmallVectorImpl<ISD::OutputArg> &Outs,
486 const SmallVectorImpl<SDValue> &OutVals, SDLoc DL,
487 SelectionDAG &DAG) const {
JF Bastienb9073fb2015-07-22 21:28:15 +0000488 assert(Outs.size() <= 1 && "WebAssembly can only return up to one value");
Dan Gohman85dbdda2015-12-04 17:16:07 +0000489 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000490 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
491
JF Bastien600aee92015-07-31 17:53:38 +0000492 SmallVector<SDValue, 4> RetOps(1, Chain);
493 RetOps.append(OutVals.begin(), OutVals.end());
JF Bastien4a2d5602015-07-31 21:04:18 +0000494 Chain = DAG.getNode(WebAssemblyISD::RETURN, DL, MVT::Other, RetOps);
JF Bastienb9073fb2015-07-22 21:28:15 +0000495
Dan Gohman754cd112015-11-11 01:33:02 +0000496 // Record the number and types of the return values.
497 for (const ISD::OutputArg &Out : Outs) {
Dan Gohmanac132e92015-12-02 23:40:03 +0000498 assert(!Out.Flags.isByVal() && "byval is not valid for return values");
499 assert(!Out.Flags.isNest() && "nest is not valid for return values");
Dan Gohman35bfb242015-12-04 23:22:35 +0000500 assert(Out.IsFixed && "non-fixed return value is not valid");
Dan Gohman754cd112015-11-11 01:33:02 +0000501 if (Out.Flags.isInAlloca())
502 fail(DL, DAG, "WebAssembly hasn't implemented inalloca results");
Dan Gohman754cd112015-11-11 01:33:02 +0000503 if (Out.Flags.isInConsecutiveRegs())
504 fail(DL, DAG, "WebAssembly hasn't implemented cons regs results");
505 if (Out.Flags.isInConsecutiveRegsLast())
506 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last results");
Dan Gohman754cd112015-11-11 01:33:02 +0000507 }
508
JF Bastienb9073fb2015-07-22 21:28:15 +0000509 return Chain;
510}
511
512SDValue WebAssemblyTargetLowering::LowerFormalArguments(
Dan Gohman35bfb242015-12-04 23:22:35 +0000513 SDValue Chain, CallingConv::ID CallConv, bool /*IsVarArg*/,
JF Bastienb9073fb2015-07-22 21:28:15 +0000514 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
515 SmallVectorImpl<SDValue> &InVals) const {
516 MachineFunction &MF = DAG.getMachineFunction();
517
Dan Gohman85dbdda2015-12-04 17:16:07 +0000518 if (!CallingConvSupported(CallConv))
JF Bastienb9073fb2015-07-22 21:28:15 +0000519 fail(DL, DAG, "WebAssembly doesn't support non-C calling conventions");
JF Bastienb9073fb2015-07-22 21:28:15 +0000520
Dan Gohmanfb3e0592015-11-25 19:36:19 +0000521 // Set up the incoming ARGUMENTS value, which serves to represent the liveness
522 // of the incoming values before they're represented by virtual registers.
523 MF.getRegInfo().addLiveIn(WebAssembly::ARGUMENTS);
524
JF Bastien600aee92015-07-31 17:53:38 +0000525 for (const ISD::InputArg &In : Ins) {
JF Bastien600aee92015-07-31 17:53:38 +0000526 if (In.Flags.isByVal())
527 fail(DL, DAG, "WebAssembly hasn't implemented byval arguments");
528 if (In.Flags.isInAlloca())
529 fail(DL, DAG, "WebAssembly hasn't implemented inalloca arguments");
530 if (In.Flags.isNest())
531 fail(DL, DAG, "WebAssembly hasn't implemented nest arguments");
JF Bastien600aee92015-07-31 17:53:38 +0000532 if (In.Flags.isInConsecutiveRegs())
533 fail(DL, DAG, "WebAssembly hasn't implemented cons regs arguments");
534 if (In.Flags.isInConsecutiveRegsLast())
535 fail(DL, DAG, "WebAssembly hasn't implemented cons regs last arguments");
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000536 // Ignore In.getOrigAlign() because all our arguments are passed in
537 // registers.
JF Bastiend7fcc6f2015-07-31 18:13:27 +0000538 InVals.push_back(
539 In.Used
540 ? DAG.getNode(WebAssemblyISD::ARGUMENT, DL, In.VT,
Dan Gohman5219ecf2015-11-14 23:28:15 +0000541 DAG.getTargetConstant(InVals.size(), DL, MVT::i32))
Dan Gohmancb7940f2015-12-04 17:09:42 +0000542 : DAG.getUNDEF(In.VT));
Dan Gohman754cd112015-11-11 01:33:02 +0000543
544 // Record the number and types of arguments.
545 MF.getInfo<WebAssemblyFunctionInfo>()->addParam(In.VT);
JF Bastien600aee92015-07-31 17:53:38 +0000546 }
JF Bastienb9073fb2015-07-22 21:28:15 +0000547
Dan Gohman35bfb242015-12-04 23:22:35 +0000548 // Incoming varargs arguments are on the stack and will be accessed through
549 // va_arg, so we don't need to do anything for them here.
550
JF Bastienb9073fb2015-07-22 21:28:15 +0000551 return Chain;
552}
553
Dan Gohman10e730a2015-06-29 23:51:55 +0000554//===----------------------------------------------------------------------===//
JF Bastienaf111db2015-08-24 22:16:48 +0000555// Custom lowering hooks.
Dan Gohman10e730a2015-06-29 23:51:55 +0000556//===----------------------------------------------------------------------===//
557
JF Bastienaf111db2015-08-24 22:16:48 +0000558SDValue WebAssemblyTargetLowering::LowerOperation(SDValue Op,
559 SelectionDAG &DAG) const {
560 switch (Op.getOpcode()) {
561 default:
562 llvm_unreachable("unimplemented operation lowering");
563 return SDValue();
Derek Schuff9769deb2015-12-11 23:49:46 +0000564 case ISD::FrameIndex:
565 return LowerFrameIndex(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000566 case ISD::GlobalAddress:
567 return LowerGlobalAddress(Op, DAG);
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000568 case ISD::ExternalSymbol:
569 return LowerExternalSymbol(Op, DAG);
Dan Gohman950a13c2015-09-16 16:51:30 +0000570 case ISD::JumpTable:
571 return LowerJumpTable(Op, DAG);
572 case ISD::BR_JT:
573 return LowerBR_JT(Op, DAG);
Dan Gohman35bfb242015-12-04 23:22:35 +0000574 case ISD::VASTART:
575 return LowerVASTART(Op, DAG);
JF Bastienaf111db2015-08-24 22:16:48 +0000576 }
577}
578
Derek Schuff9769deb2015-12-11 23:49:46 +0000579SDValue WebAssemblyTargetLowering::LowerFrameIndex(SDValue Op,
580 SelectionDAG &DAG) const {
581 int FI = cast<FrameIndexSDNode>(Op)->getIndex();
582 return DAG.getTargetFrameIndex(FI, Op.getValueType());
583}
584
JF Bastienaf111db2015-08-24 22:16:48 +0000585SDValue WebAssemblyTargetLowering::LowerGlobalAddress(SDValue Op,
586 SelectionDAG &DAG) const {
587 SDLoc DL(Op);
588 const auto *GA = cast<GlobalAddressSDNode>(Op);
589 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000590 assert(GA->getTargetFlags() == 0 &&
591 "Unexpected target flags on generic GlobalAddressSDNode");
JF Bastienaf111db2015-08-24 22:16:48 +0000592 if (GA->getAddressSpace() != 0)
593 fail(DL, DAG, "WebAssembly only expects the 0 address space");
Dan Gohman4b9d7912015-12-15 22:01:29 +0000594 return DAG.getNode(
595 WebAssemblyISD::Wrapper, DL, VT,
596 DAG.getTargetGlobalAddress(GA->getGlobal(), DL, VT, GA->getOffset()));
JF Bastienaf111db2015-08-24 22:16:48 +0000597}
598
Dan Gohman7a6b9822015-11-29 22:32:02 +0000599SDValue
600WebAssemblyTargetLowering::LowerExternalSymbol(SDValue Op,
601 SelectionDAG &DAG) const {
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000602 SDLoc DL(Op);
603 const auto *ES = cast<ExternalSymbolSDNode>(Op);
604 EVT VT = Op.getValueType();
Dan Gohman26c67652016-01-11 23:38:05 +0000605 assert(ES->getTargetFlags() == 0 &&
606 "Unexpected target flags on generic ExternalSymbolSDNode");
607 // Set the TargetFlags to 0x1 which indicates that this is a "function"
608 // symbol rather than a data symbol. We do this unconditionally even though
609 // we don't know anything about the symbol other than its name, because all
610 // external symbols used in target-independent SelectionDAG code are for
611 // functions.
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000612 return DAG.getNode(WebAssemblyISD::Wrapper, DL, VT,
Dan Gohman26c67652016-01-11 23:38:05 +0000613 DAG.getTargetExternalSymbol(ES->getSymbol(), VT,
614 /*TargetFlags=*/0x1));
Dan Gohman2c8fe6a2015-11-25 16:44:29 +0000615}
616
Dan Gohman950a13c2015-09-16 16:51:30 +0000617SDValue WebAssemblyTargetLowering::LowerJumpTable(SDValue Op,
618 SelectionDAG &DAG) const {
619 // There's no need for a Wrapper node because we always incorporate a jump
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000620 // table operand into a TABLESWITCH instruction, rather than ever
621 // materializing it in a register.
Dan Gohman950a13c2015-09-16 16:51:30 +0000622 const JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
623 return DAG.getTargetJumpTable(JT->getIndex(), Op.getValueType(),
624 JT->getTargetFlags());
625}
626
627SDValue WebAssemblyTargetLowering::LowerBR_JT(SDValue Op,
628 SelectionDAG &DAG) const {
629 SDLoc DL(Op);
630 SDValue Chain = Op.getOperand(0);
631 const auto *JT = cast<JumpTableSDNode>(Op.getOperand(1));
632 SDValue Index = Op.getOperand(2);
633 assert(JT->getTargetFlags() == 0 && "WebAssembly doesn't set target flags");
634
635 SmallVector<SDValue, 8> Ops;
636 Ops.push_back(Chain);
637 Ops.push_back(Index);
638
639 MachineJumpTableInfo *MJTI = DAG.getMachineFunction().getJumpTableInfo();
640 const auto &MBBs = MJTI->getJumpTables()[JT->getIndex()].MBBs;
641
642 // TODO: For now, we just pick something arbitrary for a default case for now.
643 // We really want to sniff out the guard and put in the real default case (and
644 // delete the guard).
645 Ops.push_back(DAG.getBasicBlock(MBBs[0]));
646
647 // Add an operand for each case.
648 for (auto MBB : MBBs)
649 Ops.push_back(DAG.getBasicBlock(MBB));
650
Dan Gohmanbb7ce8e2015-11-20 03:02:49 +0000651 return DAG.getNode(WebAssemblyISD::TABLESWITCH, DL, MVT::Other, Ops);
Dan Gohman950a13c2015-09-16 16:51:30 +0000652}
653
Dan Gohman35bfb242015-12-04 23:22:35 +0000654SDValue WebAssemblyTargetLowering::LowerVASTART(SDValue Op,
655 SelectionDAG &DAG) const {
656 SDLoc DL(Op);
657 EVT PtrVT = getPointerTy(DAG.getMachineFunction().getDataLayout());
658
659 // The incoming non-fixed arguments are placed on the top of the stack, with
660 // natural alignment, at the point of the call, so the base pointer is just
661 // the current frame pointer.
662 DAG.getMachineFunction().getFrameInfo()->setFrameAddressIsTaken(true);
663 unsigned FP =
Dan Gohmanfd98ea82015-12-08 03:42:50 +0000664 Subtarget->getRegisterInfo()->getFrameRegister(DAG.getMachineFunction());
Dan Gohman35bfb242015-12-04 23:22:35 +0000665 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL, FP, PtrVT);
666 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
667 return DAG.getStore(Op.getOperand(0), DL, FrameAddr, Op.getOperand(1),
668 MachinePointerInfo(SV), false, false, 0);
669}
670
Dan Gohman10e730a2015-06-29 23:51:55 +0000671//===----------------------------------------------------------------------===//
672// WebAssembly Optimization Hooks
673//===----------------------------------------------------------------------===//