Daniel Dunbar | 7147577 | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 1 | //===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Evan Cheng | 1142444 | 2011-07-26 00:24:13 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/X86BaseInfo.h" |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 11 | #include "X86AsmInstrumentation.h" |
Evgeniy Stepanov | e3804d4 | 2014-02-28 12:28:07 +0000 | [diff] [blame] | 12 | #include "X86AsmParserCommon.h" |
| 13 | #include "X86Operand.h" |
Chad Rosier | 6844ea0 | 2012-10-24 22:13:37 +0000 | [diff] [blame] | 14 | #include "llvm/ADT/APFloat.h" |
Craig Topper | 690d8ea | 2013-07-24 07:33:14 +0000 | [diff] [blame] | 15 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 1261b81 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/SmallString.h" |
| 17 | #include "llvm/ADT/SmallVector.h" |
Chris Lattner | 1261b81 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/StringSwitch.h" |
| 19 | #include "llvm/ADT/Twine.h" |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCContext.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCExpr.h" |
| 22 | #include "llvm/MC/MCInst.h" |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCInstrInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCParser/MCAsmLexer.h" |
| 25 | #include "llvm/MC/MCParser/MCAsmParser.h" |
| 26 | #include "llvm/MC/MCParser/MCParsedAsmOperand.h" |
| 27 | #include "llvm/MC/MCRegisterInfo.h" |
| 28 | #include "llvm/MC/MCStreamer.h" |
| 29 | #include "llvm/MC/MCSubtargetInfo.h" |
| 30 | #include "llvm/MC/MCSymbol.h" |
| 31 | #include "llvm/MC/MCTargetAsmParser.h" |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 32 | #include "llvm/Support/SourceMgr.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 33 | #include "llvm/Support/TargetRegistry.h" |
Daniel Dunbar | 7d7b4d1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 34 | #include "llvm/Support/raw_ostream.h" |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 35 | #include <algorithm> |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 36 | #include <memory> |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 37 | |
Daniel Dunbar | 7147577 | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 38 | using namespace llvm; |
| 39 | |
| 40 | namespace { |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 41 | |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 42 | static const char OpPrecedence[] = { |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 43 | 0, // IC_OR |
| 44 | 1, // IC_AND |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 45 | 2, // IC_LSHIFT |
| 46 | 2, // IC_RSHIFT |
| 47 | 3, // IC_PLUS |
| 48 | 3, // IC_MINUS |
| 49 | 4, // IC_MULTIPLY |
| 50 | 4, // IC_DIVIDE |
| 51 | 5, // IC_RPAREN |
| 52 | 6, // IC_LPAREN |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 53 | 0, // IC_IMM |
| 54 | 0 // IC_REGISTER |
| 55 | }; |
| 56 | |
Devang Patel | 4a6e778 | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 57 | class X86AsmParser : public MCTargetAsmParser { |
Evan Cheng | 91111d2 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 58 | MCSubtargetInfo &STI; |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 59 | MCAsmParser &Parser; |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 60 | const MCInstrInfo &MII; |
Chad Rosier | f0e8720 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 61 | ParseInstructionInfo *InstInfo; |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 62 | std::unique_ptr<X86AsmInstrumentation> Instrumentation; |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 63 | private: |
Alp Toker | a5b88a5 | 2013-12-02 16:06:06 +0000 | [diff] [blame] | 64 | SMLoc consumeToken() { |
| 65 | SMLoc Result = Parser.getTok().getLoc(); |
| 66 | Parser.Lex(); |
| 67 | return Result; |
| 68 | } |
| 69 | |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 70 | enum InfixCalculatorTok { |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 71 | IC_OR = 0, |
| 72 | IC_AND, |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 73 | IC_LSHIFT, |
| 74 | IC_RSHIFT, |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 75 | IC_PLUS, |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 76 | IC_MINUS, |
| 77 | IC_MULTIPLY, |
| 78 | IC_DIVIDE, |
| 79 | IC_RPAREN, |
| 80 | IC_LPAREN, |
| 81 | IC_IMM, |
| 82 | IC_REGISTER |
| 83 | }; |
| 84 | |
| 85 | class InfixCalculator { |
| 86 | typedef std::pair< InfixCalculatorTok, int64_t > ICToken; |
| 87 | SmallVector<InfixCalculatorTok, 4> InfixOperatorStack; |
| 88 | SmallVector<ICToken, 4> PostfixStack; |
| 89 | |
| 90 | public: |
| 91 | int64_t popOperand() { |
| 92 | assert (!PostfixStack.empty() && "Poped an empty stack!"); |
| 93 | ICToken Op = PostfixStack.pop_back_val(); |
| 94 | assert ((Op.first == IC_IMM || Op.first == IC_REGISTER) |
| 95 | && "Expected and immediate or register!"); |
| 96 | return Op.second; |
| 97 | } |
| 98 | void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) { |
| 99 | assert ((Op == IC_IMM || Op == IC_REGISTER) && |
| 100 | "Unexpected operand!"); |
| 101 | PostfixStack.push_back(std::make_pair(Op, Val)); |
| 102 | } |
| 103 | |
Jakub Staszak | 9c34922 | 2013-08-08 15:48:46 +0000 | [diff] [blame] | 104 | void popOperator() { InfixOperatorStack.pop_back(); } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 105 | void pushOperator(InfixCalculatorTok Op) { |
| 106 | // Push the new operator if the stack is empty. |
| 107 | if (InfixOperatorStack.empty()) { |
| 108 | InfixOperatorStack.push_back(Op); |
| 109 | return; |
| 110 | } |
| 111 | |
| 112 | // Push the new operator if it has a higher precedence than the operator |
| 113 | // on the top of the stack or the operator on the top of the stack is a |
| 114 | // left parentheses. |
| 115 | unsigned Idx = InfixOperatorStack.size() - 1; |
| 116 | InfixCalculatorTok StackOp = InfixOperatorStack[Idx]; |
| 117 | if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) { |
| 118 | InfixOperatorStack.push_back(Op); |
| 119 | return; |
| 120 | } |
| 121 | |
| 122 | // The operator on the top of the stack has higher precedence than the |
| 123 | // new operator. |
| 124 | unsigned ParenCount = 0; |
| 125 | while (1) { |
| 126 | // Nothing to process. |
| 127 | if (InfixOperatorStack.empty()) |
| 128 | break; |
| 129 | |
| 130 | Idx = InfixOperatorStack.size() - 1; |
| 131 | StackOp = InfixOperatorStack[Idx]; |
| 132 | if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount)) |
| 133 | break; |
| 134 | |
| 135 | // If we have an even parentheses count and we see a left parentheses, |
| 136 | // then stop processing. |
| 137 | if (!ParenCount && StackOp == IC_LPAREN) |
| 138 | break; |
| 139 | |
| 140 | if (StackOp == IC_RPAREN) { |
| 141 | ++ParenCount; |
Jakub Staszak | 9c34922 | 2013-08-08 15:48:46 +0000 | [diff] [blame] | 142 | InfixOperatorStack.pop_back(); |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 143 | } else if (StackOp == IC_LPAREN) { |
| 144 | --ParenCount; |
Jakub Staszak | 9c34922 | 2013-08-08 15:48:46 +0000 | [diff] [blame] | 145 | InfixOperatorStack.pop_back(); |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 146 | } else { |
Jakub Staszak | 9c34922 | 2013-08-08 15:48:46 +0000 | [diff] [blame] | 147 | InfixOperatorStack.pop_back(); |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 148 | PostfixStack.push_back(std::make_pair(StackOp, 0)); |
| 149 | } |
| 150 | } |
| 151 | // Push the new operator. |
| 152 | InfixOperatorStack.push_back(Op); |
| 153 | } |
| 154 | int64_t execute() { |
| 155 | // Push any remaining operators onto the postfix stack. |
| 156 | while (!InfixOperatorStack.empty()) { |
| 157 | InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val(); |
| 158 | if (StackOp != IC_LPAREN && StackOp != IC_RPAREN) |
| 159 | PostfixStack.push_back(std::make_pair(StackOp, 0)); |
| 160 | } |
| 161 | |
| 162 | if (PostfixStack.empty()) |
| 163 | return 0; |
| 164 | |
| 165 | SmallVector<ICToken, 16> OperandStack; |
| 166 | for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) { |
| 167 | ICToken Op = PostfixStack[i]; |
| 168 | if (Op.first == IC_IMM || Op.first == IC_REGISTER) { |
| 169 | OperandStack.push_back(Op); |
| 170 | } else { |
| 171 | assert (OperandStack.size() > 1 && "Too few operands."); |
| 172 | int64_t Val; |
| 173 | ICToken Op2 = OperandStack.pop_back_val(); |
| 174 | ICToken Op1 = OperandStack.pop_back_val(); |
| 175 | switch (Op.first) { |
| 176 | default: |
| 177 | report_fatal_error("Unexpected operator!"); |
| 178 | break; |
| 179 | case IC_PLUS: |
| 180 | Val = Op1.second + Op2.second; |
| 181 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 182 | break; |
| 183 | case IC_MINUS: |
| 184 | Val = Op1.second - Op2.second; |
| 185 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 186 | break; |
| 187 | case IC_MULTIPLY: |
| 188 | assert (Op1.first == IC_IMM && Op2.first == IC_IMM && |
| 189 | "Multiply operation with an immediate and a register!"); |
| 190 | Val = Op1.second * Op2.second; |
| 191 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 192 | break; |
| 193 | case IC_DIVIDE: |
| 194 | assert (Op1.first == IC_IMM && Op2.first == IC_IMM && |
| 195 | "Divide operation with an immediate and a register!"); |
| 196 | assert (Op2.second != 0 && "Division by zero!"); |
| 197 | Val = Op1.second / Op2.second; |
| 198 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 199 | break; |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 200 | case IC_OR: |
| 201 | assert (Op1.first == IC_IMM && Op2.first == IC_IMM && |
| 202 | "Or operation with an immediate and a register!"); |
| 203 | Val = Op1.second | Op2.second; |
| 204 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 205 | break; |
| 206 | case IC_AND: |
| 207 | assert (Op1.first == IC_IMM && Op2.first == IC_IMM && |
| 208 | "And operation with an immediate and a register!"); |
| 209 | Val = Op1.second & Op2.second; |
| 210 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 211 | break; |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 212 | case IC_LSHIFT: |
| 213 | assert (Op1.first == IC_IMM && Op2.first == IC_IMM && |
| 214 | "Left shift operation with an immediate and a register!"); |
| 215 | Val = Op1.second << Op2.second; |
| 216 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 217 | break; |
| 218 | case IC_RSHIFT: |
| 219 | assert (Op1.first == IC_IMM && Op2.first == IC_IMM && |
| 220 | "Right shift operation with an immediate and a register!"); |
| 221 | Val = Op1.second >> Op2.second; |
| 222 | OperandStack.push_back(std::make_pair(IC_IMM, Val)); |
| 223 | break; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 224 | } |
| 225 | } |
| 226 | } |
| 227 | assert (OperandStack.size() == 1 && "Expected a single result."); |
| 228 | return OperandStack.pop_back_val().second; |
| 229 | } |
| 230 | }; |
| 231 | |
| 232 | enum IntelExprState { |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 233 | IES_OR, |
| 234 | IES_AND, |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 235 | IES_LSHIFT, |
| 236 | IES_RSHIFT, |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 237 | IES_PLUS, |
| 238 | IES_MINUS, |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 239 | IES_NOT, |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 240 | IES_MULTIPLY, |
| 241 | IES_DIVIDE, |
| 242 | IES_LBRAC, |
| 243 | IES_RBRAC, |
| 244 | IES_LPAREN, |
| 245 | IES_RPAREN, |
| 246 | IES_REGISTER, |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 247 | IES_INTEGER, |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 248 | IES_IDENTIFIER, |
| 249 | IES_ERROR |
| 250 | }; |
| 251 | |
| 252 | class IntelExprStateMachine { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 253 | IntelExprState State, PrevState; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 254 | unsigned BaseReg, IndexReg, TmpReg, Scale; |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 255 | int64_t Imm; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 256 | const MCExpr *Sym; |
| 257 | StringRef SymName; |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 258 | bool StopOnLBrac, AddImmPrefix; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 259 | InfixCalculator IC; |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 260 | InlineAsmIdentifierInfo Info; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 261 | public: |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 262 | IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) : |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 263 | State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0), |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 264 | Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac), |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 265 | AddImmPrefix(addimmprefix) { Info.clear(); } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 266 | |
| 267 | unsigned getBaseReg() { return BaseReg; } |
| 268 | unsigned getIndexReg() { return IndexReg; } |
| 269 | unsigned getScale() { return Scale; } |
| 270 | const MCExpr *getSym() { return Sym; } |
| 271 | StringRef getSymName() { return SymName; } |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 272 | int64_t getImm() { return Imm + IC.execute(); } |
Chad Rosier | edb1dc8 | 2013-05-09 23:48:53 +0000 | [diff] [blame] | 273 | bool isValidEndState() { |
| 274 | return State == IES_RBRAC || State == IES_INTEGER; |
| 275 | } |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 276 | bool getStopOnLBrac() { return StopOnLBrac; } |
| 277 | bool getAddImmPrefix() { return AddImmPrefix; } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 278 | bool hadError() { return State == IES_ERROR; } |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 279 | |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 280 | InlineAsmIdentifierInfo &getIdentifierInfo() { |
| 281 | return Info; |
| 282 | } |
| 283 | |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 284 | void onOr() { |
| 285 | IntelExprState CurrState = State; |
| 286 | switch (State) { |
| 287 | default: |
| 288 | State = IES_ERROR; |
| 289 | break; |
| 290 | case IES_INTEGER: |
| 291 | case IES_RPAREN: |
| 292 | case IES_REGISTER: |
| 293 | State = IES_OR; |
| 294 | IC.pushOperator(IC_OR); |
| 295 | break; |
| 296 | } |
| 297 | PrevState = CurrState; |
| 298 | } |
| 299 | void onAnd() { |
| 300 | IntelExprState CurrState = State; |
| 301 | switch (State) { |
| 302 | default: |
| 303 | State = IES_ERROR; |
| 304 | break; |
| 305 | case IES_INTEGER: |
| 306 | case IES_RPAREN: |
| 307 | case IES_REGISTER: |
| 308 | State = IES_AND; |
| 309 | IC.pushOperator(IC_AND); |
| 310 | break; |
| 311 | } |
| 312 | PrevState = CurrState; |
| 313 | } |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 314 | void onLShift() { |
| 315 | IntelExprState CurrState = State; |
| 316 | switch (State) { |
| 317 | default: |
| 318 | State = IES_ERROR; |
| 319 | break; |
| 320 | case IES_INTEGER: |
| 321 | case IES_RPAREN: |
| 322 | case IES_REGISTER: |
| 323 | State = IES_LSHIFT; |
| 324 | IC.pushOperator(IC_LSHIFT); |
| 325 | break; |
| 326 | } |
| 327 | PrevState = CurrState; |
| 328 | } |
| 329 | void onRShift() { |
| 330 | IntelExprState CurrState = State; |
| 331 | switch (State) { |
| 332 | default: |
| 333 | State = IES_ERROR; |
| 334 | break; |
| 335 | case IES_INTEGER: |
| 336 | case IES_RPAREN: |
| 337 | case IES_REGISTER: |
| 338 | State = IES_RSHIFT; |
| 339 | IC.pushOperator(IC_RSHIFT); |
| 340 | break; |
| 341 | } |
| 342 | PrevState = CurrState; |
| 343 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 344 | void onPlus() { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 345 | IntelExprState CurrState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 346 | switch (State) { |
| 347 | default: |
| 348 | State = IES_ERROR; |
| 349 | break; |
| 350 | case IES_INTEGER: |
| 351 | case IES_RPAREN: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 352 | case IES_REGISTER: |
| 353 | State = IES_PLUS; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 354 | IC.pushOperator(IC_PLUS); |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 355 | if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) { |
| 356 | // If we already have a BaseReg, then assume this is the IndexReg with |
| 357 | // a scale of 1. |
| 358 | if (!BaseReg) { |
| 359 | BaseReg = TmpReg; |
| 360 | } else { |
| 361 | assert (!IndexReg && "BaseReg/IndexReg already set!"); |
| 362 | IndexReg = TmpReg; |
| 363 | Scale = 1; |
| 364 | } |
| 365 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 366 | break; |
| 367 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 368 | PrevState = CurrState; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 369 | } |
| 370 | void onMinus() { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 371 | IntelExprState CurrState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 372 | switch (State) { |
| 373 | default: |
| 374 | State = IES_ERROR; |
| 375 | break; |
| 376 | case IES_PLUS: |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 377 | case IES_NOT: |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 378 | case IES_MULTIPLY: |
| 379 | case IES_DIVIDE: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 380 | case IES_LPAREN: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 381 | case IES_RPAREN: |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 382 | case IES_LBRAC: |
| 383 | case IES_RBRAC: |
| 384 | case IES_INTEGER: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 385 | case IES_REGISTER: |
| 386 | State = IES_MINUS; |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 387 | // Only push the minus operator if it is not a unary operator. |
| 388 | if (!(CurrState == IES_PLUS || CurrState == IES_MINUS || |
| 389 | CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE || |
| 390 | CurrState == IES_LPAREN || CurrState == IES_LBRAC)) |
| 391 | IC.pushOperator(IC_MINUS); |
| 392 | if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) { |
| 393 | // If we already have a BaseReg, then assume this is the IndexReg with |
| 394 | // a scale of 1. |
| 395 | if (!BaseReg) { |
| 396 | BaseReg = TmpReg; |
| 397 | } else { |
| 398 | assert (!IndexReg && "BaseReg/IndexReg already set!"); |
| 399 | IndexReg = TmpReg; |
| 400 | Scale = 1; |
| 401 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 402 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 403 | break; |
| 404 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 405 | PrevState = CurrState; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 406 | } |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 407 | void onNot() { |
| 408 | IntelExprState CurrState = State; |
| 409 | switch (State) { |
| 410 | default: |
| 411 | State = IES_ERROR; |
| 412 | break; |
| 413 | case IES_PLUS: |
| 414 | case IES_NOT: |
| 415 | State = IES_NOT; |
| 416 | break; |
| 417 | } |
| 418 | PrevState = CurrState; |
| 419 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 420 | void onRegister(unsigned Reg) { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 421 | IntelExprState CurrState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 422 | switch (State) { |
| 423 | default: |
| 424 | State = IES_ERROR; |
| 425 | break; |
| 426 | case IES_PLUS: |
| 427 | case IES_LPAREN: |
| 428 | State = IES_REGISTER; |
| 429 | TmpReg = Reg; |
| 430 | IC.pushOperand(IC_REGISTER); |
| 431 | break; |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 432 | case IES_MULTIPLY: |
| 433 | // Index Register - Scale * Register |
| 434 | if (PrevState == IES_INTEGER) { |
| 435 | assert (!IndexReg && "IndexReg already set!"); |
| 436 | State = IES_REGISTER; |
| 437 | IndexReg = Reg; |
| 438 | // Get the scale and replace the 'Scale * Register' with '0'. |
| 439 | Scale = IC.popOperand(); |
| 440 | IC.pushOperand(IC_IMM); |
| 441 | IC.popOperator(); |
| 442 | } else { |
| 443 | State = IES_ERROR; |
| 444 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 445 | break; |
| 446 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 447 | PrevState = CurrState; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 448 | } |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 449 | void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) { |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 450 | PrevState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 451 | switch (State) { |
| 452 | default: |
| 453 | State = IES_ERROR; |
| 454 | break; |
| 455 | case IES_PLUS: |
| 456 | case IES_MINUS: |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 457 | case IES_NOT: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 458 | State = IES_INTEGER; |
| 459 | Sym = SymRef; |
| 460 | SymName = SymRefName; |
| 461 | IC.pushOperand(IC_IMM); |
| 462 | break; |
| 463 | } |
| 464 | } |
Kevin Enderby | 9d11702 | 2014-01-23 21:52:41 +0000 | [diff] [blame] | 465 | bool onInteger(int64_t TmpInt, StringRef &ErrMsg) { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 466 | IntelExprState CurrState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 467 | switch (State) { |
| 468 | default: |
| 469 | State = IES_ERROR; |
| 470 | break; |
| 471 | case IES_PLUS: |
| 472 | case IES_MINUS: |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 473 | case IES_NOT: |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 474 | case IES_OR: |
| 475 | case IES_AND: |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 476 | case IES_LSHIFT: |
| 477 | case IES_RSHIFT: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 478 | case IES_DIVIDE: |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 479 | case IES_MULTIPLY: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 480 | case IES_LPAREN: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 481 | State = IES_INTEGER; |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 482 | if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) { |
| 483 | // Index Register - Register * Scale |
| 484 | assert (!IndexReg && "IndexReg already set!"); |
| 485 | IndexReg = TmpReg; |
| 486 | Scale = TmpInt; |
Kevin Enderby | 9d11702 | 2014-01-23 21:52:41 +0000 | [diff] [blame] | 487 | if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) { |
| 488 | ErrMsg = "scale factor in address must be 1, 2, 4 or 8"; |
| 489 | return true; |
| 490 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 491 | // Get the scale and replace the 'Register * Scale' with '0'. |
| 492 | IC.popOperator(); |
| 493 | } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS || |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 494 | PrevState == IES_OR || PrevState == IES_AND || |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 495 | PrevState == IES_LSHIFT || PrevState == IES_RSHIFT || |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 496 | PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE || |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 497 | PrevState == IES_LPAREN || PrevState == IES_LBRAC || |
| 498 | PrevState == IES_NOT) && |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 499 | CurrState == IES_MINUS) { |
| 500 | // Unary minus. No need to pop the minus operand because it was never |
| 501 | // pushed. |
| 502 | IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm. |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 503 | } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS || |
| 504 | PrevState == IES_OR || PrevState == IES_AND || |
| 505 | PrevState == IES_LSHIFT || PrevState == IES_RSHIFT || |
| 506 | PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE || |
| 507 | PrevState == IES_LPAREN || PrevState == IES_LBRAC || |
| 508 | PrevState == IES_NOT) && |
| 509 | CurrState == IES_NOT) { |
| 510 | // Unary not. No need to pop the not operand because it was never |
| 511 | // pushed. |
| 512 | IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm. |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 513 | } else { |
| 514 | IC.pushOperand(IC_IMM, TmpInt); |
| 515 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 516 | break; |
| 517 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 518 | PrevState = CurrState; |
Kevin Enderby | 9d11702 | 2014-01-23 21:52:41 +0000 | [diff] [blame] | 519 | return false; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 520 | } |
| 521 | void onStar() { |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 522 | PrevState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 523 | switch (State) { |
| 524 | default: |
| 525 | State = IES_ERROR; |
| 526 | break; |
| 527 | case IES_INTEGER: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 528 | case IES_REGISTER: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 529 | case IES_RPAREN: |
| 530 | State = IES_MULTIPLY; |
| 531 | IC.pushOperator(IC_MULTIPLY); |
| 532 | break; |
| 533 | } |
| 534 | } |
| 535 | void onDivide() { |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 536 | PrevState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 537 | switch (State) { |
| 538 | default: |
| 539 | State = IES_ERROR; |
| 540 | break; |
| 541 | case IES_INTEGER: |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 542 | case IES_RPAREN: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 543 | State = IES_DIVIDE; |
| 544 | IC.pushOperator(IC_DIVIDE); |
| 545 | break; |
| 546 | } |
| 547 | } |
| 548 | void onLBrac() { |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 549 | PrevState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 550 | switch (State) { |
| 551 | default: |
| 552 | State = IES_ERROR; |
| 553 | break; |
| 554 | case IES_RBRAC: |
| 555 | State = IES_PLUS; |
| 556 | IC.pushOperator(IC_PLUS); |
| 557 | break; |
| 558 | } |
| 559 | } |
| 560 | void onRBrac() { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 561 | IntelExprState CurrState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 562 | switch (State) { |
| 563 | default: |
| 564 | State = IES_ERROR; |
| 565 | break; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 566 | case IES_INTEGER: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 567 | case IES_REGISTER: |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 568 | case IES_RPAREN: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 569 | State = IES_RBRAC; |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 570 | if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) { |
| 571 | // If we already have a BaseReg, then assume this is the IndexReg with |
| 572 | // a scale of 1. |
| 573 | if (!BaseReg) { |
| 574 | BaseReg = TmpReg; |
| 575 | } else { |
| 576 | assert (!IndexReg && "BaseReg/IndexReg already set!"); |
| 577 | IndexReg = TmpReg; |
| 578 | Scale = 1; |
| 579 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 580 | } |
| 581 | break; |
| 582 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 583 | PrevState = CurrState; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 584 | } |
| 585 | void onLParen() { |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 586 | IntelExprState CurrState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 587 | switch (State) { |
| 588 | default: |
| 589 | State = IES_ERROR; |
| 590 | break; |
| 591 | case IES_PLUS: |
| 592 | case IES_MINUS: |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 593 | case IES_NOT: |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 594 | case IES_OR: |
| 595 | case IES_AND: |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 596 | case IES_LSHIFT: |
| 597 | case IES_RSHIFT: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 598 | case IES_MULTIPLY: |
| 599 | case IES_DIVIDE: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 600 | case IES_LPAREN: |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 601 | // FIXME: We don't handle this type of unary minus or not, yet. |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 602 | if ((PrevState == IES_PLUS || PrevState == IES_MINUS || |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 603 | PrevState == IES_OR || PrevState == IES_AND || |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 604 | PrevState == IES_LSHIFT || PrevState == IES_RSHIFT || |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 605 | PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE || |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 606 | PrevState == IES_LPAREN || PrevState == IES_LBRAC || |
| 607 | PrevState == IES_NOT) && |
| 608 | (CurrState == IES_MINUS || CurrState == IES_NOT)) { |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 609 | State = IES_ERROR; |
| 610 | break; |
| 611 | } |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 612 | State = IES_LPAREN; |
| 613 | IC.pushOperator(IC_LPAREN); |
| 614 | break; |
| 615 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 616 | PrevState = CurrState; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 617 | } |
| 618 | void onRParen() { |
Chad Rosier | db00399 | 2013-04-18 16:28:19 +0000 | [diff] [blame] | 619 | PrevState = State; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 620 | switch (State) { |
| 621 | default: |
| 622 | State = IES_ERROR; |
| 623 | break; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 624 | case IES_INTEGER: |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 625 | case IES_REGISTER: |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 626 | case IES_RPAREN: |
| 627 | State = IES_RPAREN; |
| 628 | IC.pushOperator(IC_RPAREN); |
| 629 | break; |
| 630 | } |
| 631 | } |
| 632 | }; |
| 633 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 634 | MCAsmParser &getParser() const { return Parser; } |
| 635 | |
| 636 | MCAsmLexer &getLexer() const { return Parser.getLexer(); } |
| 637 | |
Chris Lattner | a3a0681 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 638 | bool Error(SMLoc L, const Twine &Msg, |
Dmitri Gribenko | 3238fb7 | 2013-05-05 00:40:33 +0000 | [diff] [blame] | 639 | ArrayRef<SMRange> Ranges = None, |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 640 | bool MatchingInlineAsm = false) { |
| 641 | if (MatchingInlineAsm) return true; |
Chris Lattner | a3a0681 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 642 | return Parser.Error(L, Msg, Ranges); |
| 643 | } |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 644 | |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 645 | bool ErrorAndEatStatement(SMLoc L, const Twine &Msg, |
| 646 | ArrayRef<SMRange> Ranges = None, |
| 647 | bool MatchingInlineAsm = false) { |
| 648 | Parser.eatToEndOfStatement(); |
| 649 | return Error(L, Msg, Ranges, MatchingInlineAsm); |
| 650 | } |
| 651 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 652 | std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) { |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 653 | Error(Loc, Msg); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 654 | return nullptr; |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 655 | } |
| 656 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 657 | std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc); |
| 658 | std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc); |
| 659 | std::unique_ptr<X86Operand> ParseOperand(); |
| 660 | std::unique_ptr<X86Operand> ParseATTOperand(); |
| 661 | std::unique_ptr<X86Operand> ParseIntelOperand(); |
| 662 | std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator(); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 663 | bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp); |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 664 | std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind); |
| 665 | std::unique_ptr<X86Operand> |
| 666 | ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size); |
| 667 | std::unique_ptr<X86Operand> |
| 668 | ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 669 | bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End); |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 670 | std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg, |
| 671 | SMLoc Start, |
| 672 | int64_t ImmDisp, |
| 673 | unsigned Size); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 674 | bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier, |
| 675 | InlineAsmIdentifierInfo &Info, |
| 676 | bool IsUnevaluatedOperand, SMLoc &End); |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 677 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 678 | std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc); |
Kevin Enderby | ce4bec8 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 679 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 680 | std::unique_ptr<X86Operand> |
| 681 | CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, |
| 682 | unsigned IndexReg, unsigned Scale, SMLoc Start, |
| 683 | SMLoc End, unsigned Size, StringRef Identifier, |
| 684 | InlineAsmIdentifierInfo &Info); |
Chad Rosier | 7ca135b | 2013-03-19 21:11:56 +0000 | [diff] [blame] | 685 | |
Kevin Enderby | ce4bec8 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 686 | bool ParseDirectiveWord(unsigned Size, SMLoc L); |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 687 | bool ParseDirectiveCode(StringRef IDVal, SMLoc L); |
Kevin Enderby | ce4bec8 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 688 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 689 | bool processInstruction(MCInst &Inst, const OperandVector &Ops); |
Devang Patel | de47cce | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 690 | |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 691 | /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds |
| 692 | /// instrumentation around Inst. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 693 | void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 694 | |
Chad Rosier | 4996355 | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 695 | bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 696 | OperandVector &Operands, MCStreamer &Out, |
Tim Northover | 26bb14e | 2014-08-18 11:49:42 +0000 | [diff] [blame] | 697 | uint64_t &ErrorInfo, |
Craig Topper | 39012cc | 2014-03-09 18:03:14 +0000 | [diff] [blame] | 698 | bool MatchingInlineAsm) override; |
Chad Rosier | 9cb988f | 2012-08-09 22:04:55 +0000 | [diff] [blame] | 699 | |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 700 | void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands, |
| 701 | MCStreamer &Out, bool MatchingInlineAsm); |
| 702 | |
| 703 | bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo, |
| 704 | bool MatchingInlineAsm); |
| 705 | |
| 706 | bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 707 | OperandVector &Operands, MCStreamer &Out, |
| 708 | uint64_t &ErrorInfo, |
| 709 | bool MatchingInlineAsm); |
| 710 | |
| 711 | bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 712 | OperandVector &Operands, MCStreamer &Out, |
| 713 | uint64_t &ErrorInfo, |
| 714 | bool MatchingInlineAsm); |
| 715 | |
| 716 | unsigned getPointerSize() { |
| 717 | if (is16BitMode()) return 16; |
| 718 | if (is32BitMode()) return 32; |
| 719 | if (is64BitMode()) return 64; |
| 720 | llvm_unreachable("invalid mode"); |
| 721 | } |
| 722 | |
Craig Topper | fd38cbe | 2014-08-30 16:48:34 +0000 | [diff] [blame] | 723 | bool OmitRegisterFromClobberLists(unsigned RegNo) override; |
Nico Weber | 42f79db | 2014-07-17 20:24:55 +0000 | [diff] [blame] | 724 | |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 725 | /// doSrcDstMatch - Returns true if operands are matching in their |
| 726 | /// word size (%si and %di, %esi and %edi, etc.). Order depends on |
| 727 | /// the parsing mode (Intel vs. AT&T). |
| 728 | bool doSrcDstMatch(X86Operand &Op1, X86Operand &Op2); |
| 729 | |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 730 | /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z}) |
| 731 | /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required. |
| 732 | /// \return \c true if no parsing errors occurred, \c false otherwise. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 733 | bool HandleAVX512Operand(OperandVector &Operands, |
| 734 | const MCParsedAsmOperand &Op); |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 735 | |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 736 | bool is64BitMode() const { |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 737 | // FIXME: Can tablegen auto-generate this? |
Evan Cheng | 91111d2 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 738 | return (STI.getFeatureBits() & X86::Mode64Bit) != 0; |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 739 | } |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 740 | bool is32BitMode() const { |
| 741 | // FIXME: Can tablegen auto-generate this? |
| 742 | return (STI.getFeatureBits() & X86::Mode32Bit) != 0; |
| 743 | } |
| 744 | bool is16BitMode() const { |
| 745 | // FIXME: Can tablegen auto-generate this? |
| 746 | return (STI.getFeatureBits() & X86::Mode16Bit) != 0; |
| 747 | } |
| 748 | void SwitchMode(uint64_t mode) { |
| 749 | uint64_t oldMode = STI.getFeatureBits() & |
| 750 | (X86::Mode64Bit | X86::Mode32Bit | X86::Mode16Bit); |
| 751 | unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(oldMode | mode)); |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 752 | setAvailableFeatures(FB); |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 753 | assert(mode == (STI.getFeatureBits() & |
| 754 | (X86::Mode64Bit | X86::Mode32Bit | X86::Mode16Bit))); |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 755 | } |
Evan Cheng | 4d1ca96 | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 756 | |
Reid Kleckner | 5b37c18 | 2014-08-01 20:21:24 +0000 | [diff] [blame] | 757 | unsigned getPointerWidth() { |
| 758 | if (is16BitMode()) return 16; |
| 759 | if (is32BitMode()) return 32; |
| 760 | if (is64BitMode()) return 64; |
| 761 | llvm_unreachable("invalid mode"); |
| 762 | } |
| 763 | |
Chad Rosier | c2f055d | 2013-04-18 16:13:18 +0000 | [diff] [blame] | 764 | bool isParsingIntelSyntax() { |
| 765 | return getParser().getAssemblerDialect(); |
| 766 | } |
| 767 | |
Daniel Dunbar | eefe861 | 2010-07-19 05:44:09 +0000 | [diff] [blame] | 768 | /// @name Auto-generated Matcher Functions |
| 769 | /// { |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 770 | |
Chris Lattner | 3e4582a | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 771 | #define GET_ASSEMBLER_HEADER |
| 772 | #include "X86GenAsmMatcher.inc" |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 773 | |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 774 | /// } |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 775 | |
| 776 | public: |
Joey Gouly | 0e76fa7 | 2013-09-12 10:28:05 +0000 | [diff] [blame] | 777 | X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &parser, |
Evgeniy Stepanov | f4a3699 | 2014-04-24 13:29:34 +0000 | [diff] [blame] | 778 | const MCInstrInfo &mii, |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 779 | const MCTargetOptions &Options) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 780 | : MCTargetAsmParser(), STI(sti), Parser(parser), MII(mii), |
| 781 | InstInfo(nullptr) { |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 782 | |
Daniel Dunbar | eefe861 | 2010-07-19 05:44:09 +0000 | [diff] [blame] | 783 | // Initialize the set of available features. |
Evan Cheng | 91111d2 | 2011-07-09 05:47:46 +0000 | [diff] [blame] | 784 | setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits())); |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 785 | Instrumentation.reset( |
| 786 | CreateX86AsmInstrumentation(Options, Parser.getContext(), STI)); |
Daniel Dunbar | eefe861 | 2010-07-19 05:44:09 +0000 | [diff] [blame] | 787 | } |
Evgeniy Stepanov | 0a951b7 | 2014-04-23 11:16:03 +0000 | [diff] [blame] | 788 | |
Craig Topper | 39012cc | 2014-03-09 18:03:14 +0000 | [diff] [blame] | 789 | bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override; |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 790 | |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 791 | void SetFrameRegister(unsigned RegNo) override; |
| 792 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 793 | bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name, |
| 794 | SMLoc NameLoc, OperandVector &Operands) override; |
Kevin Enderby | ce4bec8 | 2009-09-10 20:51:44 +0000 | [diff] [blame] | 795 | |
Craig Topper | 39012cc | 2014-03-09 18:03:14 +0000 | [diff] [blame] | 796 | bool ParseDirective(AsmToken DirectiveID) override; |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 797 | }; |
Chris Lattner | 4eb9df0 | 2009-07-29 06:33:53 +0000 | [diff] [blame] | 798 | } // end anonymous namespace |
| 799 | |
Sean Callanan | 86c1181 | 2010-01-23 00:40:33 +0000 | [diff] [blame] | 800 | /// @name Auto-generated Match Functions |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 801 | /// { |
Sean Callanan | 86c1181 | 2010-01-23 00:40:33 +0000 | [diff] [blame] | 802 | |
Chris Lattner | 60db0a6 | 2010-02-09 00:34:28 +0000 | [diff] [blame] | 803 | static unsigned MatchRegisterName(StringRef Name); |
Sean Callanan | 86c1181 | 2010-01-23 00:40:33 +0000 | [diff] [blame] | 804 | |
| 805 | /// } |
Chris Lattner | 4eb9df0 | 2009-07-29 06:33:53 +0000 | [diff] [blame] | 806 | |
Kevin Enderby | bc570f2 | 2014-01-23 22:34:42 +0000 | [diff] [blame] | 807 | static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg, |
| 808 | StringRef &ErrMsg) { |
| 809 | // If we have both a base register and an index register make sure they are |
| 810 | // both 64-bit or 32-bit registers. |
| 811 | // To support VSIB, IndexReg can be 128-bit or 256-bit registers. |
| 812 | if (BaseReg != 0 && IndexReg != 0) { |
| 813 | if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) && |
| 814 | (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) || |
| 815 | X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) && |
| 816 | IndexReg != X86::RIZ) { |
| 817 | ErrMsg = "base register is 64-bit, but index register is not"; |
| 818 | return true; |
| 819 | } |
| 820 | if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) && |
| 821 | (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) || |
| 822 | X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) && |
| 823 | IndexReg != X86::EIZ){ |
| 824 | ErrMsg = "base register is 32-bit, but index register is not"; |
| 825 | return true; |
| 826 | } |
| 827 | if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) { |
| 828 | if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) || |
| 829 | X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) { |
| 830 | ErrMsg = "base register is 16-bit, but index register is not"; |
| 831 | return true; |
| 832 | } |
| 833 | if (((BaseReg == X86::BX || BaseReg == X86::BP) && |
| 834 | IndexReg != X86::SI && IndexReg != X86::DI) || |
| 835 | ((BaseReg == X86::SI || BaseReg == X86::DI) && |
| 836 | IndexReg != X86::BX && IndexReg != X86::BP)) { |
| 837 | ErrMsg = "invalid 16-bit base/index register combination"; |
| 838 | return true; |
| 839 | } |
| 840 | } |
| 841 | } |
| 842 | return false; |
| 843 | } |
| 844 | |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 845 | bool X86AsmParser::doSrcDstMatch(X86Operand &Op1, X86Operand &Op2) |
| 846 | { |
| 847 | // Return true and let a normal complaint about bogus operands happen. |
| 848 | if (!Op1.isMem() || !Op2.isMem()) |
| 849 | return true; |
| 850 | |
| 851 | // Actually these might be the other way round if Intel syntax is |
| 852 | // being used. It doesn't matter. |
| 853 | unsigned diReg = Op1.Mem.BaseReg; |
| 854 | unsigned siReg = Op2.Mem.BaseReg; |
| 855 | |
| 856 | if (X86MCRegisterClasses[X86::GR16RegClassID].contains(siReg)) |
| 857 | return X86MCRegisterClasses[X86::GR16RegClassID].contains(diReg); |
| 858 | if (X86MCRegisterClasses[X86::GR32RegClassID].contains(siReg)) |
| 859 | return X86MCRegisterClasses[X86::GR32RegClassID].contains(diReg); |
| 860 | if (X86MCRegisterClasses[X86::GR64RegClassID].contains(siReg)) |
| 861 | return X86MCRegisterClasses[X86::GR64RegClassID].contains(diReg); |
| 862 | // Again, return true and let another error happen. |
| 863 | return true; |
| 864 | } |
| 865 | |
Devang Patel | 4a6e778 | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 866 | bool X86AsmParser::ParseRegister(unsigned &RegNo, |
| 867 | SMLoc &StartLoc, SMLoc &EndLoc) { |
Chris Lattner | cc2ad08 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 868 | RegNo = 0; |
Benjamin Kramer | e3d658b | 2012-09-07 14:51:35 +0000 | [diff] [blame] | 869 | const AsmToken &PercentTok = Parser.getTok(); |
| 870 | StartLoc = PercentTok.getLoc(); |
| 871 | |
| 872 | // If we encounter a %, ignore it. This code handles registers with and |
| 873 | // without the prefix, unprefixed registers can occur in cfi directives. |
| 874 | if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent)) |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 875 | Parser.Lex(); // Eat percent token. |
Kevin Enderby | 7d91218 | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 876 | |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 877 | const AsmToken &Tok = Parser.getTok(); |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 878 | EndLoc = Tok.getEndLoc(); |
| 879 | |
Devang Patel | ce6a2ca | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 880 | if (Tok.isNot(AsmToken::Identifier)) { |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 881 | if (isParsingIntelSyntax()) return true; |
Benjamin Kramer | 1930b00 | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 882 | return Error(StartLoc, "invalid register name", |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 883 | SMRange(StartLoc, EndLoc)); |
Devang Patel | ce6a2ca | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 884 | } |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 885 | |
Kevin Enderby | 7d91218 | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 886 | RegNo = MatchRegisterName(Tok.getString()); |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 887 | |
Chris Lattner | 1261b81 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 888 | // If the match failed, try the register name as lowercase. |
| 889 | if (RegNo == 0) |
Benjamin Kramer | 20baffb | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 890 | RegNo = MatchRegisterName(Tok.getString().lower()); |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 891 | |
Evan Cheng | eda1d4f | 2011-07-27 23:22:03 +0000 | [diff] [blame] | 892 | if (!is64BitMode()) { |
Eric Christopher | c0a5aae | 2013-12-20 02:04:49 +0000 | [diff] [blame] | 893 | // FIXME: This should be done using Requires<Not64BitMode> and |
Evan Cheng | eda1d4f | 2011-07-27 23:22:03 +0000 | [diff] [blame] | 894 | // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also |
| 895 | // checked. |
| 896 | // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a |
| 897 | // REX prefix. |
| 898 | if (RegNo == X86::RIZ || |
| 899 | X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) || |
| 900 | X86II::isX86_64NonExtLowByteReg(RegNo) || |
| 901 | X86II::isX86_64ExtendedReg(RegNo)) |
Benjamin Kramer | 1930b00 | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 902 | return Error(StartLoc, "register %" |
| 903 | + Tok.getString() + " is only available in 64-bit mode", |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 904 | SMRange(StartLoc, EndLoc)); |
Evan Cheng | eda1d4f | 2011-07-27 23:22:03 +0000 | [diff] [blame] | 905 | } |
Bruno Cardoso Lopes | 306a1f9 | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 906 | |
Chris Lattner | 1261b81 | 2010-09-22 04:11:10 +0000 | [diff] [blame] | 907 | // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens. |
| 908 | if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) { |
Chris Lattner | d00faaa | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 909 | RegNo = X86::ST0; |
Chris Lattner | d00faaa | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 910 | Parser.Lex(); // Eat 'st' |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 911 | |
Chris Lattner | d00faaa | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 912 | // Check to see if we have '(4)' after %st. |
| 913 | if (getLexer().isNot(AsmToken::LParen)) |
| 914 | return false; |
| 915 | // Lex the paren. |
| 916 | getParser().Lex(); |
| 917 | |
| 918 | const AsmToken &IntTok = Parser.getTok(); |
| 919 | if (IntTok.isNot(AsmToken::Integer)) |
| 920 | return Error(IntTok.getLoc(), "expected stack index"); |
| 921 | switch (IntTok.getIntVal()) { |
| 922 | case 0: RegNo = X86::ST0; break; |
| 923 | case 1: RegNo = X86::ST1; break; |
| 924 | case 2: RegNo = X86::ST2; break; |
| 925 | case 3: RegNo = X86::ST3; break; |
| 926 | case 4: RegNo = X86::ST4; break; |
| 927 | case 5: RegNo = X86::ST5; break; |
| 928 | case 6: RegNo = X86::ST6; break; |
| 929 | case 7: RegNo = X86::ST7; break; |
| 930 | default: return Error(IntTok.getLoc(), "invalid stack index"); |
| 931 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 932 | |
Chris Lattner | d00faaa | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 933 | if (getParser().Lex().isNot(AsmToken::RParen)) |
| 934 | return Error(Parser.getTok().getLoc(), "expected ')'"); |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 935 | |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 936 | EndLoc = Parser.getTok().getEndLoc(); |
Chris Lattner | d00faaa | 2010-02-09 00:49:22 +0000 | [diff] [blame] | 937 | Parser.Lex(); // Eat ')' |
| 938 | return false; |
| 939 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 940 | |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 941 | EndLoc = Parser.getTok().getEndLoc(); |
| 942 | |
Chris Lattner | 8048662 | 2010-06-24 07:29:18 +0000 | [diff] [blame] | 943 | // If this is "db[0-7]", match it as an alias |
| 944 | // for dr[0-7]. |
| 945 | if (RegNo == 0 && Tok.getString().size() == 3 && |
| 946 | Tok.getString().startswith("db")) { |
| 947 | switch (Tok.getString()[2]) { |
| 948 | case '0': RegNo = X86::DR0; break; |
| 949 | case '1': RegNo = X86::DR1; break; |
| 950 | case '2': RegNo = X86::DR2; break; |
| 951 | case '3': RegNo = X86::DR3; break; |
| 952 | case '4': RegNo = X86::DR4; break; |
| 953 | case '5': RegNo = X86::DR5; break; |
| 954 | case '6': RegNo = X86::DR6; break; |
| 955 | case '7': RegNo = X86::DR7; break; |
| 956 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 957 | |
Chris Lattner | 8048662 | 2010-06-24 07:29:18 +0000 | [diff] [blame] | 958 | if (RegNo != 0) { |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 959 | EndLoc = Parser.getTok().getEndLoc(); |
Chris Lattner | 8048662 | 2010-06-24 07:29:18 +0000 | [diff] [blame] | 960 | Parser.Lex(); // Eat it. |
| 961 | return false; |
| 962 | } |
| 963 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 964 | |
Devang Patel | ce6a2ca | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 965 | if (RegNo == 0) { |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 966 | if (isParsingIntelSyntax()) return true; |
Benjamin Kramer | 1930b00 | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 967 | return Error(StartLoc, "invalid register name", |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 968 | SMRange(StartLoc, EndLoc)); |
Devang Patel | ce6a2ca | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 969 | } |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 970 | |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 971 | Parser.Lex(); // Eat identifier token. |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 972 | return false; |
Daniel Dunbar | 7147577 | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 973 | } |
| 974 | |
Yuri Gorshenin | 3939dec | 2014-09-10 09:45:49 +0000 | [diff] [blame] | 975 | void X86AsmParser::SetFrameRegister(unsigned RegNo) { |
| 976 | Instrumentation->SetFrameRegister(RegNo); |
| 977 | } |
| 978 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 979 | std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) { |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 980 | unsigned basereg = |
| 981 | is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI); |
| 982 | const MCExpr *Disp = MCConstantExpr::Create(0, getContext()); |
| 983 | return X86Operand::CreateMem(/*SegReg=*/0, Disp, /*BaseReg=*/basereg, |
| 984 | /*IndexReg=*/0, /*Scale=*/1, Loc, Loc, 0); |
| 985 | } |
| 986 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 987 | std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) { |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 988 | unsigned basereg = |
| 989 | is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI); |
| 990 | const MCExpr *Disp = MCConstantExpr::Create(0, getContext()); |
| 991 | return X86Operand::CreateMem(/*SegReg=*/0, Disp, /*BaseReg=*/basereg, |
| 992 | /*IndexReg=*/0, /*Scale=*/1, Loc, Loc, 0); |
| 993 | } |
| 994 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 995 | std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() { |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 996 | if (isParsingIntelSyntax()) |
Devang Patel | 46831de | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 997 | return ParseIntelOperand(); |
| 998 | return ParseATTOperand(); |
| 999 | } |
| 1000 | |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1001 | /// getIntelMemOperandSize - Return intel memory operand size. |
| 1002 | static unsigned getIntelMemOperandSize(StringRef OpStr) { |
Chad Rosier | b6b8e96 | 2012-09-11 21:10:25 +0000 | [diff] [blame] | 1003 | unsigned Size = StringSwitch<unsigned>(OpStr) |
Chad Rosier | ab53b4f | 2012-09-12 18:24:26 +0000 | [diff] [blame] | 1004 | .Cases("BYTE", "byte", 8) |
| 1005 | .Cases("WORD", "word", 16) |
| 1006 | .Cases("DWORD", "dword", 32) |
| 1007 | .Cases("QWORD", "qword", 64) |
| 1008 | .Cases("XWORD", "xword", 80) |
| 1009 | .Cases("XMMWORD", "xmmword", 128) |
| 1010 | .Cases("YMMWORD", "ymmword", 256) |
Craig Topper | 9ac290a | 2014-01-17 07:37:39 +0000 | [diff] [blame] | 1011 | .Cases("ZMMWORD", "zmmword", 512) |
Craig Topper | 2d4b3c9 | 2014-01-17 07:44:10 +0000 | [diff] [blame] | 1012 | .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter |
Chad Rosier | b6b8e96 | 2012-09-11 21:10:25 +0000 | [diff] [blame] | 1013 | .Default(0); |
| 1014 | return Size; |
Devang Patel | 46831de | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 1015 | } |
| 1016 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1017 | std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm( |
| 1018 | unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg, |
| 1019 | unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier, |
| 1020 | InlineAsmIdentifierInfo &Info) { |
Reid Kleckner | 5b37c18 | 2014-08-01 20:21:24 +0000 | [diff] [blame] | 1021 | // If we found a decl other than a VarDecl, then assume it is a FuncDecl or |
| 1022 | // some other label reference. |
| 1023 | if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) { |
| 1024 | // Insert an explicit size if the user didn't have one. |
| 1025 | if (!Size) { |
| 1026 | Size = getPointerWidth(); |
| 1027 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start, |
| 1028 | /*Len=*/0, Size)); |
| 1029 | } |
| 1030 | |
| 1031 | // Create an absolute memory reference in order to match against |
| 1032 | // instructions taking a PC relative operand. |
| 1033 | return X86Operand::CreateMem(Disp, Start, End, Size, Identifier, |
| 1034 | Info.OpDecl); |
Reid Kleckner | d84e70e | 2014-03-04 00:33:17 +0000 | [diff] [blame] | 1035 | } |
| 1036 | |
| 1037 | // We either have a direct symbol reference, or an offset from a symbol. The |
| 1038 | // parser always puts the symbol on the LHS, so look there for size |
| 1039 | // calculation purposes. |
| 1040 | const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp); |
| 1041 | bool IsSymRef = |
| 1042 | isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp); |
| 1043 | if (IsSymRef) { |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1044 | if (!Size) { |
| 1045 | Size = Info.Type * 8; // Size is in terms of bits in this context. |
| 1046 | if (Size) |
| 1047 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start, |
| 1048 | /*Len=*/0, Size)); |
| 1049 | } |
Chad Rosier | 7ca135b | 2013-03-19 21:11:56 +0000 | [diff] [blame] | 1050 | } |
| 1051 | |
Chad Rosier | 7ca135b | 2013-03-19 21:11:56 +0000 | [diff] [blame] | 1052 | // When parsing inline assembly we set the base register to a non-zero value |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1053 | // if we don't know the actual value at this time. This is necessary to |
Chad Rosier | 7ca135b | 2013-03-19 21:11:56 +0000 | [diff] [blame] | 1054 | // get the matching correct in some cases. |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1055 | BaseReg = BaseReg ? BaseReg : 1; |
| 1056 | return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, Start, |
Chad Rosier | 732b837 | 2013-04-22 22:04:25 +0000 | [diff] [blame] | 1057 | End, Size, Identifier, Info.OpDecl); |
Chad Rosier | 7ca135b | 2013-03-19 21:11:56 +0000 | [diff] [blame] | 1058 | } |
| 1059 | |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1060 | static void |
| 1061 | RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> *AsmRewrites, |
| 1062 | StringRef SymName, int64_t ImmDisp, |
| 1063 | int64_t FinalImmDisp, SMLoc &BracLoc, |
| 1064 | SMLoc &StartInBrac, SMLoc &End) { |
| 1065 | // Remove the '[' and ']' from the IR string. |
| 1066 | AsmRewrites->push_back(AsmRewrite(AOK_Skip, BracLoc, 1)); |
| 1067 | AsmRewrites->push_back(AsmRewrite(AOK_Skip, End, 1)); |
| 1068 | |
| 1069 | // If ImmDisp is non-zero, then we parsed a displacement before the |
| 1070 | // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp]) |
| 1071 | // If ImmDisp doesn't match the displacement computed by the state machine |
| 1072 | // then we have an additional displacement in the bracketed expression. |
| 1073 | if (ImmDisp != FinalImmDisp) { |
| 1074 | if (ImmDisp) { |
| 1075 | // We have an immediate displacement before the bracketed expression. |
| 1076 | // Adjust this to match the final immediate displacement. |
| 1077 | bool Found = false; |
| 1078 | for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(), |
| 1079 | E = AsmRewrites->end(); I != E; ++I) { |
| 1080 | if ((*I).Loc.getPointer() > BracLoc.getPointer()) |
| 1081 | continue; |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1082 | if ((*I).Kind == AOK_ImmPrefix || (*I).Kind == AOK_Imm) { |
| 1083 | assert (!Found && "ImmDisp already rewritten."); |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1084 | (*I).Kind = AOK_Imm; |
| 1085 | (*I).Len = BracLoc.getPointer() - (*I).Loc.getPointer(); |
| 1086 | (*I).Val = FinalImmDisp; |
| 1087 | Found = true; |
| 1088 | break; |
| 1089 | } |
| 1090 | } |
| 1091 | assert (Found && "Unable to rewrite ImmDisp."); |
Duncan Sands | 0480b9b | 2013-05-13 07:50:47 +0000 | [diff] [blame] | 1092 | (void)Found; |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1093 | } else { |
| 1094 | // We have a symbolic and an immediate displacement, but no displacement |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1095 | // before the bracketed expression. Put the immediate displacement |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1096 | // before the bracketed expression. |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1097 | AsmRewrites->push_back(AsmRewrite(AOK_Imm, BracLoc, 0, FinalImmDisp)); |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1098 | } |
| 1099 | } |
| 1100 | // Remove all the ImmPrefix rewrites within the brackets. |
| 1101 | for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(), |
| 1102 | E = AsmRewrites->end(); I != E; ++I) { |
| 1103 | if ((*I).Loc.getPointer() < StartInBrac.getPointer()) |
| 1104 | continue; |
| 1105 | if ((*I).Kind == AOK_ImmPrefix) |
| 1106 | (*I).Kind = AOK_Delete; |
| 1107 | } |
| 1108 | const char *SymLocPtr = SymName.data(); |
| 1109 | // Skip everything before the symbol. |
| 1110 | if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) { |
| 1111 | assert(Len > 0 && "Expected a non-negative length."); |
| 1112 | AsmRewrites->push_back(AsmRewrite(AOK_Skip, StartInBrac, Len)); |
| 1113 | } |
| 1114 | // Skip everything after the symbol. |
| 1115 | if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) { |
| 1116 | SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size()); |
| 1117 | assert(Len > 0 && "Expected a non-negative length."); |
| 1118 | AsmRewrites->push_back(AsmRewrite(AOK_Skip, Loc, Len)); |
| 1119 | } |
| 1120 | } |
| 1121 | |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1122 | bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) { |
Chad Rosier | 6844ea0 | 2012-10-24 22:13:37 +0000 | [diff] [blame] | 1123 | const AsmToken &Tok = Parser.getTok(); |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 1124 | |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1125 | bool Done = false; |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1126 | while (!Done) { |
| 1127 | bool UpdateLocLex = true; |
| 1128 | |
| 1129 | // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an |
| 1130 | // identifier. Don't try an parse it as a register. |
| 1131 | if (Tok.getString().startswith(".")) |
| 1132 | break; |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1133 | |
| 1134 | // If we're parsing an immediate expression, we don't expect a '['. |
| 1135 | if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac) |
| 1136 | break; |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1137 | |
David Majnemer | 6a5b812 | 2014-06-19 01:25:43 +0000 | [diff] [blame] | 1138 | AsmToken::TokenKind TK = getLexer().getKind(); |
| 1139 | switch (TK) { |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1140 | default: { |
| 1141 | if (SM.isValidEndState()) { |
| 1142 | Done = true; |
| 1143 | break; |
| 1144 | } |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1145 | return Error(Tok.getLoc(), "unknown token in expression"); |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1146 | } |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1147 | case AsmToken::EndOfStatement: { |
| 1148 | Done = true; |
| 1149 | break; |
| 1150 | } |
David Majnemer | 6a5b812 | 2014-06-19 01:25:43 +0000 | [diff] [blame] | 1151 | case AsmToken::String: |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1152 | case AsmToken::Identifier: { |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1153 | // This could be a register or a symbolic displacement. |
| 1154 | unsigned TmpReg; |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1155 | const MCExpr *Val; |
Chad Rosier | 152749c | 2013-04-12 18:54:20 +0000 | [diff] [blame] | 1156 | SMLoc IdentLoc = Tok.getLoc(); |
| 1157 | StringRef Identifier = Tok.getString(); |
David Majnemer | 6a5b812 | 2014-06-19 01:25:43 +0000 | [diff] [blame] | 1158 | if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) { |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1159 | SM.onRegister(TmpReg); |
| 1160 | UpdateLocLex = false; |
| 1161 | break; |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1162 | } else { |
| 1163 | if (!isParsingInlineAsm()) { |
| 1164 | if (getParser().parsePrimaryExpr(Val, End)) |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1165 | return Error(Tok.getLoc(), "Unexpected identifier!"); |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1166 | } else { |
Reid Kleckner | 94a1c4d | 2014-03-06 19:19:12 +0000 | [diff] [blame] | 1167 | // This is a dot operator, not an adjacent identifier. |
| 1168 | if (Identifier.find('.') != StringRef::npos) { |
| 1169 | return false; |
| 1170 | } else { |
| 1171 | InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo(); |
| 1172 | if (ParseIntelIdentifier(Val, Identifier, Info, |
| 1173 | /*Unevaluated=*/false, End)) |
| 1174 | return true; |
| 1175 | } |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1176 | } |
| 1177 | SM.onIdentifierExpr(Val, Identifier); |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1178 | UpdateLocLex = false; |
| 1179 | break; |
| 1180 | } |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1181 | return Error(Tok.getLoc(), "Unexpected identifier!"); |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1182 | } |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1183 | case AsmToken::Integer: { |
Kevin Enderby | 9d11702 | 2014-01-23 21:52:41 +0000 | [diff] [blame] | 1184 | StringRef ErrMsg; |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1185 | if (isParsingInlineAsm() && SM.getAddImmPrefix()) |
Chad Rosier | 4a7005e | 2013-04-05 16:28:55 +0000 | [diff] [blame] | 1186 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix, |
| 1187 | Tok.getLoc())); |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1188 | // Look for 'b' or 'f' following an Integer as a directional label |
| 1189 | SMLoc Loc = getTok().getLoc(); |
| 1190 | int64_t IntVal = getTok().getIntVal(); |
| 1191 | End = consumeToken(); |
| 1192 | UpdateLocLex = false; |
| 1193 | if (getLexer().getKind() == AsmToken::Identifier) { |
| 1194 | StringRef IDVal = getTok().getString(); |
| 1195 | if (IDVal == "f" || IDVal == "b") { |
| 1196 | MCSymbol *Sym = |
Rafael Espindola | 4269b9e | 2014-03-13 18:09:26 +0000 | [diff] [blame] | 1197 | getContext().GetDirectionalLocalSymbol(IntVal, IDVal == "b"); |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1198 | MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None; |
| 1199 | const MCExpr *Val = |
| 1200 | MCSymbolRefExpr::Create(Sym, Variant, getContext()); |
| 1201 | if (IDVal == "b" && Sym->isUndefined()) |
| 1202 | return Error(Loc, "invalid reference to undefined symbol"); |
| 1203 | StringRef Identifier = Sym->getName(); |
| 1204 | SM.onIdentifierExpr(Val, Identifier); |
| 1205 | End = consumeToken(); |
| 1206 | } else { |
Kevin Enderby | 9d11702 | 2014-01-23 21:52:41 +0000 | [diff] [blame] | 1207 | if (SM.onInteger(IntVal, ErrMsg)) |
| 1208 | return Error(Loc, ErrMsg); |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1209 | } |
| 1210 | } else { |
Kevin Enderby | 9d11702 | 2014-01-23 21:52:41 +0000 | [diff] [blame] | 1211 | if (SM.onInteger(IntVal, ErrMsg)) |
| 1212 | return Error(Loc, ErrMsg); |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1213 | } |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1214 | break; |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1215 | } |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1216 | case AsmToken::Plus: SM.onPlus(); break; |
| 1217 | case AsmToken::Minus: SM.onMinus(); break; |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 1218 | case AsmToken::Tilde: SM.onNot(); break; |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1219 | case AsmToken::Star: SM.onStar(); break; |
Chad Rosier | 4a7005e | 2013-04-05 16:28:55 +0000 | [diff] [blame] | 1220 | case AsmToken::Slash: SM.onDivide(); break; |
Kevin Enderby | 2e13b1c | 2014-01-15 19:05:24 +0000 | [diff] [blame] | 1221 | case AsmToken::Pipe: SM.onOr(); break; |
| 1222 | case AsmToken::Amp: SM.onAnd(); break; |
Kevin Enderby | d6b1071 | 2014-02-06 01:21:15 +0000 | [diff] [blame] | 1223 | case AsmToken::LessLess: |
| 1224 | SM.onLShift(); break; |
| 1225 | case AsmToken::GreaterGreater: |
| 1226 | SM.onRShift(); break; |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1227 | case AsmToken::LBrac: SM.onLBrac(); break; |
| 1228 | case AsmToken::RBrac: SM.onRBrac(); break; |
Chad Rosier | 4a7005e | 2013-04-05 16:28:55 +0000 | [diff] [blame] | 1229 | case AsmToken::LParen: SM.onLParen(); break; |
| 1230 | case AsmToken::RParen: SM.onRParen(); break; |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1231 | } |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 1232 | if (SM.hadError()) |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1233 | return Error(Tok.getLoc(), "unknown token in expression"); |
Chad Rosier | 3124627 | 2013-04-17 21:01:45 +0000 | [diff] [blame] | 1234 | |
Alp Toker | a5b88a5 | 2013-12-02 16:06:06 +0000 | [diff] [blame] | 1235 | if (!Done && UpdateLocLex) |
| 1236 | End = consumeToken(); |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1237 | } |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1238 | return false; |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 1239 | } |
| 1240 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1241 | std::unique_ptr<X86Operand> |
| 1242 | X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start, |
| 1243 | int64_t ImmDisp, unsigned Size) { |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 1244 | const AsmToken &Tok = Parser.getTok(); |
| 1245 | SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc(); |
| 1246 | if (getLexer().isNot(AsmToken::LBrac)) |
| 1247 | return ErrorOperand(BracLoc, "Expected '[' token!"); |
| 1248 | Parser.Lex(); // Eat '[' |
| 1249 | |
| 1250 | SMLoc StartInBrac = Tok.getLoc(); |
| 1251 | // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We |
| 1252 | // may have already parsed an immediate displacement before the bracketed |
| 1253 | // expression. |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1254 | IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1255 | if (ParseIntelExpression(SM, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1256 | return nullptr; |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1257 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1258 | const MCExpr *Disp = nullptr; |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1259 | if (const MCExpr *Sym = SM.getSym()) { |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1260 | // A symbolic displacement. |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1261 | Disp = Sym; |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1262 | if (isParsingInlineAsm()) |
| 1263 | RewriteIntelBracExpression(InstInfo->AsmRewrites, SM.getSymName(), |
Chad Rosier | 5362af9 | 2013-04-16 18:15:40 +0000 | [diff] [blame] | 1264 | ImmDisp, SM.getImm(), BracLoc, StartInBrac, |
Chad Rosier | d383db5 | 2013-04-12 20:20:54 +0000 | [diff] [blame] | 1265 | End); |
Reid Kleckner | d84e70e | 2014-03-04 00:33:17 +0000 | [diff] [blame] | 1266 | } |
| 1267 | |
| 1268 | if (SM.getImm() || !Disp) { |
| 1269 | const MCExpr *Imm = MCConstantExpr::Create(SM.getImm(), getContext()); |
| 1270 | if (Disp) |
| 1271 | Disp = MCBinaryExpr::CreateAdd(Disp, Imm, getContext()); |
| 1272 | else |
| 1273 | Disp = Imm; // An immediate displacement only. |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1274 | } |
Devang Patel | d0930ff | 2012-01-20 21:21:01 +0000 | [diff] [blame] | 1275 | |
Reid Kleckner | 94a1c4d | 2014-03-06 19:19:12 +0000 | [diff] [blame] | 1276 | // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC |
| 1277 | // will in fact do global lookup the field name inside all global typedefs, |
| 1278 | // but we don't emulate that. |
| 1279 | if (Tok.getString().find('.') != StringRef::npos) { |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1280 | const MCExpr *NewDisp; |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1281 | if (ParseIntelDotOperator(Disp, NewDisp)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1282 | return nullptr; |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1283 | |
Chad Rosier | 70f4759 | 2013-04-10 20:07:47 +0000 | [diff] [blame] | 1284 | End = Tok.getEndLoc(); |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1285 | Parser.Lex(); // Eat the field. |
| 1286 | Disp = NewDisp; |
| 1287 | } |
Chad Rosier | 5dcb466 | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1288 | |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1289 | int BaseReg = SM.getBaseReg(); |
| 1290 | int IndexReg = SM.getIndexReg(); |
Chad Rosier | 175d0ae | 2013-04-12 18:21:18 +0000 | [diff] [blame] | 1291 | int Scale = SM.getScale(); |
Chad Rosier | e8f9bfd | 2013-04-19 19:29:50 +0000 | [diff] [blame] | 1292 | if (!isParsingInlineAsm()) { |
| 1293 | // handle [-42] |
| 1294 | if (!BaseReg && !IndexReg) { |
| 1295 | if (!SegReg) |
| 1296 | return X86Operand::CreateMem(Disp, Start, End, Size); |
| 1297 | else |
| 1298 | return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, Start, End, Size); |
| 1299 | } |
Kevin Enderby | bc570f2 | 2014-01-23 22:34:42 +0000 | [diff] [blame] | 1300 | StringRef ErrMsg; |
| 1301 | if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) { |
| 1302 | Error(StartInBrac, ErrMsg); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1303 | return nullptr; |
Kevin Enderby | bc570f2 | 2014-01-23 22:34:42 +0000 | [diff] [blame] | 1304 | } |
Chad Rosier | e8f9bfd | 2013-04-19 19:29:50 +0000 | [diff] [blame] | 1305 | return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, Start, |
| 1306 | End, Size); |
Chad Rosier | 5c118fd | 2013-01-14 22:31:35 +0000 | [diff] [blame] | 1307 | } |
Chad Rosier | e8f9bfd | 2013-04-19 19:29:50 +0000 | [diff] [blame] | 1308 | |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1309 | InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo(); |
Chad Rosier | e8f9bfd | 2013-04-19 19:29:50 +0000 | [diff] [blame] | 1310 | return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start, |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1311 | End, Size, SM.getSymName(), Info); |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1312 | } |
| 1313 | |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 1314 | // Inline assembly may use variable names with namespace alias qualifiers. |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1315 | bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val, |
| 1316 | StringRef &Identifier, |
| 1317 | InlineAsmIdentifierInfo &Info, |
| 1318 | bool IsUnevaluatedOperand, SMLoc &End) { |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1319 | assert (isParsingInlineAsm() && "Expected to be parsing inline assembly."); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1320 | Val = nullptr; |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 1321 | |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1322 | StringRef LineBuf(Identifier.data()); |
Ehsan Akhgari | db0e706 | 2014-09-22 02:21:35 +0000 | [diff] [blame] | 1323 | void *Result = |
| 1324 | SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand); |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1325 | |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 1326 | const AsmToken &Tok = Parser.getTok(); |
Ehsan Akhgari | db0e706 | 2014-09-22 02:21:35 +0000 | [diff] [blame] | 1327 | SMLoc Loc = Tok.getLoc(); |
John McCall | f73981b | 2013-05-03 00:15:41 +0000 | [diff] [blame] | 1328 | |
| 1329 | // Advance the token stream until the end of the current token is |
| 1330 | // after the end of what the frontend claimed. |
| 1331 | const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size(); |
| 1332 | while (true) { |
| 1333 | End = Tok.getEndLoc(); |
| 1334 | getLexer().Lex(); |
| 1335 | |
| 1336 | assert(End.getPointer() <= EndPtr && "frontend claimed part of a token?"); |
| 1337 | if (End.getPointer() == EndPtr) break; |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 1338 | } |
Ehsan Akhgari | db0e706 | 2014-09-22 02:21:35 +0000 | [diff] [blame] | 1339 | Identifier = LineBuf; |
| 1340 | |
| 1341 | // If the identifier lookup was unsuccessful, assume that we are dealing with |
| 1342 | // a label. |
| 1343 | if (!Result) { |
Ehsan Akhgari | bb6bb07 | 2014-09-22 20:40:36 +0000 | [diff] [blame^] | 1344 | StringRef InternalName = |
| 1345 | SemaCallback->LookupInlineAsmLabel(Identifier, getSourceManager(), |
| 1346 | Loc, false); |
| 1347 | assert(InternalName.size() && "We should have an internal name here."); |
| 1348 | // Push a rewrite for replacing the identifier name with the internal name. |
| 1349 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Label, Loc, |
| 1350 | Identifier.size(), |
| 1351 | InternalName)); |
Ehsan Akhgari | db0e706 | 2014-09-22 02:21:35 +0000 | [diff] [blame] | 1352 | } |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1353 | |
| 1354 | // Create the symbol reference. |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 1355 | MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier); |
| 1356 | MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None; |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1357 | Val = MCSymbolRefExpr::Create(Sym, Variant, getParser().getContext()); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1358 | return false; |
Chad Rosier | 8a24466 | 2013-04-02 20:02:33 +0000 | [diff] [blame] | 1359 | } |
| 1360 | |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1361 | /// \brief Parse intel style segment override. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1362 | std::unique_ptr<X86Operand> |
| 1363 | X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, |
| 1364 | unsigned Size) { |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1365 | assert(SegReg != 0 && "Tried to parse a segment override without a segment!"); |
| 1366 | const AsmToken &Tok = Parser.getTok(); // Eat colon. |
| 1367 | if (Tok.isNot(AsmToken::Colon)) |
| 1368 | return ErrorOperand(Tok.getLoc(), "Expected ':' token!"); |
| 1369 | Parser.Lex(); // Eat ':' |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1370 | |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1371 | int64_t ImmDisp = 0; |
Chad Rosier | 1530ba5 | 2013-03-27 21:49:56 +0000 | [diff] [blame] | 1372 | if (getLexer().is(AsmToken::Integer)) { |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1373 | ImmDisp = Tok.getIntVal(); |
| 1374 | AsmToken ImmDispToken = Parser.Lex(); // Eat the integer. |
| 1375 | |
Chad Rosier | 1530ba5 | 2013-03-27 21:49:56 +0000 | [diff] [blame] | 1376 | if (isParsingInlineAsm()) |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1377 | InstInfo->AsmRewrites->push_back( |
| 1378 | AsmRewrite(AOK_ImmPrefix, ImmDispToken.getLoc())); |
| 1379 | |
| 1380 | if (getLexer().isNot(AsmToken::LBrac)) { |
| 1381 | // An immediate following a 'segment register', 'colon' token sequence can |
| 1382 | // be followed by a bracketed expression. If it isn't we know we have our |
| 1383 | // final segment override. |
| 1384 | const MCExpr *Disp = MCConstantExpr::Create(ImmDisp, getContext()); |
| 1385 | return X86Operand::CreateMem(SegReg, Disp, /*BaseReg=*/0, /*IndexReg=*/0, |
| 1386 | /*Scale=*/1, Start, ImmDispToken.getEndLoc(), |
| 1387 | Size); |
| 1388 | } |
Chad Rosier | 1530ba5 | 2013-03-27 21:49:56 +0000 | [diff] [blame] | 1389 | } |
| 1390 | |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1391 | if (getLexer().is(AsmToken::LBrac)) |
Chad Rosier | fce4fab | 2013-04-08 17:43:47 +0000 | [diff] [blame] | 1392 | return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size); |
Devang Patel | 880bc16 | 2012-01-23 18:31:58 +0000 | [diff] [blame] | 1393 | |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1394 | const MCExpr *Val; |
| 1395 | SMLoc End; |
| 1396 | if (!isParsingInlineAsm()) { |
| 1397 | if (getParser().parsePrimaryExpr(Val, End)) |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1398 | return ErrorOperand(Tok.getLoc(), "unknown token in expression"); |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1399 | |
| 1400 | return X86Operand::CreateMem(Val, Start, End, Size); |
Devang Patel | 880bc16 | 2012-01-23 18:31:58 +0000 | [diff] [blame] | 1401 | } |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1402 | |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1403 | InlineAsmIdentifierInfo Info; |
| 1404 | StringRef Identifier = Tok.getString(); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1405 | if (ParseIntelIdentifier(Val, Identifier, Info, |
| 1406 | /*Unevaluated=*/false, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1407 | return nullptr; |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1408 | return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0, |
| 1409 | /*Scale=*/1, Start, End, Size, Identifier, Info); |
| 1410 | } |
| 1411 | |
| 1412 | /// ParseIntelMemOperand - Parse intel style memory operand. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1413 | std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp, |
| 1414 | SMLoc Start, |
| 1415 | unsigned Size) { |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1416 | const AsmToken &Tok = Parser.getTok(); |
| 1417 | SMLoc End; |
| 1418 | |
| 1419 | // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ]. |
| 1420 | if (getLexer().is(AsmToken::LBrac)) |
| 1421 | return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size); |
Reid Kleckner | 4e3bd51 | 2014-03-04 17:57:01 +0000 | [diff] [blame] | 1422 | assert(ImmDisp == 0); |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1423 | |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1424 | const MCExpr *Val; |
| 1425 | if (!isParsingInlineAsm()) { |
| 1426 | if (getParser().parsePrimaryExpr(Val, End)) |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1427 | return ErrorOperand(Tok.getLoc(), "unknown token in expression"); |
Chad Rosier | 95ce889 | 2013-04-19 18:39:50 +0000 | [diff] [blame] | 1428 | |
| 1429 | return X86Operand::CreateMem(Val, Start, End, Size); |
| 1430 | } |
| 1431 | |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1432 | InlineAsmIdentifierInfo Info; |
Chad Rosier | ce03189 | 2013-04-11 23:24:15 +0000 | [diff] [blame] | 1433 | StringRef Identifier = Tok.getString(); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1434 | if (ParseIntelIdentifier(Val, Identifier, Info, |
| 1435 | /*Unevaluated=*/false, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1436 | return nullptr; |
Reid Kleckner | 4e3bd51 | 2014-03-04 17:57:01 +0000 | [diff] [blame] | 1437 | |
| 1438 | if (!getLexer().is(AsmToken::LBrac)) |
| 1439 | return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0, |
| 1440 | /*Scale=*/1, Start, End, Size, Identifier, Info); |
| 1441 | |
| 1442 | Parser.Lex(); // Eat '[' |
| 1443 | |
| 1444 | // Parse Identifier [ ImmDisp ] |
| 1445 | IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true, |
| 1446 | /*AddImmPrefix=*/false); |
| 1447 | if (ParseIntelExpression(SM, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1448 | return nullptr; |
Reid Kleckner | 4e3bd51 | 2014-03-04 17:57:01 +0000 | [diff] [blame] | 1449 | |
| 1450 | if (SM.getSym()) { |
| 1451 | Error(Start, "cannot use more than one symbol in memory operand"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1452 | return nullptr; |
Reid Kleckner | 4e3bd51 | 2014-03-04 17:57:01 +0000 | [diff] [blame] | 1453 | } |
| 1454 | if (SM.getBaseReg()) { |
| 1455 | Error(Start, "cannot use base register with variable reference"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1456 | return nullptr; |
Reid Kleckner | 4e3bd51 | 2014-03-04 17:57:01 +0000 | [diff] [blame] | 1457 | } |
| 1458 | if (SM.getIndexReg()) { |
| 1459 | Error(Start, "cannot use index register with variable reference"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1460 | return nullptr; |
Reid Kleckner | 4e3bd51 | 2014-03-04 17:57:01 +0000 | [diff] [blame] | 1461 | } |
| 1462 | |
| 1463 | const MCExpr *Disp = MCConstantExpr::Create(SM.getImm(), getContext()); |
| 1464 | // BaseReg is non-zero to avoid assertions. In the context of inline asm, |
| 1465 | // we're pointing to a local variable in memory, so the base register is |
| 1466 | // really the frame or stack pointer. |
| 1467 | return X86Operand::CreateMem(/*SegReg=*/0, Disp, /*BaseReg=*/1, /*IndexReg=*/0, |
| 1468 | /*Scale=*/1, Start, End, Size, Identifier, |
| 1469 | Info.OpDecl); |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1470 | } |
| 1471 | |
Chad Rosier | 5dcb466 | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1472 | /// Parse the '.' operator. |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1473 | bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp, |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1474 | const MCExpr *&NewDisp) { |
Chad Rosier | 70f4759 | 2013-04-10 20:07:47 +0000 | [diff] [blame] | 1475 | const AsmToken &Tok = Parser.getTok(); |
Chad Rosier | 6241c1a | 2013-04-17 21:14:38 +0000 | [diff] [blame] | 1476 | int64_t OrigDispVal, DotDispVal; |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1477 | |
| 1478 | // FIXME: Handle non-constant expressions. |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1479 | if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp)) |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1480 | OrigDispVal = OrigDisp->getValue(); |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1481 | else |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1482 | return Error(Tok.getLoc(), "Non-constant offsets are not supported!"); |
Chad Rosier | 5dcb466 | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1483 | |
Reid Kleckner | 94a1c4d | 2014-03-06 19:19:12 +0000 | [diff] [blame] | 1484 | // Drop the optional '.'. |
| 1485 | StringRef DotDispStr = Tok.getString(); |
| 1486 | if (DotDispStr.startswith(".")) |
| 1487 | DotDispStr = DotDispStr.drop_front(1); |
Chad Rosier | 5dcb466 | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1488 | |
Chad Rosier | 5dcb466 | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1489 | // .Imm gets lexed as a real. |
| 1490 | if (Tok.is(AsmToken::Real)) { |
| 1491 | APInt DotDisp; |
| 1492 | DotDispStr.getAsInteger(10, DotDisp); |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1493 | DotDispVal = DotDisp.getZExtValue(); |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1494 | } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) { |
Chad Rosier | 240b7b9 | 2012-10-25 21:51:10 +0000 | [diff] [blame] | 1495 | unsigned DotDisp; |
| 1496 | std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.'); |
| 1497 | if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second, |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1498 | DotDisp)) |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1499 | return Error(Tok.getLoc(), "Unable to lookup field reference!"); |
Chad Rosier | 240b7b9 | 2012-10-25 21:51:10 +0000 | [diff] [blame] | 1500 | DotDispVal = DotDisp; |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1501 | } else |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1502 | return Error(Tok.getLoc(), "Unexpected token type!"); |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1503 | |
Chad Rosier | 240b7b9 | 2012-10-25 21:51:10 +0000 | [diff] [blame] | 1504 | if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) { |
| 1505 | SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data()); |
| 1506 | unsigned Len = DotDispStr.size(); |
| 1507 | unsigned Val = OrigDispVal + DotDispVal; |
| 1508 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_DotOperator, Loc, Len, |
| 1509 | Val)); |
Chad Rosier | 911c1f3 | 2012-10-25 17:37:43 +0000 | [diff] [blame] | 1510 | } |
| 1511 | |
Chad Rosier | cc541e8 | 2013-04-19 15:57:00 +0000 | [diff] [blame] | 1512 | NewDisp = MCConstantExpr::Create(OrigDispVal + DotDispVal, getContext()); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1513 | return false; |
Chad Rosier | 5dcb466 | 2012-10-24 22:21:50 +0000 | [diff] [blame] | 1514 | } |
| 1515 | |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1516 | /// Parse the 'offset' operator. This operator is used to specify the |
| 1517 | /// location rather then the content of a variable. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1518 | std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() { |
Chad Rosier | 1878585 | 2013-04-09 20:58:48 +0000 | [diff] [blame] | 1519 | const AsmToken &Tok = Parser.getTok(); |
Chad Rosier | 10d1d1c | 2013-04-09 20:44:09 +0000 | [diff] [blame] | 1520 | SMLoc OffsetOfLoc = Tok.getLoc(); |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1521 | Parser.Lex(); // Eat offset. |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1522 | |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1523 | const MCExpr *Val; |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1524 | InlineAsmIdentifierInfo Info; |
Chad Rosier | 1878585 | 2013-04-09 20:58:48 +0000 | [diff] [blame] | 1525 | SMLoc Start = Tok.getLoc(), End; |
Chad Rosier | ae7ecd6 | 2013-04-11 23:37:34 +0000 | [diff] [blame] | 1526 | StringRef Identifier = Tok.getString(); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1527 | if (ParseIntelIdentifier(Val, Identifier, Info, |
| 1528 | /*Unevaluated=*/false, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1529 | return nullptr; |
Chad Rosier | ae7ecd6 | 2013-04-11 23:37:34 +0000 | [diff] [blame] | 1530 | |
Chad Rosier | e2f0377 | 2012-10-26 16:09:20 +0000 | [diff] [blame] | 1531 | // Don't emit the offset operator. |
| 1532 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Skip, OffsetOfLoc, 7)); |
| 1533 | |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1534 | // The offset operator will have an 'r' constraint, thus we need to create |
| 1535 | // register operand to ensure proper matching. Just pick a GPR based on |
| 1536 | // the size of a pointer. |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 1537 | unsigned RegNo = |
| 1538 | is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX); |
Chad Rosier | a4bc943 | 2013-01-10 22:10:27 +0000 | [diff] [blame] | 1539 | return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true, |
Chad Rosier | 732b837 | 2013-04-22 22:04:25 +0000 | [diff] [blame] | 1540 | OffsetOfLoc, Identifier, Info.OpDecl); |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1541 | } |
| 1542 | |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1543 | enum IntelOperatorKind { |
| 1544 | IOK_LENGTH, |
| 1545 | IOK_SIZE, |
| 1546 | IOK_TYPE |
| 1547 | }; |
| 1548 | |
| 1549 | /// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator |
| 1550 | /// returns the number of elements in an array. It returns the value 1 for |
| 1551 | /// non-array variables. The SIZE operator returns the size of a C or C++ |
| 1552 | /// variable. A variable's size is the product of its LENGTH and TYPE. The |
| 1553 | /// TYPE operator returns the size of a C or C++ type or variable. If the |
| 1554 | /// variable is an array, TYPE returns the size of a single element. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1555 | std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) { |
Chad Rosier | 1878585 | 2013-04-09 20:58:48 +0000 | [diff] [blame] | 1556 | const AsmToken &Tok = Parser.getTok(); |
Chad Rosier | 10d1d1c | 2013-04-09 20:44:09 +0000 | [diff] [blame] | 1557 | SMLoc TypeLoc = Tok.getLoc(); |
| 1558 | Parser.Lex(); // Eat operator. |
Chad Rosier | 11c42f2 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1559 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1560 | const MCExpr *Val = nullptr; |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1561 | InlineAsmIdentifierInfo Info; |
Chad Rosier | 1878585 | 2013-04-09 20:58:48 +0000 | [diff] [blame] | 1562 | SMLoc Start = Tok.getLoc(), End; |
Chad Rosier | b67f805 | 2013-04-11 23:57:04 +0000 | [diff] [blame] | 1563 | StringRef Identifier = Tok.getString(); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1564 | if (ParseIntelIdentifier(Val, Identifier, Info, |
| 1565 | /*Unevaluated=*/true, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1566 | return nullptr; |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1567 | |
| 1568 | if (!Info.OpDecl) |
| 1569 | return ErrorOperand(Start, "unable to lookup expression"); |
Chad Rosier | 11c42f2 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1570 | |
Chad Rosier | f6675c3 | 2013-04-22 17:01:46 +0000 | [diff] [blame] | 1571 | unsigned CVal = 0; |
Chad Rosier | cb78f0d | 2013-04-22 19:42:15 +0000 | [diff] [blame] | 1572 | switch(OpKind) { |
| 1573 | default: llvm_unreachable("Unexpected operand kind!"); |
| 1574 | case IOK_LENGTH: CVal = Info.Length; break; |
| 1575 | case IOK_SIZE: CVal = Info.Size; break; |
| 1576 | case IOK_TYPE: CVal = Info.Type; break; |
| 1577 | } |
Chad Rosier | 11c42f2 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1578 | |
| 1579 | // Rewrite the type operator and the C or C++ type or variable in terms of an |
| 1580 | // immediate. E.g. TYPE foo -> $$4 |
| 1581 | unsigned Len = End.getPointer() - TypeLoc.getPointer(); |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1582 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, TypeLoc, Len, CVal)); |
Chad Rosier | 11c42f2 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1583 | |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1584 | const MCExpr *Imm = MCConstantExpr::Create(CVal, getContext()); |
Chad Rosier | f3c04f6 | 2013-03-19 21:58:18 +0000 | [diff] [blame] | 1585 | return X86Operand::CreateImm(Imm, Start, End); |
Chad Rosier | 11c42f2 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1586 | } |
| 1587 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1588 | std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() { |
Chad Rosier | 70f4759 | 2013-04-10 20:07:47 +0000 | [diff] [blame] | 1589 | const AsmToken &Tok = Parser.getTok(); |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1590 | SMLoc Start, End; |
Chad Rosier | 91c8266 | 2012-10-24 17:22:29 +0000 | [diff] [blame] | 1591 | |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1592 | // Offset, length, type and size operators. |
| 1593 | if (isParsingInlineAsm()) { |
Chad Rosier | 99e5464 | 2013-04-19 17:32:29 +0000 | [diff] [blame] | 1594 | StringRef AsmTokStr = Tok.getString(); |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1595 | if (AsmTokStr == "offset" || AsmTokStr == "OFFSET") |
Chad Rosier | 10d1d1c | 2013-04-09 20:44:09 +0000 | [diff] [blame] | 1596 | return ParseIntelOffsetOfOperator(); |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1597 | if (AsmTokStr == "length" || AsmTokStr == "LENGTH") |
Chad Rosier | 10d1d1c | 2013-04-09 20:44:09 +0000 | [diff] [blame] | 1598 | return ParseIntelOperator(IOK_LENGTH); |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1599 | if (AsmTokStr == "size" || AsmTokStr == "SIZE") |
Chad Rosier | 10d1d1c | 2013-04-09 20:44:09 +0000 | [diff] [blame] | 1600 | return ParseIntelOperator(IOK_SIZE); |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1601 | if (AsmTokStr == "type" || AsmTokStr == "TYPE") |
Chad Rosier | 10d1d1c | 2013-04-09 20:44:09 +0000 | [diff] [blame] | 1602 | return ParseIntelOperator(IOK_TYPE); |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1603 | } |
Chad Rosier | 11c42f2 | 2012-10-26 18:04:20 +0000 | [diff] [blame] | 1604 | |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1605 | unsigned Size = getIntelMemOperandSize(Tok.getString()); |
| 1606 | if (Size) { |
| 1607 | Parser.Lex(); // Eat operand size (e.g., byte, word). |
| 1608 | if (Tok.getString() != "PTR" && Tok.getString() != "ptr") |
Reid Kleckner | 71ff3f2 | 2014-08-01 00:59:22 +0000 | [diff] [blame] | 1609 | return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!"); |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1610 | Parser.Lex(); // Eat ptr. |
| 1611 | } |
| 1612 | Start = Tok.getLoc(); |
| 1613 | |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1614 | // Immediate. |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1615 | if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) || |
Ehsan Akhgari | 4103da6 | 2014-07-04 19:13:05 +0000 | [diff] [blame] | 1616 | getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) { |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1617 | AsmToken StartTok = Tok; |
| 1618 | IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true, |
| 1619 | /*AddImmPrefix=*/false); |
Benjamin Kramer | 951b15e | 2013-12-01 11:47:42 +0000 | [diff] [blame] | 1620 | if (ParseIntelExpression(SM, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1621 | return nullptr; |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1622 | |
| 1623 | int64_t Imm = SM.getImm(); |
| 1624 | if (isParsingInlineAsm()) { |
| 1625 | unsigned Len = Tok.getLoc().getPointer() - Start.getPointer(); |
| 1626 | if (StartTok.getString().size() == Len) |
| 1627 | // Just add a prefix if this wasn't a complex immediate expression. |
Chad Rosier | f3c04f6 | 2013-03-19 21:58:18 +0000 | [diff] [blame] | 1628 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix, Start)); |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1629 | else |
| 1630 | // Otherwise, rewrite the complex expression as a single immediate. |
| 1631 | InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, Start, Len, Imm)); |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1632 | } |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1633 | |
| 1634 | if (getLexer().isNot(AsmToken::LBrac)) { |
Kevin Enderby | 36eba25 | 2013-12-19 23:16:14 +0000 | [diff] [blame] | 1635 | // If a directional label (ie. 1f or 2b) was parsed above from |
| 1636 | // ParseIntelExpression() then SM.getSym() was set to a pointer to |
| 1637 | // to the MCExpr with the directional local symbol and this is a |
| 1638 | // memory operand not an immediate operand. |
| 1639 | if (SM.getSym()) |
| 1640 | return X86Operand::CreateMem(SM.getSym(), Start, End, Size); |
| 1641 | |
Chad Rosier | bfb7099 | 2013-04-17 00:11:46 +0000 | [diff] [blame] | 1642 | const MCExpr *ImmExpr = MCConstantExpr::Create(Imm, getContext()); |
| 1643 | return X86Operand::CreateImm(ImmExpr, Start, End); |
| 1644 | } |
| 1645 | |
| 1646 | // Only positive immediates are valid. |
| 1647 | if (Imm < 0) |
| 1648 | return ErrorOperand(Start, "expected a positive immediate displacement " |
| 1649 | "before bracketed expr."); |
| 1650 | |
| 1651 | // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ]. |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1652 | return ParseIntelMemOperand(Imm, Start, Size); |
Devang Patel | 41b9dde | 2012-01-17 18:00:18 +0000 | [diff] [blame] | 1653 | } |
| 1654 | |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1655 | // Register. |
Devang Patel | ce6a2ca | 2012-01-20 22:32:05 +0000 | [diff] [blame] | 1656 | unsigned RegNo = 0; |
| 1657 | if (!ParseRegister(RegNo, Start, End)) { |
Chad Rosier | 0397edd | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1658 | // If this is a segment register followed by a ':', then this is the start |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1659 | // of a segment override, otherwise this is a normal register reference. |
Chad Rosier | 0397edd | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1660 | if (getLexer().isNot(AsmToken::Colon)) |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 1661 | return X86Operand::CreateReg(RegNo, Start, End); |
Chad Rosier | 0397edd | 2012-10-04 23:59:38 +0000 | [diff] [blame] | 1662 | |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1663 | return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size); |
Devang Patel | 46831de | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 1664 | } |
| 1665 | |
Chad Rosier | d0ed73a | 2013-01-17 19:21:48 +0000 | [diff] [blame] | 1666 | // Memory operand. |
David Majnemer | aa34d79 | 2013-08-27 21:56:17 +0000 | [diff] [blame] | 1667 | return ParseIntelMemOperand(/*Disp=*/0, Start, Size); |
Devang Patel | 46831de | 2012-01-12 01:36:43 +0000 | [diff] [blame] | 1668 | } |
| 1669 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1670 | std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() { |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1671 | switch (getLexer().getKind()) { |
| 1672 | default: |
Chris Lattner | b927073 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1673 | // Parse a memory operand with no segment register. |
| 1674 | return ParseMemOperand(0, Parser.getTok().getLoc()); |
Chris Lattner | cc2ad08 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 1675 | case AsmToken::Percent: { |
Chris Lattner | b927073 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1676 | // Read the register. |
Chris Lattner | cc2ad08 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 1677 | unsigned RegNo; |
Chris Lattner | 0c2538f | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1678 | SMLoc Start, End; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1679 | if (ParseRegister(RegNo, Start, End)) return nullptr; |
Bruno Cardoso Lopes | 306a1f9 | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1680 | if (RegNo == X86::EIZ || RegNo == X86::RIZ) { |
Benjamin Kramer | 1930b00 | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 1681 | Error(Start, "%eiz and %riz can only be used as index registers", |
| 1682 | SMRange(Start, End)); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1683 | return nullptr; |
Bruno Cardoso Lopes | 306a1f9 | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1684 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1685 | |
Chris Lattner | b927073 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1686 | // If this is a segment register followed by a ':', then this is the start |
| 1687 | // of a memory reference, otherwise this is a normal register reference. |
| 1688 | if (getLexer().isNot(AsmToken::Colon)) |
| 1689 | return X86Operand::CreateReg(RegNo, Start, End); |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1690 | |
Reid Kleckner | 0c5da97 | 2014-07-31 23:03:22 +0000 | [diff] [blame] | 1691 | if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo)) |
| 1692 | return ErrorOperand(Start, "invalid segment register"); |
| 1693 | |
Chris Lattner | b927073 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1694 | getParser().Lex(); // Eat the colon. |
| 1695 | return ParseMemOperand(RegNo, Start); |
Chris Lattner | cc2ad08 | 2010-01-15 18:27:19 +0000 | [diff] [blame] | 1696 | } |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1697 | case AsmToken::Dollar: { |
| 1698 | // $42 -> immediate. |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1699 | SMLoc Start = Parser.getTok().getLoc(), End; |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1700 | Parser.Lex(); |
Daniel Dunbar | 73da11e | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 1701 | const MCExpr *Val; |
Jim Grosbach | d2037eb | 2013-02-20 22:21:35 +0000 | [diff] [blame] | 1702 | if (getParser().parseExpression(Val, End)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1703 | return nullptr; |
Chris Lattner | 528d00b | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 1704 | return X86Operand::CreateImm(Val, Start, End); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1705 | } |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1706 | } |
Daniel Dunbar | 2b11c7d | 2009-07-20 20:01:54 +0000 | [diff] [blame] | 1707 | } |
| 1708 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1709 | bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands, |
| 1710 | const MCParsedAsmOperand &Op) { |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1711 | if(STI.getFeatureBits() & X86::FeatureAVX512) { |
| 1712 | if (getLexer().is(AsmToken::LCurly)) { |
| 1713 | // Eat "{" and mark the current place. |
| 1714 | const SMLoc consumedToken = consumeToken(); |
| 1715 | // Distinguish {1to<NUM>} from {%k<NUM>}. |
| 1716 | if(getLexer().is(AsmToken::Integer)) { |
| 1717 | // Parse memory broadcasting ({1to<NUM>}). |
| 1718 | if (getLexer().getTok().getIntVal() != 1) |
| 1719 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1720 | "Expected 1to<NUM> at this point"); |
| 1721 | Parser.Lex(); // Eat "1" of 1to8 |
| 1722 | if (!getLexer().is(AsmToken::Identifier) || |
| 1723 | !getLexer().getTok().getIdentifier().startswith("to")) |
| 1724 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1725 | "Expected 1to<NUM> at this point"); |
| 1726 | // Recognize only reasonable suffixes. |
| 1727 | const char *BroadcastPrimitive = |
| 1728 | StringSwitch<const char*>(getLexer().getTok().getIdentifier()) |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 1729 | .Case("to2", "{1to2}") |
| 1730 | .Case("to4", "{1to4}") |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1731 | .Case("to8", "{1to8}") |
| 1732 | .Case("to16", "{1to16}") |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1733 | .Default(nullptr); |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1734 | if (!BroadcastPrimitive) |
| 1735 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1736 | "Invalid memory broadcast primitive."); |
| 1737 | Parser.Lex(); // Eat "toN" of 1toN |
| 1738 | if (!getLexer().is(AsmToken::RCurly)) |
| 1739 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1740 | "Expected } at this point"); |
| 1741 | Parser.Lex(); // Eat "}" |
| 1742 | Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive, |
| 1743 | consumedToken)); |
| 1744 | // No AVX512 specific primitives can pass |
| 1745 | // after memory broadcasting, so return. |
| 1746 | return true; |
| 1747 | } else { |
| 1748 | // Parse mask register {%k1} |
| 1749 | Operands.push_back(X86Operand::CreateToken("{", consumedToken)); |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1750 | if (std::unique_ptr<X86Operand> Op = ParseOperand()) { |
| 1751 | Operands.push_back(std::move(Op)); |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1752 | if (!getLexer().is(AsmToken::RCurly)) |
| 1753 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1754 | "Expected } at this point"); |
| 1755 | Operands.push_back(X86Operand::CreateToken("}", consumeToken())); |
| 1756 | |
| 1757 | // Parse "zeroing non-masked" semantic {z} |
| 1758 | if (getLexer().is(AsmToken::LCurly)) { |
| 1759 | Operands.push_back(X86Operand::CreateToken("{z}", consumeToken())); |
| 1760 | if (!getLexer().is(AsmToken::Identifier) || |
| 1761 | getLexer().getTok().getIdentifier() != "z") |
| 1762 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1763 | "Expected z at this point"); |
| 1764 | Parser.Lex(); // Eat the z |
| 1765 | if (!getLexer().is(AsmToken::RCurly)) |
| 1766 | return !ErrorAndEatStatement(getLexer().getLoc(), |
| 1767 | "Expected } at this point"); |
| 1768 | Parser.Lex(); // Eat the } |
| 1769 | } |
| 1770 | } |
| 1771 | } |
| 1772 | } |
| 1773 | } |
| 1774 | return true; |
| 1775 | } |
| 1776 | |
Chris Lattner | b927073 | 2010-04-17 18:56:34 +0000 | [diff] [blame] | 1777 | /// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix |
| 1778 | /// has already been parsed if present. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1779 | std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg, |
| 1780 | SMLoc MemStart) { |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1781 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1782 | // We have to disambiguate a parenthesized expression "(4+5)" from the start |
| 1783 | // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The |
Chris Lattner | 807a3bc | 2010-01-24 01:07:33 +0000 | [diff] [blame] | 1784 | // only way to do this without lookahead is to eat the '(' and see what is |
| 1785 | // after it. |
Daniel Dunbar | 73da11e | 2009-08-31 08:08:38 +0000 | [diff] [blame] | 1786 | const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext()); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1787 | if (getLexer().isNot(AsmToken::LParen)) { |
Chris Lattner | e17df0b | 2010-01-15 19:39:23 +0000 | [diff] [blame] | 1788 | SMLoc ExprEnd; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1789 | if (getParser().parseExpression(Disp, ExprEnd)) return nullptr; |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1790 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1791 | // After parsing the base expression we could either have a parenthesized |
| 1792 | // memory address or not. If not, return now. If so, eat the (. |
| 1793 | if (getLexer().isNot(AsmToken::LParen)) { |
Daniel Dunbar | a4fc8d9 | 2009-07-31 22:22:54 +0000 | [diff] [blame] | 1794 | // Unless we have a segment register, treat this as an immediate. |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1795 | if (SegReg == 0) |
Daniel Dunbar | 76e5d70 | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 1796 | return X86Operand::CreateMem(Disp, MemStart, ExprEnd); |
Chris Lattner | 015cfb1 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 1797 | return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1798 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1799 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1800 | // Eat the '('. |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1801 | Parser.Lex(); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1802 | } else { |
| 1803 | // Okay, we have a '('. We don't know if this is an expression or not, but |
| 1804 | // so we have to eat the ( to see beyond it. |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1805 | SMLoc LParenLoc = Parser.getTok().getLoc(); |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1806 | Parser.Lex(); // Eat the '('. |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1807 | |
Kevin Enderby | 7d91218 | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 1808 | if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) { |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1809 | // Nothing to do here, fall into the code below with the '(' part of the |
| 1810 | // memory operand consumed. |
| 1811 | } else { |
Chris Lattner | 528d00b | 2010-01-15 19:28:38 +0000 | [diff] [blame] | 1812 | SMLoc ExprEnd; |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1813 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1814 | // It must be an parenthesized expression, parse it now. |
Jim Grosbach | d2037eb | 2013-02-20 22:21:35 +0000 | [diff] [blame] | 1815 | if (getParser().parseParenExpression(Disp, ExprEnd)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1816 | return nullptr; |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1817 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1818 | // After parsing the base expression we could either have a parenthesized |
| 1819 | // memory address or not. If not, return now. If so, eat the (. |
| 1820 | if (getLexer().isNot(AsmToken::LParen)) { |
Daniel Dunbar | a4fc8d9 | 2009-07-31 22:22:54 +0000 | [diff] [blame] | 1821 | // Unless we have a segment register, treat this as an immediate. |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1822 | if (SegReg == 0) |
Daniel Dunbar | 76e5d70 | 2010-01-30 01:02:48 +0000 | [diff] [blame] | 1823 | return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd); |
Chris Lattner | 015cfb1 | 2010-01-15 19:33:43 +0000 | [diff] [blame] | 1824 | return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1825 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1826 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1827 | // Eat the '('. |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1828 | Parser.Lex(); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1829 | } |
| 1830 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1831 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1832 | // If we reached here, then we just ate the ( of the memory operand. Process |
| 1833 | // the rest of the memory operand. |
Daniel Dunbar | 3ebf848 | 2009-07-31 20:53:16 +0000 | [diff] [blame] | 1834 | unsigned BaseReg = 0, IndexReg = 0, Scale = 1; |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1835 | SMLoc IndexLoc, BaseLoc; |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1836 | |
Chris Lattner | 0c2538f | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1837 | if (getLexer().is(AsmToken::Percent)) { |
Benjamin Kramer | 1930b00 | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 1838 | SMLoc StartLoc, EndLoc; |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1839 | BaseLoc = Parser.getTok().getLoc(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1840 | if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr; |
Bruno Cardoso Lopes | 306a1f9 | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1841 | if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) { |
Benjamin Kramer | 1930b00 | 2011-10-16 12:10:27 +0000 | [diff] [blame] | 1842 | Error(StartLoc, "eiz and riz can only be used as index registers", |
| 1843 | SMRange(StartLoc, EndLoc)); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1844 | return nullptr; |
Bruno Cardoso Lopes | 306a1f9 | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1845 | } |
Chris Lattner | 0c2538f | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1846 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1847 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1848 | if (getLexer().is(AsmToken::Comma)) { |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1849 | Parser.Lex(); // Eat the comma. |
Kevin Enderby | fb3110b | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1850 | IndexLoc = Parser.getTok().getLoc(); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1851 | |
| 1852 | // Following the comma we should have either an index register, or a scale |
| 1853 | // value. We don't support the later form, but we want to parse it |
| 1854 | // correctly. |
| 1855 | // |
| 1856 | // Not that even though it would be completely consistent to support syntax |
Bruno Cardoso Lopes | 306a1f9 | 2010-07-24 00:06:39 +0000 | [diff] [blame] | 1857 | // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this. |
Kevin Enderby | 7d91218 | 2009-09-03 17:15:07 +0000 | [diff] [blame] | 1858 | if (getLexer().is(AsmToken::Percent)) { |
Chris Lattner | 0c2538f | 2010-01-15 18:51:29 +0000 | [diff] [blame] | 1859 | SMLoc L; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1860 | if (ParseRegister(IndexReg, L, L)) return nullptr; |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1861 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1862 | if (getLexer().isNot(AsmToken::RParen)) { |
| 1863 | // Parse the scale amount: |
| 1864 | // ::= ',' [scale-expression] |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1865 | if (getLexer().isNot(AsmToken::Comma)) { |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1866 | Error(Parser.getTok().getLoc(), |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1867 | "expected comma in scale expression"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1868 | return nullptr; |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1869 | } |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1870 | Parser.Lex(); // Eat the comma. |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1871 | |
| 1872 | if (getLexer().isNot(AsmToken::RParen)) { |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1873 | SMLoc Loc = Parser.getTok().getLoc(); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1874 | |
| 1875 | int64_t ScaleVal; |
Jim Grosbach | d2037eb | 2013-02-20 22:21:35 +0000 | [diff] [blame] | 1876 | if (getParser().parseAbsoluteExpression(ScaleVal)){ |
Kevin Enderby | deed5aa | 2012-03-09 22:24:10 +0000 | [diff] [blame] | 1877 | Error(Loc, "expected scale expression"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1878 | return nullptr; |
Craig Topper | 6bf3ed4 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 1879 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1880 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1881 | // Validate the scale amount. |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1882 | if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) && |
| 1883 | ScaleVal != 1) { |
| 1884 | Error(Loc, "scale factor in 16-bit address must be 1"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1885 | return nullptr; |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1886 | } |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1887 | if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){ |
| 1888 | Error(Loc, "scale factor in address must be 1, 2, 4 or 8"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1889 | return nullptr; |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1890 | } |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1891 | Scale = (unsigned)ScaleVal; |
| 1892 | } |
| 1893 | } |
| 1894 | } else if (getLexer().isNot(AsmToken::RParen)) { |
Daniel Dunbar | 94b84a1 | 2010-08-24 19:13:38 +0000 | [diff] [blame] | 1895 | // A scale amount without an index is ignored. |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1896 | // index. |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1897 | SMLoc Loc = Parser.getTok().getLoc(); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1898 | |
| 1899 | int64_t Value; |
Jim Grosbach | d2037eb | 2013-02-20 22:21:35 +0000 | [diff] [blame] | 1900 | if (getParser().parseAbsoluteExpression(Value)) |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1901 | return nullptr; |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1902 | |
Daniel Dunbar | 94b84a1 | 2010-08-24 19:13:38 +0000 | [diff] [blame] | 1903 | if (Value != 1) |
| 1904 | Warning(Loc, "scale factor without index register is ignored"); |
| 1905 | Scale = 1; |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1906 | } |
| 1907 | } |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1908 | |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1909 | // Ok, we've eaten the memory operand, verify we have a ')' and eat it too. |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1910 | if (getLexer().isNot(AsmToken::RParen)) { |
Sean Callanan | 936b0d3 | 2010-01-19 21:44:56 +0000 | [diff] [blame] | 1911 | Error(Parser.getTok().getLoc(), "unexpected token in memory operand"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1912 | return nullptr; |
Chris Lattner | a2bbb7c | 2010-01-15 18:44:13 +0000 | [diff] [blame] | 1913 | } |
Jordan Rose | e8f1eae | 2013-01-07 19:00:49 +0000 | [diff] [blame] | 1914 | SMLoc MemEnd = Parser.getTok().getEndLoc(); |
Sean Callanan | a83fd7d | 2010-01-19 20:27:46 +0000 | [diff] [blame] | 1915 | Parser.Lex(); // Eat the ')'. |
Bruno Cardoso Lopes | d65cd1d | 2010-07-23 22:15:26 +0000 | [diff] [blame] | 1916 | |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1917 | // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed, |
| 1918 | // and then only in non-64-bit modes. Except for DX, which is a special case |
| 1919 | // because an unofficial form of in/out instructions uses it. |
| 1920 | if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) && |
| 1921 | (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP && |
| 1922 | BaseReg != X86::SI && BaseReg != X86::DI)) && |
| 1923 | BaseReg != X86::DX) { |
| 1924 | Error(BaseLoc, "invalid 16-bit base register"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1925 | return nullptr; |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1926 | } |
| 1927 | if (BaseReg == 0 && |
| 1928 | X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) { |
| 1929 | Error(IndexLoc, "16-bit memory operand may not include only index register"); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1930 | return nullptr; |
David Woodhouse | 6dbda44 | 2014-01-08 12:58:28 +0000 | [diff] [blame] | 1931 | } |
Kevin Enderby | bc570f2 | 2014-01-23 22:34:42 +0000 | [diff] [blame] | 1932 | |
| 1933 | StringRef ErrMsg; |
| 1934 | if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) { |
| 1935 | Error(BaseLoc, ErrMsg); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1936 | return nullptr; |
Kevin Enderby | fb3110b | 2012-03-12 21:32:09 +0000 | [diff] [blame] | 1937 | } |
| 1938 | |
Reid Kleckner | b7e2f60 | 2014-07-31 23:26:35 +0000 | [diff] [blame] | 1939 | if (SegReg || BaseReg || IndexReg) |
| 1940 | return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, |
| 1941 | MemStart, MemEnd); |
| 1942 | return X86Operand::CreateMem(Disp, MemStart, MemEnd); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 1943 | } |
| 1944 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 1945 | bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name, |
| 1946 | SMLoc NameLoc, OperandVector &Operands) { |
Chad Rosier | f0e8720 | 2012-10-25 20:41:34 +0000 | [diff] [blame] | 1947 | InstInfo = &Info; |
Chris Lattner | 2cb092d | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 1948 | StringRef PatchedName = Name; |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1949 | |
Chris Lattner | 7e8a99b | 2010-11-28 20:23:50 +0000 | [diff] [blame] | 1950 | // FIXME: Hack to recognize setneb as setne. |
| 1951 | if (PatchedName.startswith("set") && PatchedName.endswith("b") && |
| 1952 | PatchedName != "setb" && PatchedName != "setnb") |
| 1953 | PatchedName = PatchedName.substr(0, Name.size()-1); |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 1954 | |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1955 | // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}. |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1956 | const MCExpr *ExtraImmOp = nullptr; |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1957 | if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) && |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1958 | (PatchedName.endswith("ss") || PatchedName.endswith("sd") || |
| 1959 | PatchedName.endswith("ps") || PatchedName.endswith("pd"))) { |
Craig Topper | a0a603e | 2012-03-29 07:11:23 +0000 | [diff] [blame] | 1960 | bool IsVCMP = PatchedName[0] == 'v'; |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1961 | unsigned SSECCIdx = IsVCMP ? 4 : 3; |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1962 | unsigned SSEComparisonCode = StringSwitch<unsigned>( |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 1963 | PatchedName.slice(SSECCIdx, PatchedName.size() - 2)) |
Craig Topper | a0a603e | 2012-03-29 07:11:23 +0000 | [diff] [blame] | 1964 | .Case("eq", 0x00) |
| 1965 | .Case("lt", 0x01) |
| 1966 | .Case("le", 0x02) |
| 1967 | .Case("unord", 0x03) |
| 1968 | .Case("neq", 0x04) |
| 1969 | .Case("nlt", 0x05) |
| 1970 | .Case("nle", 0x06) |
| 1971 | .Case("ord", 0x07) |
| 1972 | /* AVX only from here */ |
| 1973 | .Case("eq_uq", 0x08) |
| 1974 | .Case("nge", 0x09) |
Bruno Cardoso Lopes | 6c61451 | 2010-07-07 22:24:03 +0000 | [diff] [blame] | 1975 | .Case("ngt", 0x0A) |
| 1976 | .Case("false", 0x0B) |
| 1977 | .Case("neq_oq", 0x0C) |
| 1978 | .Case("ge", 0x0D) |
| 1979 | .Case("gt", 0x0E) |
| 1980 | .Case("true", 0x0F) |
| 1981 | .Case("eq_os", 0x10) |
| 1982 | .Case("lt_oq", 0x11) |
| 1983 | .Case("le_oq", 0x12) |
| 1984 | .Case("unord_s", 0x13) |
| 1985 | .Case("neq_us", 0x14) |
| 1986 | .Case("nlt_uq", 0x15) |
| 1987 | .Case("nle_uq", 0x16) |
| 1988 | .Case("ord_s", 0x17) |
| 1989 | .Case("eq_us", 0x18) |
| 1990 | .Case("nge_uq", 0x19) |
| 1991 | .Case("ngt_uq", 0x1A) |
| 1992 | .Case("false_os", 0x1B) |
| 1993 | .Case("neq_os", 0x1C) |
| 1994 | .Case("ge_oq", 0x1D) |
| 1995 | .Case("gt_oq", 0x1E) |
| 1996 | .Case("true_us", 0x1F) |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1997 | .Default(~0U); |
Craig Topper | a0a603e | 2012-03-29 07:11:23 +0000 | [diff] [blame] | 1998 | if (SSEComparisonCode != ~0U && (IsVCMP || SSEComparisonCode < 8)) { |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 1999 | ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode, |
| 2000 | getParser().getContext()); |
| 2001 | if (PatchedName.endswith("ss")) { |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 2002 | PatchedName = IsVCMP ? "vcmpss" : "cmpss"; |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 2003 | } else if (PatchedName.endswith("sd")) { |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 2004 | PatchedName = IsVCMP ? "vcmpsd" : "cmpsd"; |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 2005 | } else if (PatchedName.endswith("ps")) { |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 2006 | PatchedName = IsVCMP ? "vcmpps" : "cmpps"; |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 2007 | } else { |
| 2008 | assert(PatchedName.endswith("pd") && "Unexpected mnemonic!"); |
Bruno Cardoso Lopes | 3183dd5 | 2010-06-23 21:10:57 +0000 | [diff] [blame] | 2009 | PatchedName = IsVCMP ? "vcmppd" : "cmppd"; |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 2010 | } |
| 2011 | } |
| 2012 | } |
Bruno Cardoso Lopes | ea0e05a | 2010-07-23 18:41:12 +0000 | [diff] [blame] | 2013 | |
Daniel Dunbar | 3e0c979 | 2010-02-10 21:19:28 +0000 | [diff] [blame] | 2014 | Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc)); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 2015 | |
Devang Patel | 7cdb2ff | 2012-01-30 22:47:12 +0000 | [diff] [blame] | 2016 | if (ExtraImmOp && !isParsingIntelSyntax()) |
Daniel Dunbar | 0e767d7 | 2010-05-25 19:49:32 +0000 | [diff] [blame] | 2017 | Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc)); |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2018 | |
Chris Lattner | 086a83a | 2010-09-08 05:17:37 +0000 | [diff] [blame] | 2019 | // Determine whether this is an instruction prefix. |
| 2020 | bool isPrefix = |
Chris Lattner | 2cb092d | 2010-10-30 19:23:13 +0000 | [diff] [blame] | 2021 | Name == "lock" || Name == "rep" || |
| 2022 | Name == "repe" || Name == "repz" || |
Rafael Espindola | f6c05b1 | 2010-11-23 11:23:24 +0000 | [diff] [blame] | 2023 | Name == "repne" || Name == "repnz" || |
Rafael Espindola | eab0800 | 2010-11-27 20:29:45 +0000 | [diff] [blame] | 2024 | Name == "rex64" || Name == "data16"; |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2025 | |
| 2026 | |
Chris Lattner | 086a83a | 2010-09-08 05:17:37 +0000 | [diff] [blame] | 2027 | // This does the actual operand parsing. Don't parse any more if we have a |
| 2028 | // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we |
| 2029 | // just want to parse the "lock" as the first instruction and the "incl" as |
| 2030 | // the next one. |
| 2031 | if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) { |
Daniel Dunbar | 71527c1 | 2009-08-11 05:00:25 +0000 | [diff] [blame] | 2032 | |
| 2033 | // Parse '*' modifier. |
Alp Toker | a5b88a5 | 2013-12-02 16:06:06 +0000 | [diff] [blame] | 2034 | if (getLexer().is(AsmToken::Star)) |
| 2035 | Operands.push_back(X86Operand::CreateToken("*", consumeToken())); |
Daniel Dunbar | 71527c1 | 2009-08-11 05:00:25 +0000 | [diff] [blame] | 2036 | |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2037 | // Read the operands. |
| 2038 | while(1) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2039 | if (std::unique_ptr<X86Operand> Op = ParseOperand()) { |
| 2040 | Operands.push_back(std::move(Op)); |
| 2041 | if (!HandleAVX512Operand(Operands, *Operands.back())) |
Elena Demikhovsky | 8952974 | 2013-09-12 08:55:00 +0000 | [diff] [blame] | 2042 | return true; |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2043 | } else { |
| 2044 | Parser.eatToEndOfStatement(); |
| 2045 | return true; |
Elena Demikhovsky | 8952974 | 2013-09-12 08:55:00 +0000 | [diff] [blame] | 2046 | } |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2047 | // check for comma and eat it |
| 2048 | if (getLexer().is(AsmToken::Comma)) |
| 2049 | Parser.Lex(); |
| 2050 | else |
| 2051 | break; |
| 2052 | } |
Elena Demikhovsky | 8952974 | 2013-09-12 08:55:00 +0000 | [diff] [blame] | 2053 | |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2054 | if (getLexer().isNot(AsmToken::EndOfStatement)) |
Elena Demikhovsky | 9f09b3e | 2014-02-20 07:00:10 +0000 | [diff] [blame] | 2055 | return ErrorAndEatStatement(getLexer().getLoc(), |
| 2056 | "unexpected token in argument list"); |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2057 | } |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2058 | |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2059 | // Consume the EndOfStatement or the prefix separator Slash |
Elena Demikhovsky | 9f09b3e | 2014-02-20 07:00:10 +0000 | [diff] [blame] | 2060 | if (getLexer().is(AsmToken::EndOfStatement) || |
| 2061 | (isPrefix && getLexer().is(AsmToken::Slash))) |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 2062 | Parser.Lex(); |
Daniel Dunbar | e1fdb0e | 2009-07-28 22:40:46 +0000 | [diff] [blame] | 2063 | |
Devang Patel | 7cdb2ff | 2012-01-30 22:47:12 +0000 | [diff] [blame] | 2064 | if (ExtraImmOp && isParsingIntelSyntax()) |
| 2065 | Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc)); |
| 2066 | |
Chris Lattner | b6f8e82 | 2010-11-06 19:25:43 +0000 | [diff] [blame] | 2067 | // This is a terrible hack to handle "out[bwl]? %al, (%dx)" -> |
| 2068 | // "outb %al, %dx". Out doesn't take a memory form, but this is a widely |
| 2069 | // documented form in various unofficial manuals, so a lot of code uses it. |
| 2070 | if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") && |
| 2071 | Operands.size() == 3) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2072 | X86Operand &Op = (X86Operand &)*Operands.back(); |
Chris Lattner | b6f8e82 | 2010-11-06 19:25:43 +0000 | [diff] [blame] | 2073 | if (Op.isMem() && Op.Mem.SegReg == 0 && |
| 2074 | isa<MCConstantExpr>(Op.Mem.Disp) && |
| 2075 | cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 && |
| 2076 | Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) { |
| 2077 | SMLoc Loc = Op.getEndLoc(); |
| 2078 | Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc); |
Chris Lattner | b6f8e82 | 2010-11-06 19:25:43 +0000 | [diff] [blame] | 2079 | } |
| 2080 | } |
Joerg Sonnenberger | b7e635d | 2011-02-22 20:40:09 +0000 | [diff] [blame] | 2081 | // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al". |
| 2082 | if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") && |
| 2083 | Operands.size() == 3) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2084 | X86Operand &Op = (X86Operand &)*Operands[1]; |
Joerg Sonnenberger | b7e635d | 2011-02-22 20:40:09 +0000 | [diff] [blame] | 2085 | if (Op.isMem() && Op.Mem.SegReg == 0 && |
| 2086 | isa<MCConstantExpr>(Op.Mem.Disp) && |
| 2087 | cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 && |
| 2088 | Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) { |
| 2089 | SMLoc Loc = Op.getEndLoc(); |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2090 | Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc); |
Joerg Sonnenberger | b7e635d | 2011-02-22 20:40:09 +0000 | [diff] [blame] | 2091 | } |
| 2092 | } |
David Woodhouse | 4ce6606 | 2014-01-22 15:08:55 +0000 | [diff] [blame] | 2093 | |
| 2094 | // Append default arguments to "ins[bwld]" |
| 2095 | if (Name.startswith("ins") && Operands.size() == 1 && |
| 2096 | (Name == "insb" || Name == "insw" || Name == "insl" || |
| 2097 | Name == "insd" )) { |
| 2098 | if (isParsingIntelSyntax()) { |
| 2099 | Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc)); |
| 2100 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
| 2101 | } else { |
| 2102 | Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc)); |
| 2103 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
Joerg Sonnenberger | 3fbfcc0 | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 2104 | } |
| 2105 | } |
| 2106 | |
David Woodhouse | c472b81 | 2014-01-22 15:08:49 +0000 | [diff] [blame] | 2107 | // Append default arguments to "outs[bwld]" |
| 2108 | if (Name.startswith("outs") && Operands.size() == 1 && |
| 2109 | (Name == "outsb" || Name == "outsw" || Name == "outsl" || |
| 2110 | Name == "outsd" )) { |
| 2111 | if (isParsingIntelSyntax()) { |
| 2112 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2113 | Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc)); |
| 2114 | } else { |
| 2115 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2116 | Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc)); |
Joerg Sonnenberger | 3fbfcc0 | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 2117 | } |
| 2118 | } |
| 2119 | |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 2120 | // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate |
| 2121 | // values of $SIREG according to the mode. It would be nice if this |
| 2122 | // could be achieved with InstAlias in the tables. |
| 2123 | if (Name.startswith("lods") && Operands.size() == 1 && |
Joerg Sonnenberger | 3fbfcc0 | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 2124 | (Name == "lods" || Name == "lodsb" || Name == "lodsw" || |
David Woodhouse | 2ef8d9c | 2014-01-22 15:08:08 +0000 | [diff] [blame] | 2125 | Name == "lodsl" || Name == "lodsd" || Name == "lodsq")) |
| 2126 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2127 | |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 2128 | // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate |
| 2129 | // values of $DIREG according to the mode. It would be nice if this |
| 2130 | // could be achieved with InstAlias in the tables. |
| 2131 | if (Name.startswith("stos") && Operands.size() == 1 && |
Joerg Sonnenberger | 3fbfcc0 | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 2132 | (Name == "stos" || Name == "stosb" || Name == "stosw" || |
David Woodhouse | b33c2ef | 2014-01-22 15:08:21 +0000 | [diff] [blame] | 2133 | Name == "stosl" || Name == "stosd" || Name == "stosq")) |
| 2134 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
Joerg Sonnenberger | 3fbfcc0 | 2011-03-18 11:59:40 +0000 | [diff] [blame] | 2135 | |
David Woodhouse | 20fe480 | 2014-01-22 15:08:27 +0000 | [diff] [blame] | 2136 | // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate |
| 2137 | // values of $DIREG according to the mode. It would be nice if this |
| 2138 | // could be achieved with InstAlias in the tables. |
| 2139 | if (Name.startswith("scas") && Operands.size() == 1 && |
| 2140 | (Name == "scas" || Name == "scasb" || Name == "scasw" || |
| 2141 | Name == "scasl" || Name == "scasd" || Name == "scasq")) |
| 2142 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
| 2143 | |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 2144 | // Add default SI and DI operands to "cmps[bwlq]". |
| 2145 | if (Name.startswith("cmps") && |
| 2146 | (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" || |
| 2147 | Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) { |
| 2148 | if (Operands.size() == 1) { |
| 2149 | if (isParsingIntelSyntax()) { |
| 2150 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2151 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
| 2152 | } else { |
| 2153 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
| 2154 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2155 | } |
| 2156 | } else if (Operands.size() == 3) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2157 | X86Operand &Op = (X86Operand &)*Operands[1]; |
| 2158 | X86Operand &Op2 = (X86Operand &)*Operands[2]; |
David Woodhouse | 9bbf7ca | 2014-01-22 15:08:36 +0000 | [diff] [blame] | 2159 | if (!doSrcDstMatch(Op, Op2)) |
| 2160 | return Error(Op.getStartLoc(), |
| 2161 | "mismatching source and destination index registers"); |
| 2162 | } |
| 2163 | } |
| 2164 | |
David Woodhouse | 6f417de | 2014-01-22 15:08:42 +0000 | [diff] [blame] | 2165 | // Add default SI and DI operands to "movs[bwlq]". |
| 2166 | if ((Name.startswith("movs") && |
| 2167 | (Name == "movs" || Name == "movsb" || Name == "movsw" || |
| 2168 | Name == "movsl" || Name == "movsd" || Name == "movsq")) || |
| 2169 | (Name.startswith("smov") && |
| 2170 | (Name == "smov" || Name == "smovb" || Name == "smovw" || |
| 2171 | Name == "smovl" || Name == "smovd" || Name == "smovq"))) { |
| 2172 | if (Operands.size() == 1) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2173 | if (Name == "movsd") |
David Woodhouse | 6f417de | 2014-01-22 15:08:42 +0000 | [diff] [blame] | 2174 | Operands.back() = X86Operand::CreateToken("movsl", NameLoc); |
| 2175 | if (isParsingIntelSyntax()) { |
| 2176 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
| 2177 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2178 | } else { |
| 2179 | Operands.push_back(DefaultMemSIOperand(NameLoc)); |
| 2180 | Operands.push_back(DefaultMemDIOperand(NameLoc)); |
| 2181 | } |
| 2182 | } else if (Operands.size() == 3) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2183 | X86Operand &Op = (X86Operand &)*Operands[1]; |
| 2184 | X86Operand &Op2 = (X86Operand &)*Operands[2]; |
David Woodhouse | 6f417de | 2014-01-22 15:08:42 +0000 | [diff] [blame] | 2185 | if (!doSrcDstMatch(Op, Op2)) |
| 2186 | return Error(Op.getStartLoc(), |
| 2187 | "mismatching source and destination index registers"); |
| 2188 | } |
| 2189 | } |
| 2190 | |
Chris Lattner | 4bd2171 | 2010-09-15 04:33:27 +0000 | [diff] [blame] | 2191 | // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to |
Chris Lattner | 30561ab | 2010-09-11 16:32:12 +0000 | [diff] [blame] | 2192 | // "shift <op>". |
Daniel Dunbar | 18fc344 | 2010-03-13 00:47:29 +0000 | [diff] [blame] | 2193 | if ((Name.startswith("shr") || Name.startswith("sar") || |
Chris Lattner | 64f91b9 | 2010-11-06 21:23:40 +0000 | [diff] [blame] | 2194 | Name.startswith("shl") || Name.startswith("sal") || |
| 2195 | Name.startswith("rcl") || Name.startswith("rcr") || |
| 2196 | Name.startswith("rol") || Name.startswith("ror")) && |
Chris Lattner | 4cfbcdc | 2010-09-06 18:32:06 +0000 | [diff] [blame] | 2197 | Operands.size() == 3) { |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2198 | if (isParsingIntelSyntax()) { |
Devang Patel | a410ed3 | 2012-01-24 21:43:36 +0000 | [diff] [blame] | 2199 | // Intel syntax |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2200 | X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]); |
| 2201 | if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) && |
| 2202 | cast<MCConstantExpr>(Op1.getImm())->getValue() == 1) |
Craig Topper | 6bf3ed4 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 2203 | Operands.pop_back(); |
Devang Patel | a410ed3 | 2012-01-24 21:43:36 +0000 | [diff] [blame] | 2204 | } else { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2205 | X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]); |
| 2206 | if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) && |
| 2207 | cast<MCConstantExpr>(Op1.getImm())->getValue() == 1) |
Craig Topper | 6bf3ed4 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 2208 | Operands.erase(Operands.begin() + 1); |
Chris Lattner | 4cfbcdc | 2010-09-06 18:32:06 +0000 | [diff] [blame] | 2209 | } |
Daniel Dunbar | fbd12cc | 2010-03-20 22:36:38 +0000 | [diff] [blame] | 2210 | } |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2211 | |
Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 2212 | // Transforms "int $3" into "int3" as a size optimization. We can't write an |
| 2213 | // instalias with an immediate operand yet. |
| 2214 | if (Name == "int" && Operands.size() == 2) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2215 | X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]); |
| 2216 | if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) && |
| 2217 | cast<MCConstantExpr>(Op1.getImm())->getValue() == 3) { |
Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 2218 | Operands.erase(Operands.begin() + 1); |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2219 | static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3"); |
Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 2220 | } |
| 2221 | } |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2222 | |
Chris Lattner | f29c0b6 | 2010-01-14 22:21:20 +0000 | [diff] [blame] | 2223 | return false; |
Daniel Dunbar | 3c2a893 | 2009-07-20 18:55:04 +0000 | [diff] [blame] | 2224 | } |
| 2225 | |
Craig Topper | 7e9a1cb | 2013-03-18 02:53:34 +0000 | [diff] [blame] | 2226 | static bool convertToSExti8(MCInst &Inst, unsigned Opcode, unsigned Reg, |
| 2227 | bool isCmp) { |
| 2228 | MCInst TmpInst; |
| 2229 | TmpInst.setOpcode(Opcode); |
| 2230 | if (!isCmp) |
| 2231 | TmpInst.addOperand(MCOperand::CreateReg(Reg)); |
| 2232 | TmpInst.addOperand(MCOperand::CreateReg(Reg)); |
| 2233 | TmpInst.addOperand(Inst.getOperand(0)); |
| 2234 | Inst = TmpInst; |
| 2235 | return true; |
| 2236 | } |
| 2237 | |
| 2238 | static bool convert16i16to16ri8(MCInst &Inst, unsigned Opcode, |
| 2239 | bool isCmp = false) { |
| 2240 | if (!Inst.getOperand(0).isImm() || |
| 2241 | !isImmSExti16i8Value(Inst.getOperand(0).getImm())) |
| 2242 | return false; |
| 2243 | |
| 2244 | return convertToSExti8(Inst, Opcode, X86::AX, isCmp); |
| 2245 | } |
| 2246 | |
| 2247 | static bool convert32i32to32ri8(MCInst &Inst, unsigned Opcode, |
| 2248 | bool isCmp = false) { |
| 2249 | if (!Inst.getOperand(0).isImm() || |
| 2250 | !isImmSExti32i8Value(Inst.getOperand(0).getImm())) |
| 2251 | return false; |
| 2252 | |
| 2253 | return convertToSExti8(Inst, Opcode, X86::EAX, isCmp); |
| 2254 | } |
| 2255 | |
| 2256 | static bool convert64i32to64ri8(MCInst &Inst, unsigned Opcode, |
| 2257 | bool isCmp = false) { |
| 2258 | if (!Inst.getOperand(0).isImm() || |
| 2259 | !isImmSExti64i8Value(Inst.getOperand(0).getImm())) |
| 2260 | return false; |
| 2261 | |
| 2262 | return convertToSExti8(Inst, Opcode, X86::RAX, isCmp); |
| 2263 | } |
| 2264 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2265 | bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) { |
Devang Patel | de47cce | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2266 | switch (Inst.getOpcode()) { |
| 2267 | default: return false; |
Craig Topper | 7e9a1cb | 2013-03-18 02:53:34 +0000 | [diff] [blame] | 2268 | case X86::AND16i16: return convert16i16to16ri8(Inst, X86::AND16ri8); |
| 2269 | case X86::AND32i32: return convert32i32to32ri8(Inst, X86::AND32ri8); |
| 2270 | case X86::AND64i32: return convert64i32to64ri8(Inst, X86::AND64ri8); |
| 2271 | case X86::XOR16i16: return convert16i16to16ri8(Inst, X86::XOR16ri8); |
| 2272 | case X86::XOR32i32: return convert32i32to32ri8(Inst, X86::XOR32ri8); |
| 2273 | case X86::XOR64i32: return convert64i32to64ri8(Inst, X86::XOR64ri8); |
| 2274 | case X86::OR16i16: return convert16i16to16ri8(Inst, X86::OR16ri8); |
| 2275 | case X86::OR32i32: return convert32i32to32ri8(Inst, X86::OR32ri8); |
| 2276 | case X86::OR64i32: return convert64i32to64ri8(Inst, X86::OR64ri8); |
| 2277 | case X86::CMP16i16: return convert16i16to16ri8(Inst, X86::CMP16ri8, true); |
| 2278 | case X86::CMP32i32: return convert32i32to32ri8(Inst, X86::CMP32ri8, true); |
| 2279 | case X86::CMP64i32: return convert64i32to64ri8(Inst, X86::CMP64ri8, true); |
| 2280 | case X86::ADD16i16: return convert16i16to16ri8(Inst, X86::ADD16ri8); |
| 2281 | case X86::ADD32i32: return convert32i32to32ri8(Inst, X86::ADD32ri8); |
| 2282 | case X86::ADD64i32: return convert64i32to64ri8(Inst, X86::ADD64ri8); |
| 2283 | case X86::SUB16i16: return convert16i16to16ri8(Inst, X86::SUB16ri8); |
| 2284 | case X86::SUB32i32: return convert32i32to32ri8(Inst, X86::SUB32ri8); |
| 2285 | case X86::SUB64i32: return convert64i32to64ri8(Inst, X86::SUB64ri8); |
Craig Topper | 0498b88 | 2013-03-18 03:34:55 +0000 | [diff] [blame] | 2286 | case X86::ADC16i16: return convert16i16to16ri8(Inst, X86::ADC16ri8); |
| 2287 | case X86::ADC32i32: return convert32i32to32ri8(Inst, X86::ADC32ri8); |
| 2288 | case X86::ADC64i32: return convert64i32to64ri8(Inst, X86::ADC64ri8); |
| 2289 | case X86::SBB16i16: return convert16i16to16ri8(Inst, X86::SBB16ri8); |
| 2290 | case X86::SBB32i32: return convert32i32to32ri8(Inst, X86::SBB32ri8); |
| 2291 | case X86::SBB64i32: return convert64i32to64ri8(Inst, X86::SBB64ri8); |
Craig Topper | a0e0735 | 2013-10-07 05:42:48 +0000 | [diff] [blame] | 2292 | case X86::VMOVAPDrr: |
| 2293 | case X86::VMOVAPDYrr: |
| 2294 | case X86::VMOVAPSrr: |
| 2295 | case X86::VMOVAPSYrr: |
| 2296 | case X86::VMOVDQArr: |
| 2297 | case X86::VMOVDQAYrr: |
| 2298 | case X86::VMOVDQUrr: |
| 2299 | case X86::VMOVDQUYrr: |
| 2300 | case X86::VMOVUPDrr: |
| 2301 | case X86::VMOVUPDYrr: |
| 2302 | case X86::VMOVUPSrr: |
| 2303 | case X86::VMOVUPSYrr: { |
| 2304 | if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) || |
| 2305 | !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg())) |
| 2306 | return false; |
| 2307 | |
| 2308 | unsigned NewOpc; |
| 2309 | switch (Inst.getOpcode()) { |
| 2310 | default: llvm_unreachable("Invalid opcode"); |
| 2311 | case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break; |
| 2312 | case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break; |
| 2313 | case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break; |
| 2314 | case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break; |
| 2315 | case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break; |
| 2316 | case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break; |
| 2317 | case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break; |
| 2318 | case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break; |
| 2319 | case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break; |
| 2320 | case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break; |
| 2321 | case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break; |
| 2322 | case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break; |
| 2323 | } |
| 2324 | Inst.setOpcode(NewOpc); |
| 2325 | return true; |
| 2326 | } |
| 2327 | case X86::VMOVSDrr: |
| 2328 | case X86::VMOVSSrr: { |
| 2329 | if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) || |
| 2330 | !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg())) |
| 2331 | return false; |
| 2332 | unsigned NewOpc; |
| 2333 | switch (Inst.getOpcode()) { |
| 2334 | default: llvm_unreachable("Invalid opcode"); |
| 2335 | case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break; |
| 2336 | case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break; |
| 2337 | } |
| 2338 | Inst.setOpcode(NewOpc); |
| 2339 | return true; |
| 2340 | } |
Devang Patel | de47cce | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2341 | } |
Devang Patel | de47cce | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2342 | } |
| 2343 | |
Tim Northover | 26bb14e | 2014-08-18 11:49:42 +0000 | [diff] [blame] | 2344 | static const char *getSubtargetFeatureName(uint64_t Val); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 2345 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2346 | void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands, |
| 2347 | MCStreamer &Out) { |
Evgeniy Stepanov | 77ad866 | 2014-07-31 09:11:04 +0000 | [diff] [blame] | 2348 | Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(), |
| 2349 | MII, Out); |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 2350 | } |
| 2351 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2352 | bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 2353 | OperandVector &Operands, |
Tim Northover | 26bb14e | 2014-08-18 11:49:42 +0000 | [diff] [blame] | 2354 | MCStreamer &Out, uint64_t &ErrorInfo, |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2355 | bool MatchingInlineAsm) { |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2356 | if (isParsingIntelSyntax()) |
| 2357 | return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo, |
| 2358 | MatchingInlineAsm); |
| 2359 | return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo, |
| 2360 | MatchingInlineAsm); |
| 2361 | } |
Daniel Dunbar | 2ecc3bb | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 2362 | |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2363 | void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, |
| 2364 | OperandVector &Operands, MCStreamer &Out, |
| 2365 | bool MatchingInlineAsm) { |
Chris Lattner | a63292a | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 2366 | // FIXME: This should be replaced with a real .td file alias mechanism. |
Chad Rosier | 3b1336c | 2012-08-28 23:57:47 +0000 | [diff] [blame] | 2367 | // Also, MatchInstructionImpl should actually *do* the EmitInstruction |
Chris Lattner | 4869d34 | 2010-11-06 19:57:21 +0000 | [diff] [blame] | 2368 | // call. |
Reid Kleckner | b1f2d2f | 2014-07-31 00:07:33 +0000 | [diff] [blame] | 2369 | const char *Repl = StringSwitch<const char *>(Op.getToken()) |
| 2370 | .Case("finit", "fninit") |
| 2371 | .Case("fsave", "fnsave") |
| 2372 | .Case("fstcw", "fnstcw") |
| 2373 | .Case("fstcww", "fnstcw") |
| 2374 | .Case("fstenv", "fnstenv") |
| 2375 | .Case("fstsw", "fnstsw") |
| 2376 | .Case("fstsww", "fnstsw") |
| 2377 | .Case("fclex", "fnclex") |
| 2378 | .Default(nullptr); |
| 2379 | if (Repl) { |
Chris Lattner | a63292a | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 2380 | MCInst Inst; |
| 2381 | Inst.setOpcode(X86::WAIT); |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 2382 | Inst.setLoc(IDLoc); |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2383 | if (!MatchingInlineAsm) |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 2384 | EmitInstruction(Inst, Operands, Out); |
Chris Lattner | adc0dbe | 2010-09-30 16:39:29 +0000 | [diff] [blame] | 2385 | Operands[0] = X86Operand::CreateToken(Repl, IDLoc); |
Chris Lattner | a63292a | 2010-09-29 01:50:45 +0000 | [diff] [blame] | 2386 | } |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2387 | } |
| 2388 | |
| 2389 | bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo, |
| 2390 | bool MatchingInlineAsm) { |
| 2391 | assert(ErrorInfo && "Unknown missing feature!"); |
| 2392 | ArrayRef<SMRange> EmptyRanges = None; |
| 2393 | SmallString<126> Msg; |
| 2394 | raw_svector_ostream OS(Msg); |
| 2395 | OS << "instruction requires:"; |
| 2396 | uint64_t Mask = 1; |
| 2397 | for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) { |
| 2398 | if (ErrorInfo & Mask) |
| 2399 | OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask); |
| 2400 | Mask <<= 1; |
| 2401 | } |
| 2402 | return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm); |
| 2403 | } |
| 2404 | |
| 2405 | bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 2406 | OperandVector &Operands, |
| 2407 | MCStreamer &Out, |
| 2408 | uint64_t &ErrorInfo, |
| 2409 | bool MatchingInlineAsm) { |
| 2410 | assert(!Operands.empty() && "Unexpect empty operand list!"); |
| 2411 | X86Operand &Op = static_cast<X86Operand &>(*Operands[0]); |
| 2412 | assert(Op.isToken() && "Leading operand should always be a mnemonic!"); |
| 2413 | ArrayRef<SMRange> EmptyRanges = None; |
| 2414 | |
| 2415 | // First, handle aliases that expand to multiple instructions. |
| 2416 | MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm); |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2417 | |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2418 | bool WasOriginallyInvalidOperand = false; |
Chris Lattner | b44fd24 | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 2419 | MCInst Inst; |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2420 | |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2421 | // First, try a direct match. |
Chad Rosier | 2f480a8 | 2012-10-12 22:53:36 +0000 | [diff] [blame] | 2422 | switch (MatchInstructionImpl(Operands, Inst, |
Chad Rosier | 4996355 | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 2423 | ErrorInfo, MatchingInlineAsm, |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2424 | isParsingIntelSyntax())) { |
Jim Grosbach | 120a96a | 2011-08-15 23:03:29 +0000 | [diff] [blame] | 2425 | default: break; |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2426 | case Match_Success: |
Devang Patel | de47cce | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2427 | // Some instructions need post-processing to, for example, tweak which |
| 2428 | // encoding is selected. Loop on it while changes happen so the |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2429 | // individual transformations can chain off each other. |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2430 | if (!MatchingInlineAsm) |
Chad Rosier | f4e35dc | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 2431 | while (processInstruction(Inst, Operands)) |
| 2432 | ; |
Devang Patel | de47cce | 2012-01-18 22:42:29 +0000 | [diff] [blame] | 2433 | |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 2434 | Inst.setLoc(IDLoc); |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2435 | if (!MatchingInlineAsm) |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 2436 | EmitInstruction(Inst, Operands, Out); |
Chad Rosier | f4e35dc | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 2437 | Opcode = Inst.getOpcode(); |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2438 | return false; |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2439 | case Match_MissingFeature: |
| 2440 | return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm); |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2441 | case Match_InvalidOperand: |
| 2442 | WasOriginallyInvalidOperand = true; |
| 2443 | break; |
| 2444 | case Match_MnemonicFail: |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2445 | break; |
| 2446 | } |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2447 | |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2448 | // FIXME: Ideally, we would only attempt suffix matches for things which are |
| 2449 | // valid prefixes, and we could just infer the right unambiguous |
| 2450 | // type. However, that requires substantially more matcher support than the |
| 2451 | // following hack. |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2452 | |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2453 | // Change the operand to point to a temporary token. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2454 | StringRef Base = Op.getToken(); |
Daniel Dunbar | 2ecc3bb | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 2455 | SmallString<16> Tmp; |
| 2456 | Tmp += Base; |
| 2457 | Tmp += ' '; |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2458 | Op.setTokenValue(Tmp.str()); |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2459 | |
Chris Lattner | fab9413 | 2010-11-06 18:28:02 +0000 | [diff] [blame] | 2460 | // If this instruction starts with an 'f', then it is a floating point stack |
| 2461 | // instruction. These come in up to three forms for 32-bit, 64-bit, and |
| 2462 | // 80-bit floating point, which use the suffixes s,l,t respectively. |
| 2463 | // |
| 2464 | // Otherwise, we assume that this may be an integer instruction, which comes |
| 2465 | // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively. |
| 2466 | const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0"; |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2467 | |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2468 | // Check for the various suffix matches. |
Tim Northover | 26bb14e | 2014-08-18 11:49:42 +0000 | [diff] [blame] | 2469 | uint64_t ErrorInfoIgnore; |
| 2470 | uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings. |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2471 | unsigned Match[4]; |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2472 | |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2473 | for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) { |
| 2474 | Tmp.back() = Suffixes[I]; |
| 2475 | Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore, |
| 2476 | MatchingInlineAsm, isParsingIntelSyntax()); |
| 2477 | // If this returned as a missing feature failure, remember that. |
| 2478 | if (Match[I] == Match_MissingFeature) |
| 2479 | ErrorInfoMissingFeature = ErrorInfoIgnore; |
| 2480 | } |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2481 | |
| 2482 | // Restore the old token. |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2483 | Op.setTokenValue(Base); |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2484 | |
| 2485 | // If exactly one matched, then we treat that as a successful match (and the |
| 2486 | // instruction will already have been filled in correctly, since the failing |
| 2487 | // matches won't have modified it). |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2488 | unsigned NumSuccessfulMatches = |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2489 | std::count(std::begin(Match), std::end(Match), Match_Success); |
Chris Lattner | b44fd24 | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 2490 | if (NumSuccessfulMatches == 1) { |
Jim Grosbach | 8f28dbd | 2012-01-27 00:51:27 +0000 | [diff] [blame] | 2491 | Inst.setLoc(IDLoc); |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2492 | if (!MatchingInlineAsm) |
Evgeniy Stepanov | 49e2625 | 2014-03-14 08:58:04 +0000 | [diff] [blame] | 2493 | EmitInstruction(Inst, Operands, Out); |
Chad Rosier | f4e35dc | 2012-10-01 23:45:51 +0000 | [diff] [blame] | 2494 | Opcode = Inst.getOpcode(); |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2495 | return false; |
Chris Lattner | b44fd24 | 2010-09-29 01:42:58 +0000 | [diff] [blame] | 2496 | } |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2497 | |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2498 | // Otherwise, the match failed, try to produce a decent error message. |
Daniel Dunbar | 2ecc3bb | 2010-08-12 00:55:38 +0000 | [diff] [blame] | 2499 | |
Daniel Dunbar | 7d7b4d1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2500 | // If we had multiple suffix matches, then identify this as an ambiguous |
| 2501 | // match. |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2502 | if (NumSuccessfulMatches > 1) { |
Daniel Dunbar | 7d7b4d1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2503 | char MatchChars[4]; |
| 2504 | unsigned NumMatches = 0; |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2505 | for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) |
| 2506 | if (Match[I] == Match_Success) |
| 2507 | MatchChars[NumMatches++] = Suffixes[I]; |
Daniel Dunbar | 7d7b4d1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2508 | |
Alp Toker | e69170a | 2014-06-26 22:52:05 +0000 | [diff] [blame] | 2509 | SmallString<126> Msg; |
| 2510 | raw_svector_ostream OS(Msg); |
Daniel Dunbar | 7d7b4d1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2511 | OS << "ambiguous instructions require an explicit suffix (could be "; |
| 2512 | for (unsigned i = 0; i != NumMatches; ++i) { |
| 2513 | if (i != 0) |
| 2514 | OS << ", "; |
| 2515 | if (i + 1 == NumMatches) |
| 2516 | OS << "or "; |
| 2517 | OS << "'" << Base << MatchChars[i] << "'"; |
| 2518 | } |
| 2519 | OS << ")"; |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2520 | Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm); |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2521 | return true; |
Daniel Dunbar | 7d7b4d1 | 2010-08-12 00:55:42 +0000 | [diff] [blame] | 2522 | } |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2523 | |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2524 | // Okay, we know that none of the variants matched successfully. |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2525 | |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2526 | // If all of the instructions reported an invalid mnemonic, then the original |
| 2527 | // mnemonic was invalid. |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2528 | if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) { |
Chris Lattner | 339cc7b | 2010-09-06 22:11:18 +0000 | [diff] [blame] | 2529 | if (!WasOriginallyInvalidOperand) { |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2530 | ArrayRef<SMRange> Ranges = |
| 2531 | MatchingInlineAsm ? EmptyRanges : Op.getLocRange(); |
Benjamin Kramer | d416bae | 2011-10-16 11:28:29 +0000 | [diff] [blame] | 2532 | return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'", |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2533 | Ranges, MatchingInlineAsm); |
Chris Lattner | 339cc7b | 2010-09-06 22:11:18 +0000 | [diff] [blame] | 2534 | } |
| 2535 | |
| 2536 | // Recover location info for the operand if we know which was the problem. |
Tim Northover | 26bb14e | 2014-08-18 11:49:42 +0000 | [diff] [blame] | 2537 | if (ErrorInfo != ~0ULL) { |
Chad Rosier | 4996355 | 2012-10-13 00:26:04 +0000 | [diff] [blame] | 2538 | if (ErrorInfo >= Operands.size()) |
Chad Rosier | 3d4bc62 | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2539 | return Error(IDLoc, "too few operands for instruction", |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2540 | EmptyRanges, MatchingInlineAsm); |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2541 | |
David Blaikie | 960ea3f | 2014-06-08 16:18:35 +0000 | [diff] [blame] | 2542 | X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo]; |
| 2543 | if (Operand.getStartLoc().isValid()) { |
| 2544 | SMRange OperandRange = Operand.getLocRange(); |
| 2545 | return Error(Operand.getStartLoc(), "invalid operand for instruction", |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2546 | OperandRange, MatchingInlineAsm); |
Chris Lattner | a3a0681 | 2011-10-16 04:47:35 +0000 | [diff] [blame] | 2547 | } |
Chris Lattner | 339cc7b | 2010-09-06 22:11:18 +0000 | [diff] [blame] | 2548 | } |
| 2549 | |
Chad Rosier | 3d4bc62 | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2550 | return Error(IDLoc, "invalid operand for instruction", EmptyRanges, |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2551 | MatchingInlineAsm); |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2552 | } |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2553 | |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2554 | // If one instruction matched with a missing feature, report this as a |
| 2555 | // missing feature. |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2556 | if (std::count(std::begin(Match), std::end(Match), |
| 2557 | Match_MissingFeature) == 1) { |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2558 | ErrorInfo = ErrorInfoMissingFeature; |
| 2559 | return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature, |
| 2560 | MatchingInlineAsm); |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2561 | } |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2562 | |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2563 | // If one instruction matched with an invalid operand, report this as an |
| 2564 | // operand failure. |
Reid Kleckner | 7b1e1a0 | 2014-07-30 22:23:11 +0000 | [diff] [blame] | 2565 | if (std::count(std::begin(Match), std::end(Match), |
| 2566 | Match_InvalidOperand) == 1) { |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2567 | return Error(IDLoc, "invalid operand for instruction", EmptyRanges, |
| 2568 | MatchingInlineAsm); |
Chris Lattner | 628fbec | 2010-09-06 21:54:15 +0000 | [diff] [blame] | 2569 | } |
Michael J. Spencer | 530ce85 | 2010-10-09 11:00:50 +0000 | [diff] [blame] | 2570 | |
Chris Lattner | b4be28f | 2010-09-06 20:08:02 +0000 | [diff] [blame] | 2571 | // If all of these were an outright failure, report it in a useless way. |
Chad Rosier | 3d4bc62 | 2012-08-21 19:36:59 +0000 | [diff] [blame] | 2572 | Error(IDLoc, "unknown use of instruction mnemonic without a size suffix", |
Chad Rosier | 4453e84 | 2012-10-12 23:09:25 +0000 | [diff] [blame] | 2573 | EmptyRanges, MatchingInlineAsm); |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2574 | return true; |
| 2575 | } |
| 2576 | |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2577 | bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode, |
| 2578 | OperandVector &Operands, |
| 2579 | MCStreamer &Out, |
| 2580 | uint64_t &ErrorInfo, |
| 2581 | bool MatchingInlineAsm) { |
| 2582 | assert(!Operands.empty() && "Unexpect empty operand list!"); |
| 2583 | X86Operand &Op = static_cast<X86Operand &>(*Operands[0]); |
| 2584 | assert(Op.isToken() && "Leading operand should always be a mnemonic!"); |
| 2585 | StringRef Mnemonic = Op.getToken(); |
| 2586 | ArrayRef<SMRange> EmptyRanges = None; |
| 2587 | |
| 2588 | // First, handle aliases that expand to multiple instructions. |
| 2589 | MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm); |
| 2590 | |
| 2591 | MCInst Inst; |
| 2592 | |
| 2593 | // Find one unsized memory operand, if present. |
| 2594 | X86Operand *UnsizedMemOp = nullptr; |
| 2595 | for (const auto &Op : Operands) { |
| 2596 | X86Operand *X86Op = static_cast<X86Operand *>(Op.get()); |
Reid Kleckner | 7b7a599 | 2014-08-27 20:10:38 +0000 | [diff] [blame] | 2597 | if (X86Op->isMemUnsized()) |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2598 | UnsizedMemOp = X86Op; |
| 2599 | } |
| 2600 | |
| 2601 | // Allow some instructions to have implicitly pointer-sized operands. This is |
| 2602 | // compatible with gas. |
| 2603 | if (UnsizedMemOp) { |
| 2604 | static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"}; |
| 2605 | for (const char *Instr : PtrSizedInstrs) { |
| 2606 | if (Mnemonic == Instr) { |
| 2607 | UnsizedMemOp->Mem.Size = getPointerSize(); |
| 2608 | break; |
| 2609 | } |
| 2610 | } |
| 2611 | } |
| 2612 | |
| 2613 | // If an unsized memory operand is present, try to match with each memory |
| 2614 | // operand size. In Intel assembly, the size is not part of the instruction |
| 2615 | // mnemonic. |
| 2616 | SmallVector<unsigned, 8> Match; |
| 2617 | uint64_t ErrorInfoMissingFeature = 0; |
| 2618 | if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) { |
| 2619 | static const unsigned MopSizes[] = {8, 16, 32, 64, 80}; |
| 2620 | for (unsigned Size : MopSizes) { |
| 2621 | UnsizedMemOp->Mem.Size = Size; |
| 2622 | uint64_t ErrorInfoIgnore; |
Reid Kleckner | 7b7a599 | 2014-08-27 20:10:38 +0000 | [diff] [blame] | 2623 | unsigned LastOpcode = Inst.getOpcode(); |
| 2624 | unsigned M = |
| 2625 | MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore, |
| 2626 | MatchingInlineAsm, isParsingIntelSyntax()); |
| 2627 | if (Match.empty() || LastOpcode != Inst.getOpcode()) |
| 2628 | Match.push_back(M); |
| 2629 | |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2630 | // If this returned as a missing feature failure, remember that. |
| 2631 | if (Match.back() == Match_MissingFeature) |
| 2632 | ErrorInfoMissingFeature = ErrorInfoIgnore; |
| 2633 | } |
Reid Kleckner | 7b7a599 | 2014-08-27 20:10:38 +0000 | [diff] [blame] | 2634 | |
| 2635 | // Restore the size of the unsized memory operand if we modified it. |
| 2636 | if (UnsizedMemOp) |
| 2637 | UnsizedMemOp->Mem.Size = 0; |
| 2638 | } |
| 2639 | |
| 2640 | // If we haven't matched anything yet, this is not a basic integer or FPU |
| 2641 | // operation. There shouldn't be any ambiguity in our mneumonic table, so try |
| 2642 | // matching with the unsized operand. |
| 2643 | if (Match.empty()) { |
Reid Kleckner | f6fb780 | 2014-08-26 20:32:34 +0000 | [diff] [blame] | 2644 | Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo, |
| 2645 | MatchingInlineAsm, |
| 2646 | isParsingIntelSyntax())); |
| 2647 | // If this returned as a missing feature failure, remember that. |
| 2648 | if (Match.back() == Match_MissingFeature) |
| 2649 | ErrorInfoMissingFeature = ErrorInfo; |
| 2650 | } |
| 2651 | |
| 2652 | // Restore the size of the unsized memory operand if we modified it. |
| 2653 | if (UnsizedMemOp) |
| 2654 | UnsizedMemOp->Mem.Size = 0; |
| 2655 | |
| 2656 | // If it's a bad mnemonic, all results will be the same. |
| 2657 | if (Match.back() == Match_MnemonicFail) { |
| 2658 | ArrayRef<SMRange> Ranges = |
| 2659 | MatchingInlineAsm ? EmptyRanges : Op.getLocRange(); |
| 2660 | return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'", |
| 2661 | Ranges, MatchingInlineAsm); |
| 2662 | } |
| 2663 | |
| 2664 | // If exactly one matched, then we treat that as a successful match (and the |
| 2665 | // instruction will already have been filled in correctly, since the failing |
| 2666 | // matches won't have modified it). |
| 2667 | unsigned NumSuccessfulMatches = |
| 2668 | std::count(std::begin(Match), std::end(Match), Match_Success); |
| 2669 | if (NumSuccessfulMatches == 1) { |
| 2670 | // Some instructions need post-processing to, for example, tweak which |
| 2671 | // encoding is selected. Loop on it while changes happen so the individual |
| 2672 | // transformations can chain off each other. |
| 2673 | if (!MatchingInlineAsm) |
| 2674 | while (processInstruction(Inst, Operands)) |
| 2675 | ; |
| 2676 | Inst.setLoc(IDLoc); |
| 2677 | if (!MatchingInlineAsm) |
| 2678 | EmitInstruction(Inst, Operands, Out); |
| 2679 | Opcode = Inst.getOpcode(); |
| 2680 | return false; |
| 2681 | } else if (NumSuccessfulMatches > 1) { |
| 2682 | assert(UnsizedMemOp && |
| 2683 | "multiple matches only possible with unsized memory operands"); |
| 2684 | ArrayRef<SMRange> Ranges = |
| 2685 | MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange(); |
| 2686 | return Error(UnsizedMemOp->getStartLoc(), |
| 2687 | "ambiguous operand size for instruction '" + Mnemonic + "\'", |
| 2688 | Ranges, MatchingInlineAsm); |
| 2689 | } |
| 2690 | |
| 2691 | // If one instruction matched with a missing feature, report this as a |
| 2692 | // missing feature. |
| 2693 | if (std::count(std::begin(Match), std::end(Match), |
| 2694 | Match_MissingFeature) == 1) { |
| 2695 | ErrorInfo = ErrorInfoMissingFeature; |
| 2696 | return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature, |
| 2697 | MatchingInlineAsm); |
| 2698 | } |
| 2699 | |
| 2700 | // If one instruction matched with an invalid operand, report this as an |
| 2701 | // operand failure. |
| 2702 | if (std::count(std::begin(Match), std::end(Match), |
| 2703 | Match_InvalidOperand) == 1) { |
| 2704 | return Error(IDLoc, "invalid operand for instruction", EmptyRanges, |
| 2705 | MatchingInlineAsm); |
| 2706 | } |
| 2707 | |
| 2708 | // If all of these were an outright failure, report it in a useless way. |
| 2709 | return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges, |
| 2710 | MatchingInlineAsm); |
| 2711 | } |
| 2712 | |
Nico Weber | 42f79db | 2014-07-17 20:24:55 +0000 | [diff] [blame] | 2713 | bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) { |
| 2714 | return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo); |
| 2715 | } |
Daniel Dunbar | 9b816a1 | 2010-05-04 16:12:42 +0000 | [diff] [blame] | 2716 | |
Devang Patel | 4a6e778 | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2717 | bool X86AsmParser::ParseDirective(AsmToken DirectiveID) { |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2718 | StringRef IDVal = DirectiveID.getIdentifier(); |
| 2719 | if (IDVal == ".word") |
| 2720 | return ParseDirectiveWord(2, DirectiveID.getLoc()); |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2721 | else if (IDVal.startswith(".code")) |
| 2722 | return ParseDirectiveCode(IDVal, DirectiveID.getLoc()); |
Chad Rosier | 6f8d8b2 | 2012-09-10 20:54:39 +0000 | [diff] [blame] | 2723 | else if (IDVal.startswith(".att_syntax")) { |
Reid Kleckner | ce63b79 | 2014-08-06 23:21:13 +0000 | [diff] [blame] | 2724 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2725 | if (Parser.getTok().getString() == "prefix") |
| 2726 | Parser.Lex(); |
| 2727 | else if (Parser.getTok().getString() == "noprefix") |
| 2728 | return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not " |
| 2729 | "supported: registers must have a " |
| 2730 | "'%' prefix in .att_syntax"); |
| 2731 | } |
Chad Rosier | 6f8d8b2 | 2012-09-10 20:54:39 +0000 | [diff] [blame] | 2732 | getParser().setAssemblerDialect(0); |
| 2733 | return false; |
| 2734 | } else if (IDVal.startswith(".intel_syntax")) { |
Devang Patel | a173ee5 | 2012-01-31 18:14:05 +0000 | [diff] [blame] | 2735 | getParser().setAssemblerDialect(1); |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2736 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
Saleem Abdulrasool | a6505ca | 2014-01-13 01:15:39 +0000 | [diff] [blame] | 2737 | if (Parser.getTok().getString() == "noprefix") |
Craig Topper | 6bf3ed4 | 2012-07-18 04:59:16 +0000 | [diff] [blame] | 2738 | Parser.Lex(); |
Reid Kleckner | ce63b79 | 2014-08-06 23:21:13 +0000 | [diff] [blame] | 2739 | else if (Parser.getTok().getString() == "prefix") |
| 2740 | return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not " |
| 2741 | "supported: registers must not have " |
| 2742 | "a '%' prefix in .intel_syntax"); |
Devang Patel | 9a9bb5c | 2012-01-30 20:02:42 +0000 | [diff] [blame] | 2743 | } |
| 2744 | return false; |
| 2745 | } |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2746 | return true; |
| 2747 | } |
| 2748 | |
| 2749 | /// ParseDirectiveWord |
| 2750 | /// ::= .word [ expression (, expression)* ] |
Devang Patel | 4a6e778 | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2751 | bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) { |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2752 | if (getLexer().isNot(AsmToken::EndOfStatement)) { |
| 2753 | for (;;) { |
| 2754 | const MCExpr *Value; |
Jim Grosbach | d2037eb | 2013-02-20 22:21:35 +0000 | [diff] [blame] | 2755 | if (getParser().parseExpression(Value)) |
Saleem Abdulrasool | a6505ca | 2014-01-13 01:15:39 +0000 | [diff] [blame] | 2756 | return false; |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2757 | |
Eric Christopher | bf7bc49 | 2013-01-09 03:52:05 +0000 | [diff] [blame] | 2758 | getParser().getStreamer().EmitValue(Value, Size); |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2759 | |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2760 | if (getLexer().is(AsmToken::EndOfStatement)) |
| 2761 | break; |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2762 | |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2763 | // FIXME: Improve diagnostic. |
Saleem Abdulrasool | a6505ca | 2014-01-13 01:15:39 +0000 | [diff] [blame] | 2764 | if (getLexer().isNot(AsmToken::Comma)) { |
| 2765 | Error(L, "unexpected token in directive"); |
| 2766 | return false; |
| 2767 | } |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2768 | Parser.Lex(); |
| 2769 | } |
| 2770 | } |
Chad Rosier | 51afe63 | 2012-06-27 22:34:28 +0000 | [diff] [blame] | 2771 | |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2772 | Parser.Lex(); |
| 2773 | return false; |
| 2774 | } |
| 2775 | |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2776 | /// ParseDirectiveCode |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 2777 | /// ::= .code16 | .code32 | .code64 |
Devang Patel | 4a6e778 | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2778 | bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) { |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 2779 | if (IDVal == ".code16") { |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2780 | Parser.Lex(); |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 2781 | if (!is16BitMode()) { |
| 2782 | SwitchMode(X86::Mode16Bit); |
| 2783 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16); |
| 2784 | } |
Saleem Abdulrasool | a6505ca | 2014-01-13 01:15:39 +0000 | [diff] [blame] | 2785 | } else if (IDVal == ".code32") { |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 2786 | Parser.Lex(); |
| 2787 | if (!is32BitMode()) { |
| 2788 | SwitchMode(X86::Mode32Bit); |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2789 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32); |
| 2790 | } |
| 2791 | } else if (IDVal == ".code64") { |
| 2792 | Parser.Lex(); |
| 2793 | if (!is64BitMode()) { |
Craig Topper | 3c80d62 | 2014-01-06 04:55:54 +0000 | [diff] [blame] | 2794 | SwitchMode(X86::Mode64Bit); |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2795 | getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64); |
| 2796 | } |
| 2797 | } else { |
Saleem Abdulrasool | a6505ca | 2014-01-13 01:15:39 +0000 | [diff] [blame] | 2798 | Error(L, "unknown directive " + IDVal); |
| 2799 | return false; |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2800 | } |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2801 | |
Evan Cheng | 481ebb0 | 2011-07-27 00:38:12 +0000 | [diff] [blame] | 2802 | return false; |
| 2803 | } |
Chris Lattner | 72c0b59 | 2010-10-30 17:38:55 +0000 | [diff] [blame] | 2804 | |
Daniel Dunbar | 7147577 | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 2805 | // Force static initialization. |
| 2806 | extern "C" void LLVMInitializeX86AsmParser() { |
Devang Patel | 4a6e778 | 2012-01-12 18:03:40 +0000 | [diff] [blame] | 2807 | RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target); |
| 2808 | RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target); |
Daniel Dunbar | 7147577 | 2009-07-17 20:42:00 +0000 | [diff] [blame] | 2809 | } |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 2810 | |
Chris Lattner | 3e4582a | 2010-09-06 19:11:01 +0000 | [diff] [blame] | 2811 | #define GET_REGISTER_MATCHER |
| 2812 | #define GET_MATCHER_IMPLEMENTATION |
Jim Grosbach | 6f1f41b | 2012-11-14 18:04:47 +0000 | [diff] [blame] | 2813 | #define GET_SUBTARGET_FEATURE_NAME |
Daniel Dunbar | 0033199 | 2009-07-29 00:02:19 +0000 | [diff] [blame] | 2814 | #include "X86GenAsmMatcher.inc" |