blob: 9edded8f7460d1e6e2f12786fedabe080025b14c [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Hal Finkel934361a2015-01-14 01:07:51 +000016#include "PPCCallingConv.h"
Jim Laskey48850c12006-11-16 22:43:37 +000017#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000018#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000019#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000020#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000021#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000022#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000023#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000024#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000027#include "llvm/CodeGen/MachineInstrBuilder.h"
Hal Finkel57725662015-01-03 17:58:24 +000028#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000030#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000031#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/Constants.h"
34#include "llvm/IR/DerivedTypes.h"
35#include "llvm/IR/Function.h"
36#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000037#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000040#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000041#include "llvm/Target/TargetOptions.h"
Kit Bartond4eb73c2015-05-05 16:10:44 +000042
Chris Lattnerf22556d2005-08-16 17:14:42 +000043using namespace llvm;
44
Hal Finkel595817e2012-06-04 02:21:00 +000045static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
46cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000047
Hal Finkel4e9f1a82012-06-10 19:32:29 +000048static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
49cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
50
Hal Finkel8d7fbc92013-03-15 15:27:13 +000051static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
52cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
53
Hal Finkel940ab932014-02-28 00:27:01 +000054// FIXME: Remove this once the bug has been fixed!
55extern cl::opt<bool> ANDIGlueBug;
56
Eric Christophercccae792015-01-30 22:02:31 +000057PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM,
58 const PPCSubtarget &STI)
59 : TargetLowering(TM), Subtarget(STI) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000060 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000061 setUseUnderscoreSetJmp(true);
62 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000063
Chris Lattnerd10babf2010-10-10 18:34:00 +000064 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
65 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000066 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000067 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000068
Chris Lattnerf22556d2005-08-16 17:14:42 +000069 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000070 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
Petar Jovanovic280f7102015-12-14 17:57:33 +000071 if (!Subtarget.useSoftFloat()) {
72 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
73 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
74 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000075
Evan Cheng5d9fd972006-10-04 00:56:09 +000076 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +000077 for (MVT VT : MVT::integer_valuetypes()) {
78 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
79 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i8, Expand);
80 }
Duncan Sands95d46ef2008-01-23 20:39:46 +000081
Owen Anderson9f944592009-08-11 20:47:22 +000082 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000083
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000084 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000085 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
86 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000090 setIndexedLoadAction(ISD::PRE_INC, MVT::f32, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +000092 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Hal Finkel65d1cbf2015-02-05 18:42:53 +000097 setIndexedStoreAction(ISD::PRE_INC, MVT::f32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::f64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000108 AddPromotedToType(ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
Hal Finkel6a56b212014-03-05 22:14:00 +0000110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000123 for (MVT VT : MVT::integer_valuetypes()) {
124 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
125 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
126 setTruncStoreAction(VT, MVT::i1, Expand);
127 }
Hal Finkel940ab932014-02-28 00:27:01 +0000128
129 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
130 }
131
Dale Johannesen666323e2007-10-10 01:01:31 +0000132 // This is used in the ppcf128->int sequence. Note it has different semantics
133 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000134 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000135
Roman Divacky1faf5b02012-08-16 18:19:29 +0000136 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000137 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
138 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000142 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000143
Chris Lattnerf22556d2005-08-16 17:14:42 +0000144 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000145 setOperationAction(ISD::SREM, MVT::i32, Expand);
146 setOperationAction(ISD::UREM, MVT::i32, Expand);
147 setOperationAction(ISD::SREM, MVT::i64, Expand);
148 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000149
150 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000151 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
152 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
154 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
156 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
158 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000159
Dan Gohman482732a2007-10-11 23:21:31 +0000160 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000161 setOperationAction(ISD::FSIN , MVT::f64, Expand);
162 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000163 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 setOperationAction(ISD::FREM , MVT::f64, Expand);
165 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000166 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000167 setOperationAction(ISD::FSIN , MVT::f32, Expand);
168 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000169 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000170 setOperationAction(ISD::FREM , MVT::f32, Expand);
171 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000172 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000173
Owen Anderson9f944592009-08-11 20:47:22 +0000174 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000175
Chris Lattnerf22556d2005-08-16 17:14:42 +0000176 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000177 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000178 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTE() &&
179 Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000180 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000181
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000182 if (!Subtarget.hasFSQRT() &&
Eric Christophercccae792015-01-30 22:02:31 +0000183 !(TM.Options.UnsafeFPMath && Subtarget.hasFRSQRTES() &&
184 Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000185 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000186
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000187 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000188 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
190 } else {
191 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
192 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
193 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000194
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000195 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000196 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
197 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
198 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000199 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000200
201 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
202 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
203 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000204 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000205 }
206
Nate Begeman2fba8a32006-01-14 03:14:10 +0000207 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000208 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000210 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
211 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000212 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000214 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
215 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000216
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000217 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000218 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000219 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
220 } else {
221 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
222 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
223 }
224
Nate Begeman1b8121b2006-01-11 21:21:00 +0000225 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000226 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
227 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000228
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000229 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000230 // PowerPC does not have Select
231 setOperationAction(ISD::SELECT, MVT::i32, Expand);
232 setOperationAction(ISD::SELECT, MVT::i64, Expand);
233 setOperationAction(ISD::SELECT, MVT::f32, Expand);
234 setOperationAction(ISD::SELECT, MVT::f64, Expand);
235 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000236
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000237 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000238 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000240
Nate Begeman7e7f4392006-02-01 07:19:44 +0000241 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000242 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000243 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000244
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000245 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000246 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000247 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000248
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000250
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000251 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000253
Jim Laskey6267b2c2005-08-17 00:40:22 +0000254 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000255 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
256 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000257
Nemanja Ivanovic89224762015-12-15 14:50:34 +0000258 if (Subtarget.hasDirectMove()) {
259 setOperationAction(ISD::BITCAST, MVT::f32, Legal);
260 setOperationAction(ISD::BITCAST, MVT::i32, Legal);
261 setOperationAction(ISD::BITCAST, MVT::i64, Legal);
262 setOperationAction(ISD::BITCAST, MVT::f64, Legal);
263 } else {
264 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
265 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
266 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
267 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
268 }
Chris Lattnerc46fc242005-12-23 05:13:35 +0000269
Chris Lattner84b49d52006-04-28 21:56:10 +0000270 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000272
Hal Finkel1996f3d2013-03-27 19:10:42 +0000273 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000274 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
275 // support continuation, user-level threading, and etc.. As a result, no
276 // other SjLj exception interfaces are implemented and please don't build
277 // your own exception handling based on them.
278 // LLVM/Clang supports zero-cost DWARF exception handling.
279 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
280 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000281
282 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000283 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000284 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
285 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000286 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000287 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
288 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
289 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000291 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000292 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
293 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000294
Nate Begemanf69d13b2008-08-11 17:36:31 +0000295 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000296 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000297
298 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000299 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
300 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000301
Nate Begemane74795c2006-01-25 18:21:52 +0000302 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000303 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000304
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000305 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000306 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000307 // VAARG always uses double-word chunks, so promote anything smaller.
308 setOperationAction(ISD::VAARG, MVT::i1, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::i8, Promote);
311 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
312 setOperationAction(ISD::VAARG, MVT::i16, Promote);
313 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
314 setOperationAction(ISD::VAARG, MVT::i32, Promote);
315 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
316 setOperationAction(ISD::VAARG, MVT::Other, Expand);
317 } else {
318 // VAARG is custom lowered with the 32-bit SVR4 ABI.
319 setOperationAction(ISD::VAARG, MVT::Other, Custom);
320 setOperationAction(ISD::VAARG, MVT::i64, Custom);
321 }
Roman Divacky4394e682011-06-28 15:30:42 +0000322 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000323 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000324
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000325 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000326 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
327 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
328 else
329 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
330
Chris Lattner5bd514d2006-01-15 09:02:48 +0000331 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000332 setOperationAction(ISD::VAEND , MVT::Other, Expand);
333 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
334 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
335 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
336 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Yury Gribovd7dbb662015-12-01 11:40:55 +0000337 setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, MVT::i32, Custom);
338 setOperationAction(ISD::GET_DYNAMIC_AREA_OFFSET, MVT::i64, Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000339
Chris Lattner6961fc72006-03-26 10:06:40 +0000340 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000341 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000342
Hal Finkel25c19922013-05-15 21:37:41 +0000343 // To handle counter-based loop conditions.
344 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
345
Dale Johannesen160be0f2008-11-07 22:54:33 +0000346 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000347 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
351 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
352 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
353 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
354 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
355 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
356 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
357 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
358 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000359
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000360 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000361 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
364 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
365 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000366 // This is just the low 32 bits of a (signed) fp->i64 conversion.
367 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000369
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000371 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000372 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000373 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000374 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000375 }
376
Hal Finkelf6d45f22013-04-01 17:52:07 +0000377 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000378 if (Subtarget.hasFPCVT()) {
379 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000380 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
381 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
382 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
383 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
384 }
385
386 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
387 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
388 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
389 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
390 }
391
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000392 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000393 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000394 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000395 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000396 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000397 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000398 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
399 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
400 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000401 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000402 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
404 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
405 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000406 }
Evan Cheng19264272006-03-01 01:11:20 +0000407
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000408 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000409 // First set operation action for all vector types to expand. Then we
410 // will selectively turn on ones that can be effectively codegen'd.
Ahmed Bougacha67dd2d22015-01-07 21:27:10 +0000411 for (MVT VT : MVT::vector_valuetypes()) {
Chris Lattner06a21ba2006-04-16 01:37:57 +0000412 // add/sub are legal for all supported vector VT's.
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000413 setOperationAction(ISD::ADD, VT, Legal);
414 setOperationAction(ISD::SUB, VT, Legal);
415
Bill Schmidt433b1c32015-02-05 15:24:47 +0000416 // Vector instructions introduced in P8
Kit Bartond4eb73c2015-05-05 16:10:44 +0000417 if (Subtarget.hasP8Altivec() && (VT.SimpleTy != MVT::v1i128)) {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000418 setOperationAction(ISD::CTPOP, VT, Legal);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000419 setOperationAction(ISD::CTLZ, VT, Legal);
420 }
421 else {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000422 setOperationAction(ISD::CTPOP, VT, Expand);
Bill Schmidt433b1c32015-02-05 15:24:47 +0000423 setOperationAction(ISD::CTLZ, VT, Expand);
424 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000425
Chris Lattner95c7adc2006-04-04 17:25:31 +0000426 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000427 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000428 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429
430 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000431 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000432 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000433 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000434 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000435 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000436 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000438 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000439 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000440 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Hal Finkela2cdbce2015-08-30 22:12:50 +0000441 setOperationAction(ISD::SELECT_CC, VT, Promote);
442 AddPromotedToType (ISD::SELECT_CC, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000443 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000444 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000445
Chris Lattner06a21ba2006-04-16 01:37:57 +0000446 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000447 setOperationAction(ISD::MUL , VT, Expand);
448 setOperationAction(ISD::SDIV, VT, Expand);
449 setOperationAction(ISD::SREM, VT, Expand);
450 setOperationAction(ISD::UDIV, VT, Expand);
451 setOperationAction(ISD::UREM, VT, Expand);
452 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000453 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000454 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000455 setOperationAction(ISD::FSQRT, VT, Expand);
456 setOperationAction(ISD::FLOG, VT, Expand);
457 setOperationAction(ISD::FLOG10, VT, Expand);
458 setOperationAction(ISD::FLOG2, VT, Expand);
459 setOperationAction(ISD::FEXP, VT, Expand);
460 setOperationAction(ISD::FEXP2, VT, Expand);
461 setOperationAction(ISD::FSIN, VT, Expand);
462 setOperationAction(ISD::FCOS, VT, Expand);
463 setOperationAction(ISD::FABS, VT, Expand);
464 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000465 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000466 setOperationAction(ISD::FCEIL, VT, Expand);
467 setOperationAction(ISD::FTRUNC, VT, Expand);
468 setOperationAction(ISD::FRINT, VT, Expand);
469 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000470 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
471 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
472 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000473 setOperationAction(ISD::MULHU, VT, Expand);
474 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000475 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
476 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
477 setOperationAction(ISD::UDIVREM, VT, Expand);
478 setOperationAction(ISD::SDIVREM, VT, Expand);
479 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
480 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000481 setOperationAction(ISD::BSWAP, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000482 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000483 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000484 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000485 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000486 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
Nemanja Ivanovic74e31bc2015-12-02 10:36:24 +0000487 setOperationAction(ISD::ROTL, VT, Expand);
488 setOperationAction(ISD::ROTR, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000489
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000490 for (MVT InnerVT : MVT::vector_valuetypes()) {
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000491 setTruncStoreAction(VT, InnerVT, Expand);
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000492 setLoadExtAction(ISD::SEXTLOAD, VT, InnerVT, Expand);
493 setLoadExtAction(ISD::ZEXTLOAD, VT, InnerVT, Expand);
494 setLoadExtAction(ISD::EXTLOAD, VT, InnerVT, Expand);
495 }
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000496 }
497
Chris Lattner95c7adc2006-04-04 17:25:31 +0000498 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
499 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000500 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000501
Owen Anderson9f944592009-08-11 20:47:22 +0000502 setOperationAction(ISD::AND , MVT::v4i32, Legal);
503 setOperationAction(ISD::OR , MVT::v4i32, Legal);
504 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
505 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000506 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000507 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000508 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000509 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
510 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
511 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
512 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000513 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
514 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
515 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
516 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000517
Craig Topperabadc662012-04-20 06:31:50 +0000518 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
519 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
520 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
521 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000522
Owen Anderson9f944592009-08-11 20:47:22 +0000523 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000524 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000525
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000526 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000527 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
528 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
529 }
530
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000531 if (Subtarget.hasP8Altivec())
Kit Barton20d39812015-03-10 19:49:38 +0000532 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
533 else
534 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +0000535
Owen Anderson9f944592009-08-11 20:47:22 +0000536 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
537 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000538
Owen Anderson9f944592009-08-11 20:47:22 +0000539 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
540 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000541
Owen Anderson9f944592009-08-11 20:47:22 +0000542 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
543 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
544 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
545 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000546
547 // Altivec does not contain unordered floating-point compare instructions
548 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
549 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000550 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
551 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000552
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000553 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000554 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +0000555 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
556 if (Subtarget.hasP8Vector()) {
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +0000557 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +0000558 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Legal);
559 }
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +0000560 if (Subtarget.hasDirectMove()) {
561 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Legal);
562 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Legal);
563 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Legal);
Nemanja Ivanovicbe5f0c02015-11-02 14:01:11 +0000564 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i64, Legal);
Nemanja Ivanovicd3896572015-10-09 11:12:18 +0000565 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Legal);
566 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Legal);
567 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
568 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +0000569 }
Hal Finkel82569b62014-03-27 22:22:48 +0000570 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000571
572 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
573 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
574 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
575 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
576 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
577
578 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
579
580 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
581 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
582
583 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
584 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
585
Hal Finkel732f0f72014-03-26 12:49:28 +0000586 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
587 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
588 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
589 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
590 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
591
Hal Finkel27774d92014-03-13 07:58:58 +0000592 // Share the Altivec comparison restrictions.
593 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
594 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000595 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
596 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
597
Hal Finkel9281c9a2014-03-26 18:26:30 +0000598 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
599 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
600
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000601 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
602
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000603 if (Subtarget.hasP8Vector())
604 addRegisterClass(MVT::f32, &PPC::VSSRCRegClass);
605
Hal Finkel19be5062014-03-29 05:29:01 +0000606 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000607
Bill Schmidt54cced52015-07-16 21:14:07 +0000608 addRegisterClass(MVT::v4i32, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000609 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
610 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000611
Kit Barton0cfa7b72015-03-03 19:55:45 +0000612 if (Subtarget.hasP8Altivec()) {
Kit Bartone48b1e12015-03-05 16:24:38 +0000613 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
614 setOperationAction(ISD::SRA, MVT::v2i64, Legal);
615 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
616
Kit Barton0cfa7b72015-03-03 19:55:45 +0000617 setOperationAction(ISD::SETCC, MVT::v2i64, Legal);
618 }
619 else {
Kit Bartone48b1e12015-03-05 16:24:38 +0000620 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
621 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
622 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
623
Kit Barton0cfa7b72015-03-03 19:55:45 +0000624 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
625
626 // VSX v2i64 only supports non-arithmetic operations.
627 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
628 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
629 }
Hal Finkel777c9dd2014-03-29 16:04:40 +0000630
Hal Finkel9281c9a2014-03-26 18:26:30 +0000631 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
632 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
633 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
634 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
635
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000636 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
637
Hal Finkel7279f4b2014-03-26 19:13:54 +0000638 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
639 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
640 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
641 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
642
Hal Finkel5c0d1452014-03-30 13:22:59 +0000643 // Vector operation legalization checks the result type of
644 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
645 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
646 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
647 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
648 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
649
Kit Barton915c5ec2016-02-26 21:59:44 +0000650 setOperationAction(ISD::FNEG, MVT::v4f32, Legal);
651 setOperationAction(ISD::FNEG, MVT::v2f64, Legal);
Kit Bartona1d6a6f2016-03-09 17:48:01 +0000652 setOperationAction(ISD::FABS, MVT::v4f32, Legal);
653 setOperationAction(ISD::FABS, MVT::v2f64, Legal);
Kit Barton915c5ec2016-02-26 21:59:44 +0000654
Hal Finkela6c8b512014-03-26 16:12:58 +0000655 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000656 }
Bill Schmidtfe88b182015-02-03 21:58:23 +0000657
Kit Bartond4eb73c2015-05-05 16:10:44 +0000658 if (Subtarget.hasP8Altivec()) {
Bill Schmidtfe88b182015-02-03 21:58:23 +0000659 addRegisterClass(MVT::v2i64, &PPC::VRRCRegClass);
Kit Bartond4eb73c2015-05-05 16:10:44 +0000660 addRegisterClass(MVT::v1i128, &PPC::VRRCRegClass);
661 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000662 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000663
Hal Finkelc93a9a22015-02-25 01:06:45 +0000664 if (Subtarget.hasQPX()) {
665 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
668 setOperationAction(ISD::FREM, MVT::v4f64, Expand);
669
670 setOperationAction(ISD::FCOPYSIGN, MVT::v4f64, Legal);
671 setOperationAction(ISD::FGETSIGN, MVT::v4f64, Expand);
672
673 setOperationAction(ISD::LOAD , MVT::v4f64, Custom);
674 setOperationAction(ISD::STORE , MVT::v4f64, Custom);
675
676 setTruncStoreAction(MVT::v4f64, MVT::v4f32, Custom);
677 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f32, Custom);
678
679 if (!Subtarget.useCRBits())
680 setOperationAction(ISD::SELECT, MVT::v4f64, Expand);
681 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
682
683 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f64, Legal);
684 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f64, Expand);
685 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f64, Expand);
686 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f64, Expand);
687 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f64, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f64, Legal);
689 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
690
691 setOperationAction(ISD::FP_TO_SINT , MVT::v4f64, Legal);
692 setOperationAction(ISD::FP_TO_UINT , MVT::v4f64, Expand);
693
694 setOperationAction(ISD::FP_ROUND , MVT::v4f32, Legal);
695 setOperationAction(ISD::FP_ROUND_INREG , MVT::v4f32, Expand);
696 setOperationAction(ISD::FP_EXTEND, MVT::v4f64, Legal);
697
698 setOperationAction(ISD::FNEG , MVT::v4f64, Legal);
699 setOperationAction(ISD::FABS , MVT::v4f64, Legal);
700 setOperationAction(ISD::FSIN , MVT::v4f64, Expand);
701 setOperationAction(ISD::FCOS , MVT::v4f64, Expand);
702 setOperationAction(ISD::FPOWI , MVT::v4f64, Expand);
703 setOperationAction(ISD::FPOW , MVT::v4f64, Expand);
704 setOperationAction(ISD::FLOG , MVT::v4f64, Expand);
705 setOperationAction(ISD::FLOG2 , MVT::v4f64, Expand);
706 setOperationAction(ISD::FLOG10 , MVT::v4f64, Expand);
707 setOperationAction(ISD::FEXP , MVT::v4f64, Expand);
708 setOperationAction(ISD::FEXP2 , MVT::v4f64, Expand);
709
710 setOperationAction(ISD::FMINNUM, MVT::v4f64, Legal);
711 setOperationAction(ISD::FMAXNUM, MVT::v4f64, Legal);
712
713 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f64, Legal);
714 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f64, Legal);
715
716 addRegisterClass(MVT::v4f64, &PPC::QFRCRegClass);
717
718 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
719 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
720 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
721 setOperationAction(ISD::FREM, MVT::v4f32, Expand);
722
723 setOperationAction(ISD::FCOPYSIGN, MVT::v4f32, Legal);
724 setOperationAction(ISD::FGETSIGN, MVT::v4f32, Expand);
725
726 setOperationAction(ISD::LOAD , MVT::v4f32, Custom);
727 setOperationAction(ISD::STORE , MVT::v4f32, Custom);
728
729 if (!Subtarget.useCRBits())
730 setOperationAction(ISD::SELECT, MVT::v4f32, Expand);
731 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
732
733 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4f32, Legal);
734 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4f32, Expand);
735 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4f32, Expand);
736 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4f32, Expand);
737 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4f32, Custom);
738 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Legal);
739 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
740
741 setOperationAction(ISD::FP_TO_SINT , MVT::v4f32, Legal);
742 setOperationAction(ISD::FP_TO_UINT , MVT::v4f32, Expand);
743
744 setOperationAction(ISD::FNEG , MVT::v4f32, Legal);
745 setOperationAction(ISD::FABS , MVT::v4f32, Legal);
746 setOperationAction(ISD::FSIN , MVT::v4f32, Expand);
747 setOperationAction(ISD::FCOS , MVT::v4f32, Expand);
748 setOperationAction(ISD::FPOWI , MVT::v4f32, Expand);
749 setOperationAction(ISD::FPOW , MVT::v4f32, Expand);
750 setOperationAction(ISD::FLOG , MVT::v4f32, Expand);
751 setOperationAction(ISD::FLOG2 , MVT::v4f32, Expand);
752 setOperationAction(ISD::FLOG10 , MVT::v4f32, Expand);
753 setOperationAction(ISD::FEXP , MVT::v4f32, Expand);
754 setOperationAction(ISD::FEXP2 , MVT::v4f32, Expand);
755
756 setOperationAction(ISD::FMINNUM, MVT::v4f32, Legal);
757 setOperationAction(ISD::FMAXNUM, MVT::v4f32, Legal);
758
759 setIndexedLoadAction(ISD::PRE_INC, MVT::v4f32, Legal);
760 setIndexedStoreAction(ISD::PRE_INC, MVT::v4f32, Legal);
761
762 addRegisterClass(MVT::v4f32, &PPC::QSRCRegClass);
763
764 setOperationAction(ISD::AND , MVT::v4i1, Legal);
765 setOperationAction(ISD::OR , MVT::v4i1, Legal);
766 setOperationAction(ISD::XOR , MVT::v4i1, Legal);
767
768 if (!Subtarget.useCRBits())
769 setOperationAction(ISD::SELECT, MVT::v4i1, Expand);
770 setOperationAction(ISD::VSELECT, MVT::v4i1, Legal);
771
772 setOperationAction(ISD::LOAD , MVT::v4i1, Custom);
773 setOperationAction(ISD::STORE , MVT::v4i1, Custom);
774
775 setOperationAction(ISD::EXTRACT_VECTOR_ELT , MVT::v4i1, Custom);
776 setOperationAction(ISD::INSERT_VECTOR_ELT , MVT::v4i1, Expand);
777 setOperationAction(ISD::CONCAT_VECTORS , MVT::v4i1, Expand);
778 setOperationAction(ISD::EXTRACT_SUBVECTOR , MVT::v4i1, Expand);
779 setOperationAction(ISD::VECTOR_SHUFFLE , MVT::v4i1, Custom);
780 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i1, Expand);
781 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i1, Custom);
782
783 setOperationAction(ISD::SINT_TO_FP, MVT::v4i1, Custom);
784 setOperationAction(ISD::UINT_TO_FP, MVT::v4i1, Custom);
785
786 addRegisterClass(MVT::v4i1, &PPC::QBRCRegClass);
787
788 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
789 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
790 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
791 setOperationAction(ISD::FROUND, MVT::v4f64, Legal);
792
793 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
794 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
795 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
796 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
797
798 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Expand);
799 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Expand);
800
801 // These need to set FE_INEXACT, and so cannot be vectorized here.
802 setOperationAction(ISD::FRINT, MVT::v4f64, Expand);
803 setOperationAction(ISD::FRINT, MVT::v4f32, Expand);
804
805 if (TM.Options.UnsafeFPMath) {
806 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
807 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
808
809 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
810 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
811 } else {
812 setOperationAction(ISD::FDIV, MVT::v4f64, Expand);
813 setOperationAction(ISD::FSQRT, MVT::v4f64, Expand);
814
815 setOperationAction(ISD::FDIV, MVT::v4f32, Expand);
816 setOperationAction(ISD::FSQRT, MVT::v4f32, Expand);
817 }
818 }
819
Hal Finkel01fa7702014-12-03 00:19:17 +0000820 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000821 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000822
823 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000824
Robin Morissete1ca44b2014-10-02 22:27:07 +0000825 if (!isPPC64) {
826 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
827 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
828 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000829
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000830 setBooleanContents(ZeroOrOneBooleanContent);
Hal Finkelc93a9a22015-02-25 01:06:45 +0000831
832 if (Subtarget.hasAltivec()) {
833 // Altivec instructions set fields to all zeros or all ones.
834 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
835 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000836
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000837 if (!isPPC64) {
838 // These libcalls are not available in 32-bit.
839 setLibcallName(RTLIB::SHL_I128, nullptr);
840 setLibcallName(RTLIB::SRL_I128, nullptr);
841 setLibcallName(RTLIB::SRA_I128, nullptr);
842 }
843
Joseph Tremouletf748c892015-11-07 01:11:31 +0000844 setStackPointerRegisterToSaveRestore(isPPC64 ? PPC::X1 : PPC::R1);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000845
Chris Lattnerf4184352006-03-01 04:57:39 +0000846 // We have target-specific dag combine patterns for the following nodes:
847 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel5efb9182015-01-06 06:01:57 +0000848 if (Subtarget.hasFPCVT())
849 setTargetDAGCombine(ISD::UINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000850 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000851 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000852 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000853 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000854 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000855 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000856 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000857 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
858 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000859
Hal Finkel46043ed2014-03-01 21:36:57 +0000860 setTargetDAGCombine(ISD::SIGN_EXTEND);
861 setTargetDAGCombine(ISD::ZERO_EXTEND);
862 setTargetDAGCombine(ISD::ANY_EXTEND);
863
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000864 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000865 setTargetDAGCombine(ISD::TRUNCATE);
866 setTargetDAGCombine(ISD::SETCC);
867 setTargetDAGCombine(ISD::SELECT_CC);
868 }
869
Hal Finkel2e103312013-04-03 04:01:11 +0000870 // Use reciprocal estimates.
871 if (TM.Options.UnsafeFPMath) {
872 setTargetDAGCombine(ISD::FDIV);
873 setTargetDAGCombine(ISD::FSQRT);
874 }
875
Dale Johannesen10432e52007-10-19 00:59:18 +0000876 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000877 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000878 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000879 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
880 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000881 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
882 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000883 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
884 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
885 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
886 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
887 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000888 }
889
Hal Finkel940ab932014-02-28 00:27:01 +0000890 // With 32 condition bits, we don't need to sink (and duplicate) compares
891 // aggressively in CodeGenPrep.
Hal Finkel7a0516e2015-02-12 01:02:52 +0000892 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000893 setHasMultipleConditionRegisters();
Hal Finkel7a0516e2015-02-12 01:02:52 +0000894 setJumpIsExpensive();
895 }
Hal Finkel940ab932014-02-28 00:27:01 +0000896
Hal Finkel65298572011-10-17 18:53:03 +0000897 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000898 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000899 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000900
Hal Finkeld73bfba2015-01-03 14:58:25 +0000901 switch (Subtarget.getDarwinDirective()) {
902 default: break;
903 case PPC::DIR_970:
904 case PPC::DIR_A2:
905 case PPC::DIR_E500mc:
906 case PPC::DIR_E5500:
907 case PPC::DIR_PWR4:
908 case PPC::DIR_PWR5:
909 case PPC::DIR_PWR5X:
910 case PPC::DIR_PWR6:
911 case PPC::DIR_PWR6X:
912 case PPC::DIR_PWR7:
913 case PPC::DIR_PWR8:
914 setPrefFunctionAlignment(4);
915 setPrefLoopAlignment(4);
916 break;
917 }
918
Eli Friedman30a49e92011-08-03 21:06:02 +0000919 setInsertFencesForAtomic(true);
920
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000921 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000922 setSchedulingPreference(Sched::Source);
923 else
924 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000925
Eric Christopher23a3a7c2015-02-26 00:00:24 +0000926 computeRegisterProperties(STI.getRegisterInfo());
Hal Finkel742b5352012-08-28 16:12:39 +0000927
Hal Finkeld73bfba2015-01-03 14:58:25 +0000928 // The Freescale cores do better with aggressive inlining of memcpy and
929 // friends. GCC uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000930 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
931 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000932 MaxStoresPerMemset = 32;
933 MaxStoresPerMemsetOptSize = 16;
934 MaxStoresPerMemcpy = 32;
935 MaxStoresPerMemcpyOptSize = 8;
936 MaxStoresPerMemmove = 32;
937 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel5c3cacf2015-02-27 19:58:28 +0000938 } else if (Subtarget.getDarwinDirective() == PPC::DIR_A2) {
939 // The A2 also benefits from (very) aggressive inlining of memcpy and
940 // friends. The overhead of a the function call, even when warm, can be
941 // over one hundred cycles.
942 MaxStoresPerMemset = 128;
943 MaxStoresPerMemcpy = 128;
944 MaxStoresPerMemmove = 128;
Hal Finkel742b5352012-08-28 16:12:39 +0000945 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000946}
947
Hal Finkel262a2242013-09-12 23:20:06 +0000948/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
949/// the desired ByVal argument alignment.
Pete Cooper2e201472015-07-27 17:15:24 +0000950static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
Hal Finkel262a2242013-09-12 23:20:06 +0000951 unsigned MaxMaxAlign) {
952 if (MaxAlign == MaxMaxAlign)
953 return;
Pete Cooper2e201472015-07-27 17:15:24 +0000954 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Hal Finkel262a2242013-09-12 23:20:06 +0000955 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
956 MaxAlign = 32;
957 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
958 MaxAlign = 16;
Pete Cooper2e201472015-07-27 17:15:24 +0000959 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Hal Finkel262a2242013-09-12 23:20:06 +0000960 unsigned EltAlign = 0;
961 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
962 if (EltAlign > MaxAlign)
963 MaxAlign = EltAlign;
Pete Cooper2e201472015-07-27 17:15:24 +0000964 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
965 for (auto *EltTy : STy->elements()) {
Hal Finkel262a2242013-09-12 23:20:06 +0000966 unsigned EltAlign = 0;
Pete Cooper0debbdc2015-07-24 18:55:49 +0000967 getMaxByValAlign(EltTy, EltAlign, MaxMaxAlign);
Hal Finkel262a2242013-09-12 23:20:06 +0000968 if (EltAlign > MaxAlign)
969 MaxAlign = EltAlign;
970 if (MaxAlign == MaxMaxAlign)
971 break;
972 }
973 }
974}
975
Dale Johannesencbde4c22008-02-28 22:31:51 +0000976/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
977/// function arguments in the caller parameter area.
Mehdi Amini5c183d52015-07-09 02:09:28 +0000978unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty,
979 const DataLayout &DL) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000980 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000981 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000982 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000983
984 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000985 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000986 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
987 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
988 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000989 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000990}
991
Petar Jovanovic280f7102015-12-14 17:57:33 +0000992bool PPCTargetLowering::useSoftFloat() const {
993 return Subtarget.useSoftFloat();
994}
995
Chris Lattner347ed8a2006-01-09 23:52:17 +0000996const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000997 switch ((PPCISD::NodeType)Opcode) {
998 case PPCISD::FIRST_NUMBER: break;
Evan Cheng32e376f2008-07-12 02:23:19 +0000999 case PPCISD::FSEL: return "PPCISD::FSEL";
1000 case PPCISD::FCFID: return "PPCISD::FCFID";
Hal Finkel3fe09ea2015-01-06 07:02:15 +00001001 case PPCISD::FCFIDU: return "PPCISD::FCFIDU";
1002 case PPCISD::FCFIDS: return "PPCISD::FCFIDS";
1003 case PPCISD::FCFIDUS: return "PPCISD::FCFIDUS";
Evan Cheng32e376f2008-07-12 02:23:19 +00001004 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
1005 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel3fe09ea2015-01-06 07:02:15 +00001006 case PPCISD::FCTIDUZ: return "PPCISD::FCTIDUZ";
1007 case PPCISD::FCTIWUZ: return "PPCISD::FCTIWUZ";
Hal Finkel2e103312013-04-03 04:01:11 +00001008 case PPCISD::FRE: return "PPCISD::FRE";
1009 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +00001010 case PPCISD::STFIWX: return "PPCISD::STFIWX";
1011 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
1012 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
1013 case PPCISD::VPERM: return "PPCISD::VPERM";
Hal Finkel4edc66b2015-01-03 01:16:37 +00001014 case PPCISD::CMPB: return "PPCISD::CMPB";
Evan Cheng32e376f2008-07-12 02:23:19 +00001015 case PPCISD::Hi: return "PPCISD::Hi";
1016 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001017 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Evan Cheng32e376f2008-07-12 02:23:19 +00001018 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Yury Gribovd7dbb662015-12-01 11:40:55 +00001019 case PPCISD::DYNAREAOFFSET: return "PPCISD::DYNAREAOFFSET";
Evan Cheng32e376f2008-07-12 02:23:19 +00001020 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
1021 case PPCISD::SRL: return "PPCISD::SRL";
1022 case PPCISD::SRA: return "PPCISD::SRA";
1023 case PPCISD::SHL: return "PPCISD::SHL";
Matthias Braund04893f2015-05-07 21:33:59 +00001024 case PPCISD::SRA_ADDZE: return "PPCISD::SRA_ADDZE";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001025 case PPCISD::CALL: return "PPCISD::CALL";
1026 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +00001027 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001028 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Hal Finkelfc096c92014-12-23 22:29:40 +00001029 case PPCISD::BCTRL_LOAD_TOC: return "PPCISD::BCTRL_LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +00001030 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +00001031 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +00001032 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
1033 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00001034 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001035 case PPCISD::MFVSR: return "PPCISD::MFVSR";
1036 case PPCISD::MTVSRA: return "PPCISD::MTVSRA";
1037 case PPCISD::MTVSRZ: return "PPCISD::MTVSRZ";
Matthias Braund04893f2015-05-07 21:33:59 +00001038 case PPCISD::ANDIo_1_EQ_BIT: return "PPCISD::ANDIo_1_EQ_BIT";
1039 case PPCISD::ANDIo_1_GT_BIT: return "PPCISD::ANDIo_1_GT_BIT";
Evan Cheng32e376f2008-07-12 02:23:19 +00001040 case PPCISD::VCMP: return "PPCISD::VCMP";
1041 case PPCISD::VCMPo: return "PPCISD::VCMPo";
1042 case PPCISD::LBRX: return "PPCISD::LBRX";
1043 case PPCISD::STBRX: return "PPCISD::STBRX";
Hal Finkel3fe09ea2015-01-06 07:02:15 +00001044 case PPCISD::LFIWAX: return "PPCISD::LFIWAX";
1045 case PPCISD::LFIWZX: return "PPCISD::LFIWZX";
Matthias Braund04893f2015-05-07 21:33:59 +00001046 case PPCISD::LXVD2X: return "PPCISD::LXVD2X";
1047 case PPCISD::STXVD2X: return "PPCISD::STXVD2X";
Evan Cheng32e376f2008-07-12 02:23:19 +00001048 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +00001049 case PPCISD::BDNZ: return "PPCISD::BDNZ";
1050 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +00001051 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +00001052 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +00001053 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +00001054 case PPCISD::CR6SET: return "PPCISD::CR6SET";
1055 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Roman Divacky32143e22013-12-20 18:08:54 +00001056 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Matthias Braund04893f2015-05-07 21:33:59 +00001057 case PPCISD::PPC32_PICGOT: return "PPCISD::PPC32_PICGOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001058 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
1059 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001060 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001061 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
1062 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +00001063 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
1064 case PPCISD::ADDI_TLSGD_L_ADDR: return "PPCISD::ADDI_TLSGD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001065 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
1066 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt82f1c772015-02-10 19:09:05 +00001067 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
1068 case PPCISD::ADDI_TLSLD_L_ADDR: return "PPCISD::ADDI_TLSLD_L_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001069 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
1070 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +00001071 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +00001072 case PPCISD::SC: return "PPCISD::SC";
Bill Schmidte26236e2015-05-22 16:44:10 +00001073 case PPCISD::CLRBHRB: return "PPCISD::CLRBHRB";
1074 case PPCISD::MFBHRBE: return "PPCISD::MFBHRBE";
1075 case PPCISD::RFEBB: return "PPCISD::RFEBB";
Matthias Braund04893f2015-05-07 21:33:59 +00001076 case PPCISD::XXSWAPD: return "PPCISD::XXSWAPD";
Hal Finkelc93a9a22015-02-25 01:06:45 +00001077 case PPCISD::QVFPERM: return "PPCISD::QVFPERM";
1078 case PPCISD::QVGPCI: return "PPCISD::QVGPCI";
1079 case PPCISD::QVALIGNI: return "PPCISD::QVALIGNI";
1080 case PPCISD::QVESPLATI: return "PPCISD::QVESPLATI";
1081 case PPCISD::QBFLT: return "PPCISD::QBFLT";
1082 case PPCISD::QVLFSb: return "PPCISD::QVLFSb";
Chris Lattner347ed8a2006-01-09 23:52:17 +00001083 }
Matthias Braund04893f2015-05-07 21:33:59 +00001084 return nullptr;
Chris Lattner347ed8a2006-01-09 23:52:17 +00001085}
1086
Mehdi Amini44ede332015-07-09 02:09:04 +00001087EVT PPCTargetLowering::getSetCCResultType(const DataLayout &DL, LLVMContext &C,
1088 EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +00001089 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001090 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Hal Finkelc93a9a22015-02-25 01:06:45 +00001091
1092 if (Subtarget.hasQPX())
1093 return EVT::getVectorVT(C, MVT::i1, VT.getVectorNumElements());
1094
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +00001095 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +00001096}
1097
Hal Finkel62ac7362014-09-19 11:42:56 +00001098bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
1099 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
1100 return true;
1101}
1102
Chris Lattner4211ca92006-04-14 06:01:58 +00001103//===----------------------------------------------------------------------===//
1104// Node matching predicates, for use by the tblgen matching code.
1105//===----------------------------------------------------------------------===//
1106
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001107/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001108static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001109 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001110 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +00001111 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001112 // Maybe this has already been legalized into the constant pool?
1113 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001114 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001115 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +00001116 }
1117 return false;
1118}
1119
Chris Lattnere8b83b42006-04-06 17:23:16 +00001120/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
1121/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001122static bool isConstantOrUndef(int Op, int Val) {
1123 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001124}
1125
1126/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
1127/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001128/// The ShuffleKind distinguishes between big-endian operations with
1129/// two different inputs (0), either-endian operations with two identical
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001130/// inputs (1), and little-endian operations with two different inputs (2).
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001131/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1132bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +00001133 SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001134 bool IsLE = DAG.getDataLayout().isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001135 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00001136 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001137 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001138 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001139 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001140 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001141 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +00001142 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001143 return false;
1144 for (unsigned i = 0; i != 16; ++i)
1145 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
1146 return false;
1147 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +00001148 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001149 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +00001150 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
1151 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001152 return false;
1153 }
Chris Lattner1d338192006-04-06 18:26:28 +00001154 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001155}
1156
1157/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
1158/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001159/// The ShuffleKind distinguishes between big-endian operations with
1160/// two different inputs (0), either-endian operations with two identical
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001161/// inputs (1), and little-endian operations with two different inputs (2).
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001162/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1163bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +00001164 SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001165 bool IsLE = DAG.getDataLayout().isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001166 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00001167 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001168 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001169 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001170 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
1171 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001172 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001173 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +00001174 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001175 return false;
1176 for (unsigned i = 0; i != 16; i += 2)
1177 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
1178 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
1179 return false;
1180 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +00001181 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001182 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00001183 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
1184 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
1185 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
1186 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001187 return false;
1188 }
Chris Lattner1d338192006-04-06 18:26:28 +00001189 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001190}
1191
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001192/// isVPKUDUMShuffleMask - Return true if this is the shuffle mask for a
Bill Schmidte13ac912015-05-21 20:48:49 +00001193/// VPKUDUM instruction, AND the VPKUDUM instruction exists for the
1194/// current subtarget.
1195///
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001196/// The ShuffleKind distinguishes between big-endian operations with
1197/// two different inputs (0), either-endian operations with two identical
1198/// inputs (1), and little-endian operations with two different inputs (2).
1199/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
1200bool PPC::isVPKUDUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
1201 SelectionDAG &DAG) {
Bill Schmidte13ac912015-05-21 20:48:49 +00001202 const PPCSubtarget& Subtarget =
1203 static_cast<const PPCSubtarget&>(DAG.getSubtarget());
1204 if (!Subtarget.hasP8Vector())
1205 return false;
1206
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001207 bool IsLE = DAG.getDataLayout().isLittleEndian();
Bill Schmidt5ed84cd2015-05-16 01:02:12 +00001208 if (ShuffleKind == 0) {
1209 if (IsLE)
1210 return false;
1211 for (unsigned i = 0; i != 16; i += 4)
1212 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+4) ||
1213 !isConstantOrUndef(N->getMaskElt(i+1), i*2+5) ||
1214 !isConstantOrUndef(N->getMaskElt(i+2), i*2+6) ||
1215 !isConstantOrUndef(N->getMaskElt(i+3), i*2+7))
1216 return false;
1217 } else if (ShuffleKind == 2) {
1218 if (!IsLE)
1219 return false;
1220 for (unsigned i = 0; i != 16; i += 4)
1221 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
1222 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1) ||
1223 !isConstantOrUndef(N->getMaskElt(i+2), i*2+2) ||
1224 !isConstantOrUndef(N->getMaskElt(i+3), i*2+3))
1225 return false;
1226 } else if (ShuffleKind == 1) {
1227 unsigned j = IsLE ? 0 : 4;
1228 for (unsigned i = 0; i != 8; i += 4)
1229 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
1230 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
1231 !isConstantOrUndef(N->getMaskElt(i+2), i*2+j+2) ||
1232 !isConstantOrUndef(N->getMaskElt(i+3), i*2+j+3) ||
1233 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
1234 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1) ||
1235 !isConstantOrUndef(N->getMaskElt(i+10), i*2+j+2) ||
1236 !isConstantOrUndef(N->getMaskElt(i+11), i*2+j+3))
1237 return false;
1238 }
1239 return true;
1240}
1241
Chris Lattnerf38e0332006-04-06 22:02:42 +00001242/// isVMerge - Common function, used to match vmrg* shuffles.
1243///
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001244static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +00001245 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001246 if (N->getValueType(0) != MVT::v16i8)
1247 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001248 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
1249 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001250
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001251 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
1252 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001253 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +00001254 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001255 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +00001256 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001257 return false;
1258 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001259 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +00001260}
1261
1262/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001263/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
NAKAMURA Takumi84965032015-09-22 11:14:12 +00001264/// The ShuffleKind distinguishes between big-endian merges with two
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001265/// different inputs (0), either-endian merges with two identical inputs (1),
1266/// and little-endian merges with two different inputs (2). For the latter,
1267/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001268bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001269 unsigned ShuffleKind, SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001270 if (DAG.getDataLayout().isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001271 if (ShuffleKind == 1) // unary
1272 return isVMerge(N, UnitSize, 0, 0);
1273 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001274 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001275 else
1276 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001277 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001278 if (ShuffleKind == 1) // unary
1279 return isVMerge(N, UnitSize, 8, 8);
1280 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001281 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001282 else
1283 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001284 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001285}
1286
1287/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +00001288/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
NAKAMURA Takumi84965032015-09-22 11:14:12 +00001289/// The ShuffleKind distinguishes between big-endian merges with two
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001290/// different inputs (0), either-endian merges with two identical inputs (1),
1291/// and little-endian merges with two different inputs (2). For the latter,
1292/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +00001293bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001294 unsigned ShuffleKind, SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001295 if (DAG.getDataLayout().isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001296 if (ShuffleKind == 1) // unary
1297 return isVMerge(N, UnitSize, 8, 8);
1298 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +00001299 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001300 else
1301 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001302 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001303 if (ShuffleKind == 1) // unary
1304 return isVMerge(N, UnitSize, 0, 0);
1305 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +00001306 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00001307 else
1308 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +00001309 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001310}
1311
Kit Barton13894c72015-06-25 15:17:40 +00001312/**
1313 * \brief Common function used to match vmrgew and vmrgow shuffles
1314 *
1315 * The indexOffset determines whether to look for even or odd words in
1316 * the shuffle mask. This is based on the of the endianness of the target
1317 * machine.
1318 * - Little Endian:
1319 * - Use offset of 0 to check for odd elements
1320 * - Use offset of 4 to check for even elements
1321 * - Big Endian:
1322 * - Use offset of 0 to check for even elements
1323 * - Use offset of 4 to check for odd elements
1324 * A detailed description of the vector element ordering for little endian and
NAKAMURA Takumi520b45d2015-06-25 23:38:44 +00001325 * big endian can be found at
1326 * http://www.ibm.com/developerworks/library/l-ibm-xl-c-cpp-compiler/index.html
Kit Barton13894c72015-06-25 15:17:40 +00001327 * Targeting your applications - what little endian and big endian IBM XL C/C++
NAKAMURA Takumi520b45d2015-06-25 23:38:44 +00001328 * compiler differences mean to you
Kit Barton13894c72015-06-25 15:17:40 +00001329 *
1330 * The mask to the shuffle vector instruction specifies the indices of the
1331 * elements from the two input vectors to place in the result. The elements are
1332 * numbered in array-access order, starting with the first vector. These vectors
1333 * are always of type v16i8, thus each vector will contain 16 elements of size
NAKAMURA Takumi520b45d2015-06-25 23:38:44 +00001334 * 8. More info on the shuffle vector can be found in the
1335 * http://llvm.org/docs/LangRef.html#shufflevector-instruction
1336 * Language Reference.
Kit Barton13894c72015-06-25 15:17:40 +00001337 *
1338 * The RHSStartValue indicates whether the same input vectors are used (unary)
1339 * or two different input vectors are used, based on the following:
1340 * - If the instruction uses the same vector for both inputs, the range of the
1341 * indices will be 0 to 15. In this case, the RHSStart value passed should
1342 * be 0.
1343 * - If the instruction has two different vectors then the range of the
1344 * indices will be 0 to 31. In this case, the RHSStart value passed should
1345 * be 16 (indices 0-15 specify elements in the first vector while indices 16
1346 * to 31 specify elements in the second vector).
1347 *
1348 * \param[in] N The shuffle vector SD Node to analyze
1349 * \param[in] IndexOffset Specifies whether to look for even or odd elements
1350 * \param[in] RHSStartValue Specifies the starting index for the righthand input
1351 * vector to the shuffle_vector instruction
1352 * \return true iff this shuffle vector represents an even or odd word merge
1353 */
1354static bool isVMerge(ShuffleVectorSDNode *N, unsigned IndexOffset,
1355 unsigned RHSStartValue) {
1356 if (N->getValueType(0) != MVT::v16i8)
1357 return false;
1358
1359 for (unsigned i = 0; i < 2; ++i)
1360 for (unsigned j = 0; j < 4; ++j)
1361 if (!isConstantOrUndef(N->getMaskElt(i*4+j),
1362 i*RHSStartValue+j+IndexOffset) ||
1363 !isConstantOrUndef(N->getMaskElt(i*4+j+8),
1364 i*RHSStartValue+j+IndexOffset+8))
1365 return false;
1366 return true;
1367}
1368
1369/**
1370 * \brief Determine if the specified shuffle mask is suitable for the vmrgew or
1371 * vmrgow instructions.
1372 *
1373 * \param[in] N The shuffle vector SD Node to analyze
1374 * \param[in] CheckEven Check for an even merge (true) or an odd merge (false)
1375 * \param[in] ShuffleKind Identify the type of merge:
1376 * - 0 = big-endian merge with two different inputs;
1377 * - 1 = either-endian merge with two identical inputs;
1378 * - 2 = little-endian merge with two different inputs (inputs are swapped for
1379 * little-endian merges).
1380 * \param[in] DAG The current SelectionDAG
NAKAMURA Takumi84965032015-09-22 11:14:12 +00001381 * \return true iff this shuffle mask
Kit Barton13894c72015-06-25 15:17:40 +00001382 */
1383bool PPC::isVMRGEOShuffleMask(ShuffleVectorSDNode *N, bool CheckEven,
1384 unsigned ShuffleKind, SelectionDAG &DAG) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001385 if (DAG.getDataLayout().isLittleEndian()) {
Kit Barton13894c72015-06-25 15:17:40 +00001386 unsigned indexOffset = CheckEven ? 4 : 0;
1387 if (ShuffleKind == 1) // Unary
1388 return isVMerge(N, indexOffset, 0);
1389 else if (ShuffleKind == 2) // swapped
1390 return isVMerge(N, indexOffset, 16);
1391 else
1392 return false;
1393 }
1394 else {
1395 unsigned indexOffset = CheckEven ? 0 : 4;
1396 if (ShuffleKind == 1) // Unary
1397 return isVMerge(N, indexOffset, 0);
1398 else if (ShuffleKind == 0) // Normal
1399 return isVMerge(N, indexOffset, 16);
1400 else
1401 return false;
1402 }
1403 return false;
1404}
Chris Lattnerd1dcb522006-04-06 21:11:54 +00001405
Chris Lattner1d338192006-04-06 18:26:28 +00001406/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
1407/// amount, otherwise return -1.
NAKAMURA Takumi84965032015-09-22 11:14:12 +00001408/// The ShuffleKind distinguishes between big-endian operations with two
Bill Schmidt42a69362014-08-05 20:47:25 +00001409/// different inputs (0), either-endian operations with two identical inputs
1410/// (1), and little-endian operations with two different inputs (2). For the
1411/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1412int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1413 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001414 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001415 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001416
1417 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001418
Chris Lattner1d338192006-04-06 18:26:28 +00001419 // Find the first non-undef value in the shuffle mask.
1420 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001421 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001422 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001423
Chris Lattner1d338192006-04-06 18:26:28 +00001424 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001425
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001426 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001427 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001428 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001429 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001430
Bill Schmidtf04e9982014-08-04 23:21:01 +00001431 ShiftAmt -= i;
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001432 bool isLE = DAG.getDataLayout().isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001433
Bill Schmidt42a69362014-08-05 20:47:25 +00001434 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001435 // Check the rest of the elements to see if they are consecutive.
1436 for (++i; i != 16; ++i)
1437 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1438 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001439 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001440 // Check the rest of the elements to see if they are consecutive.
1441 for (++i; i != 16; ++i)
1442 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1443 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001444 } else
1445 return -1;
1446
Bill Schmidt1e77bb12015-07-15 15:45:30 +00001447 if (isLE)
Bill Schmidt42a69362014-08-05 20:47:25 +00001448 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001449
Chris Lattner1d338192006-04-06 18:26:28 +00001450 return ShiftAmt;
1451}
Chris Lattnerffc47562006-03-20 06:33:01 +00001452
1453/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1454/// specifies a splat of a single element that is suitable for input to
1455/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001456bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001457 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001458 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001459
Bill Schmidt42ddd712015-07-29 14:31:57 +00001460 // The consecutive indices need to specify an element, not part of two
1461 // different elements. So abandon ship early if this isn't the case.
1462 if (N->getMaskElt(0) % EltSize != 0)
1463 return false;
1464
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001465 // This is a splat operation if each element of the permute is the same, and
1466 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001467 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001468
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001469 // FIXME: Handle UNDEF elements too!
1470 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001471 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001472
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001473 // Check that the indices are consecutive, in the case of a multi-byte element
1474 // splatted with a v16i8 mask.
1475 for (unsigned i = 1; i != EltSize; ++i)
1476 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001477 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001478
Chris Lattner95c7adc2006-04-04 17:25:31 +00001479 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001480 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001481 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001482 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001483 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001484 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001485 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001486}
1487
1488/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1489/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001490unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1491 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001492 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1493 assert(isSplatShuffleMask(SVOp, EltSize));
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001494 if (DAG.getDataLayout().isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001495 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1496 else
1497 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001498}
1499
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001500/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001501/// by using a vspltis[bhw] instruction of the specified element size, return
1502/// the constant being splatted. The ByteSize field indicates the number of
1503/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001504SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001505 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001506
1507 // If ByteSize of the splat is bigger than the element size of the
1508 // build_vector, then we have a case where we are checking for a splat where
1509 // multiple elements of the buildvector are folded together into a single
1510 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1511 unsigned EltSize = 16/N->getNumOperands();
1512 if (EltSize < ByteSize) {
1513 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001514 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001515 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001516
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001517 // See if all of the elements in the buildvector agree across.
1518 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00001519 if (N->getOperand(i).isUndef()) continue;
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001520 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001521 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001522
Scott Michelcf0da6c2009-02-17 22:15:04 +00001523
Craig Topper062a2ba2014-04-25 05:30:21 +00001524 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001525 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1526 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001527 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001528 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001529
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001530 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1531 // either constant or undef values that are identical for each chunk. See
1532 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001533
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001534 // Check to see if all of the leading entries are either 0 or -1. If
1535 // neither, then this won't fit into the immediate field.
1536 bool LeadingZero = true;
1537 bool LeadingOnes = true;
1538 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001539 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001540
Artyom Skrobov314ee042015-11-25 19:41:11 +00001541 LeadingZero &= isNullConstant(UniquedVals[i]);
1542 LeadingOnes &= isAllOnesConstant(UniquedVals[i]);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001543 }
1544 // Finally, check the least significant entry.
1545 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001546 if (!UniquedVals[Multiple-1].getNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001547 return DAG.getTargetConstant(0, SDLoc(N), MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001548 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001549 if (Val < 16) // 0,0,0,4 -> vspltisw(4)
1550 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001551 }
1552 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001553 if (!UniquedVals[Multiple-1].getNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001554 return DAG.getTargetConstant(~0U, SDLoc(N), MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001555 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001556 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001557 return DAG.getTargetConstant(Val, SDLoc(N), MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001558 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001559
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001560 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001561 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001562
Chris Lattner2771e2c2006-03-25 06:12:06 +00001563 // Check to see if this buildvec has a single non-undef value in its elements.
1564 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00001565 if (N->getOperand(i).isUndef()) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001566 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001567 OpVal = N->getOperand(i);
1568 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001569 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001570 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001571
Craig Topper062a2ba2014-04-25 05:30:21 +00001572 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001573
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001574 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001575 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001576 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001577 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001578 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001579 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001580 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001581 }
1582
1583 // If the splat value is larger than the element value, then we can never do
1584 // this splat. The only case that we could fit the replicated bits into our
1585 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001586 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001587
Benjamin Kramerb4b51502015-03-25 16:49:59 +00001588 // If the element value is larger than the splat value, check if it consists
1589 // of a repeated bit pattern of size ByteSize.
1590 if (!APInt(ValSizeInBytes * 8, Value).isSplat(ByteSize * 8))
1591 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001592
1593 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001594 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001595
Evan Chengb1ddc982006-03-26 09:52:32 +00001596 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001597 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001598
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001599 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001600 if (SignExtend32<5>(MaskVal) == MaskVal)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001601 return DAG.getTargetConstant(MaskVal, SDLoc(N), MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001602 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001603}
1604
Hal Finkelc93a9a22015-02-25 01:06:45 +00001605/// isQVALIGNIShuffleMask - If this is a qvaligni shuffle mask, return the shift
1606/// amount, otherwise return -1.
1607int PPC::isQVALIGNIShuffleMask(SDNode *N) {
1608 EVT VT = N->getValueType(0);
1609 if (VT != MVT::v4f64 && VT != MVT::v4f32 && VT != MVT::v4i1)
1610 return -1;
1611
1612 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1613
1614 // Find the first non-undef value in the shuffle mask.
1615 unsigned i;
1616 for (i = 0; i != 4 && SVOp->getMaskElt(i) < 0; ++i)
1617 /*search*/;
1618
1619 if (i == 4) return -1; // all undef.
1620
1621 // Otherwise, check to see if the rest of the elements are consecutively
1622 // numbered from this value.
1623 unsigned ShiftAmt = SVOp->getMaskElt(i);
1624 if (ShiftAmt < i) return -1;
1625 ShiftAmt -= i;
1626
1627 // Check the rest of the elements to see if they are consecutive.
1628 for (++i; i != 4; ++i)
1629 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1630 return -1;
1631
1632 return ShiftAmt;
1633}
1634
Chris Lattner4211ca92006-04-14 06:01:58 +00001635//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001636// Addressing Mode Selection
1637//===----------------------------------------------------------------------===//
1638
1639/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1640/// or 64-bit immediate, and if the value can be accurately represented as a
1641/// sign extension from a 16-bit value. If so, this returns true and the
1642/// immediate.
1643static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001644 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001645 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001646
Dan Gohmaneffb8942008-09-12 16:56:44 +00001647 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001648 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001649 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001650 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001651 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001652}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001653static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001654 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001655}
1656
Chris Lattnera801fced2006-11-08 02:15:41 +00001657/// SelectAddressRegReg - Given the specified addressed, check to see if it
1658/// can be represented as an indexed [r+r] operation. Returns false if it
1659/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001660bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1661 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001662 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001663 short imm = 0;
1664 if (N.getOpcode() == ISD::ADD) {
1665 if (isIntS16Immediate(N.getOperand(1), imm))
1666 return false; // r+i
1667 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1668 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001669
Chris Lattnera801fced2006-11-08 02:15:41 +00001670 Base = N.getOperand(0);
1671 Index = N.getOperand(1);
1672 return true;
1673 } else if (N.getOpcode() == ISD::OR) {
1674 if (isIntS16Immediate(N.getOperand(1), imm))
1675 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001676
Chris Lattnera801fced2006-11-08 02:15:41 +00001677 // If this is an or of disjoint bitfields, we can codegen this as an add
1678 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1679 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001680 APInt LHSKnownZero, LHSKnownOne;
1681 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001682 DAG.computeKnownBits(N.getOperand(0),
1683 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001684
Dan Gohmanf19609a2008-02-27 01:23:58 +00001685 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001686 DAG.computeKnownBits(N.getOperand(1),
1687 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001688 // If all of the bits are known zero on the LHS or RHS, the add won't
1689 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001690 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001691 Base = N.getOperand(0);
1692 Index = N.getOperand(1);
1693 return true;
1694 }
1695 }
1696 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001697
Chris Lattnera801fced2006-11-08 02:15:41 +00001698 return false;
1699}
1700
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001701// If we happen to be doing an i64 load or store into a stack slot that has
1702// less than a 4-byte alignment, then the frame-index elimination may need to
1703// use an indexed load or store instruction (because the offset may not be a
1704// multiple of 4). The extra register needed to hold the offset comes from the
1705// register scavenger, and it is possible that the scavenger will need to use
1706// an emergency spill slot. As a result, we need to make sure that a spill slot
1707// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1708// stack slot.
1709static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1710 // FIXME: This does not handle the LWA case.
1711 if (VT != MVT::i64)
1712 return;
1713
Hal Finkel7ab3db52013-07-10 15:29:01 +00001714 // NOTE: We'll exclude negative FIs here, which come from argument
1715 // lowering, because there are no known test cases triggering this problem
1716 // using packed structures (or similar). We can remove this exclusion if
1717 // we find such a test case. The reason why this is so test-case driven is
1718 // because this entire 'fixup' is only to prevent crashes (from the
1719 // register scavenger) on not-really-valid inputs. For example, if we have:
1720 // %a = alloca i1
1721 // %b = bitcast i1* %a to i64*
1722 // store i64* a, i64 b
1723 // then the store should really be marked as 'align 1', but is not. If it
1724 // were marked as 'align 1' then the indexed form would have been
1725 // instruction-selected initially, and the problem this 'fixup' is preventing
1726 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001727 if (FrameIdx < 0)
1728 return;
1729
1730 MachineFunction &MF = DAG.getMachineFunction();
1731 MachineFrameInfo *MFI = MF.getFrameInfo();
1732
1733 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1734 if (Align >= 4)
1735 return;
1736
1737 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1738 FuncInfo->setHasNonRISpills();
1739}
1740
Chris Lattnera801fced2006-11-08 02:15:41 +00001741/// Returns true if the address N can be represented by a base register plus
1742/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001743/// represented as reg+reg. If Aligned is true, only accept displacements
1744/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001745bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001746 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001747 SelectionDAG &DAG,
1748 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001749 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001750 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001751 // If this can be more profitably realized as r+r, fail.
1752 if (SelectAddressRegReg(N, Disp, Base, DAG))
1753 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001754
Chris Lattnera801fced2006-11-08 02:15:41 +00001755 if (N.getOpcode() == ISD::ADD) {
1756 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001757 if (isIntS16Immediate(N.getOperand(1), imm) &&
1758 (!Aligned || (imm & 3) == 0)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001759 Disp = DAG.getTargetConstant(imm, dl, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001760 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1761 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001762 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001763 } else {
1764 Base = N.getOperand(0);
1765 }
1766 return true; // [r+i]
1767 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1768 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001769 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001770 && "Cannot handle constant offsets yet!");
1771 Disp = N.getOperand(1).getOperand(0); // The global address.
1772 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001773 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001774 Disp.getOpcode() == ISD::TargetConstantPool ||
1775 Disp.getOpcode() == ISD::TargetJumpTable);
1776 Base = N.getOperand(0);
1777 return true; // [&g+r]
1778 }
1779 } else if (N.getOpcode() == ISD::OR) {
1780 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001781 if (isIntS16Immediate(N.getOperand(1), imm) &&
1782 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001783 // If this is an or of disjoint bitfields, we can codegen this as an add
1784 // (for better address arithmetic) if the LHS and RHS of the OR are
1785 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001786 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001787 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001788
Dan Gohmanf19609a2008-02-27 01:23:58 +00001789 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001790 // If all of the bits are known zero on the LHS or RHS, the add won't
1791 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001792 if (FrameIndexSDNode *FI =
1793 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1794 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1795 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1796 } else {
1797 Base = N.getOperand(0);
1798 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001799 Disp = DAG.getTargetConstant(imm, dl, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001800 return true;
1801 }
1802 }
1803 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1804 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001805
Chris Lattnera801fced2006-11-08 02:15:41 +00001806 // If this address fits entirely in a 16-bit sext immediate field, codegen
1807 // this as "d, 0"
1808 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001809 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001810 Disp = DAG.getTargetConstant(Imm, dl, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001811 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001812 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001813 return true;
1814 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001815
1816 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001817 if ((CN->getValueType(0) == MVT::i32 ||
1818 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1819 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001820 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001821
Chris Lattnera801fced2006-11-08 02:15:41 +00001822 // Otherwise, break this down into an LIS + disp.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001823 Disp = DAG.getTargetConstant((short)Addr, dl, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001824
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001825 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, dl,
1826 MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00001827 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001828 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001829 return true;
1830 }
1831 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001832
Mehdi Amini44ede332015-07-09 02:09:04 +00001833 Disp = DAG.getTargetConstant(0, dl, getPointerTy(DAG.getDataLayout()));
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001834 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001835 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001836 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1837 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001838 Base = N;
1839 return true; // [r+0]
1840}
1841
1842/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1843/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001844bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1845 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001846 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001847 // Check to see if we can easily represent this as an [r+r] address. This
1848 // will fail if it thinks that the address is more profitably represented as
1849 // reg+imm, e.g. where imm = 0.
1850 if (SelectAddressRegReg(N, Base, Index, DAG))
1851 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001852
Chris Lattnera801fced2006-11-08 02:15:41 +00001853 // If the operand is an addition, always emit this as [r+r], since this is
1854 // better (for code size, and execution, as the memop does the add for free)
1855 // than emitting an explicit add.
1856 if (N.getOpcode() == ISD::ADD) {
1857 Base = N.getOperand(0);
1858 Index = N.getOperand(1);
1859 return true;
1860 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001861
Chris Lattnera801fced2006-11-08 02:15:41 +00001862 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001863 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001864 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001865 Index = N;
1866 return true;
1867}
1868
Chris Lattnera801fced2006-11-08 02:15:41 +00001869/// getPreIndexedAddressParts - returns true by value, base pointer and
1870/// offset pointer and addressing mode by reference if the node's address
1871/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001872bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1873 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001874 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001875 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001876 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001877
Ulrich Weigande90b0222013-03-22 14:58:48 +00001878 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001879 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001880 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001881 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001882 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1883 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001884 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001885 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001886 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001887 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001888 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001889 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001890 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001891 } else
1892 return false;
1893
Hal Finkelc93a9a22015-02-25 01:06:45 +00001894 // PowerPC doesn't have preinc load/store instructions for vectors (except
1895 // for QPX, which does have preinc r+r forms).
1896 if (VT.isVector()) {
1897 if (!Subtarget.hasQPX() || (VT != MVT::v4f64 && VT != MVT::v4f32)) {
1898 return false;
1899 } else if (SelectAddressRegRegOnly(Ptr, Offset, Base, DAG)) {
1900 AM = ISD::PRE_INC;
1901 return true;
1902 }
1903 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001904
Ulrich Weigande90b0222013-03-22 14:58:48 +00001905 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1906
1907 // Common code will reject creating a pre-inc form if the base pointer
1908 // is a frame index, or if N is a store and the base pointer is either
1909 // the same as or a predecessor of the value being stored. Check for
1910 // those situations here, and try with swapped Base/Offset instead.
1911 bool Swap = false;
1912
1913 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1914 Swap = true;
1915 else if (!isLoad) {
1916 SDValue Val = cast<StoreSDNode>(N)->getValue();
1917 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1918 Swap = true;
1919 }
1920
1921 if (Swap)
1922 std::swap(Base, Offset);
1923
Hal Finkelca542be2012-06-20 15:43:03 +00001924 AM = ISD::PRE_INC;
1925 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001926 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001927
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001928 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001929 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001930 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001931 return false;
1932 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001933 // LDU/STU need an address with at least 4-byte alignment.
1934 if (Alignment < 4)
1935 return false;
1936
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001937 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001938 return false;
1939 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001940
Chris Lattnerb314b152006-11-11 00:08:42 +00001941 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001942 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1943 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001944 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001945 LD->getExtensionType() == ISD::SEXTLOAD &&
1946 isa<ConstantSDNode>(Offset))
1947 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001948 }
1949
Chris Lattnerce645542006-11-10 02:08:47 +00001950 AM = ISD::PRE_INC;
1951 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001952}
1953
1954//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001955// LowerOperation implementation
1956//===----------------------------------------------------------------------===//
1957
Chris Lattneredb9d842010-11-15 02:46:57 +00001958/// GetLabelAccessInfo - Return true if we should reference labels using a
1959/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
Eric Christophercccae792015-01-30 22:02:31 +00001960static bool GetLabelAccessInfo(const TargetMachine &TM,
1961 const PPCSubtarget &Subtarget,
1962 unsigned &HiOpFlags, unsigned &LoOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001963 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001964 HiOpFlags = PPCII::MO_HA;
1965 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001966
Hal Finkel3ee2af72014-07-18 23:29:49 +00001967 // Don't use the pic base if not in PIC relocation model.
1968 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1969
Chris Lattnerdd6df842010-11-15 03:13:19 +00001970 if (isPIC) {
1971 HiOpFlags |= PPCII::MO_PIC_FLAG;
1972 LoOpFlags |= PPCII::MO_PIC_FLAG;
1973 }
1974
1975 // If this is a reference to a global value that requires a non-lazy-ptr, make
1976 // sure that instruction lowering adds it.
Eric Christophere8dbfe12015-02-13 22:23:04 +00001977 if (GV && Subtarget.hasLazyResolverStub(GV)) {
Chris Lattnerdd6df842010-11-15 03:13:19 +00001978 HiOpFlags |= PPCII::MO_NLP_FLAG;
1979 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001980
Chris Lattnerdd6df842010-11-15 03:13:19 +00001981 if (GV->hasHiddenVisibility()) {
1982 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1983 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1984 }
1985 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001986
Chris Lattneredb9d842010-11-15 02:46:57 +00001987 return isPIC;
1988}
1989
1990static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1991 SelectionDAG &DAG) {
Daniel Jasper48e93f72015-04-28 13:38:35 +00001992 SDLoc DL(HiPart);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001993 EVT PtrVT = HiPart.getValueType();
1994 SDValue Zero = DAG.getConstant(0, DL, PtrVT);
Chris Lattneredb9d842010-11-15 02:46:57 +00001995
1996 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1997 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001998
Chris Lattneredb9d842010-11-15 02:46:57 +00001999 // With PIC, the first instruction is actually "GR+hi(&G)".
2000 if (isPIC)
2001 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
2002 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00002003
Chris Lattneredb9d842010-11-15 02:46:57 +00002004 // Generate non-pic code that has direct accesses to the constant pool.
2005 // The address of the global is just (hi(&g)+lo(&g)).
2006 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
2007}
2008
Hal Finkele6698d52015-02-01 15:03:28 +00002009static void setUsesTOCBasePtr(MachineFunction &MF) {
2010 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2011 FuncInfo->setUsesTOCBasePtr();
2012}
2013
2014static void setUsesTOCBasePtr(SelectionDAG &DAG) {
2015 setUsesTOCBasePtr(DAG.getMachineFunction());
2016}
2017
Hal Finkelcf599212015-02-25 21:36:59 +00002018static SDValue getTOCEntry(SelectionDAG &DAG, SDLoc dl, bool Is64Bit,
2019 SDValue GA) {
2020 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
2021 SDValue Reg = Is64Bit ? DAG.getRegister(PPC::X2, VT) :
2022 DAG.getNode(PPCISD::GlobalBaseReg, dl, VT);
2023
2024 SDValue Ops[] = { GA, Reg };
Alex Lorenze40c8a22015-08-11 23:09:45 +00002025 return DAG.getMemIntrinsicNode(
2026 PPCISD::TOC_ENTRY, dl, DAG.getVTList(VT, MVT::Other), Ops, VT,
2027 MachinePointerInfo::getGOT(DAG.getMachineFunction()), 0, false, true,
2028 false, 0);
Hal Finkelcf599212015-02-25 21:36:59 +00002029}
2030
Scott Michelcf0da6c2009-02-17 22:15:04 +00002031SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002032 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002033 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00002034 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002035 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00002036
Roman Divackyace47072012-08-24 16:26:02 +00002037 // 64-bit SVR4 ABI code is always position-independent.
2038 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002039 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002040 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00002041 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Hal Finkelcf599212015-02-25 21:36:59 +00002042 return getTOCEntry(DAG, SDLoc(CP), true, GA);
Roman Divackyace47072012-08-24 16:26:02 +00002043 }
2044
Chris Lattneredb9d842010-11-15 02:46:57 +00002045 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002046 bool isPIC =
2047 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002048
2049 if (isPIC && Subtarget.isSVR4ABI()) {
2050 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
2051 PPCII::MO_PIC_FLAG);
Hal Finkelcf599212015-02-25 21:36:59 +00002052 return getTOCEntry(DAG, SDLoc(CP), false, GA);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002053 }
2054
Chris Lattneredb9d842010-11-15 02:46:57 +00002055 SDValue CPIHi =
2056 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
2057 SDValue CPILo =
2058 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
2059 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00002060}
2061
Dan Gohman21cea8a2010-04-17 15:26:15 +00002062SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002063 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002064 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002065
Roman Divackyace47072012-08-24 16:26:02 +00002066 // 64-bit SVR4 ABI code is always position-independent.
2067 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002068 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002069 setUsesTOCBasePtr(DAG);
Roman Divackyace47072012-08-24 16:26:02 +00002070 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Hal Finkelcf599212015-02-25 21:36:59 +00002071 return getTOCEntry(DAG, SDLoc(JT), true, GA);
Roman Divackyace47072012-08-24 16:26:02 +00002072 }
2073
Chris Lattneredb9d842010-11-15 02:46:57 +00002074 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002075 bool isPIC =
2076 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002077
2078 if (isPIC && Subtarget.isSVR4ABI()) {
2079 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
2080 PPCII::MO_PIC_FLAG);
Hal Finkelcf599212015-02-25 21:36:59 +00002081 return getTOCEntry(DAG, SDLoc(GA), false, GA);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002082 }
2083
Chris Lattneredb9d842010-11-15 02:46:57 +00002084 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
2085 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
2086 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00002087}
2088
Dan Gohman21cea8a2010-04-17 15:26:15 +00002089SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
2090 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00002091 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002092 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
2093 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00002094
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002095 // 64-bit SVR4 ABI code is always position-independent.
2096 // The actual BlockAddress is stored in the TOC.
2097 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002098 setUsesTOCBasePtr(DAG);
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002099 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
Hal Finkelcf599212015-02-25 21:36:59 +00002100 return getTOCEntry(DAG, SDLoc(BASDN), true, GA);
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00002101 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002102
Chris Lattneredb9d842010-11-15 02:46:57 +00002103 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002104 bool isPIC =
2105 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00002106 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
2107 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00002108 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
2109}
2110
Roman Divackye3f15c982012-06-04 17:36:38 +00002111SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
2112 SelectionDAG &DAG) const {
2113
Bill Schmidtbdae03f2013-09-17 20:22:05 +00002114 // FIXME: TLS addresses currently use medium model code sequences,
2115 // which is the most useful form. Eventually support for small and
2116 // large models could be added if users need it, at the cost of
2117 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00002118 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00002119 if (DAG.getTarget().Options.EmulatedTLS)
2120 return LowerToTLSEmulatedModel(GA, DAG);
2121
Andrew Trickef9de2a2013-05-25 02:42:55 +00002122 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00002123 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00002124 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002125 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002126 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
2127 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00002128
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002129 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00002130
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002131 if (Model == TLSModel::LocalExec) {
2132 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00002133 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002134 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00002135 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002136 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
2137 is64bit ? MVT::i64 : MVT::i32);
2138 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
2139 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
2140 }
Roman Divackye3f15c982012-06-04 17:36:38 +00002141
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002142 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00002143 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00002144 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2145 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00002146 SDValue GOTPtr;
2147 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00002148 setUsesTOCBasePtr(DAG);
Roman Divacky32143e22013-12-20 18:08:54 +00002149 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2150 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
2151 PtrVT, GOTReg, TGA);
2152 } else
2153 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00002154 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00002155 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00002156 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002157 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00002158
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002159 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00002160 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002161 SDValue GOTPtr;
2162 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00002163 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002164 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2165 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
2166 GOTReg, TGA);
2167 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002168 if (picLevel == PICLevel::Small)
2169 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2170 else
2171 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002172 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00002173 return DAG.getNode(PPCISD::ADDI_TLSGD_L_ADDR, dl, PtrVT,
2174 GOTPtr, TGA, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00002175 }
2176
Bill Schmidt24b8dd62012-12-12 19:29:35 +00002177 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt82f1c772015-02-10 19:09:05 +00002178 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002179 SDValue GOTPtr;
2180 if (is64bit) {
Hal Finkele6698d52015-02-01 15:03:28 +00002181 setUsesTOCBasePtr(DAG);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002182 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
2183 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
2184 GOTReg, TGA);
2185 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002186 if (picLevel == PICLevel::Small)
2187 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
2188 else
2189 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00002190 }
Bill Schmidt82f1c772015-02-10 19:09:05 +00002191 SDValue TLSAddr = DAG.getNode(PPCISD::ADDI_TLSLD_L_ADDR, dl,
2192 PtrVT, GOTPtr, TGA, TGA);
2193 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl,
2194 PtrVT, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00002195 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
2196 }
2197
2198 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00002199}
2200
Chris Lattneredb9d842010-11-15 02:46:57 +00002201SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
2202 SelectionDAG &DAG) const {
2203 EVT PtrVT = Op.getValueType();
2204 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002205 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00002206 const GlobalValue *GV = GSDN->getGlobal();
2207
Chris Lattneredb9d842010-11-15 02:46:57 +00002208 // 64-bit SVR4 ABI code is always position-independent.
2209 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002210 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Hal Finkele6698d52015-02-01 15:03:28 +00002211 setUsesTOCBasePtr(DAG);
Chris Lattneredb9d842010-11-15 02:46:57 +00002212 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
Hal Finkelcf599212015-02-25 21:36:59 +00002213 return getTOCEntry(DAG, DL, true, GA);
Chris Lattneredb9d842010-11-15 02:46:57 +00002214 }
2215
Chris Lattnerdd6df842010-11-15 03:13:19 +00002216 unsigned MOHiFlag, MOLoFlag;
Eric Christophercccae792015-01-30 22:02:31 +00002217 bool isPIC =
2218 GetLabelAccessInfo(DAG.getTarget(), Subtarget, MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00002219
Hal Finkel3ee2af72014-07-18 23:29:49 +00002220 if (isPIC && Subtarget.isSVR4ABI()) {
2221 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
2222 GSDN->getOffset(),
2223 PPCII::MO_PIC_FLAG);
Hal Finkelcf599212015-02-25 21:36:59 +00002224 return getTOCEntry(DAG, DL, false, GA);
Hal Finkel3ee2af72014-07-18 23:29:49 +00002225 }
2226
Chris Lattnerdd6df842010-11-15 03:13:19 +00002227 SDValue GAHi =
2228 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
2229 SDValue GALo =
2230 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00002231
Chris Lattnerdd6df842010-11-15 03:13:19 +00002232 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00002233
Chris Lattnerdd6df842010-11-15 03:13:19 +00002234 // If the global reference is actually to a non-lazy-pointer, we have to do an
2235 // extra load to get the address of the global.
2236 if (MOHiFlag & PPCII::MO_NLP_FLAG)
2237 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002238 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00002239 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00002240}
2241
Dan Gohman21cea8a2010-04-17 15:26:15 +00002242SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00002243 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002244 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002245
Hal Finkel777c9dd2014-03-29 16:04:40 +00002246 if (Op.getValueType() == MVT::v2i64) {
2247 // When the operands themselves are v2i64 values, we need to do something
2248 // special because VSX has no underlying comparison operations for these.
2249 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
2250 // Equality can be handled by casting to the legal type for Altivec
2251 // comparisons, everything else needs to be expanded.
2252 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
2253 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
2254 DAG.getSetCC(dl, MVT::v4i32,
2255 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
2256 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
2257 CC));
2258 }
2259
2260 return SDValue();
2261 }
2262
2263 // We handle most of these in the usual way.
2264 return Op;
2265 }
2266
Chris Lattner4211ca92006-04-14 06:01:58 +00002267 // If we're comparing for equality to zero, expose the fact that this is
2268 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
2269 // fold the new nodes.
2270 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
2271 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002272 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002273 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00002274 if (VT.bitsLT(MVT::i32)) {
2275 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002276 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00002277 }
Duncan Sands13237ac2008-06-06 12:08:01 +00002278 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00002279 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
2280 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002281 DAG.getConstant(Log2b, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00002282 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00002283 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002284 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00002285 // optimized. FIXME: revisit this when we can custom lower all setcc
2286 // optimizations.
2287 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002288 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00002289 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002290
Chris Lattner4211ca92006-04-14 06:01:58 +00002291 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00002292 // by xor'ing the rhs with the lhs, which is faster than setting a
2293 // condition register, reading it back out, and masking the correct bit. The
2294 // normal approach here uses sub to do this instead of xor. Using xor exposes
2295 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002296 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00002297 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002298 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002299 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00002300 Op.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002301 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, dl, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00002302 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002303 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00002304}
2305
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002306SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002307 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00002308 SDNode *Node = Op.getNode();
2309 EVT VT = Node->getValueType(0);
Mehdi Amini44ede332015-07-09 02:09:04 +00002310 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Roman Divacky4394e682011-06-28 15:30:42 +00002311 SDValue InChain = Node->getOperand(0);
2312 SDValue VAListPtr = Node->getOperand(1);
2313 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002314 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002315
Roman Divacky4394e682011-06-28 15:30:42 +00002316 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
2317
2318 // gpr_index
2319 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
2320 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002321 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002322 InChain = GprIndex.getValue(1);
2323
2324 if (VT == MVT::i64) {
2325 // Check if GprIndex is even
2326 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002327 DAG.getConstant(1, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002328 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002329 DAG.getConstant(0, dl, MVT::i32), ISD::SETNE);
Roman Divacky4394e682011-06-28 15:30:42 +00002330 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002331 DAG.getConstant(1, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002332 // Align GprIndex to be even if it isn't
2333 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
2334 GprIndex);
2335 }
2336
2337 // fpr index is 1 byte after gpr
2338 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002339 DAG.getConstant(1, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002340
2341 // fpr
2342 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
2343 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00002344 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002345 InChain = FprIndex.getValue(1);
2346
2347 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002348 DAG.getConstant(8, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002349
2350 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002351 DAG.getConstant(4, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002352
2353 // areas
2354 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002355 MachinePointerInfo(), false, false,
2356 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002357 InChain = OverflowArea.getValue(1);
2358
2359 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002360 MachinePointerInfo(), false, false,
2361 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00002362 InChain = RegSaveArea.getValue(1);
2363
2364 // select overflow_area if index > 8
2365 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002366 DAG.getConstant(8, dl, MVT::i32), ISD::SETLT);
Roman Divacky4394e682011-06-28 15:30:42 +00002367
Roman Divacky4394e682011-06-28 15:30:42 +00002368 // adjustment constant gpr_index * 4/8
2369 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
2370 VT.isInteger() ? GprIndex : FprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002371 DAG.getConstant(VT.isInteger() ? 4 : 8, dl,
Roman Divacky4394e682011-06-28 15:30:42 +00002372 MVT::i32));
2373
2374 // OurReg = RegSaveArea + RegConstant
2375 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
2376 RegConstant);
2377
2378 // Floating types are 32 bytes into RegSaveArea
2379 if (VT.isFloatingPoint())
2380 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002381 DAG.getConstant(32, dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002382
2383 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
2384 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
2385 VT.isInteger() ? GprIndex : FprIndex,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002386 DAG.getConstant(VT == MVT::i64 ? 2 : 1, dl,
Roman Divacky4394e682011-06-28 15:30:42 +00002387 MVT::i32));
2388
2389 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
2390 VT.isInteger() ? VAListPtr : FprPtr,
2391 MachinePointerInfo(SV),
2392 MVT::i8, false, false, 0);
2393
2394 // determine if we should load from reg_save_area or overflow_area
2395 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
2396
2397 // increase overflow_area by 4/8 if gpr/fpr > 8
2398 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
2399 DAG.getConstant(VT.isInteger() ? 4 : 8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002400 dl, MVT::i32));
Roman Divacky4394e682011-06-28 15:30:42 +00002401
2402 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
2403 OverflowAreaPlusN);
2404
2405 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
2406 OverflowAreaPtr,
2407 MachinePointerInfo(),
2408 MVT::i32, false, false, 0);
2409
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00002410 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002411 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002412}
2413
Roman Divackyc3825df2013-07-25 21:36:47 +00002414SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
2415 const PPCSubtarget &Subtarget) const {
2416 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
2417
2418 // We have to copy the entire va_list struct:
2419 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
2420 return DAG.getMemcpy(Op.getOperand(0), Op,
2421 Op.getOperand(1), Op.getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002422 DAG.getConstant(12, SDLoc(Op), MVT::i32), 8, false, true,
2423 false, MachinePointerInfo(), MachinePointerInfo());
Roman Divackyc3825df2013-07-25 21:36:47 +00002424}
2425
Duncan Sandsa0984362011-09-06 13:37:06 +00002426SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
2427 SelectionDAG &DAG) const {
2428 return Op.getOperand(0);
2429}
2430
2431SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
2432 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00002433 SDValue Chain = Op.getOperand(0);
2434 SDValue Trmp = Op.getOperand(1); // trampoline
2435 SDValue FPtr = Op.getOperand(2); // nested function
2436 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00002437 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002438
Mehdi Amini44ede332015-07-09 02:09:04 +00002439 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00002440 bool isPPC64 = (PtrVT == MVT::i64);
Mehdi Aminia749f2a2015-07-09 02:09:52 +00002441 Type *IntPtrTy = DAG.getDataLayout().getIntPtrType(*DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002442
Scott Michelcf0da6c2009-02-17 22:15:04 +00002443 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002444 TargetLowering::ArgListEntry Entry;
2445
2446 Entry.Ty = IntPtrTy;
2447 Entry.Node = Trmp; Args.push_back(Entry);
2448
2449 // TrampSize == (isPPC64 ? 48 : 40);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002450 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002451 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002452 Args.push_back(Entry);
2453
2454 Entry.Node = FPtr; Args.push_back(Entry);
2455 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002456
Bill Wendling95e1af22008-09-17 00:30:57 +00002457 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002458 TargetLowering::CallLoweringInfo CLI(DAG);
2459 CLI.setDebugLoc(dl).setChain(Chain)
2460 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002461 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2462 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002463
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002464 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002465 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002466}
2467
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002468SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002469 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002470 MachineFunction &MF = DAG.getMachineFunction();
2471 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2472
Andrew Trickef9de2a2013-05-25 02:42:55 +00002473 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002474
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002475 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002476 // vastart just stores the address of the VarArgsFrameIndex slot into the
2477 // memory location argument.
Mehdi Amini44ede332015-07-09 02:09:04 +00002478 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Dan Gohman31ae5862010-04-17 14:41:14 +00002479 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002480 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002481 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2482 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002483 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002484 }
2485
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002486 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002487 // We suppose the given va_list is already allocated.
2488 //
2489 // typedef struct {
2490 // char gpr; /* index into the array of 8 GPRs
2491 // * stored in the register save area
2492 // * gpr=0 corresponds to r3,
2493 // * gpr=1 to r4, etc.
2494 // */
2495 // char fpr; /* index into the array of 8 FPRs
2496 // * stored in the register save area
2497 // * fpr=0 corresponds to f1,
2498 // * fpr=1 to f2, etc.
2499 // */
2500 // char *overflow_arg_area;
2501 // /* location on stack that holds
2502 // * the next overflow argument
2503 // */
2504 // char *reg_save_area;
2505 // /* where r3:r10 and f1:f8 (if saved)
2506 // * are stored
2507 // */
2508 // } va_list[1];
2509
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002510 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), dl, MVT::i32);
2511 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), dl, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002512
Mehdi Amini44ede332015-07-09 02:09:04 +00002513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Scott Michelcf0da6c2009-02-17 22:15:04 +00002514
Dan Gohman31ae5862010-04-17 14:41:14 +00002515 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2516 PtrVT);
2517 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2518 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002519
Duncan Sands13237ac2008-06-06 12:08:01 +00002520 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002521 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, dl, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002522
Duncan Sands13237ac2008-06-06 12:08:01 +00002523 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002524 SDValue ConstStackOffset = DAG.getConstant(StackOffset, dl, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002525
2526 uint64_t FPROffset = 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002527 SDValue ConstFPROffset = DAG.getConstant(FPROffset, dl, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002528
Dan Gohman2d489b52008-02-06 22:27:42 +00002529 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002530
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002531 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002532 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002533 Op.getOperand(1),
2534 MachinePointerInfo(SV),
2535 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002536 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002537 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002538 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002539
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002540 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002541 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002542 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2543 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002544 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002545 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002546 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002547
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002548 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002549 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002550 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2551 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002552 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002553 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002554 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002555
2556 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002557 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2558 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002559 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002560
Chris Lattner4211ca92006-04-14 06:01:58 +00002561}
2562
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002563#include "PPCGenCallingConv.inc"
2564
NAKAMURA Takumi84965032015-09-22 11:14:12 +00002565// Function whose sole purpose is to kill compiler warnings
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002566// stemming from unused functions included from PPCGenCallingConv.inc.
2567CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002568 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002569}
2570
Bill Schmidt230b4512013-06-12 16:39:22 +00002571bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2572 CCValAssign::LocInfo &LocInfo,
2573 ISD::ArgFlagsTy &ArgFlags,
2574 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002575 return true;
2576}
2577
Bill Schmidt230b4512013-06-12 16:39:22 +00002578bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2579 MVT &LocVT,
2580 CCValAssign::LocInfo &LocInfo,
2581 ISD::ArgFlagsTy &ArgFlags,
2582 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002583 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002584 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2585 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2586 };
2587 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002588
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002589 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002590
2591 // Skip one register if the first unallocated register has an even register
2592 // number and there are still argument registers available which have not been
2593 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2594 // need to skip a register if RegNum is odd.
2595 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2596 State.AllocateReg(ArgRegs[RegNum]);
2597 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002598
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002599 // Always return false here, as this function only makes sure that the first
2600 // unallocated register has an odd register number and does not actually
2601 // allocate a register for the current argument.
2602 return false;
2603}
2604
Bill Schmidt230b4512013-06-12 16:39:22 +00002605bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2606 MVT &LocVT,
2607 CCValAssign::LocInfo &LocInfo,
2608 ISD::ArgFlagsTy &ArgFlags,
2609 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002610 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002611 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2612 PPC::F8
2613 };
2614
2615 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002616
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002617 unsigned RegNum = State.getFirstUnallocated(ArgRegs);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002618
2619 // If there is only one Floating-point register left we need to put both f64
2620 // values of a split ppc_fp128 value on the stack.
2621 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2622 State.AllocateReg(ArgRegs[RegNum]);
2623 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002624
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002625 // Always return false here, as this function only makes sure that the two f64
2626 // values a ppc_fp128 value is split into are both passed in registers or both
2627 // passed on the stack and does not actually allocate a register for the
2628 // current argument.
2629 return false;
2630}
2631
Benjamin Kramer7149aab2015-03-01 18:09:56 +00002632/// FPR - The set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002633/// on Darwin.
Benjamin Kramer7149aab2015-03-01 18:09:56 +00002634static const MCPhysReg FPR[] = {PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5,
2635 PPC::F6, PPC::F7, PPC::F8, PPC::F9, PPC::F10,
2636 PPC::F11, PPC::F12, PPC::F13};
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002637
Benjamin Kramer7149aab2015-03-01 18:09:56 +00002638/// QFPR - The set of QPX registers that should be allocated for arguments.
2639static const MCPhysReg QFPR[] = {
2640 PPC::QF1, PPC::QF2, PPC::QF3, PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
2641 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11, PPC::QF12, PPC::QF13};
Hal Finkelc93a9a22015-02-25 01:06:45 +00002642
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002643/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2644/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002645static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002646 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002647 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002648 if (Flags.isByVal())
2649 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002650
2651 // Round up to multiples of the pointer size, except for array members,
2652 // which are always packed.
2653 if (!Flags.isInConsecutiveRegs())
2654 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002655
2656 return ArgSize;
2657}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002658
2659/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2660/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002661static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2662 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002663 unsigned PtrByteSize) {
2664 unsigned Align = PtrByteSize;
2665
2666 // Altivec parameters are padded to a 16 byte boundary.
2667 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2668 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
Kit Bartond4eb73c2015-05-05 16:10:44 +00002669 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 ||
2670 ArgVT == MVT::v1i128)
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002671 Align = 16;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002672 // QPX vector types stored in double-precision are padded to a 32 byte
2673 // boundary.
2674 else if (ArgVT == MVT::v4f64 || ArgVT == MVT::v4i1)
2675 Align = 32;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002676
2677 // ByVal parameters are aligned as requested.
2678 if (Flags.isByVal()) {
2679 unsigned BVAlign = Flags.getByValAlign();
2680 if (BVAlign > PtrByteSize) {
2681 if (BVAlign % PtrByteSize != 0)
2682 llvm_unreachable(
2683 "ByVal alignment is not a multiple of the pointer size");
2684
2685 Align = BVAlign;
2686 }
2687 }
2688
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002689 // Array members are always packed to their original alignment.
2690 if (Flags.isInConsecutiveRegs()) {
2691 // If the array member was split into multiple registers, the first
2692 // needs to be aligned to the size of the full type. (Except for
2693 // ppcf128, which is only aligned as its f64 components.)
2694 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2695 Align = OrigVT.getStoreSize();
2696 else
2697 Align = ArgVT.getStoreSize();
2698 }
2699
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002700 return Align;
2701}
2702
Ulrich Weigand8658f172014-07-20 23:43:15 +00002703/// CalculateStackSlotUsed - Return whether this argument will use its
2704/// stack slot (instead of being passed in registers). ArgOffset,
2705/// AvailableFPRs, and AvailableVRs must hold the current argument
2706/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002707static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2708 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002709 unsigned PtrByteSize,
2710 unsigned LinkageSize,
2711 unsigned ParamAreaSize,
2712 unsigned &ArgOffset,
2713 unsigned &AvailableFPRs,
Hal Finkelc93a9a22015-02-25 01:06:45 +00002714 unsigned &AvailableVRs, bool HasQPX) {
Ulrich Weigand8658f172014-07-20 23:43:15 +00002715 bool UseMemory = false;
2716
2717 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002718 unsigned Align =
2719 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002720 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2721 // If there's no space left in the argument save area, we must
2722 // use memory (this check also catches zero-sized arguments).
2723 if (ArgOffset >= LinkageSize + ParamAreaSize)
2724 UseMemory = true;
2725
2726 // Allocate argument on the stack.
2727 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002728 if (Flags.isInConsecutiveRegsLast())
2729 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002730 // If we overran the argument save area, we must use memory
2731 // (this check catches arguments passed partially in memory)
2732 if (ArgOffset > LinkageSize + ParamAreaSize)
2733 UseMemory = true;
2734
2735 // However, if the argument is actually passed in an FPR or a VR,
2736 // we don't use memory after all.
2737 if (!Flags.isByVal()) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00002738 if (ArgVT == MVT::f32 || ArgVT == MVT::f64 ||
2739 // QPX registers overlap with the scalar FP registers.
2740 (HasQPX && (ArgVT == MVT::v4f32 ||
2741 ArgVT == MVT::v4f64 ||
2742 ArgVT == MVT::v4i1)))
Ulrich Weigand8658f172014-07-20 23:43:15 +00002743 if (AvailableFPRs > 0) {
2744 --AvailableFPRs;
2745 return false;
2746 }
2747 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2748 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
Kit Bartond4eb73c2015-05-05 16:10:44 +00002749 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64 ||
2750 ArgVT == MVT::v1i128)
Ulrich Weigand8658f172014-07-20 23:43:15 +00002751 if (AvailableVRs > 0) {
2752 --AvailableVRs;
2753 return false;
2754 }
2755 }
2756
2757 return UseMemory;
2758}
2759
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002760/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2761/// ensure minimum alignment required for target.
Eric Christophercccae792015-01-30 22:02:31 +00002762static unsigned EnsureStackAlignment(const PPCFrameLowering *Lowering,
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002763 unsigned NumBytes) {
Eric Christophercccae792015-01-30 22:02:31 +00002764 unsigned TargetAlign = Lowering->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002765 unsigned AlignMask = TargetAlign - 1;
2766 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2767 return NumBytes;
2768}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002769
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002770SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002771PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002772 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002773 const SmallVectorImpl<ISD::InputArg>
2774 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002775 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002776 SmallVectorImpl<SDValue> &InVals)
2777 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002778 if (Subtarget.isSVR4ABI()) {
2779 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002780 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2781 dl, DAG, InVals);
2782 else
2783 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2784 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002785 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2787 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002788 }
2789}
2790
2791SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002792PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002793 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002794 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002795 const SmallVectorImpl<ISD::InputArg>
2796 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002797 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002798 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002799
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002800 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002801 // +-----------------------------------+
2802 // +--> | Back chain |
2803 // | +-----------------------------------+
2804 // | | Floating-point register save area |
2805 // | +-----------------------------------+
2806 // | | General register save area |
2807 // | +-----------------------------------+
2808 // | | CR save word |
2809 // | +-----------------------------------+
2810 // | | VRSAVE save word |
2811 // | +-----------------------------------+
2812 // | | Alignment padding |
2813 // | +-----------------------------------+
2814 // | | Vector register save area |
2815 // | +-----------------------------------+
2816 // | | Local variable space |
2817 // | +-----------------------------------+
2818 // | | Parameter list area |
2819 // | +-----------------------------------+
2820 // | | LR save word |
2821 // | +-----------------------------------+
2822 // SP--> +--- | Back chain |
2823 // +-----------------------------------+
2824 //
2825 // Specifications:
2826 // System V Application Binary Interface PowerPC Processor Supplement
2827 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002828
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002829 MachineFunction &MF = DAG.getMachineFunction();
2830 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002831 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002832
Mehdi Amini44ede332015-07-09 02:09:04 +00002833 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002834 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002835 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2836 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002837 unsigned PtrByteSize = 4;
2838
2839 // Assign locations to all of the incoming arguments.
2840 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002841 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2842 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002843
2844 // Reserve space for the linkage area on the stack.
Eric Christophera4ae2132015-02-13 22:22:57 +00002845 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002846 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002847
Bill Schmidtef17c142013-02-06 17:33:58 +00002848 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002849
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002850 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2851 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002852
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002853 // Arguments stored in registers.
2854 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002855 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002856 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002857
Owen Anderson9f944592009-08-11 20:47:22 +00002858 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002859 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002860 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002861 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002862 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002863 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002864 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002865 case MVT::f32:
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00002866 if (Subtarget.hasP8Vector())
2867 RC = &PPC::VSSRCRegClass;
2868 else
2869 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002870 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002871 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002872 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002873 RC = &PPC::VSFRCRegClass;
2874 else
2875 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002876 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002877 case MVT::v16i8:
2878 case MVT::v8i16:
2879 case MVT::v4i32:
Hal Finkel7811c612014-03-28 19:58:11 +00002880 RC = &PPC::VRRCRegClass;
2881 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002882 case MVT::v4f32:
2883 RC = Subtarget.hasQPX() ? &PPC::QSRCRegClass : &PPC::VRRCRegClass;
2884 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002885 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002886 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002887 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002888 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00002889 case MVT::v4f64:
2890 RC = &PPC::QFRCRegClass;
2891 break;
2892 case MVT::v4i1:
2893 RC = &PPC::QBRCRegClass;
2894 break;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002895 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002896
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002897 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002898 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002899 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2900 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2901
2902 if (ValVT == MVT::i1)
2903 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002904
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002905 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002906 } else {
2907 // Argument stored in memory.
2908 assert(VA.isMemLoc());
2909
Hal Finkel940ab932014-02-28 00:27:01 +00002910 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002911 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002912 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002913
2914 // Create load nodes to retrieve arguments from the stack.
2915 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002916 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2917 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002918 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002919 }
2920 }
2921
2922 // Assign locations to all of the incoming aggregate by value arguments.
2923 // Aggregates passed by value are stored in the local variable space of the
2924 // caller's stack frame, right above the parameter list area.
2925 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002926 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002927 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002928
2929 // Reserve stack space for the allocations in CCInfo.
2930 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2931
Bill Schmidtef17c142013-02-06 17:33:58 +00002932 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002933
2934 // Area that is at least reserved in the caller of this function.
2935 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002936 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002937
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002938 // Set the size that is at least reserved in caller of this function. Tail
2939 // call optimized function's reserved stack space needs to be aligned so that
2940 // taking the difference between two stack areas will result in an aligned
2941 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00002942 MinReservedArea =
2943 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002944 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002945
2946 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002947
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002948 // If the function takes variable number of arguments, make a frame index for
2949 // the start of the first vararg value... for expansion of llvm.va_start.
2950 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002951 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002952 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2953 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2954 };
2955 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2956
Craig Topper840beec2014-04-04 05:16:06 +00002957 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002958 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2959 PPC::F8
2960 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002961 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
Petar Jovanovic280f7102015-12-14 17:57:33 +00002962
2963 if (Subtarget.useSoftFloat())
2964 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002965
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002966 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs));
2967 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002968
2969 // Make room for NumGPArgRegs and NumFPArgRegs.
2970 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002971 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002972
Dan Gohman31ae5862010-04-17 14:41:14 +00002973 FuncInfo->setVarArgsStackOffset(
2974 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002975 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002976
Dan Gohman31ae5862010-04-17 14:41:14 +00002977 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2978 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002979
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002980 // The fixed integer arguments of a variadic function are stored to the
2981 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2982 // the result of va_next.
2983 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2984 // Get an existing live-in vreg, or add a new one.
2985 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2986 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002987 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002988
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002989 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002990 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2991 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002992 MemOps.push_back(Store);
2993 // Increment the address by four for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002994 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002995 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2996 }
2997
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002998 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2999 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003000 // The double arguments are stored to the VarArgsFrameIndex
3001 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00003002 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
3003 // Get an existing live-in vreg, or add a new one.
3004 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
3005 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00003006 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003007
Owen Anderson9f944592009-08-11 20:47:22 +00003008 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00003009 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3010 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003011 MemOps.push_back(Store);
3012 // Increment the address by eight for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003013 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8, dl,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003014 PtrVT);
3015 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
3016 }
3017 }
3018
3019 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003020 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003021
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003022 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003023}
3024
Bill Schmidt57d6de52012-10-23 15:51:16 +00003025// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
3026// value to MVT::i64 and then truncate to the correct register size.
3027SDValue
3028PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
3029 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003030 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00003031 if (Flags.isSExt())
3032 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
3033 DAG.getValueType(ObjectVT));
3034 else if (Flags.isZExt())
3035 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
3036 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00003037
Hal Finkel940ab932014-02-28 00:27:01 +00003038 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003039}
3040
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003041SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003042PPCTargetLowering::LowerFormalArguments_64SVR4(
3043 SDValue Chain,
3044 CallingConv::ID CallConv, bool isVarArg,
3045 const SmallVectorImpl<ISD::InputArg>
3046 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003047 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003048 SmallVectorImpl<SDValue> &InVals) const {
3049 // TODO: add description of PPC stack frame format, or at least some docs.
3050 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00003051 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00003052 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003053 MachineFunction &MF = DAG.getMachineFunction();
3054 MachineFrameInfo *MFI = MF.getFrameInfo();
3055 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
3056
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003057 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
3058 "fastcc not supported on varargs functions");
3059
Mehdi Amini44ede332015-07-09 02:09:04 +00003060 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003061 // Potential tail calls could cause overwriting of argument stack slots.
3062 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3063 (CallConv == CallingConv::Fast));
3064 unsigned PtrByteSize = 8;
Eric Christophera4ae2132015-02-13 22:22:57 +00003065 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003066
Craig Topper840beec2014-04-04 05:16:06 +00003067 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003068 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3069 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3070 };
Craig Topper840beec2014-04-04 05:16:06 +00003071 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003072 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3073 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3074 };
Craig Topper840beec2014-04-04 05:16:06 +00003075 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00003076 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
3077 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
3078 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003079
3080 const unsigned Num_GPR_Regs = array_lengthof(GPR);
3081 const unsigned Num_FPR_Regs = 13;
3082 const unsigned Num_VR_Regs = array_lengthof(VR);
Hal Finkelc93a9a22015-02-25 01:06:45 +00003083 const unsigned Num_QFPR_Regs = Num_FPR_Regs;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003084
Ulrich Weigand8658f172014-07-20 23:43:15 +00003085 // Do a first pass over the arguments to determine whether the ABI
3086 // guarantees that our caller has allocated the parameter save area
3087 // on its stack frame. In the ELFv1 ABI, this is always the case;
3088 // in the ELFv2 ABI, it is true if this is a vararg function or if
3089 // any parameter is located in a stack slot.
3090
3091 bool HasParameterArea = !isELFv2ABI || isVarArg;
3092 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
3093 unsigned NumBytes = LinkageSize;
3094 unsigned AvailableFPRs = Num_FPR_Regs;
3095 unsigned AvailableVRs = Num_VR_Regs;
Hal Finkel965cea52015-07-12 00:37:44 +00003096 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3097 if (Ins[i].Flags.isNest())
3098 continue;
3099
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003100 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00003101 PtrByteSize, LinkageSize, ParamAreaSize,
Hal Finkelc93a9a22015-02-25 01:06:45 +00003102 NumBytes, AvailableFPRs, AvailableVRs,
3103 Subtarget.hasQPX()))
Ulrich Weigand8658f172014-07-20 23:43:15 +00003104 HasParameterArea = true;
Hal Finkel965cea52015-07-12 00:37:44 +00003105 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003106
3107 // Add DAG nodes to load the arguments or copy them out of registers. On
3108 // entry to a function on PPC, the arguments start after the linkage area,
3109 // although the first ones are often in registers.
3110
Ulrich Weigand8658f172014-07-20 23:43:15 +00003111 unsigned ArgOffset = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003112 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Hal Finkelc93a9a22015-02-25 01:06:45 +00003113 unsigned &QFPR_idx = FPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003114 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003115 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00003116 unsigned CurArgIdx = 0;
3117 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003118 SDValue ArgVal;
3119 bool needsLoad = false;
3120 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003121 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00003122 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003123 unsigned ArgSize = ObjSize;
3124 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Andrew Trick05938a52015-02-16 18:10:47 +00003125 if (Ins[ArgNo].isOrigArg()) {
3126 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
3127 CurArgIdx = Ins[ArgNo].getOrigArgIndex();
3128 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003129 // We re-align the argument offset for each argument, except when using the
3130 // fast calling convention, when we need to make sure we do that only when
3131 // we'll actually use a stack slot.
3132 unsigned CurArgOffset, Align;
3133 auto ComputeArgOffset = [&]() {
3134 /* Respect alignment of argument on the stack. */
3135 Align = CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
3136 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
3137 CurArgOffset = ArgOffset;
3138 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003139
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003140 if (CallConv != CallingConv::Fast) {
3141 ComputeArgOffset();
3142
3143 /* Compute GPR index associated with argument offset. */
3144 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
3145 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
3146 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003147
3148 // FIXME the codegen can be much improved in some cases.
3149 // We do not have to keep everything in memory.
3150 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003151 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
3152
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003153 if (CallConv == CallingConv::Fast)
3154 ComputeArgOffset();
3155
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003156 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
3157 ObjSize = Flags.getByValSize();
3158 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00003159 // Empty aggregate parameters do not take up registers. Examples:
3160 // struct { } a;
3161 // union { } b;
3162 // int c[0];
3163 // etc. However, we have to provide a place-holder in InVals, so
3164 // pretend we have an 8-byte item at the current address for that
3165 // purpose.
3166 if (!ObjSize) {
3167 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
3168 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3169 InVals.push_back(FIN);
3170 continue;
3171 }
Hal Finkel262a2242013-09-12 23:20:06 +00003172
Ulrich Weigand24195972014-07-20 22:36:52 +00003173 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00003174 // by the argument. If the argument is (fully or partially) on
3175 // the stack, or if the argument is fully in registers but the
3176 // caller has allocated the parameter save anyway, we can refer
3177 // directly to the caller's stack frame. Otherwise, create a
3178 // local copy in our own frame.
3179 int FI;
3180 if (HasParameterArea ||
3181 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00003182 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003183 else
3184 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003185 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003186
Ulrich Weigand24195972014-07-20 22:36:52 +00003187 // Handle aggregates smaller than 8 bytes.
3188 if (ObjSize < PtrByteSize) {
3189 // The value of the object is its address, which differs from the
3190 // address of the enclosing doubleword on big-endian systems.
3191 SDValue Arg = FIN;
3192 if (!isLittleEndian) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003193 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, dl, PtrVT);
Ulrich Weigand24195972014-07-20 22:36:52 +00003194 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
3195 }
3196 InVals.push_back(Arg);
3197
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003198 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003199 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003200 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003201 SDValue Store;
3202
3203 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
3204 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
3205 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00003206 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00003207 MachinePointerInfo(&*FuncArg), ObjType,
3208 false, false, 0);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003209 } else {
3210 // For sizes that don't fit a truncating store (3, 5, 6, 7),
3211 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00003212 // slot.
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00003213 Store =
3214 DAG.getStore(Val.getValue(1), dl, Val, FIN,
3215 MachinePointerInfo(&*FuncArg), false, false, 0);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003216 }
3217
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003218 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003219 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003220 // Whether we copied from a register or not, advance the offset
3221 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003222 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003223 continue;
3224 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00003225
Ulrich Weigand24195972014-07-20 22:36:52 +00003226 // The value of the object is its address, which is the address of
3227 // its first stack doubleword.
3228 InVals.push_back(FIN);
3229
3230 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003231 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00003232 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003233 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00003234
3235 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3236 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3237 SDValue Addr = FIN;
3238 if (j) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003239 SDValue Off = DAG.getConstant(j, dl, PtrVT);
Ulrich Weigand24195972014-07-20 22:36:52 +00003240 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003241 }
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00003242 SDValue Store =
3243 DAG.getStore(Val.getValue(1), dl, Val, Addr,
3244 MachinePointerInfo(&*FuncArg, j), false, false, 0);
Ulrich Weigand24195972014-07-20 22:36:52 +00003245 MemOps.push_back(Store);
3246 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003247 }
Ulrich Weigand24195972014-07-20 22:36:52 +00003248 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003249 continue;
3250 }
3251
3252 switch (ObjectVT.getSimpleVT().SimpleTy) {
3253 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00003254 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003255 case MVT::i32:
3256 case MVT::i64:
Hal Finkel965cea52015-07-12 00:37:44 +00003257 if (Flags.isNest()) {
3258 // The 'nest' parameter, if any, is passed in R11.
3259 unsigned VReg = MF.addLiveIn(PPC::X11, &PPC::G8RCRegClass);
3260 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3261
3262 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
3263 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
3264
3265 break;
3266 }
3267
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003268 // These can be scalar arguments or elements of an integer array type
3269 // passed directly. Clang may use those instead of "byval" aggregate
3270 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003271 if (GPR_idx != Num_GPR_Regs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003272 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003273 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3274
Hal Finkel940ab932014-02-28 00:27:01 +00003275 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003276 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
3277 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003278 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003279 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003280 if (CallConv == CallingConv::Fast)
3281 ComputeArgOffset();
3282
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003283 needsLoad = true;
3284 ArgSize = PtrByteSize;
3285 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003286 if (CallConv != CallingConv::Fast || needsLoad)
3287 ArgOffset += 8;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003288 break;
3289
3290 case MVT::f32:
3291 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003292 // These can be scalar arguments or elements of a float array type
3293 // passed directly. The latter are used to implement ELFv2 homogenous
3294 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003295 if (FPR_idx != Num_FPR_Regs) {
3296 unsigned VReg;
3297
3298 if (ObjectVT == MVT::f32)
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00003299 VReg = MF.addLiveIn(FPR[FPR_idx],
3300 Subtarget.hasP8Vector()
3301 ? &PPC::VSSRCRegClass
3302 : &PPC::F4RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003303 else
Eric Christophercccae792015-01-30 22:02:31 +00003304 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX()
3305 ? &PPC::VSFRCRegClass
3306 : &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003307
3308 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
3309 ++FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003310 } else if (GPR_idx != Num_GPR_Regs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00003311 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
3312 // once we support fp <-> gpr moves.
3313
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003314 // This can only ever happen in the presence of f32 array types,
3315 // since otherwise we never run out of FPRs before running out
3316 // of GPRs.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003317 unsigned VReg = MF.addLiveIn(GPR[GPR_idx++], &PPC::G8RCRegClass);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003318 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
3319
3320 if (ObjectVT == MVT::f32) {
3321 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
3322 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003323 DAG.getConstant(32, dl, MVT::i32));
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003324 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
3325 }
3326
3327 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003328 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003329 if (CallConv == CallingConv::Fast)
3330 ComputeArgOffset();
3331
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003332 needsLoad = true;
3333 }
3334
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003335 // When passing an array of floats, the array occupies consecutive
3336 // space in the argument area; only round up to the next doubleword
3337 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003338 if (CallConv != CallingConv::Fast || needsLoad) {
3339 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
3340 ArgOffset += ArgSize;
3341 if (Flags.isInConsecutiveRegsLast())
3342 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3343 }
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003344 break;
3345 case MVT::v4f32:
3346 case MVT::v4i32:
3347 case MVT::v8i16:
3348 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00003349 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00003350 case MVT::v2i64:
Kit Bartond4eb73c2015-05-05 16:10:44 +00003351 case MVT::v1i128:
Hal Finkelc93a9a22015-02-25 01:06:45 +00003352 if (!Subtarget.hasQPX()) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00003353 // These can be scalar arguments or elements of a vector array type
3354 // passed directly. The latter are used to implement ELFv2 homogenous
3355 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003356 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00003357 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
3358 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
3359 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003360 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003361 ++VR_idx;
3362 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003363 if (CallConv == CallingConv::Fast)
3364 ComputeArgOffset();
3365
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003366 needsLoad = true;
3367 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00003368 if (CallConv != CallingConv::Fast || needsLoad)
3369 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003370 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00003371 } // not QPX
3372
3373 assert(ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 &&
3374 "Invalid QPX parameter type");
3375 /* fall through */
3376
3377 case MVT::v4f64:
3378 case MVT::v4i1:
3379 // QPX vectors are treated like their scalar floating-point subregisters
3380 // (except that they're larger).
3381 unsigned Sz = ObjectVT.getSimpleVT().SimpleTy == MVT::v4f32 ? 16 : 32;
3382 if (QFPR_idx != Num_QFPR_Regs) {
3383 const TargetRegisterClass *RC;
3384 switch (ObjectVT.getSimpleVT().SimpleTy) {
3385 case MVT::v4f64: RC = &PPC::QFRCRegClass; break;
3386 case MVT::v4f32: RC = &PPC::QSRCRegClass; break;
3387 default: RC = &PPC::QBRCRegClass; break;
3388 }
3389
3390 unsigned VReg = MF.addLiveIn(QFPR[QFPR_idx], RC);
3391 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
3392 ++QFPR_idx;
3393 } else {
3394 if (CallConv == CallingConv::Fast)
3395 ComputeArgOffset();
3396 needsLoad = true;
3397 }
3398 if (CallConv != CallingConv::Fast || needsLoad)
3399 ArgOffset += Sz;
3400 break;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003401 }
3402
3403 // We need to load the argument to a virtual register if we determined
3404 // above that we ran out of physical registers of the appropriate type.
3405 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00003406 if (ObjSize < ArgSize && !isLittleEndian)
3407 CurArgOffset += ArgSize - ObjSize;
3408 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003409 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
3410 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
3411 false, false, false, 0);
3412 }
3413
3414 InVals.push_back(ArgVal);
3415 }
3416
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003417 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00003418 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00003419 if (HasParameterArea)
3420 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
3421 else
3422 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003423
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003424 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003425 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003426 // taking the difference between two stack areas will result in an aligned
3427 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003428 MinReservedArea =
3429 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003430 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003431
3432 // If the function takes variable number of arguments, make a frame index for
3433 // the start of the first vararg value... for expansion of llvm.va_start.
3434 if (isVarArg) {
3435 int Depth = ArgOffset;
3436
3437 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00003438 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003439 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
3440
3441 // If this function is vararg, store any remaining integer argument regs
3442 // to their spots on the stack so that they may be loaded by deferencing the
3443 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00003444 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
3445 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003446 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3447 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
3448 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3449 MachinePointerInfo(), false, false, 0);
3450 MemOps.push_back(Store);
3451 // Increment the address by four for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003452 SDValue PtrOff = DAG.getConstant(PtrByteSize, dl, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003453 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
3454 }
3455 }
3456
3457 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003458 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003459
3460 return Chain;
3461}
3462
3463SDValue
3464PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003465 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003466 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003467 const SmallVectorImpl<ISD::InputArg>
3468 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003469 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003470 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003471 // TODO: add description of PPC stack frame format, or at least some docs.
3472 //
3473 MachineFunction &MF = DAG.getMachineFunction();
3474 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00003475 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003476
Mehdi Amini44ede332015-07-09 02:09:04 +00003477 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00003478 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003479 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003480 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
3481 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00003482 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Eric Christophera4ae2132015-02-13 22:22:57 +00003483 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003484 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003485 // Area that is at least reserved in caller of this function.
3486 unsigned MinReservedArea = ArgOffset;
3487
Craig Topper840beec2014-04-04 05:16:06 +00003488 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003489 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3490 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3491 };
Craig Topper840beec2014-04-04 05:16:06 +00003492 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00003493 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3494 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3495 };
Craig Topper840beec2014-04-04 05:16:06 +00003496 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003497 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3498 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3499 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00003500
Owen Andersone2f23a32007-09-07 04:06:50 +00003501 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003502 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00003503 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00003504
3505 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003506
Craig Topper840beec2014-04-04 05:16:06 +00003507 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003508
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003509 // In 32-bit non-varargs functions, the stack space for vectors is after the
3510 // stack space for non-vectors. We do not use this space unless we have
3511 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00003512 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003513 // that out...for the pathological case, compute VecArgOffset as the
3514 // start of the vector parameter area. Computing VecArgOffset is the
3515 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003516 unsigned VecArgOffset = ArgOffset;
3517 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003518 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003519 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003520 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003521 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003522
Duncan Sandsd97eea32008-03-21 09:14:45 +00003523 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003524 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00003525 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00003526 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003527 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
3528 VecArgOffset += ArgSize;
3529 continue;
3530 }
3531
Owen Anderson9f944592009-08-11 20:47:22 +00003532 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003533 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003534 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003535 case MVT::i32:
3536 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003537 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003538 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003539 case MVT::i64: // PPC64
3540 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003541 // FIXME: We are guaranteed to be !isPPC64 at this point.
3542 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003543 VecArgOffset += 8;
3544 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003545 case MVT::v4f32:
3546 case MVT::v4i32:
3547 case MVT::v8i16:
3548 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003549 // Nothing to do, we're only looking at Nonvector args here.
3550 break;
3551 }
3552 }
3553 }
3554 // We've found where the vector parameter area in memory is. Skip the
3555 // first 12 parameters; these don't use that memory.
3556 VecArgOffset = ((VecArgOffset+15)/16)*16;
3557 VecArgOffset += 12*16;
3558
Chris Lattner4302e8f2006-05-16 18:18:50 +00003559 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003560 // entry to a function on PPC, the arguments start after the linkage area,
3561 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003562
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003563 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003564 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003565 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003566 unsigned CurArgIdx = 0;
3567 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003568 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003569 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003570 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003571 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003572 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003573 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Andrew Trick05938a52015-02-16 18:10:47 +00003574 if (Ins[ArgNo].isOrigArg()) {
3575 std::advance(FuncArg, Ins[ArgNo].getOrigArgIndex() - CurArgIdx);
3576 CurArgIdx = Ins[ArgNo].getOrigArgIndex();
3577 }
Chris Lattner318f0d22006-05-16 18:51:52 +00003578 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003579
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003580 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003581 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3582 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003583 if (isVarArg || isPPC64) {
3584 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003585 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003586 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003587 PtrByteSize);
3588 } else nAltivecParamsAtEnd++;
3589 } else
3590 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003591 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003592 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003593 PtrByteSize);
3594
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003595 // FIXME the codegen can be much improved in some cases.
3596 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003597 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00003598 assert(Ins[ArgNo].isOrigArg() && "Byval arguments cannot be implicit");
3599
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003600 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003601 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003602 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003603 // Objects of size 1 and 2 are right justified, everything else is
3604 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003605 if (ObjSize==1 || ObjSize==2) {
3606 CurArgOffset = CurArgOffset + (4 - ObjSize);
3607 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003608 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003609 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003610 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003611 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003612 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003613 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003614 unsigned VReg;
3615 if (isPPC64)
3616 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3617 else
3618 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003619 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003620 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003621 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00003622 MachinePointerInfo(&*FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003623 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003624 MemOps.push_back(Store);
3625 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003626 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003627
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003628 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003629
Dale Johannesen21a8f142008-03-08 01:41:42 +00003630 continue;
3631 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003632 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3633 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003634 // to memory. ArgOffset will be the address of the beginning
3635 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003636 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003637 unsigned VReg;
3638 if (isPPC64)
3639 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3640 else
3641 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003642 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003643 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003644 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00003645 SDValue Store =
3646 DAG.getStore(Val.getValue(1), dl, Val, FIN,
3647 MachinePointerInfo(&*FuncArg, j), false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003648 MemOps.push_back(Store);
3649 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003650 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003651 } else {
3652 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3653 break;
3654 }
3655 }
3656 continue;
3657 }
3658
Owen Anderson9f944592009-08-11 20:47:22 +00003659 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003660 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003661 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003662 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003663 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003664 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003665 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003666 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003667
3668 if (ObjectVT == MVT::i1)
3669 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3670
Bill Wendling968f32c2008-03-07 20:49:02 +00003671 ++GPR_idx;
3672 } else {
3673 needsLoad = true;
3674 ArgSize = PtrByteSize;
3675 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003676 // All int arguments reserve stack space in the Darwin ABI.
3677 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003678 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003679 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003680 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003681 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003682 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003683 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003684 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003685
Hal Finkel940ab932014-02-28 00:27:01 +00003686 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003687 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003688 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003689 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003690
Chris Lattnerec78cad2006-06-26 22:48:35 +00003691 ++GPR_idx;
3692 } else {
3693 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003694 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003695 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003696 // All int arguments reserve stack space in the Darwin ABI.
3697 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003698 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003699
Owen Anderson9f944592009-08-11 20:47:22 +00003700 case MVT::f32:
3701 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003702 // Every 4 bytes of argument space consumes one of the GPRs available for
3703 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003704 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003705 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003706 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003707 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003708 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003709 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003710 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003711
Owen Anderson9f944592009-08-11 20:47:22 +00003712 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003713 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003714 else
Devang Patelf3292b22011-02-21 23:21:26 +00003715 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003716
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003717 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003718 ++FPR_idx;
3719 } else {
3720 needsLoad = true;
3721 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003722
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003723 // All FP arguments reserve stack space in the Darwin ABI.
3724 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003725 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003726 case MVT::v4f32:
3727 case MVT::v4i32:
3728 case MVT::v8i16:
3729 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003730 // Note that vector arguments in registers don't reserve stack space,
3731 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003732 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003733 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003734 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003735 if (isVarArg) {
3736 while ((ArgOffset % 16) != 0) {
3737 ArgOffset += PtrByteSize;
3738 if (GPR_idx != Num_GPR_Regs)
3739 GPR_idx++;
3740 }
3741 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003742 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003743 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003744 ++VR_idx;
3745 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003746 if (!isVarArg && !isPPC64) {
3747 // Vectors go after all the nonvectors.
3748 CurArgOffset = VecArgOffset;
3749 VecArgOffset += 16;
3750 } else {
3751 // Vectors are aligned.
3752 ArgOffset = ((ArgOffset+15)/16)*16;
3753 CurArgOffset = ArgOffset;
3754 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003755 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003756 needsLoad = true;
3757 }
3758 break;
3759 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003760
Chris Lattner4302e8f2006-05-16 18:18:50 +00003761 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003762 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003763 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003764 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003765 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003766 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003767 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003768 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003769 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003770 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003771
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003772 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003773 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003774
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003775 // Allow for Altivec parameters at the end, if needed.
3776 if (nAltivecParamsAtEnd) {
3777 MinReservedArea = ((MinReservedArea+15)/16)*16;
3778 MinReservedArea += 16*nAltivecParamsAtEnd;
3779 }
3780
3781 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003782 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003783
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003784 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003785 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003786 // taking the difference between two stack areas will result in an aligned
3787 // stack.
Eric Christophercccae792015-01-30 22:02:31 +00003788 MinReservedArea =
3789 EnsureStackAlignment(Subtarget.getFrameLowering(), MinReservedArea);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003790 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003791
Chris Lattner4302e8f2006-05-16 18:18:50 +00003792 // If the function takes variable number of arguments, make a frame index for
3793 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003794 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003795 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003796
Dan Gohman31ae5862010-04-17 14:41:14 +00003797 FuncInfo->setVarArgsFrameIndex(
3798 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003799 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003800 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003801
Chris Lattner4302e8f2006-05-16 18:18:50 +00003802 // If this function is vararg, store any remaining integer argument regs
3803 // to their spots on the stack so that they may be loaded by deferencing the
3804 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003805 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003806 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003807
Chris Lattner2cca3852006-11-18 01:57:19 +00003808 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003809 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003810 else
Devang Patelf3292b22011-02-21 23:21:26 +00003811 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003812
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003813 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003814 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3815 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003816 MemOps.push_back(Store);
3817 // Increment the address by four for the next argument to store
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003818 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, dl, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003819 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003820 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003821 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003822
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003823 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003824 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003825
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003826 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003827}
3828
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003829/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003830/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003831static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003832 unsigned ParamSize) {
3833
Dale Johannesen86dcae12009-11-24 01:09:07 +00003834 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003835
3836 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3837 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3838 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3839 // Remember only if the new adjustement is bigger.
3840 if (SPDiff < FI->getTailCallSPDelta())
3841 FI->setTailCallSPDelta(SPDiff);
3842
3843 return SPDiff;
3844}
3845
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003846/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3847/// for tail call optimization. Targets which want to do tail call
3848/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003849bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003850PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003851 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003852 bool isVarArg,
3853 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003854 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003855 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003856 return false;
3857
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003858 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003859 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003860 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003861
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003862 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003863 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003864 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3865 // Functions containing by val parameters are not supported.
3866 for (unsigned i = 0; i != Ins.size(); i++) {
3867 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3868 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003869 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003870
Alp Tokerf907b892013-12-05 05:44:44 +00003871 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003872 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3873 return true;
3874
3875 // At the moment we can only do local tail calls (in same module, hidden
3876 // or protected) if we are generating PIC.
3877 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3878 return G->getGlobal()->hasHiddenVisibility()
3879 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003880 }
3881
3882 return false;
3883}
3884
Chris Lattnereb755fc2006-05-17 19:00:46 +00003885/// isCallCompatibleAddress - Return the immediate to use if the specified
3886/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003887static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003888 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003889 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003890
Dan Gohmaneffb8942008-09-12 16:56:44 +00003891 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003892 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003893 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003894 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003895
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003896 return DAG.getConstant((int)C->getZExtValue() >> 2, SDLoc(Op),
Mehdi Amini44ede332015-07-09 02:09:04 +00003897 DAG.getTargetLoweringInfo().getPointerTy(
3898 DAG.getDataLayout())).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003899}
3900
Dan Gohmand78c4002008-05-13 00:00:25 +00003901namespace {
3902
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003903struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003904 SDValue Arg;
3905 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003906 int FrameIdx;
3907
3908 TailCallArgumentInfo() : FrameIdx(0) {}
3909};
Alexander Kornienkof00654e2015-06-23 09:49:53 +00003910}
Dan Gohmand78c4002008-05-13 00:00:25 +00003911
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003912/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3913static void
3914StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003915 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003916 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3917 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003918 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003919 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003920 SDValue Arg = TailCallArgs[i].Arg;
3921 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003922 int FI = TailCallArgs[i].FrameIdx;
3923 // Store relative to framepointer.
Alex Lorenze40c8a22015-08-11 23:09:45 +00003924 MemOpChains.push_back(DAG.getStore(
3925 Chain, dl, Arg, FIN,
3926 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI), false,
3927 false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003928 }
3929}
3930
3931/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3932/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003933static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003934 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003935 SDValue Chain,
3936 SDValue OldRetAddr,
3937 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003938 int SPDiff,
3939 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003940 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003941 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003942 if (SPDiff) {
3943 // Calculate the new stack slot for the return address.
3944 int SlotSize = isPPC64 ? 8 : 4;
Eric Christopherdc3a8a42015-02-13 00:39:38 +00003945 const PPCFrameLowering *FL =
3946 MF.getSubtarget<PPCSubtarget>().getFrameLowering();
3947 int NewRetAddrLoc = SPDiff + FL->getReturnSaveOffset();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003948 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003949 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003950 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003951 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003952 Chain = DAG.getStore(
3953 Chain, dl, OldRetAddr, NewRetAddrFrIdx,
3954 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), NewRetAddr),
3955 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003956
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003957 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3958 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003959 if (isDarwinABI) {
Eric Christopherdc3a8a42015-02-13 00:39:38 +00003960 int NewFPLoc = SPDiff + FL->getFramePointerSaveOffset();
David Greene1fbe0542009-11-12 20:49:22 +00003961 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003962 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003963 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003964 Chain = DAG.getStore(
3965 Chain, dl, OldFP, NewFramePtrIdx,
3966 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), NewFPIdx),
3967 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003968 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003969 }
3970 return Chain;
3971}
3972
3973/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3974/// the position of the argument.
3975static void
3976CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003977 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003978 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003979 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003980 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003981 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003982 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003983 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003984 TailCallArgumentInfo Info;
3985 Info.Arg = Arg;
3986 Info.FrameIdxOp = FIN;
3987 Info.FrameIdx = FI;
3988 TailCallArguments.push_back(Info);
3989}
3990
3991/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3992/// stack slot. Returns the chain as result and the loaded frame pointers in
3993/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003994SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003995 int SPDiff,
3996 SDValue Chain,
3997 SDValue &LROpOut,
3998 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003999 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004000 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004001 if (SPDiff) {
4002 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004003 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004004 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00004005 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004006 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00004007 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00004008
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004009 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
4010 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004011 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004012 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00004013 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004014 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004015 Chain = SDValue(FPOpOut.getNode(), 1);
4016 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004017 }
4018 return Chain;
4019}
4020
Dale Johannesen85d41a12008-03-04 23:17:14 +00004021/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00004022/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00004023/// specified by the specific parameter attribute. The copy will be passed as
4024/// a byval function parameter.
4025/// Sometimes what we are copying is the end of a larger object, the part that
4026/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004027static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004028CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00004029 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004030 SDLoc dl) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004031 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), dl, MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00004032 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004033 false, false, false, MachinePointerInfo(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00004034 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00004035}
Chris Lattner43df5b32007-02-25 05:34:32 +00004036
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004037/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
4038/// tail calls.
4039static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004040LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
4041 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004042 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00004043 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
4044 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004045 SDLoc dl) {
Mehdi Amini44ede332015-07-09 02:09:04 +00004046 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004047 if (!isTailCall) {
4048 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004049 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004050 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004051 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004052 else
Owen Anderson9f944592009-08-11 20:47:22 +00004053 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00004054 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004055 DAG.getConstant(ArgOffset, dl, PtrVT));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004056 }
Chris Lattner676c61d2010-09-21 18:41:36 +00004057 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
4058 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004059 // Calculate and remember argument location.
4060 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
4061 TailCallArguments);
4062}
4063
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004064static
4065void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004066 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004067 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00004068 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004069 MachineFunction &MF = DAG.getMachineFunction();
4070
4071 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
4072 // might overwrite each other in case of tail call optimization.
4073 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00004074 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004075 InFlag = SDValue();
4076 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
4077 MemOpChains2, dl);
4078 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004079 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004080
4081 // Store the return address to the appropriate stack slot.
4082 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
4083 isPPC64, isDarwinABI, dl);
4084
4085 // Emit callseq_end just before tailcall node.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004086 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
4087 DAG.getIntPtrConstant(0, dl, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004088 InFlag = Chain.getValue(1);
4089}
4090
Hal Finkel87deb0b2015-01-12 04:34:47 +00004091// Is this global address that of a function that can be called by name? (as
4092// opposed to something that must hold a descriptor for an indirect call).
4093static bool isFunctionGlobalAddress(SDValue Callee) {
4094 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
4095 if (Callee.getOpcode() == ISD::GlobalTLSAddress ||
4096 Callee.getOpcode() == ISD::TargetGlobalTLSAddress)
4097 return false;
4098
Manuel Jacob5f6eaac2016-01-16 20:30:46 +00004099 return G->getGlobal()->getValueType()->isFunctionTy();
Hal Finkel87deb0b2015-01-12 04:34:47 +00004100 }
4101
4102 return false;
4103}
4104
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004105static
4106unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004107 SDValue &Chain, SDValue CallSeqStart, SDLoc dl, int SPDiff,
Hal Finkel965cea52015-07-12 00:37:44 +00004108 bool isTailCall, bool IsPatchPoint, bool hasNest,
Craig Topperb94011f2013-07-14 04:42:23 +00004109 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
4110 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004111 ImmutableCallSite *CS, const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004112
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004113 bool isPPC64 = Subtarget.isPPC64();
4114 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004115 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004116
Mehdi Amini44ede332015-07-09 02:09:04 +00004117 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00004118 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004119 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004120
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004121 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004122
Torok Edwin31e90d22010-08-04 20:47:44 +00004123 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004124 if (!isSVR4ABI || !isPPC64)
4125 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
4126 // If this is an absolute destination address, use the munged value.
4127 Callee = SDValue(Dest, 0);
4128 needIndirectCall = false;
4129 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004130
Hal Finkel87deb0b2015-01-12 04:34:47 +00004131 if (isFunctionGlobalAddress(Callee)) {
4132 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Callee);
4133 // A call to a TLS address is actually an indirect call to a
4134 // thread-specific pointer.
Eric Christopher79cc1e32014-09-02 22:28:02 +00004135 unsigned OpFlags = 0;
4136 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
4137 (Subtarget.getTargetTriple().isMacOSX() &&
4138 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00004139 !G->getGlobal()->isStrongDefinitionForLinker()) ||
Eric Christopher79cc1e32014-09-02 22:28:02 +00004140 (Subtarget.isTargetELF() && !isPPC64 &&
4141 !G->getGlobal()->hasLocalLinkage() &&
4142 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
4143 // PC-relative references to external symbols should go through $stub,
4144 // unless we're building with the leopard linker or later, which
4145 // automatically synthesizes these stubs.
4146 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00004147 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00004148
4149 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
4150 // every direct call is) turn it into a TargetGlobalAddress /
4151 // TargetExternalSymbol node so that legalize doesn't hack it.
4152 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
4153 Callee.getValueType(), 0, OpFlags);
4154 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00004155 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004156
Torok Edwin31e90d22010-08-04 20:47:44 +00004157 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004158 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00004159
Hal Finkel3ee2af72014-07-18 23:29:49 +00004160 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
4161 (Subtarget.getTargetTriple().isMacOSX() &&
4162 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
4163 (Subtarget.isTargetELF() && !isPPC64 &&
Justin Hibbits17744c12015-01-10 07:50:31 +00004164 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004165 // PC-relative references to external symbols should go through $stub,
4166 // unless we're building with the leopard linker or later, which
4167 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00004168 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004169 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004170
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004171 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
4172 OpFlags);
4173 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00004174 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004175
Hal Finkel934361a2015-01-14 01:07:51 +00004176 if (IsPatchPoint) {
4177 // We'll form an invalid direct call when lowering a patchpoint; the full
4178 // sequence for an indirect call is complicated, and many of the
4179 // instructions introduced might have side effects (and, thus, can't be
4180 // removed later). The call itself will be removed as soon as the
4181 // argument/return lowering is complete, so the fact that it has the wrong
4182 // kind of operands should not really matter.
4183 needIndirectCall = false;
4184 }
4185
Torok Edwin31e90d22010-08-04 20:47:44 +00004186 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004187 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
4188 // to do the call, we can't use PPCISD::CALL.
4189 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00004190
Hal Finkel63fb9282015-01-13 18:25:05 +00004191 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00004192 // Function pointers in the 64-bit SVR4 ABI do not point to the function
4193 // entry point, but to the function descriptor (the function entry point
4194 // address is part of the function descriptor though).
4195 // The function descriptor is a three doubleword structure with the
4196 // following fields: function entry point, TOC base address and
4197 // environment pointer.
4198 // Thus for a call through a function pointer, the following actions need
4199 // to be performed:
4200 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00004201 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00004202 // 2. Load the address of the function entry point from the function
4203 // descriptor.
4204 // 3. Load the TOC of the callee from the function descriptor into r2.
4205 // 4. Load the environment pointer from the function descriptor into
4206 // r11.
4207 // 5. Branch to the function entry point address.
4208 // 6. On return of the callee, the TOC of the caller needs to be
4209 // restored (this is done in FinishCall()).
4210 //
Hal Finkele2ab0f12015-01-15 21:17:34 +00004211 // The loads are scheduled at the beginning of the call sequence, and the
4212 // register copies are flagged together to ensure that no other
Tilmann Scheller79fef932009-12-18 13:00:15 +00004213 // operations can be scheduled in between. E.g. without flagging the
Hal Finkele2ab0f12015-01-15 21:17:34 +00004214 // copies together, a TOC access in the caller could be scheduled between
4215 // the assignment of the callee TOC and the branch to the callee, which
Tilmann Scheller79fef932009-12-18 13:00:15 +00004216 // results in the TOC access going through the TOC of the callee instead
4217 // of going through the TOC of the caller, which leads to incorrect code.
4218
4219 // Load the address of the function entry point from the function
4220 // descriptor.
Hal Finkele2ab0f12015-01-15 21:17:34 +00004221 SDValue LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-1);
4222 if (LDChain.getValueType() == MVT::Glue)
4223 LDChain = CallSeqStart.getValue(CallSeqStart->getNumValues()-2);
4224
4225 bool LoadsInv = Subtarget.hasInvariantFunctionDescriptors();
4226
4227 MachinePointerInfo MPI(CS ? CS->getCalledValue() : nullptr);
4228 SDValue LoadFuncPtr = DAG.getLoad(MVT::i64, dl, LDChain, Callee, MPI,
4229 false, false, LoadsInv, 8);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004230
4231 // Load environment pointer into r11.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004232 SDValue PtrOff = DAG.getIntPtrConstant(16, dl);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004233 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004234 SDValue LoadEnvPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddPtr,
4235 MPI.getWithOffset(16), false, false,
4236 LoadsInv, 8);
4237
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004238 SDValue TOCOff = DAG.getIntPtrConstant(8, dl);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004239 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
4240 SDValue TOCPtr = DAG.getLoad(MVT::i64, dl, LDChain, AddTOC,
4241 MPI.getWithOffset(8), false, false,
4242 LoadsInv, 8);
4243
Hal Finkele6698d52015-02-01 15:03:28 +00004244 setUsesTOCBasePtr(DAG);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004245 SDValue TOCVal = DAG.getCopyToReg(Chain, dl, PPC::X2, TOCPtr,
4246 InFlag);
4247 Chain = TOCVal.getValue(0);
4248 InFlag = TOCVal.getValue(1);
Tilmann Scheller79fef932009-12-18 13:00:15 +00004249
Hal Finkel965cea52015-07-12 00:37:44 +00004250 // If the function call has an explicit 'nest' parameter, it takes the
4251 // place of the environment pointer.
4252 if (!hasNest) {
4253 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
4254 InFlag);
Hal Finkele2ab0f12015-01-15 21:17:34 +00004255
Hal Finkel965cea52015-07-12 00:37:44 +00004256 Chain = EnvVal.getValue(0);
4257 InFlag = EnvVal.getValue(1);
4258 }
Tilmann Scheller79fef932009-12-18 13:00:15 +00004259
Tilmann Scheller79fef932009-12-18 13:00:15 +00004260 MTCTROps[0] = Chain;
4261 MTCTROps[1] = LoadFuncPtr;
4262 MTCTROps[2] = InFlag;
4263 }
4264
Hal Finkel63fb9282015-01-13 18:25:05 +00004265 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
4266 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
4267 InFlag = Chain.getValue(1);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004268
4269 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00004270 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00004271 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004272 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004273 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00004274 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004275 // Add use of X11 (holding environment pointer)
Hal Finkel965cea52015-07-12 00:37:44 +00004276 if (isSVR4ABI && isPPC64 && !isELFv2ABI && !hasNest)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004277 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004278 // Add CTR register as callee so a bctr can be emitted later.
4279 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00004280 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004281 }
4282
4283 // If this is a direct call, pass the chain and the callee.
4284 if (Callee.getNode()) {
4285 Ops.push_back(Chain);
4286 Ops.push_back(Callee);
4287 }
4288 // If this is a tail call add stack pointer delta.
4289 if (isTailCall)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004290 Ops.push_back(DAG.getConstant(SPDiff, dl, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004291
4292 // Add argument registers to the end of the list so that they are known live
4293 // into the call.
4294 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
4295 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
4296 RegsToPass[i].second.getValueType()));
4297
Hal Finkelaf519932015-01-19 07:20:27 +00004298 // All calls, in both the ELF V1 and V2 ABIs, need the TOC register live
4299 // into the call.
Hal Finkele6698d52015-02-01 15:03:28 +00004300 if (isSVR4ABI && isPPC64 && !IsPatchPoint) {
4301 setUsesTOCBasePtr(DAG);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004302 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
Hal Finkele6698d52015-02-01 15:03:28 +00004303 }
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004304
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004305 return CallOpc;
4306}
4307
Roman Divacky76293062012-09-18 16:47:58 +00004308static
4309bool isLocalCall(const SDValue &Callee)
4310{
4311 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Peter Collingbourne6a9d1772015-07-05 20:52:35 +00004312 return G->getGlobal()->isStrongDefinitionForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00004313 return false;
4314}
4315
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004316SDValue
4317PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004318 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004319 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004320 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004321 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004322
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004323 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004324 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
4325 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004326 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004327
4328 // Copy all of the result registers out of their specified physreg.
4329 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
4330 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004331 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004332
4333 SDValue Val = DAG.getCopyFromReg(Chain, dl,
4334 VA.getLocReg(), VA.getLocVT(), InFlag);
4335 Chain = Val.getValue(1);
4336 InFlag = Val.getValue(2);
4337
4338 switch (VA.getLocInfo()) {
4339 default: llvm_unreachable("Unknown loc info!");
4340 case CCValAssign::Full: break;
4341 case CCValAssign::AExt:
4342 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4343 break;
4344 case CCValAssign::ZExt:
4345 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
4346 DAG.getValueType(VA.getValVT()));
4347 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4348 break;
4349 case CCValAssign::SExt:
4350 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
4351 DAG.getValueType(VA.getValVT()));
4352 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
4353 break;
4354 }
4355
4356 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004357 }
4358
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004359 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004360}
4361
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004362SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00004363PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Hal Finkel934361a2015-01-14 01:07:51 +00004364 bool isTailCall, bool isVarArg, bool IsPatchPoint,
Hal Finkel965cea52015-07-12 00:37:44 +00004365 bool hasNest, SelectionDAG &DAG,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004366 SmallVector<std::pair<unsigned, SDValue>, 8>
4367 &RegsToPass,
4368 SDValue InFlag, SDValue Chain,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004369 SDValue CallSeqStart, SDValue &Callee,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004370 int SPDiff, unsigned NumBytes,
4371 const SmallVectorImpl<ISD::InputArg> &Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004372 SmallVectorImpl<SDValue> &InVals,
4373 ImmutableCallSite *CS) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00004374
Owen Anderson53aa7a92009-08-10 22:56:29 +00004375 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004376 SmallVector<SDValue, 8> Ops;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004377 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, CallSeqStart, dl,
Hal Finkel965cea52015-07-12 00:37:44 +00004378 SPDiff, isTailCall, IsPatchPoint, hasNest,
4379 RegsToPass, Ops, NodeTys, CS, Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004380
Hal Finkel5ab37802012-08-28 02:10:27 +00004381 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004382 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00004383 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
4384
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004385 // When performing tail call optimization the callee pops its arguments off
4386 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00004387 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004388 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004389 (CallConv == CallingConv::Fast &&
4390 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004391
Roman Divackyef21be22012-03-06 16:41:49 +00004392 // Add a register mask operand representing the call-preserved registers.
Eric Christophercccae792015-01-30 22:02:31 +00004393 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +00004394 const uint32_t *Mask =
4395 TRI->getCallPreservedMask(DAG.getMachineFunction(), CallConv);
Roman Divackyef21be22012-03-06 16:41:49 +00004396 assert(Mask && "Missing call preserved mask for calling convention");
4397 Ops.push_back(DAG.getRegisterMask(Mask));
4398
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004399 if (InFlag.getNode())
4400 Ops.push_back(InFlag);
4401
4402 // Emit tail call.
4403 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004404 assert(((Callee.getOpcode() == ISD::Register &&
4405 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
4406 Callee.getOpcode() == ISD::TargetExternalSymbol ||
4407 Callee.getOpcode() == ISD::TargetGlobalAddress ||
4408 isa<ConstantSDNode>(Callee)) &&
4409 "Expecting an global address, external symbol, absolute value or register");
4410
Arnold Schwaighoferdc271142015-05-09 00:10:25 +00004411 DAG.getMachineFunction().getFrameInfo()->setHasTailCall();
Craig Topper48d114b2014-04-26 18:35:24 +00004412 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004413 }
4414
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004415 // Add a NOP immediately after the branch instruction when using the 64-bit
4416 // SVR4 ABI. At link time, if caller and callee are in a different module and
4417 // thus have a different TOC, the call will be replaced with a call to a stub
4418 // function which saves the current TOC, loads the TOC of the callee and
4419 // branches to the callee. The NOP will be replaced with a load instruction
4420 // which restores the TOC of the caller from the TOC save slot of the current
4421 // stack frame. If caller and callee belong to the same module (and have the
4422 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00004423
Hal Finkel934361a2015-01-14 01:07:51 +00004424 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64() &&
4425 !IsPatchPoint) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004426 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00004427 // This is a call through a function pointer.
4428 // Restore the caller TOC from the save area into R2.
4429 // See PrepareCall() for more information about calls through function
4430 // pointers in the 64-bit SVR4 ABI.
4431 // We are using a target-specific load with r2 hard coded, because the
4432 // result of a target-independent load would never go directly into r2,
4433 // since r2 is a reserved register (which prevents the register allocator
4434 // from allocating it), resulting in an additional register being
4435 // allocated and an unnecessary move instruction being generated.
Hal Finkelfc096c92014-12-23 22:29:40 +00004436 CallOpc = PPCISD::BCTRL_LOAD_TOC;
4437
Mehdi Amini44ede332015-07-09 02:09:04 +00004438 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Hal Finkelfc096c92014-12-23 22:29:40 +00004439 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Eric Christopher736d39e2015-02-13 00:39:36 +00004440 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004441 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
Hal Finkelfc096c92014-12-23 22:29:40 +00004442 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
4443
4444 // The address needs to go after the chain input but before the flag (or
4445 // any other variadic arguments).
4446 Ops.insert(std::next(Ops.begin()), AddTOC);
Bill Schmidtcea15962013-09-26 17:09:28 +00004447 } else if ((CallOpc == PPCISD::CALL) &&
4448 (!isLocalCall(Callee) ||
Bill Schmidt82f1c772015-02-10 19:09:05 +00004449 DAG.getTarget().getRelocationModel() == Reloc::PIC_))
Roman Divacky76293062012-09-18 16:47:58 +00004450 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00004451 CallOpc = PPCISD::CALL_NOP;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004452 }
4453
Craig Topper48d114b2014-04-26 18:35:24 +00004454 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00004455 InFlag = Chain.getValue(1);
4456
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004457 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
4458 DAG.getIntPtrConstant(BytesCalleePops, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004459 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004460 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004461 InFlag = Chain.getValue(1);
4462
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004463 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
4464 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004465}
4466
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004467SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00004468PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004469 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00004470 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00004471 SDLoc &dl = CLI.DL;
4472 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
4473 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
4474 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004475 SDValue Chain = CLI.Chain;
4476 SDValue Callee = CLI.Callee;
4477 bool &isTailCall = CLI.IsTailCall;
4478 CallingConv::ID CallConv = CLI.CallConv;
4479 bool isVarArg = CLI.IsVarArg;
Hal Finkel934361a2015-01-14 01:07:51 +00004480 bool IsPatchPoint = CLI.IsPatchPoint;
Hal Finkele2ab0f12015-01-15 21:17:34 +00004481 ImmutableCallSite *CS = CLI.CS;
Justin Holewinskiaa583972012-05-25 16:35:28 +00004482
Evan Cheng67a69dd2010-01-27 00:07:07 +00004483 if (isTailCall)
4484 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
4485 Ins, DAG);
4486
Hal Finkele2ab0f12015-01-15 21:17:34 +00004487 if (!isTailCall && CS && CS->isMustTailCall())
Reid Kleckner5772b772014-04-24 20:14:34 +00004488 report_fatal_error("failed to perform tail call elimination on a call "
4489 "site marked musttail");
4490
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004491 if (Subtarget.isSVR4ABI()) {
4492 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00004493 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004494 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004495 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004496 else
4497 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004498 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004499 dl, DAG, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004500 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004501
Bill Schmidt57d6de52012-10-23 15:51:16 +00004502 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004503 isTailCall, IsPatchPoint, Outs, OutVals, Ins,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004504 dl, DAG, InVals, CS);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004505}
4506
4507SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004508PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
4509 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004510 bool isTailCall, bool IsPatchPoint,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004511 const SmallVectorImpl<ISD::OutputArg> &Outs,
4512 const SmallVectorImpl<SDValue> &OutVals,
4513 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004514 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004515 SmallVectorImpl<SDValue> &InVals,
4516 ImmutableCallSite *CS) const {
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004517 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00004518 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004519
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004520 assert((CallConv == CallingConv::C ||
4521 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004522
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004523 unsigned PtrByteSize = 4;
4524
4525 MachineFunction &MF = DAG.getMachineFunction();
4526
4527 // Mark this function as potentially containing a function that contains a
4528 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4529 // and restoring the callers stack pointer in this functions epilog. This is
4530 // done because by tail calling the called function might overwrite the value
4531 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004532 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4533 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004534 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00004535
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004536 // Count how many bytes are to be pushed on the stack, including the linkage
4537 // area, parameter list area and the part of the local variable space which
4538 // contains copies of aggregates which are passed by value.
4539
4540 // Assign locations to all of the outgoing arguments.
4541 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00004542 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
4543 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004544
4545 // Reserve space for the linkage area on the stack.
Eric Christophera4ae2132015-02-13 22:22:57 +00004546 CCInfo.AllocateStack(Subtarget.getFrameLowering()->getLinkageSize(),
Ulrich Weigand8658f172014-07-20 23:43:15 +00004547 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004548
4549 if (isVarArg) {
4550 // Handle fixed and variable vector arguments differently.
4551 // Fixed vector arguments go into registers as long as registers are
4552 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004553 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00004554
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004555 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004556 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004557 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004558 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004559
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004560 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004561 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4562 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004563 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004564 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4565 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004566 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004567
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004568 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004569#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004570 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004571 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004572#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004573 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004574 }
4575 }
4576 } else {
4577 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004578 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004579 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004580
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004581 // Assign locations to all of the outgoing aggregate by value arguments.
4582 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004583 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004584 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004585
4586 // Reserve stack space for the allocations in CCInfo.
4587 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4588
Bill Schmidtef17c142013-02-06 17:33:58 +00004589 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004590
4591 // Size of the linkage area, parameter list area and the part of the local
4592 // space variable where copies of aggregates which are passed by value are
4593 // stored.
4594 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004595
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004596 // Calculate by how many bytes the stack has to be adjusted in case of tail
4597 // call optimization.
4598 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4599
4600 // Adjust the stack pointer for the new arguments...
4601 // These operations are automatically eliminated by the prolog/epilog pass
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004602 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004603 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004604 SDValue CallSeqStart = Chain;
4605
4606 // Load the return address and frame pointer so it can be moved somewhere else
4607 // later.
4608 SDValue LROp, FPOp;
4609 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4610 dl);
4611
4612 // Set up a copy of the stack pointer for use loading and storing any
4613 // arguments that may not fit in the registers available for argument
4614 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004615 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004616
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004617 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4618 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4619 SmallVector<SDValue, 8> MemOpChains;
4620
Roman Divacky71038e72011-08-30 17:04:16 +00004621 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004622 // Walk the register/memloc assignments, inserting copies/loads.
4623 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4624 i != e;
4625 ++i) {
4626 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004627 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004628 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004629
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004630 if (Flags.isByVal()) {
4631 // Argument is an aggregate which is passed by value, thus we need to
4632 // create a copy of it in the local variable space of the current stack
4633 // frame (which is the stack frame of the caller) and pass the address of
4634 // this copy to the callee.
4635 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4636 CCValAssign &ByValVA = ByValArgLocs[j++];
4637 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004638
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004639 // Memory reserved in the local variable space of the callers stack frame.
4640 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004641
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004642 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00004643 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()),
4644 StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004645
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004646 // Create a copy of the argument in the local area of the current
4647 // stack frame.
4648 SDValue MemcpyCall =
4649 CreateCopyOfByValArgument(Arg, PtrOff,
4650 CallSeqStart.getNode()->getOperand(0),
4651 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004652
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004653 // This must go outside the CALLSEQ_START..END.
4654 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004655 CallSeqStart.getNode()->getOperand(1),
4656 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004657 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4658 NewCallSeqStart.getNode());
4659 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004660
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004661 // Pass the address of the aggregate copy on the stack either in a
4662 // physical register or in the parameter list area of the current stack
4663 // frame to the callee.
4664 Arg = PtrOff;
4665 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004666
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004667 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004668 if (Arg.getValueType() == MVT::i1)
4669 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4670
Roman Divacky71038e72011-08-30 17:04:16 +00004671 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004672 // Put argument in a physical register.
4673 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4674 } else {
4675 // Put argument in the parameter list area of the current stack frame.
4676 assert(VA.isMemLoc());
4677 unsigned LocMemOffset = VA.getLocMemOffset();
4678
4679 if (!isTailCall) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004680 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset, dl);
Mehdi Amini44ede332015-07-09 02:09:04 +00004681 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(MF.getDataLayout()),
4682 StackPtr, PtrOff);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004683
4684 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004685 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004686 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004687 } else {
4688 // Calculate and remember argument location.
4689 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4690 TailCallArguments);
4691 }
4692 }
4693 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004694
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004695 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004696 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004697
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004698 // Build a sequence of copy-to-reg nodes chained together with token chain
4699 // and flag operands which copy the outgoing args into the appropriate regs.
4700 SDValue InFlag;
4701 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4702 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4703 RegsToPass[i].second, InFlag);
4704 InFlag = Chain.getValue(1);
4705 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004706
Hal Finkel5ab37802012-08-28 02:10:27 +00004707 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4708 // registers.
4709 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004710 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4711 SDValue Ops[] = { Chain, InFlag };
4712
Hal Finkel5ab37802012-08-28 02:10:27 +00004713 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004714 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004715
Hal Finkel5ab37802012-08-28 02:10:27 +00004716 InFlag = Chain.getValue(1);
4717 }
4718
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004719 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004720 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4721 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004722
Hal Finkel965cea52015-07-12 00:37:44 +00004723 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint,
4724 /* unused except on PPC64 ELFv1 */ false, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004725 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
4726 NumBytes, Ins, InVals, CS);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004727}
4728
Bill Schmidt57d6de52012-10-23 15:51:16 +00004729// Copy an argument into memory, being careful to do this outside the
4730// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004731SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004732PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4733 SDValue CallSeqStart,
4734 ISD::ArgFlagsTy Flags,
4735 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004736 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004737 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4738 CallSeqStart.getNode()->getOperand(0),
4739 Flags, DAG, dl);
4740 // The MEMCPY must go outside the CALLSEQ_START..END.
4741 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004742 CallSeqStart.getNode()->getOperand(1),
4743 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004744 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4745 NewCallSeqStart.getNode());
4746 return NewCallSeqStart;
4747}
4748
4749SDValue
4750PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004751 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00004752 bool isTailCall, bool IsPatchPoint,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004753 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004754 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004755 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004756 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00004757 SmallVectorImpl<SDValue> &InVals,
4758 ImmutableCallSite *CS) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004759
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004760 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004761 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004762 unsigned NumOps = Outs.size();
Hal Finkel965cea52015-07-12 00:37:44 +00004763 bool hasNest = false;
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004764
Mehdi Amini44ede332015-07-09 02:09:04 +00004765 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Bill Schmidt57d6de52012-10-23 15:51:16 +00004766 unsigned PtrByteSize = 8;
4767
4768 MachineFunction &MF = DAG.getMachineFunction();
4769
4770 // Mark this function as potentially containing a function that contains a
4771 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4772 // and restoring the callers stack pointer in this functions epilog. This is
4773 // done because by tail calling the called function might overwrite the value
4774 // in this function's (MF) stack pointer stack slot 0(SP).
4775 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4776 CallConv == CallingConv::Fast)
4777 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4778
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004779 assert(!(CallConv == CallingConv::Fast && isVarArg) &&
4780 "fastcc not supported on varargs functions");
4781
Bill Schmidt57d6de52012-10-23 15:51:16 +00004782 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004783 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4784 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4785 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
Eric Christophera4ae2132015-02-13 22:22:57 +00004786 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004787 unsigned NumBytes = LinkageSize;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004788 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Hal Finkelc93a9a22015-02-25 01:06:45 +00004789 unsigned &QFPR_idx = FPR_idx;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004790
4791 static const MCPhysReg GPR[] = {
4792 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4793 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4794 };
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004795 static const MCPhysReg VR[] = {
4796 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4797 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4798 };
4799 static const MCPhysReg VSRH[] = {
4800 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4801 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4802 };
4803
4804 const unsigned NumGPRs = array_lengthof(GPR);
4805 const unsigned NumFPRs = 13;
4806 const unsigned NumVRs = array_lengthof(VR);
Hal Finkelc93a9a22015-02-25 01:06:45 +00004807 const unsigned NumQFPRs = NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004808
4809 // When using the fast calling convention, we don't provide backing for
4810 // arguments that will be in registers.
4811 unsigned NumGPRsUsed = 0, NumFPRsUsed = 0, NumVRsUsed = 0;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004812
4813 // Add up all the space actually used.
4814 for (unsigned i = 0; i != NumOps; ++i) {
4815 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4816 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004817 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004818
Hal Finkel965cea52015-07-12 00:37:44 +00004819 if (Flags.isNest())
4820 continue;
4821
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004822 if (CallConv == CallingConv::Fast) {
4823 if (Flags.isByVal())
4824 NumGPRsUsed += (Flags.getByValSize()+7)/8;
4825 else
4826 switch (ArgVT.getSimpleVT().SimpleTy) {
4827 default: llvm_unreachable("Unexpected ValueType for argument!");
4828 case MVT::i1:
4829 case MVT::i32:
4830 case MVT::i64:
4831 if (++NumGPRsUsed <= NumGPRs)
4832 continue;
4833 break;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004834 case MVT::v4i32:
4835 case MVT::v8i16:
4836 case MVT::v16i8:
4837 case MVT::v2f64:
4838 case MVT::v2i64:
Kit Bartond4eb73c2015-05-05 16:10:44 +00004839 case MVT::v1i128:
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004840 if (++NumVRsUsed <= NumVRs)
4841 continue;
4842 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00004843 case MVT::v4f32:
NAKAMURA Takumi84965032015-09-22 11:14:12 +00004844 // When using QPX, this is handled like a FP register, otherwise, it
4845 // is an Altivec register.
Hal Finkelc93a9a22015-02-25 01:06:45 +00004846 if (Subtarget.hasQPX()) {
4847 if (++NumFPRsUsed <= NumFPRs)
4848 continue;
4849 } else {
4850 if (++NumVRsUsed <= NumVRs)
4851 continue;
4852 }
4853 break;
4854 case MVT::f32:
4855 case MVT::f64:
4856 case MVT::v4f64: // QPX
4857 case MVT::v4i1: // QPX
4858 if (++NumFPRsUsed <= NumFPRs)
4859 continue;
4860 break;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004861 }
4862 }
4863
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004864 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004865 unsigned Align =
4866 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004867 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004868
4869 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004870 if (Flags.isInConsecutiveRegsLast())
4871 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004872 }
4873
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004874 unsigned NumBytesActuallyUsed = NumBytes;
4875
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004876 // The prolog code of the callee may store up to 8 GPR argument registers to
4877 // the stack, allowing va_start to index over them in memory if its varargs.
4878 // Because we cannot tell if this is needed on the caller side, we have to
4879 // conservatively assume that it is needed. As such, make sure we have at
4880 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004881 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004882 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004883
4884 // Tail call needs the stack to be aligned.
4885 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4886 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00004887 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004888
4889 // Calculate by how many bytes the stack has to be adjusted in case of tail
4890 // call optimization.
4891 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4892
4893 // To protect arguments on the stack from being clobbered in a tail call,
4894 // force all the loads to happen before doing any other lowering.
4895 if (isTailCall)
4896 Chain = DAG.getStackArgumentTokenFactor(Chain);
4897
4898 // Adjust the stack pointer for the new arguments...
4899 // These operations are automatically eliminated by the prolog/epilog pass
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004900 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00004901 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004902 SDValue CallSeqStart = Chain;
4903
4904 // Load the return address and frame pointer so it can be move somewhere else
4905 // later.
4906 SDValue LROp, FPOp;
4907 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4908 dl);
4909
4910 // Set up a copy of the stack pointer for use loading and storing any
4911 // arguments that may not fit in the registers available for argument
4912 // passing.
4913 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4914
4915 // Figure out which arguments are going to go in registers, and which in
4916 // memory. Also, if this is a vararg function, floating point operations
4917 // must be stored to our stack, and loaded into integer regs as well, if
4918 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004919 unsigned ArgOffset = LinkageSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004920
4921 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4922 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4923
4924 SmallVector<SDValue, 8> MemOpChains;
4925 for (unsigned i = 0; i != NumOps; ++i) {
4926 SDValue Arg = OutVals[i];
4927 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004928 EVT ArgVT = Outs[i].VT;
4929 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004930
4931 // PtrOff will be used to store the current argument to the stack if a
4932 // register cannot be found for it.
4933 SDValue PtrOff;
4934
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004935 // We re-align the argument offset for each argument, except when using the
4936 // fast calling convention, when we need to make sure we do that only when
4937 // we'll actually use a stack slot.
4938 auto ComputePtrOff = [&]() {
4939 /* Respect alignment of argument on the stack. */
4940 unsigned Align =
4941 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
4942 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004943
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004944 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType());
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004945
4946 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4947 };
4948
4949 if (CallConv != CallingConv::Fast) {
4950 ComputePtrOff();
4951
4952 /* Compute GPR index associated with argument offset. */
4953 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4954 GPR_idx = std::min(GPR_idx, NumGPRs);
4955 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004956
4957 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004958 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004959 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4960 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4961 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4962 }
4963
4964 // FIXME memcpy is used way more than necessary. Correctness first.
4965 // Note: "by value" is code for passing a structure by value, not
4966 // basic types.
4967 if (Flags.isByVal()) {
4968 // Note: Size includes alignment padding, so
4969 // struct x { short a; char b; }
4970 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4971 // These are the proper values we need for right-justifying the
4972 // aggregate in a parameter register.
4973 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004974
4975 // An empty aggregate parameter takes up no storage and no
4976 // registers.
4977 if (Size == 0)
4978 continue;
4979
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004980 if (CallConv == CallingConv::Fast)
4981 ComputePtrOff();
4982
Bill Schmidt57d6de52012-10-23 15:51:16 +00004983 // All aggregates smaller than 8 bytes must be passed right-justified.
4984 if (Size==1 || Size==2 || Size==4) {
4985 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4986 if (GPR_idx != NumGPRs) {
4987 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4988 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004989 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004990 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00004991 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004992
4993 ArgOffset += PtrByteSize;
4994 continue;
4995 }
4996 }
4997
4998 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004999 SDValue AddPtr = PtrOff;
5000 if (!isLittleEndian) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005001 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl,
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00005002 PtrOff.getValueType());
5003 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
5004 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005005 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5006 CallSeqStart,
5007 Flags, DAG, dl);
5008 ArgOffset += PtrByteSize;
5009 continue;
5010 }
5011 // Copy entire object into memory. There are cases where gcc-generated
5012 // code assumes it is there, even if it could be put entirely into
5013 // registers. (This is not what the doc says.)
5014
5015 // FIXME: The above statement is likely due to a misunderstanding of the
5016 // documents. All arguments must be copied into the parameter area BY
5017 // THE CALLEE in the event that the callee takes the address of any
5018 // formal argument. That has not yet been implemented. However, it is
5019 // reasonable to use the stack area as a staging area for the register
5020 // load.
5021
5022 // Skip this for small aggregates, as we will use the same slot for a
5023 // right-justified copy, below.
5024 if (Size >= 8)
5025 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5026 CallSeqStart,
5027 Flags, DAG, dl);
5028
5029 // When a register is available, pass a small aggregate right-justified.
5030 if (Size < 8 && GPR_idx != NumGPRs) {
5031 // The easiest way to get this right-justified in a register
5032 // is to copy the structure into the rightmost portion of a
5033 // local variable slot, then load the whole slot into the
5034 // register.
5035 // FIXME: The memcpy seems to produce pretty awful code for
5036 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00005037 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00005038 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00005039 SDValue AddPtr = PtrOff;
5040 if (!isLittleEndian) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005041 SDValue Const = DAG.getConstant(8 - Size, dl, PtrOff.getValueType());
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00005042 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
5043 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005044 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5045 CallSeqStart,
5046 Flags, DAG, dl);
5047
5048 // Load the slot into the register.
5049 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
5050 MachinePointerInfo(),
5051 false, false, false, 0);
5052 MemOpChains.push_back(Load.getValue(1));
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005053 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005054
5055 // Done with this argument.
5056 ArgOffset += PtrByteSize;
5057 continue;
5058 }
5059
5060 // For aggregates larger than PtrByteSize, copy the pieces of the
5061 // object that fit into registers from the parameter save area.
5062 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005063 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType());
Bill Schmidt57d6de52012-10-23 15:51:16 +00005064 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
5065 if (GPR_idx != NumGPRs) {
5066 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5067 MachinePointerInfo(),
5068 false, false, false, 0);
5069 MemOpChains.push_back(Load.getValue(1));
5070 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5071 ArgOffset += PtrByteSize;
5072 } else {
5073 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
5074 break;
5075 }
5076 }
5077 continue;
5078 }
5079
Craig Topper56710102013-08-15 02:33:50 +00005080 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005081 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00005082 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00005083 case MVT::i32:
5084 case MVT::i64:
Hal Finkel965cea52015-07-12 00:37:44 +00005085 if (Flags.isNest()) {
5086 // The 'nest' parameter, if any, is passed in R11.
5087 RegsToPass.push_back(std::make_pair(PPC::X11, Arg));
5088 hasNest = true;
5089 break;
5090 }
5091
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005092 // These can be scalar arguments or elements of an integer array type
5093 // passed directly. Clang may use those instead of "byval" aggregate
5094 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005095 if (GPR_idx != NumGPRs) {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005096 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005097 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005098 if (CallConv == CallingConv::Fast)
5099 ComputePtrOff();
5100
Bill Schmidt57d6de52012-10-23 15:51:16 +00005101 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5102 true, isTailCall, false, MemOpChains,
5103 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005104 if (CallConv == CallingConv::Fast)
5105 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005106 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005107 if (CallConv != CallingConv::Fast)
5108 ArgOffset += PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005109 break;
5110 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005111 case MVT::f64: {
5112 // These can be scalar arguments or elements of a float array type
5113 // passed directly. The latter are used to implement ELFv2 homogenous
5114 // float aggregates.
5115
5116 // Named arguments go into FPRs first, and once they overflow, the
5117 // remaining arguments go into GPRs and then the parameter save area.
5118 // Unnamed arguments for vararg functions always go to GPRs and
5119 // then the parameter save area. For now, put all arguments to vararg
5120 // routines always in both locations (FPR *and* GPR or stack slot).
5121 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005122 bool NeededLoad = false;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005123
5124 // First load the argument into the next available FPR.
5125 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005126 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5127
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005128 // Next, load the argument into GPR or stack slot if needed.
5129 if (!NeedGPROrStack)
5130 ;
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005131 else if (GPR_idx != NumGPRs && CallConv != CallingConv::Fast) {
Hal Finkel8ea446b2015-01-18 14:31:10 +00005132 // FIXME: We may want to re-enable this for CallingConv::Fast on the P8
5133 // once we support fp <-> gpr moves.
5134
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005135 // In the non-vararg case, this can only ever happen in the
5136 // presence of f32 array types, since otherwise we never run
5137 // out of FPRs before running out of GPRs.
5138 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00005139
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005140 // Double values are always passed in a single GPR.
5141 if (Arg.getValueType() != MVT::f32) {
5142 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005143
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005144 // Non-array float values are extended and passed in a GPR.
5145 } else if (!Flags.isInConsecutiveRegs()) {
5146 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
5147 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
5148
5149 // If we have an array of floats, we collect every odd element
5150 // together with its predecessor into one GPR.
5151 } else if (ArgOffset % PtrByteSize != 0) {
5152 SDValue Lo, Hi;
5153 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
5154 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
5155 if (!isLittleEndian)
5156 std::swap(Lo, Hi);
5157 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
5158
5159 // The final element, if even, goes into the first half of a GPR.
5160 } else if (Flags.isInConsecutiveRegsLast()) {
5161 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
5162 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
5163 if (!isLittleEndian)
5164 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005165 DAG.getConstant(32, dl, MVT::i32));
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005166
5167 // Non-final even elements are skipped; they will be handled
5168 // together the with subsequent argument on the next go-around.
5169 } else
5170 ArgVal = SDValue();
5171
5172 if (ArgVal.getNode())
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005173 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005174 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005175 if (CallConv == CallingConv::Fast)
5176 ComputePtrOff();
5177
Bill Schmidt57d6de52012-10-23 15:51:16 +00005178 // Single-precision floating-point values are mapped to the
5179 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005180 if (Arg.getValueType() == MVT::f32 &&
5181 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005182 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType());
Bill Schmidt57d6de52012-10-23 15:51:16 +00005183 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
5184 }
5185
5186 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5187 true, isTailCall, false, MemOpChains,
5188 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005189
5190 NeededLoad = true;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005191 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005192 // When passing an array of floats, the array occupies consecutive
5193 // space in the argument area; only round up to the next doubleword
5194 // at the end of the array. Otherwise, each float takes 8 bytes.
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005195 if (CallConv != CallingConv::Fast || NeededLoad) {
5196 ArgOffset += (Arg.getValueType() == MVT::f32 &&
5197 Flags.isInConsecutiveRegs()) ? 4 : 8;
5198 if (Flags.isInConsecutiveRegsLast())
5199 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
5200 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005201 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005202 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005203 case MVT::v4f32:
5204 case MVT::v4i32:
5205 case MVT::v8i16:
5206 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00005207 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00005208 case MVT::v2i64:
Kit Bartond4eb73c2015-05-05 16:10:44 +00005209 case MVT::v1i128:
Hal Finkelc93a9a22015-02-25 01:06:45 +00005210 if (!Subtarget.hasQPX()) {
Ulrich Weigand85d5df22014-07-21 00:13:26 +00005211 // These can be scalar arguments or elements of a vector array type
5212 // passed directly. The latter are used to implement ELFv2 homogenous
5213 // vector aggregates.
5214
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00005215 // For a varargs call, named arguments go into VRs or on the stack as
5216 // usual; unnamed arguments always go to the stack or the corresponding
5217 // GPRs when within range. For now, we always put the value in both
5218 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00005219 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005220 // We could elide this store in the case where the object fits
5221 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005222 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5223 MachinePointerInfo(), false, false, 0);
5224 MemOpChains.push_back(Store);
5225 if (VR_idx != NumVRs) {
5226 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
5227 MachinePointerInfo(),
5228 false, false, false, 0);
5229 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00005230
5231 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
5232 Arg.getSimpleValueType() == MVT::v2i64) ?
5233 VSRH[VR_idx] : VR[VR_idx];
5234 ++VR_idx;
5235
5236 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005237 }
5238 ArgOffset += 16;
5239 for (unsigned i=0; i<16; i+=PtrByteSize) {
5240 if (GPR_idx == NumGPRs)
5241 break;
5242 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005243 DAG.getConstant(i, dl, PtrVT));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005244 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
5245 false, false, false, 0);
5246 MemOpChains.push_back(Load.getValue(1));
5247 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5248 }
5249 break;
5250 }
5251
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00005252 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00005253 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00005254 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
5255 Arg.getSimpleValueType() == MVT::v2i64) ?
5256 VSRH[VR_idx] : VR[VR_idx];
5257 ++VR_idx;
5258
5259 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005260 } else {
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005261 if (CallConv == CallingConv::Fast)
5262 ComputePtrOff();
5263
Bill Schmidt57d6de52012-10-23 15:51:16 +00005264 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5265 true, isTailCall, true, MemOpChains,
5266 TailCallArguments, dl);
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005267 if (CallConv == CallingConv::Fast)
5268 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005269 }
Hal Finkelf81b6dd2015-01-18 12:08:47 +00005270
5271 if (CallConv != CallingConv::Fast)
5272 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00005273 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +00005274 } // not QPX
5275
5276 assert(Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32 &&
5277 "Invalid QPX parameter type");
5278
5279 /* fall through */
5280 case MVT::v4f64:
5281 case MVT::v4i1: {
5282 bool IsF32 = Arg.getValueType().getSimpleVT().SimpleTy == MVT::v4f32;
5283 if (isVarArg) {
5284 // We could elide this store in the case where the object fits
5285 // entirely in R registers. Maybe later.
5286 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5287 MachinePointerInfo(), false, false, 0);
5288 MemOpChains.push_back(Store);
5289 if (QFPR_idx != NumQFPRs) {
5290 SDValue Load = DAG.getLoad(IsF32 ? MVT::v4f32 : MVT::v4f64, dl,
5291 Store, PtrOff, MachinePointerInfo(),
5292 false, false, false, 0);
5293 MemOpChains.push_back(Load.getValue(1));
5294 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Load));
5295 }
5296 ArgOffset += (IsF32 ? 16 : 32);
Aaron Ballman70c27de2015-02-25 13:02:23 +00005297 for (unsigned i = 0; i < (IsF32 ? 16U : 32U); i += PtrByteSize) {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005298 if (GPR_idx == NumGPRs)
5299 break;
5300 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005301 DAG.getConstant(i, dl, PtrVT));
Hal Finkelc93a9a22015-02-25 01:06:45 +00005302 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
5303 false, false, false, 0);
5304 MemOpChains.push_back(Load.getValue(1));
5305 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5306 }
5307 break;
5308 }
5309
5310 // Non-varargs QPX params go into registers or on the stack.
5311 if (QFPR_idx != NumQFPRs) {
5312 RegsToPass.push_back(std::make_pair(QFPR[QFPR_idx++], Arg));
5313 } else {
5314 if (CallConv == CallingConv::Fast)
5315 ComputePtrOff();
5316
5317 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5318 true, isTailCall, true, MemOpChains,
5319 TailCallArguments, dl);
5320 if (CallConv == CallingConv::Fast)
5321 ArgOffset += (IsF32 ? 16 : 32);
5322 }
5323
5324 if (CallConv != CallingConv::Fast)
5325 ArgOffset += (IsF32 ? 16 : 32);
5326 break;
5327 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005328 }
5329 }
5330
Ulrich Weigandec2bf932014-07-07 19:26:41 +00005331 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00005332 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00005333
Bill Schmidt57d6de52012-10-23 15:51:16 +00005334 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005335 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005336
5337 // Check if this is an indirect call (MTCTR/BCTRL).
5338 // See PrepareCall() for more information about calls through function
5339 // pointers in the 64-bit SVR4 ABI.
Hal Finkel934361a2015-01-14 01:07:51 +00005340 if (!isTailCall && !IsPatchPoint &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005341 !isFunctionGlobalAddress(Callee) &&
5342 !isa<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005343 // Load r2 into a virtual register and store it to the TOC save area.
Hal Finkele6698d52015-02-01 15:03:28 +00005344 setUsesTOCBasePtr(DAG);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005345 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
5346 // TOC save area offset.
Eric Christopher736d39e2015-02-13 00:39:36 +00005347 unsigned TOCSaveOffset = Subtarget.getFrameLowering()->getTOCSaveOffset();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005348 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005349 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Alex Lorenze40c8a22015-08-11 23:09:45 +00005350 Chain = DAG.getStore(
5351 Val.getValue(1), dl, Val, AddPtr,
5352 MachinePointerInfo::getStack(DAG.getMachineFunction(), TOCSaveOffset),
5353 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00005354 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
5355 // This does not mean the MTCTR instruction must use R12; it's easier
5356 // to model this as an extra parameter, so do that.
Hal Finkel934361a2015-01-14 01:07:51 +00005357 if (isELFv2ABI && !IsPatchPoint)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00005358 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00005359 }
5360
5361 // Build a sequence of copy-to-reg nodes chained together with token chain
5362 // and flag operands which copy the outgoing args into the appropriate regs.
5363 SDValue InFlag;
5364 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
5365 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
5366 RegsToPass[i].second, InFlag);
5367 InFlag = Chain.getValue(1);
5368 }
5369
5370 if (isTailCall)
5371 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
5372 FPOp, true, TailCallArguments);
5373
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00005374 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint, hasNest,
5375 DAG, RegsToPass, InFlag, Chain, CallSeqStart, Callee,
5376 SPDiff, NumBytes, Ins, InVals, CS);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005377}
5378
5379SDValue
5380PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
5381 CallingConv::ID CallConv, bool isVarArg,
Hal Finkel934361a2015-01-14 01:07:51 +00005382 bool isTailCall, bool IsPatchPoint,
Bill Schmidt57d6de52012-10-23 15:51:16 +00005383 const SmallVectorImpl<ISD::OutputArg> &Outs,
5384 const SmallVectorImpl<SDValue> &OutVals,
5385 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005386 SDLoc dl, SelectionDAG &DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005387 SmallVectorImpl<SDValue> &InVals,
5388 ImmutableCallSite *CS) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00005389
5390 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005391
Mehdi Amini44ede332015-07-09 02:09:04 +00005392 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Owen Anderson9f944592009-08-11 20:47:22 +00005393 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005394 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005395
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005396 MachineFunction &MF = DAG.getMachineFunction();
5397
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005398 // Mark this function as potentially containing a function that contains a
5399 // tail call. As a consequence the frame pointer will be used for dynamicalloc
5400 // and restoring the callers stack pointer in this functions epilog. This is
5401 // done because by tail calling the called function might overwrite the value
5402 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005403 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5404 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005405 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
5406
Chris Lattneraa40ec12006-05-16 22:56:08 +00005407 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00005408 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00005409 // prereserved space for [SP][CR][LR][3 x unused].
Eric Christophera4ae2132015-02-13 22:22:57 +00005410 unsigned LinkageSize = Subtarget.getFrameLowering()->getLinkageSize();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005411 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00005412
5413 // Add up all the space actually used.
5414 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
5415 // they all go in registers, but we must reserve stack space for them for
5416 // possible use by the caller. In varargs or 64-bit calls, parameters are
5417 // assigned stack space in order, with padding so Altivec parameters are
5418 // 16-byte aligned.
5419 unsigned nAltivecParamsAtEnd = 0;
5420 for (unsigned i = 0; i != NumOps; ++i) {
5421 ISD::ArgFlagsTy Flags = Outs[i].Flags;
5422 EVT ArgVT = Outs[i].VT;
5423 // Varargs Altivec parameters are padded to a 16 byte boundary.
5424 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
5425 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
5426 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
5427 if (!isVarArg && !isPPC64) {
5428 // Non-varargs Altivec parameters go after all the non-Altivec
5429 // parameters; handle those later so we know how much padding we need.
5430 nAltivecParamsAtEnd++;
5431 continue;
5432 }
5433 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
5434 NumBytes = ((NumBytes+15)/16)*16;
5435 }
5436 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
5437 }
5438
5439 // Allow for Altivec parameters at the end, if needed.
5440 if (nAltivecParamsAtEnd) {
5441 NumBytes = ((NumBytes+15)/16)*16;
5442 NumBytes += 16*nAltivecParamsAtEnd;
5443 }
5444
5445 // The prolog code of the callee may store up to 8 GPR argument registers to
5446 // the stack, allowing va_start to index over them in memory if its varargs.
5447 // Because we cannot tell if this is needed on the caller side, we have to
5448 // conservatively assume that it is needed. As such, make sure we have at
5449 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005450 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00005451
5452 // Tail call needs the stack to be aligned.
5453 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
5454 CallConv == CallingConv::Fast)
Eric Christophercccae792015-01-30 22:02:31 +00005455 NumBytes = EnsureStackAlignment(Subtarget.getFrameLowering(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005456
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005457 // Calculate by how many bytes the stack has to be adjusted in case of tail
5458 // call optimization.
5459 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005460
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005461 // To protect arguments on the stack from being clobbered in a tail call,
5462 // force all the loads to happen before doing any other lowering.
5463 if (isTailCall)
5464 Chain = DAG.getStackArgumentTokenFactor(Chain);
5465
Chris Lattnerb7552a82006-05-17 00:15:40 +00005466 // Adjust the stack pointer for the new arguments...
5467 // These operations are automatically eliminated by the prolog/epilog pass
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005468 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, dl, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00005469 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005470 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005471
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005472 // Load the return address and frame pointer so it can be move somewhere else
5473 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005474 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00005475 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
5476 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005477
Chris Lattnerb7552a82006-05-17 00:15:40 +00005478 // Set up a copy of the stack pointer for use loading and storing any
5479 // arguments that may not fit in the registers available for argument
5480 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005481 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005482 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00005483 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005484 else
Owen Anderson9f944592009-08-11 20:47:22 +00005485 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005486
Chris Lattnerb7552a82006-05-17 00:15:40 +00005487 // Figure out which arguments are going to go in registers, and which in
5488 // memory. Also, if this is a vararg function, floating point operations
5489 // must be stored to our stack, and loaded into integer regs as well, if
5490 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00005491 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005492 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005493
Craig Topper840beec2014-04-04 05:16:06 +00005494 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005495 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
5496 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
5497 };
Craig Topper840beec2014-04-04 05:16:06 +00005498 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00005499 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
5500 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
5501 };
Craig Topper840beec2014-04-04 05:16:06 +00005502 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005503 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
5504 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
5505 };
Owen Andersone2f23a32007-09-07 04:06:50 +00005506 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005507 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00005508 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005509
Craig Topper840beec2014-04-04 05:16:06 +00005510 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00005511
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005512 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005513 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
5514
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005515 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00005516 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005517 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005518 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00005519
Chris Lattnerb7552a82006-05-17 00:15:40 +00005520 // PtrOff will be used to store the current argument to the stack if a
5521 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005522 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005523
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005524 PtrOff = DAG.getConstant(ArgOffset, dl, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00005525
Dale Johannesen679073b2009-02-04 02:34:38 +00005526 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005527
5528 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00005529 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00005530 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
5531 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00005532 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00005533 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00005534
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005535 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005536 // Note: "by value" is code for passing a structure by value, not
5537 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00005538 if (Flags.isByVal()) {
5539 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00005540 // Very small objects are passed right-justified. Everything else is
5541 // passed left-justified.
5542 if (Size==1 || Size==2) {
5543 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005544 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00005545 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00005546 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00005547 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005548 MemOpChains.push_back(Load.getValue(1));
5549 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005550
5551 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005552 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005553 SDValue Const = DAG.getConstant(PtrByteSize - Size, dl,
Bill Schmidt48081ca2012-10-16 13:30:53 +00005554 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005555 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00005556 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
5557 CallSeqStart,
5558 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005559 ArgOffset += PtrByteSize;
5560 }
5561 continue;
5562 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005563 // Copy entire object into memory. There are cases where gcc-generated
5564 // code assumes it is there, even if it could be put entirely into
5565 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00005566 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
5567 CallSeqStart,
5568 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00005569
5570 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
5571 // copy the pieces of the object that fit into registers from the
5572 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00005573 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005574 SDValue Const = DAG.getConstant(j, dl, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005575 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00005576 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005577 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
5578 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005579 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00005580 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00005581 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005582 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005583 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00005584 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00005585 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00005586 }
5587 }
5588 continue;
5589 }
5590
Craig Topper56710102013-08-15 02:33:50 +00005591 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005592 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00005593 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00005594 case MVT::i32:
5595 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005596 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00005597 if (Arg.getValueType() == MVT::i1)
5598 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
5599
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005600 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005601 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005602 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5603 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005604 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00005605 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005606 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005607 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005608 case MVT::f32:
5609 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005610 if (FPR_idx != NumFPRs) {
5611 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
5612
Chris Lattnerb7552a82006-05-17 00:15:40 +00005613 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00005614 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5615 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005616 MemOpChains.push_back(Store);
5617
Chris Lattnerb7552a82006-05-17 00:15:40 +00005618 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005619 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00005620 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005621 MachinePointerInfo(), false, false,
5622 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005623 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005624 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00005625 }
Owen Anderson9f944592009-08-11 20:47:22 +00005626 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005627 SDValue ConstFour = DAG.getConstant(4, dl, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00005628 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00005629 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
5630 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005631 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005632 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005633 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00005634 }
5635 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00005636 // If we have any FPRs remaining, we may also have GPRs remaining.
5637 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
5638 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005639 if (GPR_idx != NumGPRs)
5640 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00005641 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005642 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
5643 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005644 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00005645 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005646 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5647 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005648 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005649 if (isPPC64)
5650 ArgOffset += 8;
5651 else
Owen Anderson9f944592009-08-11 20:47:22 +00005652 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00005653 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005654 case MVT::v4f32:
5655 case MVT::v4i32:
5656 case MVT::v8i16:
5657 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00005658 if (isVarArg) {
5659 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00005660 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00005661 // V registers; in fact gcc does this only for arguments that are
5662 // prototyped, not for those that match the ... We do it for all
5663 // arguments, seems to work.
5664 while (ArgOffset % 16 !=0) {
5665 ArgOffset += PtrByteSize;
5666 if (GPR_idx != NumGPRs)
5667 GPR_idx++;
5668 }
5669 // We could elide this store in the case where the object fits
5670 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005671 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005672 DAG.getConstant(ArgOffset, dl, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00005673 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
5674 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005675 MemOpChains.push_back(Store);
5676 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00005677 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00005678 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005679 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005680 MemOpChains.push_back(Load.getValue(1));
5681 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
5682 }
5683 ArgOffset += 16;
5684 for (unsigned i=0; i<16; i+=PtrByteSize) {
5685 if (GPR_idx == NumGPRs)
5686 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00005687 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005688 DAG.getConstant(i, dl, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00005689 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005690 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005691 MemOpChains.push_back(Load.getValue(1));
5692 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
5693 }
5694 break;
5695 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005696
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005697 // Non-varargs Altivec params generally go in registers, but have
5698 // stack space allocated at the end.
5699 if (VR_idx != NumVRs) {
5700 // Doesn't have GPR space allocated.
5701 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
5702 } else if (nAltivecParamsAtEnd==0) {
5703 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005704 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5705 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005706 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00005707 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00005708 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00005709 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00005710 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00005711 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005712 // If all Altivec parameters fit in registers, as they usually do,
5713 // they get stack space following the non-Altivec parameters. We
5714 // don't track this here because nobody below needs it.
5715 // If there are more Altivec parameters than fit in registers emit
5716 // the stores here.
5717 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5718 unsigned j = 0;
5719 // Offset is aligned; skip 1st 12 params which go in V registers.
5720 ArgOffset = ((ArgOffset+15)/16)*16;
5721 ArgOffset += 12*16;
5722 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005723 SDValue Arg = OutVals[i];
5724 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005725 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5726 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005727 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005728 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005729 // We are emitting Altivec params in order.
5730 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5731 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005732 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005733 ArgOffset += 16;
5734 }
5735 }
5736 }
5737 }
5738
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005739 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005740 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005741
Dale Johannesen90eab672010-03-09 20:15:42 +00005742 // On Darwin, R12 must contain the address of an indirect callee. This does
5743 // not mean the MTCTR instruction must use R12; it's easier to model this as
5744 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005745 if (!isTailCall &&
Hal Finkel87deb0b2015-01-12 04:34:47 +00005746 !isFunctionGlobalAddress(Callee) &&
5747 !isa<ExternalSymbolSDNode>(Callee) &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005748 !isBLACompatibleAddress(Callee, DAG))
5749 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5750 PPC::R12), Callee));
5751
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005752 // Build a sequence of copy-to-reg nodes chained together with token chain
5753 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005754 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005755 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005756 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005757 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005758 InFlag = Chain.getValue(1);
5759 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005760
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005761 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005762 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5763 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005764
Hal Finkel965cea52015-07-12 00:37:44 +00005765 return FinishCall(CallConv, dl, isTailCall, isVarArg, IsPatchPoint,
5766 /* unused except on PPC64 ELFv1 */ false, DAG,
Hal Finkele2ab0f12015-01-15 21:17:34 +00005767 RegsToPass, InFlag, Chain, CallSeqStart, Callee, SPDiff,
5768 NumBytes, Ins, InVals, CS);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005769}
5770
Hal Finkel450128a2011-10-14 19:51:36 +00005771bool
5772PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5773 MachineFunction &MF, bool isVarArg,
5774 const SmallVectorImpl<ISD::OutputArg> &Outs,
5775 LLVMContext &Context) const {
5776 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005777 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005778 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5779}
5780
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005781SDValue
5782PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005783 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005784 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005785 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005786 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005787
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005788 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005789 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5790 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005791 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005792
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005793 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005794 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005795
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005796 // Copy the result values into the output registers.
5797 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5798 CCValAssign &VA = RVLocs[i];
5799 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005800
5801 SDValue Arg = OutVals[i];
5802
5803 switch (VA.getLocInfo()) {
5804 default: llvm_unreachable("Unknown loc info!");
5805 case CCValAssign::Full: break;
5806 case CCValAssign::AExt:
5807 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5808 break;
5809 case CCValAssign::ZExt:
5810 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5811 break;
5812 case CCValAssign::SExt:
5813 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5814 break;
5815 }
5816
5817 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005818 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005819 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005820 }
5821
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005822 RetOps[0] = Chain; // Update chain.
5823
5824 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005825 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005826 RetOps.push_back(Flag);
5827
Craig Topper48d114b2014-04-26 18:35:24 +00005828 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005829}
5830
Yury Gribovd7dbb662015-12-01 11:40:55 +00005831SDValue PPCTargetLowering::LowerGET_DYNAMIC_AREA_OFFSET(
5832 SDValue Op, SelectionDAG &DAG, const PPCSubtarget &Subtarget) const {
5833 SDLoc dl(Op);
5834
5835 // Get the corect type for integers.
5836 EVT IntVT = Op.getValueType();
5837
5838 // Get the inputs.
5839 SDValue Chain = Op.getOperand(0);
5840 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
5841 // Build a DYNAREAOFFSET node.
5842 SDValue Ops[2] = {Chain, FPSIdx};
5843 SDVTList VTs = DAG.getVTList(IntVT);
5844 return DAG.getNode(PPCISD::DYNAREAOFFSET, dl, VTs, Ops);
5845}
5846
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005847SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005848 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005849 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005850 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005851
Jim Laskeye4f4d042006-12-04 22:04:42 +00005852 // Get the corect type for pointers.
Mehdi Amini44ede332015-07-09 02:09:04 +00005853 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Jim Laskeye4f4d042006-12-04 22:04:42 +00005854
5855 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005856 bool isPPC64 = Subtarget.isPPC64();
5857 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005858 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005859
5860 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005861 SDValue Chain = Op.getOperand(0);
5862 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005863
Jim Laskeye4f4d042006-12-04 22:04:42 +00005864 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005865 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5866 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005867 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005868
Jim Laskeye4f4d042006-12-04 22:04:42 +00005869 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005870 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005871
Jim Laskeye4f4d042006-12-04 22:04:42 +00005872 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005873 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005874 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005875}
5876
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00005877SDValue PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG &DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005878 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005879 bool isPPC64 = Subtarget.isPPC64();
Mehdi Amini44ede332015-07-09 02:09:04 +00005880 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005881
5882 // Get current frame pointer save index. The users of this index will be
5883 // primarily DYNALLOC instructions.
5884 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5885 int RASI = FI->getReturnAddrSaveIndex();
5886
5887 // If the frame pointer save index hasn't been defined yet.
5888 if (!RASI) {
5889 // Find out what the fix offset of the frame pointer save area.
Eric Christopherf71609b2015-02-13 00:39:27 +00005890 int LROffset = Subtarget.getFrameLowering()->getReturnSaveOffset();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005891 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005892 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005893 // Save the result.
5894 FI->setReturnAddrSaveIndex(RASI);
5895 }
5896 return DAG.getFrameIndex(RASI, PtrVT);
5897}
5898
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005899SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005900PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5901 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005902 bool isPPC64 = Subtarget.isPPC64();
Mehdi Amini44ede332015-07-09 02:09:04 +00005903 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Jim Laskey48850c12006-11-16 22:43:37 +00005904
5905 // Get current frame pointer save index. The users of this index will be
5906 // primarily DYNALLOC instructions.
5907 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5908 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005909
Jim Laskey48850c12006-11-16 22:43:37 +00005910 // If the frame pointer save index hasn't been defined yet.
5911 if (!FPSI) {
5912 // Find out what the fix offset of the frame pointer save area.
Eric Christopherdc3a8a42015-02-13 00:39:38 +00005913 int FPOffset = Subtarget.getFrameLowering()->getFramePointerSaveOffset();
Jim Laskey48850c12006-11-16 22:43:37 +00005914 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005915 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005916 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005917 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005918 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005919 return DAG.getFrameIndex(FPSI, PtrVT);
5920}
Jim Laskey48850c12006-11-16 22:43:37 +00005921
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005922SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005923 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005924 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005925 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005926 SDValue Chain = Op.getOperand(0);
5927 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005928 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005929
Jim Laskey48850c12006-11-16 22:43:37 +00005930 // Get the corect type for pointers.
Mehdi Amini44ede332015-07-09 02:09:04 +00005931 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Jim Laskey48850c12006-11-16 22:43:37 +00005932 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005933 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005934 DAG.getConstant(0, dl, PtrVT), Size);
Jim Laskey48850c12006-11-16 22:43:37 +00005935 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005936 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005937 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005938 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005939 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005940 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005941}
5942
Hal Finkel756810f2013-03-21 21:37:52 +00005943SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5944 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005945 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005946 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5947 DAG.getVTList(MVT::i32, MVT::Other),
5948 Op.getOperand(0), Op.getOperand(1));
5949}
5950
5951SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5952 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005953 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005954 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5955 Op.getOperand(0), Op.getOperand(1));
5956}
5957
Hal Finkel940ab932014-02-28 00:27:01 +00005958SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005959 if (Op.getValueType().isVector())
5960 return LowerVectorLoad(Op, DAG);
5961
Hal Finkel940ab932014-02-28 00:27:01 +00005962 assert(Op.getValueType() == MVT::i1 &&
5963 "Custom lowering only for i1 loads");
5964
5965 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5966
5967 SDLoc dl(Op);
5968 LoadSDNode *LD = cast<LoadSDNode>(Op);
5969
5970 SDValue Chain = LD->getChain();
5971 SDValue BasePtr = LD->getBasePtr();
5972 MachineMemOperand *MMO = LD->getMemOperand();
5973
Mehdi Amini44ede332015-07-09 02:09:04 +00005974 SDValue NewLD =
5975 DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(DAG.getDataLayout()), Chain,
5976 BasePtr, MVT::i8, MMO);
Hal Finkel940ab932014-02-28 00:27:01 +00005977 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5978
5979 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005980 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005981}
5982
5983SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +00005984 if (Op.getOperand(1).getValueType().isVector())
5985 return LowerVectorStore(Op, DAG);
5986
Hal Finkel940ab932014-02-28 00:27:01 +00005987 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5988 "Custom lowering only for i1 stores");
5989
5990 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5991
5992 SDLoc dl(Op);
5993 StoreSDNode *ST = cast<StoreSDNode>(Op);
5994
5995 SDValue Chain = ST->getChain();
5996 SDValue BasePtr = ST->getBasePtr();
5997 SDValue Value = ST->getValue();
5998 MachineMemOperand *MMO = ST->getMemOperand();
5999
Mehdi Amini44ede332015-07-09 02:09:04 +00006000 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(DAG.getDataLayout()),
6001 Value);
Hal Finkel940ab932014-02-28 00:27:01 +00006002 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
6003}
6004
6005// FIXME: Remove this once the ANDI glue bug is fixed:
6006SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
6007 assert(Op.getValueType() == MVT::i1 &&
6008 "Custom lowering only for i1 results");
6009
6010 SDLoc DL(Op);
6011 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
6012 Op.getOperand(0));
6013}
6014
Chris Lattner4211ca92006-04-14 06:01:58 +00006015/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
6016/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006017SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00006018 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00006019 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
6020 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00006021 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006022
Hal Finkel81f87992013-04-07 22:11:09 +00006023 // We might be able to do better than this under some circumstances, but in
6024 // general, fsel-based lowering of select is a finite-math-only optimization.
6025 // For more information, see section F.3 of the 2.06 ISA specification.
6026 if (!DAG.getTarget().Options.NoInfsFPMath ||
6027 !DAG.getTarget().Options.NoNaNsFPMath)
6028 return Op;
Sanjay Patela2607012015-09-16 16:31:21 +00006029 // TODO: Propagate flags from the select rather than global settings.
6030 SDNodeFlags Flags;
6031 Flags.setNoInfs(true);
6032 Flags.setNoNaNs(true);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +00006033
Hal Finkel81f87992013-04-07 22:11:09 +00006034 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006035
Owen Anderson53aa7a92009-08-10 22:56:29 +00006036 EVT ResVT = Op.getValueType();
6037 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006038 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
6039 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00006040 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006041
Chris Lattner4211ca92006-04-14 06:01:58 +00006042 // If the RHS of the comparison is a 0.0, we don't need to do the
6043 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00006044 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00006045 if (isFloatingPointZero(RHS))
6046 switch (CC) {
6047 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00006048 case ISD::SETNE:
6049 std::swap(TV, FV);
6050 case ISD::SETEQ:
6051 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
6052 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
6053 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
6054 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
6055 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
6056 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
6057 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006058 case ISD::SETULT:
6059 case ISD::SETLT:
6060 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006061 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006062 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00006063 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
6064 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006065 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006066 case ISD::SETUGT:
6067 case ISD::SETGT:
6068 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006069 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006070 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00006071 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
6072 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00006073 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00006074 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006075 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006076
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006077 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00006078 switch (CC) {
6079 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00006080 case ISD::SETNE:
6081 std::swap(TV, FV);
6082 case ISD::SETEQ:
Sanjay Patela2607012015-09-16 16:31:21 +00006083 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, &Flags);
Hal Finkel81f87992013-04-07 22:11:09 +00006084 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6085 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
6086 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
6087 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
6088 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
6089 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
6090 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006091 case ISD::SETULT:
6092 case ISD::SETLT:
Sanjay Patela2607012015-09-16 16:31:21 +00006093 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, &Flags);
Owen Anderson9f944592009-08-11 20:47:22 +00006094 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6095 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006096 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006097 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006098 case ISD::SETGE:
Sanjay Patela2607012015-09-16 16:31:21 +00006099 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS, &Flags);
Owen Anderson9f944592009-08-11 20:47:22 +00006100 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6101 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006102 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006103 case ISD::SETUGT:
6104 case ISD::SETGT:
Sanjay Patela2607012015-09-16 16:31:21 +00006105 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS, &Flags);
Owen Anderson9f944592009-08-11 20:47:22 +00006106 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6107 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006108 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00006109 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00006110 case ISD::SETLE:
Sanjay Patela2607012015-09-16 16:31:21 +00006111 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS, &Flags);
Owen Anderson9f944592009-08-11 20:47:22 +00006112 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
6113 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00006114 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00006115 }
Eli Friedman5806e182009-05-28 04:31:08 +00006116 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00006117}
6118
Hal Finkeled844c42015-01-06 22:31:02 +00006119void PPCTargetLowering::LowerFP_TO_INTForReuse(SDValue Op, ReuseLoadInfo &RLI,
6120 SelectionDAG &DAG,
6121 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00006122 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006123 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00006124 if (Src.getValueType() == MVT::f32)
6125 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00006126
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006127 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00006128 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006129 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00006130 case MVT::i32:
Eric Christophercccae792015-01-30 22:02:31 +00006131 Tmp = DAG.getNode(
6132 Op.getOpcode() == ISD::FP_TO_SINT
6133 ? PPCISD::FCTIWZ
6134 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
6135 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00006136 break;
Owen Anderson9f944592009-08-11 20:47:22 +00006137 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006138 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00006139 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00006140 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
6141 PPCISD::FCTIDUZ,
6142 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00006143 break;
6144 }
Duncan Sands2a287912008-07-19 16:26:02 +00006145
Chris Lattner4211ca92006-04-14 06:01:58 +00006146 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006147 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
6148 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00006149 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
6150 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
Alex Lorenze40c8a22015-08-11 23:09:45 +00006151 MachinePointerInfo MPI =
6152 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI);
Duncan Sands2a287912008-07-19 16:26:02 +00006153
Chris Lattner06a49542007-10-15 20:14:52 +00006154 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006155 SDValue Chain;
6156 if (i32Stack) {
6157 MachineFunction &MF = DAG.getMachineFunction();
6158 MachineMemOperand *MMO =
6159 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
6160 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
6161 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00006162 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00006163 } else
6164 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
6165 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00006166
6167 // Result is a load from the stack slot. If loading 4 bytes, make sure to
Nemanja Ivanovic1a5706c2016-02-29 16:42:27 +00006168 // add in a bias on big endian.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006169 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00006170 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006171 DAG.getConstant(4, dl, FIPtr.getValueType()));
Nemanja Ivanovic1a5706c2016-02-29 16:42:27 +00006172 MPI = MPI.getWithOffset(Subtarget.isLittleEndian() ? 0 : 4);
Hal Finkelf6d45f22013-04-01 17:52:07 +00006173 }
6174
Hal Finkeled844c42015-01-06 22:31:02 +00006175 RLI.Chain = Chain;
6176 RLI.Ptr = FIPtr;
6177 RLI.MPI = MPI;
6178}
6179
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006180/// \brief Custom lowers floating point to integer conversions to use
6181/// the direct move instructions available in ISA 2.07 to avoid the
6182/// need for load/store combinations.
6183SDValue PPCTargetLowering::LowerFP_TO_INTDirectMove(SDValue Op,
6184 SelectionDAG &DAG,
6185 SDLoc dl) const {
6186 assert(Op.getOperand(0).getValueType().isFloatingPoint());
6187 SDValue Src = Op.getOperand(0);
6188
6189 if (Src.getValueType() == MVT::f32)
6190 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
6191
6192 SDValue Tmp;
6193 switch (Op.getSimpleValueType().SimpleTy) {
6194 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
6195 case MVT::i32:
6196 Tmp = DAG.getNode(
6197 Op.getOpcode() == ISD::FP_TO_SINT
6198 ? PPCISD::FCTIWZ
6199 : (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ : PPCISD::FCTIDZ),
6200 dl, MVT::f64, Src);
6201 Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i32, Tmp);
6202 break;
6203 case MVT::i64:
6204 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
6205 "i64 FP_TO_UINT is supported only with FPCVT");
6206 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
6207 PPCISD::FCTIDUZ,
6208 dl, MVT::f64, Src);
6209 Tmp = DAG.getNode(PPCISD::MFVSR, dl, MVT::i64, Tmp);
6210 break;
6211 }
6212 return Tmp;
6213}
6214
Hal Finkeled844c42015-01-06 22:31:02 +00006215SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
6216 SDLoc dl) const {
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006217 if (Subtarget.hasDirectMove() && Subtarget.isPPC64())
6218 return LowerFP_TO_INTDirectMove(Op, DAG, dl);
6219
Hal Finkeled844c42015-01-06 22:31:02 +00006220 ReuseLoadInfo RLI;
6221 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
6222
6223 return DAG.getLoad(Op.getValueType(), dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
6224 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
6225 RLI.Ranges);
6226}
6227
6228// We're trying to insert a regular store, S, and then a load, L. If the
6229// incoming value, O, is a load, we might just be able to have our load use the
6230// address used by O. However, we don't know if anything else will store to
6231// that address before we can load from it. To prevent this situation, we need
6232// to insert our load, L, into the chain as a peer of O. To do this, we give L
6233// the same chain operand as O, we create a token factor from the chain results
6234// of O and L, and we replace all uses of O's chain result with that token
6235// factor (see spliceIntoChain below for this last part).
6236bool PPCTargetLowering::canReuseLoadAddress(SDValue Op, EVT MemVT,
6237 ReuseLoadInfo &RLI,
Hal Finkel6c392692015-01-09 01:34:30 +00006238 SelectionDAG &DAG,
6239 ISD::LoadExtType ET) const {
Hal Finkeled844c42015-01-06 22:31:02 +00006240 SDLoc dl(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00006241 if (ET == ISD::NON_EXTLOAD &&
6242 (Op.getOpcode() == ISD::FP_TO_UINT ||
Hal Finkeled844c42015-01-06 22:31:02 +00006243 Op.getOpcode() == ISD::FP_TO_SINT) &&
6244 isOperationLegalOrCustom(Op.getOpcode(),
6245 Op.getOperand(0).getValueType())) {
6246
6247 LowerFP_TO_INTForReuse(Op, RLI, DAG, dl);
6248 return true;
6249 }
6250
6251 LoadSDNode *LD = dyn_cast<LoadSDNode>(Op);
Hal Finkel6c392692015-01-09 01:34:30 +00006252 if (!LD || LD->getExtensionType() != ET || LD->isVolatile() ||
6253 LD->isNonTemporal())
Hal Finkeled844c42015-01-06 22:31:02 +00006254 return false;
6255 if (LD->getMemoryVT() != MemVT)
6256 return false;
6257
6258 RLI.Ptr = LD->getBasePtr();
6259 if (LD->isIndexed() && LD->getOffset().getOpcode() != ISD::UNDEF) {
6260 assert(LD->getAddressingMode() == ISD::PRE_INC &&
6261 "Non-pre-inc AM on PPC?");
6262 RLI.Ptr = DAG.getNode(ISD::ADD, dl, RLI.Ptr.getValueType(), RLI.Ptr,
6263 LD->getOffset());
6264 }
6265
6266 RLI.Chain = LD->getChain();
6267 RLI.MPI = LD->getPointerInfo();
6268 RLI.IsInvariant = LD->isInvariant();
6269 RLI.Alignment = LD->getAlignment();
6270 RLI.AAInfo = LD->getAAInfo();
6271 RLI.Ranges = LD->getRanges();
6272
6273 RLI.ResChain = SDValue(LD, LD->isIndexed() ? 2 : 1);
6274 return true;
6275}
6276
6277// Given the head of the old chain, ResChain, insert a token factor containing
6278// it and NewResChain, and make users of ResChain now be users of that token
6279// factor.
6280void PPCTargetLowering::spliceIntoChain(SDValue ResChain,
6281 SDValue NewResChain,
6282 SelectionDAG &DAG) const {
6283 if (!ResChain)
6284 return;
6285
6286 SDLoc dl(NewResChain);
6287
6288 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
6289 NewResChain, DAG.getUNDEF(MVT::Other));
6290 assert(TF.getNode() != NewResChain.getNode() &&
6291 "A new TF really is required here");
6292
6293 DAG.ReplaceAllUsesOfValueWith(ResChain, TF);
6294 DAG.UpdateNodeOperands(TF.getNode(), ResChain, NewResChain);
Chris Lattner4211ca92006-04-14 06:01:58 +00006295}
6296
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006297/// \brief Custom lowers integer to floating point conversions to use
6298/// the direct move instructions available in ISA 2.07 to avoid the
6299/// need for load/store combinations.
6300SDValue PPCTargetLowering::LowerINT_TO_FPDirectMove(SDValue Op,
6301 SelectionDAG &DAG,
6302 SDLoc dl) const {
6303 assert((Op.getValueType() == MVT::f32 ||
6304 Op.getValueType() == MVT::f64) &&
6305 "Invalid floating point type as target of conversion");
6306 assert(Subtarget.hasFPCVT() &&
6307 "Int to FP conversions with direct moves require FPCVT");
6308 SDValue FP;
6309 SDValue Src = Op.getOperand(0);
6310 bool SinglePrec = Op.getValueType() == MVT::f32;
6311 bool WordInt = Src.getSimpleValueType().SimpleTy == MVT::i32;
6312 bool Signed = Op.getOpcode() == ISD::SINT_TO_FP;
6313 unsigned ConvOp = Signed ? (SinglePrec ? PPCISD::FCFIDS : PPCISD::FCFID) :
6314 (SinglePrec ? PPCISD::FCFIDUS : PPCISD::FCFIDU);
6315
6316 if (WordInt) {
6317 FP = DAG.getNode(Signed ? PPCISD::MTVSRA : PPCISD::MTVSRZ,
6318 dl, MVT::f64, Src);
6319 FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP);
6320 }
6321 else {
6322 FP = DAG.getNode(PPCISD::MTVSRA, dl, MVT::f64, Src);
6323 FP = DAG.getNode(ConvOp, dl, SinglePrec ? MVT::f32 : MVT::f64, FP);
6324 }
6325
6326 return FP;
6327}
6328
Hal Finkelf6d45f22013-04-01 17:52:07 +00006329SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Hal Finkeled844c42015-01-06 22:31:02 +00006330 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006331 SDLoc dl(Op);
Hal Finkelc93a9a22015-02-25 01:06:45 +00006332
6333 if (Subtarget.hasQPX() && Op.getOperand(0).getValueType() == MVT::v4i1) {
6334 if (Op.getValueType() != MVT::v4f32 && Op.getValueType() != MVT::v4f64)
6335 return SDValue();
6336
6337 SDValue Value = Op.getOperand(0);
6338 // The values are now known to be -1 (false) or 1 (true). To convert this
6339 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
6340 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
6341 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +00006342
Ahmed Bougacha93cff7f2016-02-15 18:07:29 +00006343 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::v4f64);
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00006344
Hal Finkelc93a9a22015-02-25 01:06:45 +00006345 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
6346
6347 if (Op.getValueType() != MVT::v4f64)
6348 Value = DAG.getNode(ISD::FP_ROUND, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006349 Op.getValueType(), Value,
6350 DAG.getIntPtrConstant(1, dl));
Hal Finkelc93a9a22015-02-25 01:06:45 +00006351 return Value;
6352 }
6353
Dan Gohmand6819da2008-03-11 01:59:03 +00006354 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00006355 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006356 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00006357
Hal Finkel6a56b212014-03-05 22:14:00 +00006358 if (Op.getOperand(0).getValueType() == MVT::i1)
6359 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006360 DAG.getConstantFP(1.0, dl, Op.getValueType()),
6361 DAG.getConstantFP(0.0, dl, Op.getValueType()));
Hal Finkel6a56b212014-03-05 22:14:00 +00006362
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00006363 // If we have direct moves, we can do all the conversion, skip the store/load
6364 // however, without FPCVT we can't do most conversions.
6365 if (Subtarget.hasDirectMove() && Subtarget.isPPC64() && Subtarget.hasFPCVT())
6366 return LowerINT_TO_FPDirectMove(Op, DAG, dl);
6367
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006368 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006369 "UINT_TO_FP is supported only with FPCVT");
6370
6371 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00006372 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +00006373 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
6374 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
6375 : PPCISD::FCFIDS)
6376 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
6377 : PPCISD::FCFID);
6378 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
6379 ? MVT::f32
6380 : MVT::f64;
Hal Finkelf6d45f22013-04-01 17:52:07 +00006381
Owen Anderson9f944592009-08-11 20:47:22 +00006382 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006383 SDValue SINT = Op.getOperand(0);
6384 // When converting to single-precision, we actually need to convert
6385 // to double-precision first and then round to single-precision.
6386 // To avoid double-rounding effects during that operation, we have
6387 // to prepare the input operand. Bits that might be truncated when
6388 // converting to double-precision are replaced by a bit that won't
6389 // be lost at this stage, but is below the single-precision rounding
6390 // position.
6391 //
6392 // However, if -enable-unsafe-fp-math is in effect, accept double
6393 // rounding to avoid the extra overhead.
6394 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006395 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006396 !DAG.getTarget().Options.UnsafeFPMath) {
6397
6398 // Twiddle input to make sure the low 11 bits are zero. (If this
6399 // is the case, we are guaranteed the value will fit into the 53 bit
6400 // mantissa of an IEEE double-precision value without rounding.)
6401 // If any of those low 11 bits were not zero originally, make sure
6402 // bit 12 (value 2048) is set instead, so that the final rounding
6403 // to single-precision gets the correct result.
6404 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006405 SINT, DAG.getConstant(2047, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006406 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006407 Round, DAG.getConstant(2047, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006408 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
6409 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006410 Round, DAG.getConstant(-2048, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006411
6412 // However, we cannot use that value unconditionally: if the magnitude
6413 // of the input value is small, the bit-twiddling we did above might
6414 // end up visibly changing the output. Fortunately, in that case, we
6415 // don't need to twiddle bits since the original input will convert
6416 // exactly to double-precision floating-point already. Therefore,
6417 // construct a conditional to use the original value if the top 11
6418 // bits are all sign-bit copies, and use the rounded value computed
6419 // above otherwise.
6420 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006421 SINT, DAG.getConstant(53, dl, MVT::i32));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006422 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006423 Cond, DAG.getConstant(1, dl, MVT::i64));
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006424 Cond = DAG.getSetCC(dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006425 Cond, DAG.getConstant(1, dl, MVT::i64), ISD::SETUGT);
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00006426
6427 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
6428 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00006429
Hal Finkeled844c42015-01-06 22:31:02 +00006430 ReuseLoadInfo RLI;
6431 SDValue Bits;
6432
Hal Finkel6c392692015-01-09 01:34:30 +00006433 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkeled844c42015-01-06 22:31:02 +00006434 if (canReuseLoadAddress(SINT, MVT::i64, RLI, DAG)) {
6435 Bits = DAG.getLoad(MVT::f64, dl, RLI.Chain, RLI.Ptr, RLI.MPI, false,
6436 false, RLI.IsInvariant, RLI.Alignment, RLI.AAInfo,
6437 RLI.Ranges);
6438 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
Hal Finkel6c392692015-01-09 01:34:30 +00006439 } else if (Subtarget.hasLFIWAX() &&
6440 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::SEXTLOAD)) {
6441 MachineMemOperand *MMO =
6442 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6443 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6444 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6445 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
6446 DAG.getVTList(MVT::f64, MVT::Other),
6447 Ops, MVT::i32, MMO);
6448 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
6449 } else if (Subtarget.hasFPCVT() &&
6450 canReuseLoadAddress(SINT, MVT::i32, RLI, DAG, ISD::ZEXTLOAD)) {
6451 MachineMemOperand *MMO =
6452 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6453 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6454 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6455 Bits = DAG.getMemIntrinsicNode(PPCISD::LFIWZX, dl,
6456 DAG.getVTList(MVT::f64, MVT::Other),
6457 Ops, MVT::i32, MMO);
6458 spliceIntoChain(RLI.ResChain, Bits.getValue(1), DAG);
6459 } else if (((Subtarget.hasLFIWAX() &&
6460 SINT.getOpcode() == ISD::SIGN_EXTEND) ||
6461 (Subtarget.hasFPCVT() &&
6462 SINT.getOpcode() == ISD::ZERO_EXTEND)) &&
6463 SINT.getOperand(0).getValueType() == MVT::i32) {
6464 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006465 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(DAG.getDataLayout());
Hal Finkel6c392692015-01-09 01:34:30 +00006466
6467 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
6468 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6469
Alex Lorenze40c8a22015-08-11 23:09:45 +00006470 SDValue Store = DAG.getStore(
6471 DAG.getEntryNode(), dl, SINT.getOperand(0), FIdx,
6472 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx),
6473 false, false, 0);
Hal Finkel6c392692015-01-09 01:34:30 +00006474
6475 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
6476 "Expected an i32 store");
6477
6478 RLI.Ptr = FIdx;
6479 RLI.Chain = Store;
Alex Lorenze40c8a22015-08-11 23:09:45 +00006480 RLI.MPI =
6481 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
Hal Finkel6c392692015-01-09 01:34:30 +00006482 RLI.Alignment = 4;
6483
6484 MachineMemOperand *MMO =
6485 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6486 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6487 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
6488 Bits = DAG.getMemIntrinsicNode(SINT.getOpcode() == ISD::ZERO_EXTEND ?
6489 PPCISD::LFIWZX : PPCISD::LFIWAX,
6490 dl, DAG.getVTList(MVT::f64, MVT::Other),
6491 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00006492 } else
6493 Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
6494
Hal Finkelf6d45f22013-04-01 17:52:07 +00006495 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
6496
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006497 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00006498 FP = DAG.getNode(ISD::FP_ROUND, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006499 MVT::f32, FP, DAG.getIntPtrConstant(0, dl));
Chris Lattner4211ca92006-04-14 06:01:58 +00006500 return FP;
6501 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006502
Owen Anderson9f944592009-08-11 20:47:22 +00006503 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006504 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006505 // Since we only generate this in 64-bit mode, we can take advantage of
6506 // 64-bit registers. In particular, sign extend the input value into the
6507 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
6508 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00006509 MachineFunction &MF = DAG.getMachineFunction();
6510 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Mehdi Amini44ede332015-07-09 02:09:04 +00006511 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Scott Michelcf0da6c2009-02-17 22:15:04 +00006512
Hal Finkelbeb296b2013-03-31 10:12:51 +00006513 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006514 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkeled844c42015-01-06 22:31:02 +00006515 ReuseLoadInfo RLI;
6516 bool ReusingLoad;
6517 if (!(ReusingLoad = canReuseLoadAddress(Op.getOperand(0), MVT::i32, RLI,
6518 DAG))) {
6519 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
6520 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006521
Alex Lorenze40c8a22015-08-11 23:09:45 +00006522 SDValue Store = DAG.getStore(
6523 DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
6524 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx),
6525 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00006526
Hal Finkeled844c42015-01-06 22:31:02 +00006527 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
6528 "Expected an i32 store");
6529
6530 RLI.Ptr = FIdx;
6531 RLI.Chain = Store;
Alex Lorenze40c8a22015-08-11 23:09:45 +00006532 RLI.MPI =
6533 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
Hal Finkeled844c42015-01-06 22:31:02 +00006534 RLI.Alignment = 4;
6535 }
6536
Hal Finkelbeb296b2013-03-31 10:12:51 +00006537 MachineMemOperand *MMO =
Hal Finkeled844c42015-01-06 22:31:02 +00006538 MF.getMachineMemOperand(RLI.MPI, MachineMemOperand::MOLoad, 4,
6539 RLI.Alignment, RLI.AAInfo, RLI.Ranges);
6540 SDValue Ops[] = { RLI.Chain, RLI.Ptr };
Hal Finkelf6d45f22013-04-01 17:52:07 +00006541 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
6542 PPCISD::LFIWZX : PPCISD::LFIWAX,
6543 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00006544 Ops, MVT::i32, MMO);
Hal Finkeled844c42015-01-06 22:31:02 +00006545 if (ReusingLoad)
6546 spliceIntoChain(RLI.ResChain, Ld.getValue(1), DAG);
Hal Finkelbeb296b2013-03-31 10:12:51 +00006547 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006548 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00006549 "i32->FP without LFIWAX supported only on PPC64");
6550
Hal Finkelbeb296b2013-03-31 10:12:51 +00006551 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
6552 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6553
6554 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
6555 Op.getOperand(0));
6556
6557 // STD the extended value into the stack slot.
Alex Lorenze40c8a22015-08-11 23:09:45 +00006558 SDValue Store = DAG.getStore(
6559 DAG.getEntryNode(), dl, Ext64, FIdx,
6560 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx),
6561 false, false, 0);
Hal Finkelbeb296b2013-03-31 10:12:51 +00006562
6563 // Load the value as a double.
Alex Lorenze40c8a22015-08-11 23:09:45 +00006564 Ld = DAG.getLoad(
6565 MVT::f64, dl, Store, FIdx,
6566 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx),
6567 false, false, false, 0);
Hal Finkelbeb296b2013-03-31 10:12:51 +00006568 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006569
Chris Lattner4211ca92006-04-14 06:01:58 +00006570 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00006571 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006572 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006573 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP,
6574 DAG.getIntPtrConstant(0, dl));
Chris Lattner4211ca92006-04-14 06:01:58 +00006575 return FP;
6576}
6577
Dan Gohman21cea8a2010-04-17 15:26:15 +00006578SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
6579 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006580 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006581 /*
6582 The rounding mode is in bits 30:31 of FPSR, and has the following
6583 settings:
6584 00 Round to nearest
6585 01 Round to 0
6586 10 Round to +inf
6587 11 Round to -inf
6588
6589 FLT_ROUNDS, on the other hand, expects the following:
6590 -1 Undefined
6591 0 Round to 0
6592 1 Round to nearest
6593 2 Round to +inf
6594 3 Round to -inf
6595
6596 To perform the conversion, we do:
6597 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
6598 */
6599
6600 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00006601 EVT VT = Op.getValueType();
Mehdi Amini44ede332015-07-09 02:09:04 +00006602 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006603
6604 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006605 EVT NodeTys[] = {
6606 MVT::f64, // return register
6607 MVT::Glue // unused in this context
6608 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00006609 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006610
6611 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00006612 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006613 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00006614 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00006615 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006616
6617 // Load FP Control Word from low 32 bits of stack slot.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006618 SDValue Four = DAG.getConstant(4, dl, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00006619 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00006620 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006621 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006622
6623 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006624 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00006625 DAG.getNode(ISD::AND, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006626 CWD, DAG.getConstant(3, dl, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006627 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00006628 DAG.getNode(ISD::SRL, dl, MVT::i32,
6629 DAG.getNode(ISD::AND, dl, MVT::i32,
6630 DAG.getNode(ISD::XOR, dl, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006631 CWD, DAG.getConstant(3, dl, MVT::i32)),
6632 DAG.getConstant(3, dl, MVT::i32)),
6633 DAG.getConstant(1, dl, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006634
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006635 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00006636 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006637
Duncan Sands13237ac2008-06-06 12:08:01 +00006638 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00006639 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00006640}
6641
Dan Gohman21cea8a2010-04-17 15:26:15 +00006642SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006643 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006644 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006645 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00006646 assert(Op.getNumOperands() == 3 &&
6647 VT == Op.getOperand(1).getValueType() &&
6648 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006649
Chris Lattner601b8652006-09-20 03:47:40 +00006650 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006651 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006652 SDValue Lo = Op.getOperand(0);
6653 SDValue Hi = Op.getOperand(1);
6654 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006655 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006656
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006657 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006658 DAG.getConstant(BitWidth, dl, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006659 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
6660 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
6661 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
6662 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006663 DAG.getConstant(-BitWidth, dl, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006664 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
6665 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6666 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006667 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006668 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006669}
6670
Dan Gohman21cea8a2010-04-17 15:26:15 +00006671SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006672 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006673 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00006674 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006675 assert(Op.getNumOperands() == 3 &&
6676 VT == Op.getOperand(1).getValueType() &&
6677 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006678
Dan Gohman8d2ead22008-03-07 20:36:53 +00006679 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00006680 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006681 SDValue Lo = Op.getOperand(0);
6682 SDValue Hi = Op.getOperand(1);
6683 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006684 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006685
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006686 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006687 DAG.getConstant(BitWidth, dl, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006688 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6689 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6690 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6691 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006692 DAG.getConstant(-BitWidth, dl, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00006693 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
6694 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
6695 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006696 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006697 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006698}
6699
Dan Gohman21cea8a2010-04-17 15:26:15 +00006700SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006701 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006702 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006703 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00006704 assert(Op.getNumOperands() == 3 &&
6705 VT == Op.getOperand(1).getValueType() &&
6706 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00006707
Dan Gohman8d2ead22008-03-07 20:36:53 +00006708 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006709 SDValue Lo = Op.getOperand(0);
6710 SDValue Hi = Op.getOperand(1);
6711 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006712 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006713
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006714 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006715 DAG.getConstant(BitWidth, dl, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006716 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
6717 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
6718 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
6719 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006720 DAG.getConstant(-BitWidth, dl, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00006721 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
6722 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006723 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, dl, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00006724 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006725 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00006726 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00006727}
6728
6729//===----------------------------------------------------------------------===//
6730// Vector related lowering.
6731//
6732
Chris Lattner2a099c02006-04-17 06:00:21 +00006733/// BuildSplatI - Build a canonical splati of Val with an element size of
6734/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006735static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006736 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00006737 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006738
Benjamin Kramer7149aab2015-03-01 18:09:56 +00006739 static const MVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00006740 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00006741 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006742
Owen Anderson9f944592009-08-11 20:47:22 +00006743 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006744
Chris Lattner09ed0ff2006-12-01 01:45:39 +00006745 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
6746 if (Val == -1)
6747 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006748
Owen Anderson53aa7a92009-08-10 22:56:29 +00006749 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006750
Chris Lattner2a099c02006-04-17 06:00:21 +00006751 // Build a canonical splat for this value.
Ahmed Bougacha93cff7f2016-02-15 18:07:29 +00006752 return DAG.getBitcast(ReqVT, DAG.getConstant(Val, dl, CanonicalVT));
Chris Lattner2a099c02006-04-17 06:00:21 +00006753}
6754
Hal Finkelcf2e9082013-05-24 23:00:14 +00006755/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
6756/// specified intrinsic ID.
6757static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006758 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00006759 EVT DestVT = MVT::Other) {
6760 if (DestVT == MVT::Other) DestVT = Op.getValueType();
6761 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006762 DAG.getConstant(IID, dl, MVT::i32), Op);
Hal Finkelcf2e9082013-05-24 23:00:14 +00006763}
6764
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006765/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00006766/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006767static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006768 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006769 EVT DestVT = MVT::Other) {
6770 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006771 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006772 DAG.getConstant(IID, dl, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00006773}
6774
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006775/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
6776/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006777static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006778 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006779 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00006780 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006781 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006782 DAG.getConstant(IID, dl, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006783}
6784
Chris Lattner264c9082006-04-17 17:55:10 +00006785/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
6786/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006787static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006788 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00006789 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00006790 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
6791 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00006792
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006793 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00006794 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006795 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00006796 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00006797 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00006798}
6799
Chris Lattner19e90552006-04-14 05:19:18 +00006800// If this is a case we can't handle, return null and let the default
6801// expansion code take care of it. If we CAN select this case, and if it
6802// selects to a single instruction, return Op. Otherwise, if we can codegen
6803// this case more efficiently than a constant pool load, lower it to the
6804// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00006805SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
6806 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006807 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006808 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00006809 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00006810
Hal Finkelc93a9a22015-02-25 01:06:45 +00006811 if (Subtarget.hasQPX() && Op.getValueType() == MVT::v4i1) {
6812 // We first build an i32 vector, load it into a QPX register,
6813 // then convert it to a floating-point vector and compare it
6814 // to a zero vector to get the boolean result.
6815 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
6816 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Alex Lorenze40c8a22015-08-11 23:09:45 +00006817 MachinePointerInfo PtrInfo =
6818 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
Mehdi Amini44ede332015-07-09 02:09:04 +00006819 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Hal Finkelc93a9a22015-02-25 01:06:45 +00006820 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
6821
6822 assert(BVN->getNumOperands() == 4 &&
6823 "BUILD_VECTOR for v4i1 does not have 4 operands");
6824
6825 bool IsConst = true;
6826 for (unsigned i = 0; i < 4; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00006827 if (BVN->getOperand(i).isUndef()) continue;
Hal Finkelc93a9a22015-02-25 01:06:45 +00006828 if (!isa<ConstantSDNode>(BVN->getOperand(i))) {
6829 IsConst = false;
6830 break;
6831 }
6832 }
6833
6834 if (IsConst) {
6835 Constant *One =
6836 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), 1.0);
6837 Constant *NegOne =
6838 ConstantFP::get(Type::getFloatTy(*DAG.getContext()), -1.0);
6839
6840 SmallVector<Constant*, 4> CV(4, NegOne);
6841 for (unsigned i = 0; i < 4; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00006842 if (BVN->getOperand(i).isUndef())
Hal Finkelc93a9a22015-02-25 01:06:45 +00006843 CV[i] = UndefValue::get(Type::getFloatTy(*DAG.getContext()));
Artyom Skrobov314ee042015-11-25 19:41:11 +00006844 else if (isNullConstant(BVN->getOperand(i)))
Hal Finkelc93a9a22015-02-25 01:06:45 +00006845 continue;
6846 else
6847 CV[i] = One;
6848 }
6849
6850 Constant *CP = ConstantVector::get(CV);
Mehdi Amini44ede332015-07-09 02:09:04 +00006851 SDValue CPIdx = DAG.getConstantPool(CP, getPointerTy(DAG.getDataLayout()),
6852 16 /* alignment */);
6853
Hal Finkelc93a9a22015-02-25 01:06:45 +00006854 SmallVector<SDValue, 2> Ops;
6855 Ops.push_back(DAG.getEntryNode());
6856 Ops.push_back(CPIdx);
6857
6858 SmallVector<EVT, 2> ValueVTs;
6859 ValueVTs.push_back(MVT::v4i1);
6860 ValueVTs.push_back(MVT::Other); // chain
6861 SDVTList VTs = DAG.getVTList(ValueVTs);
6862
Alex Lorenze40c8a22015-08-11 23:09:45 +00006863 return DAG.getMemIntrinsicNode(
6864 PPCISD::QVLFSb, dl, VTs, Ops, MVT::v4f32,
6865 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()));
Hal Finkelc93a9a22015-02-25 01:06:45 +00006866 }
6867
6868 SmallVector<SDValue, 4> Stores;
6869 for (unsigned i = 0; i < 4; ++i) {
Sanjay Patel57195842016-03-14 17:28:46 +00006870 if (BVN->getOperand(i).isUndef()) continue;
Hal Finkelc93a9a22015-02-25 01:06:45 +00006871
6872 unsigned Offset = 4*i;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006873 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00006874 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
6875
6876 unsigned StoreSize = BVN->getOperand(i).getValueType().getStoreSize();
6877 if (StoreSize > 4) {
6878 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
6879 BVN->getOperand(i), Idx,
6880 PtrInfo.getWithOffset(Offset),
6881 MVT::i32, false, false, 0));
6882 } else {
6883 SDValue StoreValue = BVN->getOperand(i);
6884 if (StoreSize < 4)
6885 StoreValue = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, StoreValue);
6886
6887 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
6888 StoreValue, Idx,
6889 PtrInfo.getWithOffset(Offset),
6890 false, false, 0));
6891 }
6892 }
6893
6894 SDValue StoreChain;
6895 if (!Stores.empty())
6896 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
6897 else
6898 StoreChain = DAG.getEntryNode();
6899
6900 // Now load from v4i32 into the QPX register; this will extend it to
6901 // v4i64 but not yet convert it to a floating point. Nevertheless, this
6902 // is typed as v4f64 because the QPX register integer states are not
6903 // explicitly represented.
6904
6905 SmallVector<SDValue, 2> Ops;
6906 Ops.push_back(StoreChain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006907 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvlfiwz, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00006908 Ops.push_back(FIdx);
6909
6910 SmallVector<EVT, 2> ValueVTs;
6911 ValueVTs.push_back(MVT::v4f64);
6912 ValueVTs.push_back(MVT::Other); // chain
6913 SDVTList VTs = DAG.getVTList(ValueVTs);
6914
6915 SDValue LoadedVect = DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN,
6916 dl, VTs, Ops, MVT::v4i32, PtrInfo);
6917 LoadedVect = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006918 DAG.getConstant(Intrinsic::ppc_qpx_qvfcfidu, dl, MVT::i32),
Hal Finkelc93a9a22015-02-25 01:06:45 +00006919 LoadedVect);
6920
Ahmed Bougacha93cff7f2016-02-15 18:07:29 +00006921 SDValue FPZeros = DAG.getConstantFP(0.0, dl, MVT::v4f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00006922
6923 return DAG.getSetCC(dl, MVT::v4i1, LoadedVect, FPZeros, ISD::SETEQ);
6924 }
6925
6926 // All other QPX vectors are handled by generic code.
6927 if (Subtarget.hasQPX())
6928 return SDValue();
6929
Bob Wilson85cefe82009-03-02 23:24:16 +00006930 // Check if this is a splat of a constant value.
6931 APInt APSplatBits, APSplatUndef;
6932 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00006933 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00006934 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Bill Schmidt91dd7652015-04-03 13:48:24 +00006935 HasAnyUndefs, 0, !Subtarget.isLittleEndian()) ||
6936 SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00006937 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00006938
Bob Wilson530e0382009-03-03 19:26:27 +00006939 unsigned SplatBits = APSplatBits.getZExtValue();
6940 unsigned SplatUndef = APSplatUndef.getZExtValue();
6941 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006942
Bob Wilson530e0382009-03-03 19:26:27 +00006943 // First, handle single instruction cases.
6944
6945 // All zeros?
6946 if (SplatBits == 0) {
6947 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00006948 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Ahmed Bougacha93cff7f2016-02-15 18:07:29 +00006949 SDValue Z = DAG.getConstant(0, dl, MVT::v4i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00006950 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00006951 }
Bob Wilson530e0382009-03-03 19:26:27 +00006952 return Op;
6953 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00006954
Bob Wilson530e0382009-03-03 19:26:27 +00006955 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
6956 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
6957 (32-SplatBitSize));
6958 if (SextVal >= -16 && SextVal <= 15)
6959 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006960
Bob Wilson530e0382009-03-03 19:26:27 +00006961 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006962
Bob Wilson530e0382009-03-03 19:26:27 +00006963 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00006964 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
6965 // If this value is in the range [17,31] and is odd, use:
6966 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
6967 // If this value is in the range [-31,-17] and is odd, use:
6968 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
6969 // Note the last two are three-instruction sequences.
6970 if (SextVal >= -32 && SextVal <= 31) {
6971 // To avoid having these optimizations undone by constant folding,
6972 // we convert to a pseudo that will be expanded later into one of
6973 // the above forms.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006974 SDValue Elt = DAG.getConstant(SextVal, dl, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006975 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
6976 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006977 SDValue EltSize = DAG.getConstant(SplatSize, dl, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00006978 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
6979 if (VT == Op.getValueType())
6980 return RetVal;
6981 else
6982 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00006983 }
6984
6985 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
6986 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
6987 // for fneg/fabs.
6988 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
6989 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00006990 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00006991
6992 // Make the VSLW intrinsic, computing 0x8000_0000.
6993 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
6994 OnesV, DAG, dl);
6995
6996 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00006997 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00006998 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00006999 }
7000
7001 // Check to see if this is a wide variety of vsplti*, binop self cases.
7002 static const signed char SplatCsts[] = {
7003 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
7004 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
7005 };
7006
7007 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
7008 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
7009 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
7010 int i = SplatCsts[idx];
7011
7012 // Figure out what shift amount will be used by altivec if shifted by i in
7013 // this splat size.
7014 unsigned TypeShiftAmt = i & (SplatBitSize-1);
7015
7016 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00007017 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00007018 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007019 static const unsigned IIDs[] = { // Intrinsic to use for each size.
7020 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
7021 Intrinsic::ppc_altivec_vslw
7022 };
7023 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00007024 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00007025 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007026
Bob Wilson530e0382009-03-03 19:26:27 +00007027 // vsplti + srl self.
7028 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00007029 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007030 static const unsigned IIDs[] = { // Intrinsic to use for each size.
7031 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
7032 Intrinsic::ppc_altivec_vsrw
7033 };
7034 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00007035 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00007036 }
7037
Bob Wilson530e0382009-03-03 19:26:27 +00007038 // vsplti + sra self.
7039 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00007040 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007041 static const unsigned IIDs[] = { // Intrinsic to use for each size.
7042 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
7043 Intrinsic::ppc_altivec_vsraw
7044 };
7045 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00007046 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00007047 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007048
Bob Wilson530e0382009-03-03 19:26:27 +00007049 // vsplti + rol self.
7050 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
7051 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007052 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007053 static const unsigned IIDs[] = { // Intrinsic to use for each size.
7054 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
7055 Intrinsic::ppc_altivec_vrlw
7056 };
7057 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00007058 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00007059 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007060
Bob Wilson530e0382009-03-03 19:26:27 +00007061 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00007062 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007063 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bill Schmidt1e77bb12015-07-15 15:45:30 +00007064 unsigned Amt = Subtarget.isLittleEndian() ? 15 : 1;
7065 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00007066 }
Bob Wilson530e0382009-03-03 19:26:27 +00007067 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00007068 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007069 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bill Schmidt1e77bb12015-07-15 15:45:30 +00007070 unsigned Amt = Subtarget.isLittleEndian() ? 14 : 2;
7071 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00007072 }
Bob Wilson530e0382009-03-03 19:26:27 +00007073 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00007074 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00007075 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bill Schmidt1e77bb12015-07-15 15:45:30 +00007076 unsigned Amt = Subtarget.isLittleEndian() ? 13 : 3;
7077 return BuildVSLDOI(T, T, Amt, Op.getValueType(), DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00007078 }
7079 }
7080
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007081 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00007082}
7083
Chris Lattner071ad012006-04-17 05:28:54 +00007084/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
7085/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007086static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00007087 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007088 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00007089 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00007090 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00007091 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007092
Chris Lattner071ad012006-04-17 05:28:54 +00007093 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00007094 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00007095 OP_VMRGHW,
7096 OP_VMRGLW,
7097 OP_VSPLTISW0,
7098 OP_VSPLTISW1,
7099 OP_VSPLTISW2,
7100 OP_VSPLTISW3,
7101 OP_VSLDOI4,
7102 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00007103 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00007104 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00007105
Chris Lattner071ad012006-04-17 05:28:54 +00007106 if (OpNum == OP_COPY) {
7107 if (LHSID == (1*9+2)*9+3) return LHS;
7108 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
7109 return RHS;
7110 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007111
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007112 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007113 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
7114 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007115
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007116 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00007117 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007118 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00007119 case OP_VMRGHW:
7120 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
7121 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
7122 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
7123 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
7124 break;
7125 case OP_VMRGLW:
7126 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
7127 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
7128 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
7129 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
7130 break;
7131 case OP_VSPLTISW0:
7132 for (unsigned i = 0; i != 16; ++i)
7133 ShufIdxs[i] = (i&3)+0;
7134 break;
7135 case OP_VSPLTISW1:
7136 for (unsigned i = 0; i != 16; ++i)
7137 ShufIdxs[i] = (i&3)+4;
7138 break;
7139 case OP_VSPLTISW2:
7140 for (unsigned i = 0; i != 16; ++i)
7141 ShufIdxs[i] = (i&3)+8;
7142 break;
7143 case OP_VSPLTISW3:
7144 for (unsigned i = 0; i != 16; ++i)
7145 ShufIdxs[i] = (i&3)+12;
7146 break;
7147 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007148 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007149 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007150 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007151 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007152 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007153 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00007154 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00007155 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
7156 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00007157 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00007158 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00007159}
7160
Chris Lattner19e90552006-04-14 05:19:18 +00007161/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
7162/// is a shuffle we can handle in a single instruction, return it. Otherwise,
7163/// return the code it can be lowered into. Worst case, it can always be
7164/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007165SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007166 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007167 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007168 SDValue V1 = Op.getOperand(0);
7169 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007170 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00007171 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007172 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007173
Hal Finkelc93a9a22015-02-25 01:06:45 +00007174 if (Subtarget.hasQPX()) {
7175 if (VT.getVectorNumElements() != 4)
7176 return SDValue();
7177
Sanjay Patel57195842016-03-14 17:28:46 +00007178 if (V2.isUndef()) V2 = V1;
Hal Finkelc93a9a22015-02-25 01:06:45 +00007179
7180 int AlignIdx = PPC::isQVALIGNIShuffleMask(SVOp);
7181 if (AlignIdx != -1) {
7182 return DAG.getNode(PPCISD::QVALIGNI, dl, VT, V1, V2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007183 DAG.getConstant(AlignIdx, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007184 } else if (SVOp->isSplat()) {
7185 int SplatIdx = SVOp->getSplatIndex();
7186 if (SplatIdx >= 4) {
7187 std::swap(V1, V2);
7188 SplatIdx -= 4;
7189 }
7190
7191 // FIXME: If SplatIdx == 0 and the input came from a load, then there is
7192 // nothing to do.
7193
7194 return DAG.getNode(PPCISD::QVESPLATI, dl, VT, V1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007195 DAG.getConstant(SplatIdx, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007196 }
7197
7198 // Lower this into a qvgpci/qvfperm pair.
7199
7200 // Compute the qvgpci literal
7201 unsigned idx = 0;
7202 for (unsigned i = 0; i < 4; ++i) {
7203 int m = SVOp->getMaskElt(i);
7204 unsigned mm = m >= 0 ? (unsigned) m : i;
7205 idx |= mm << (3-i)*3;
7206 }
7207
7208 SDValue V3 = DAG.getNode(PPCISD::QVGPCI, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007209 DAG.getConstant(idx, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007210 return DAG.getNode(PPCISD::QVFPERM, dl, VT, V1, V2, V3);
7211 }
7212
Chris Lattner19e90552006-04-14 05:19:18 +00007213 // Cases that are handled by instructions that take permute immediates
7214 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
7215 // selected by the instruction selector.
Sanjay Patel57195842016-03-14 17:28:46 +00007216 if (V2.isUndef()) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007217 if (PPC::isSplatShuffleMask(SVOp, 1) ||
7218 PPC::isSplatShuffleMask(SVOp, 2) ||
7219 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00007220 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
7221 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00007222 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00007223 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
7224 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
7225 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
7226 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
7227 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
Kit Barton13894c72015-06-25 15:17:40 +00007228 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG) ||
Hal Finkel77c8b7f2015-09-02 16:52:37 +00007229 (Subtarget.hasP8Altivec() && (
7230 PPC::isVPKUDUMShuffleMask(SVOp, 1, DAG) ||
7231 PPC::isVMRGEOShuffleMask(SVOp, true, 1, DAG) ||
7232 PPC::isVMRGEOShuffleMask(SVOp, false, 1, DAG)))) {
Chris Lattner19e90552006-04-14 05:19:18 +00007233 return Op;
7234 }
7235 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007236
Chris Lattner19e90552006-04-14 05:19:18 +00007237 // Altivec has a variety of "shuffle immediates" that take two vector inputs
7238 // and produce a fixed permutation. If any of these match, do not lower to
7239 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00007240 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00007241 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
7242 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00007243 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00007244 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
7245 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
7246 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
7247 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
7248 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
Kit Barton13894c72015-06-25 15:17:40 +00007249 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
Hal Finkel77c8b7f2015-09-02 16:52:37 +00007250 (Subtarget.hasP8Altivec() && (
7251 PPC::isVPKUDUMShuffleMask(SVOp, ShuffleKind, DAG) ||
7252 PPC::isVMRGEOShuffleMask(SVOp, true, ShuffleKind, DAG) ||
7253 PPC::isVMRGEOShuffleMask(SVOp, false, ShuffleKind, DAG))))
Chris Lattner19e90552006-04-14 05:19:18 +00007254 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007255
Chris Lattner071ad012006-04-17 05:28:54 +00007256 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
7257 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00007258 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00007259
Chris Lattner071ad012006-04-17 05:28:54 +00007260 unsigned PFIndexes[4];
7261 bool isFourElementShuffle = true;
7262 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
7263 unsigned EltNo = 8; // Start out undef.
7264 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007265 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00007266 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007267
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007268 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00007269 if ((ByteSource & 3) != j) {
7270 isFourElementShuffle = false;
7271 break;
7272 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007273
Chris Lattner071ad012006-04-17 05:28:54 +00007274 if (EltNo == 8) {
7275 EltNo = ByteSource/4;
7276 } else if (EltNo != ByteSource/4) {
7277 isFourElementShuffle = false;
7278 break;
7279 }
7280 }
7281 PFIndexes[i] = EltNo;
7282 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007283
7284 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00007285 // perfect shuffle vector to determine if it is cost effective to do this as
7286 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00007287 // For now, we skip this for little endian until such time as we have a
7288 // little-endian perfect shuffle table.
7289 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00007290 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007291 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00007292 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00007293
Chris Lattner071ad012006-04-17 05:28:54 +00007294 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
7295 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007296
Chris Lattner071ad012006-04-17 05:28:54 +00007297 // Determining when to avoid vperm is tricky. Many things affect the cost
7298 // of vperm, particularly how many times the perm mask needs to be computed.
7299 // For example, if the perm mask can be hoisted out of a loop or is already
7300 // used (perhaps because there are multiple permutes with the same shuffle
7301 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
7302 // the loop requires an extra register.
7303 //
7304 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00007305 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00007306 // available, if this block is within a loop, we should avoid using vperm
7307 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007308 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007309 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00007310 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007311
Chris Lattner19e90552006-04-14 05:19:18 +00007312 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
7313 // vector that will get spilled to the constant pool.
Sanjay Patel57195842016-03-14 17:28:46 +00007314 if (V2.isUndef()) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007315
Chris Lattner19e90552006-04-14 05:19:18 +00007316 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
7317 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00007318
7319 // For little endian, the order of the input vectors is reversed, and
7320 // the permutation mask is complemented with respect to 31. This is
7321 // necessary to produce proper semantics with the big-endian-biased vperm
7322 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007323 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00007324 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007325
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007326 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007327 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
7328 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00007329
Chris Lattner19e90552006-04-14 05:19:18 +00007330 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00007331 if (isLittleEndian)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007332 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement + j),
7333 dl, MVT::i32));
Bill Schmidt4aedff82014-06-06 14:06:26 +00007334 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007335 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement + j, dl,
Bill Schmidt4aedff82014-06-06 14:06:26 +00007336 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00007337 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007338
Owen Anderson9f944592009-08-11 20:47:22 +00007339 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00007340 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00007341 if (isLittleEndian)
7342 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
7343 V2, V1, VPermMask);
7344 else
7345 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
7346 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00007347}
7348
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +00007349/// getVectorCompareInfo - Given an intrinsic, return false if it is not a
7350/// vector comparison. If it is, return true and fill in Opc/isDot with
Chris Lattner9754d142006-04-18 17:59:36 +00007351/// information about the intrinsic.
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +00007352static bool getVectorCompareInfo(SDValue Intrin, int &CompareOpc,
7353 bool &isDot, const PPCSubtarget &Subtarget) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00007354 unsigned IntrinsicID =
7355 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00007356 CompareOpc = -1;
7357 isDot = false;
7358 switch (IntrinsicID) {
7359 default: return false;
7360 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00007361 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
7362 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
7363 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
7364 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
7365 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007366 case Intrinsic::ppc_altivec_vcmpequd_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +00007367 if (Subtarget.hasP8Altivec()) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007368 CompareOpc = 199;
7369 isDot = 1;
7370 } else
Kit Barton0cfa7b72015-03-03 19:55:45 +00007371 return false;
7372
7373 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007374 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
7375 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
7376 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
7377 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
7378 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007379 case Intrinsic::ppc_altivec_vcmpgtsd_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +00007380 if (Subtarget.hasP8Altivec()) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007381 CompareOpc = 967;
7382 isDot = 1;
7383 } else
Kit Barton0cfa7b72015-03-03 19:55:45 +00007384 return false;
7385
7386 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007387 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
7388 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
7389 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007390 case Intrinsic::ppc_altivec_vcmpgtud_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +00007391 if (Subtarget.hasP8Altivec()) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007392 CompareOpc = 711;
7393 isDot = 1;
7394 } else
Kit Barton0cfa7b72015-03-03 19:55:45 +00007395 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007396
Kit Barton0cfa7b72015-03-03 19:55:45 +00007397 break;
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +00007398 // VSX predicate comparisons use the same infrastructure
7399 case Intrinsic::ppc_vsx_xvcmpeqdp_p:
7400 case Intrinsic::ppc_vsx_xvcmpgedp_p:
7401 case Intrinsic::ppc_vsx_xvcmpgtdp_p:
7402 case Intrinsic::ppc_vsx_xvcmpeqsp_p:
7403 case Intrinsic::ppc_vsx_xvcmpgesp_p:
7404 case Intrinsic::ppc_vsx_xvcmpgtsp_p:
7405 if (Subtarget.hasVSX()) {
7406 switch (IntrinsicID) {
7407 case Intrinsic::ppc_vsx_xvcmpeqdp_p: CompareOpc = 99; break;
7408 case Intrinsic::ppc_vsx_xvcmpgedp_p: CompareOpc = 115; break;
7409 case Intrinsic::ppc_vsx_xvcmpgtdp_p: CompareOpc = 107; break;
7410 case Intrinsic::ppc_vsx_xvcmpeqsp_p: CompareOpc = 67; break;
7411 case Intrinsic::ppc_vsx_xvcmpgesp_p: CompareOpc = 83; break;
7412 case Intrinsic::ppc_vsx_xvcmpgtsp_p: CompareOpc = 75; break;
7413 }
7414 isDot = 1;
7415 }
7416 else
7417 return false;
7418
7419 break;
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007420
Chris Lattner4211ca92006-04-14 06:01:58 +00007421 // Normal Comparisons.
7422 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
7423 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
7424 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
7425 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
7426 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
Kit Barton0cfa7b72015-03-03 19:55:45 +00007427 case Intrinsic::ppc_altivec_vcmpequd:
7428 if (Subtarget.hasP8Altivec()) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007429 CompareOpc = 199;
7430 isDot = 0;
7431 } else
Kit Barton0cfa7b72015-03-03 19:55:45 +00007432 return false;
7433
7434 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007435 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
7436 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
7437 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
7438 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
7439 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007440 case Intrinsic::ppc_altivec_vcmpgtsd:
Kit Barton0cfa7b72015-03-03 19:55:45 +00007441 if (Subtarget.hasP8Altivec()) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007442 CompareOpc = 967;
7443 isDot = 0;
7444 } else
Kit Barton0cfa7b72015-03-03 19:55:45 +00007445 return false;
7446
7447 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007448 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
7449 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
7450 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007451 case Intrinsic::ppc_altivec_vcmpgtud:
Kit Barton0cfa7b72015-03-03 19:55:45 +00007452 if (Subtarget.hasP8Altivec()) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007453 CompareOpc = 711;
7454 isDot = 0;
7455 } else
Kit Barton0cfa7b72015-03-03 19:55:45 +00007456 return false;
7457
7458 break;
Chris Lattner4211ca92006-04-14 06:01:58 +00007459 }
Chris Lattner9754d142006-04-18 17:59:36 +00007460 return true;
7461}
7462
7463/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
7464/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007465SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007466 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00007467 // If this is a lowered altivec predicate compare, CompareOpc is set to the
7468 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00007469 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00007470 int CompareOpc;
7471 bool isDot;
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +00007472 if (!getVectorCompareInfo(Op, CompareOpc, isDot, Subtarget))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007473 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007474
Chris Lattner9754d142006-04-18 17:59:36 +00007475 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00007476 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00007477 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00007478 Op.getOperand(1), Op.getOperand(2),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007479 DAG.getConstant(CompareOpc, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00007480 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00007481 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007482
Chris Lattner4211ca92006-04-14 06:01:58 +00007483 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007484 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00007485 Op.getOperand(2), // LHS
7486 Op.getOperand(3), // RHS
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007487 DAG.getConstant(CompareOpc, dl, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00007488 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00007489 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00007490 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007491
Chris Lattner4211ca92006-04-14 06:01:58 +00007492 // Now that we have the comparison, emit a copy from the CR to a GPR.
7493 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00007494 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00007495 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00007496 CompNode.getValue(1));
7497
Chris Lattner4211ca92006-04-14 06:01:58 +00007498 // Unpack the result based on how the target uses it.
7499 unsigned BitNo; // Bit # of CR6.
7500 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00007501 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00007502 default: // Can't happen, don't crash on invalid number though.
7503 case 0: // Return the value of the EQ bit of CR6.
7504 BitNo = 0; InvertBit = false;
7505 break;
7506 case 1: // Return the inverted value of the EQ bit of CR6.
7507 BitNo = 0; InvertBit = true;
7508 break;
7509 case 2: // Return the value of the LT bit of CR6.
7510 BitNo = 2; InvertBit = false;
7511 break;
7512 case 3: // Return the inverted value of the LT bit of CR6.
7513 BitNo = 2; InvertBit = true;
7514 break;
7515 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007516
Chris Lattner4211ca92006-04-14 06:01:58 +00007517 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00007518 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007519 DAG.getConstant(8 - (3 - BitNo), dl, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00007520 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00007521 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007522 DAG.getConstant(1, dl, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00007523
Chris Lattner4211ca92006-04-14 06:01:58 +00007524 // If we are supposed to, toggle the bit.
7525 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00007526 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007527 DAG.getConstant(1, dl, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00007528 return Flags;
7529}
7530
Hal Finkel5c0d1452014-03-30 13:22:59 +00007531SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
7532 SelectionDAG &DAG) const {
7533 SDLoc dl(Op);
7534 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
7535 // instructions), but for smaller types, we need to first extend up to v2i32
7536 // before doing going farther.
7537 if (Op.getValueType() == MVT::v2i64) {
7538 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
7539 if (ExtVT != MVT::v2i32) {
7540 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
7541 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
7542 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
7543 ExtVT.getVectorElementType(), 4)));
7544 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
7545 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
7546 DAG.getValueType(MVT::v2i32));
7547 }
7548
7549 return Op;
7550 }
7551
7552 return SDValue();
7553}
7554
Scott Michelcf0da6c2009-02-17 22:15:04 +00007555SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007556 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007557 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00007558 // Create a stack slot that is 16-byte aligned.
7559 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00007560 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00007561 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007562 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007563
Chris Lattner4211ca92006-04-14 06:01:58 +00007564 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00007565 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00007566 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00007567 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00007568 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00007569 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00007570 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00007571}
7572
Hal Finkelc93a9a22015-02-25 01:06:45 +00007573SDValue PPCTargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7574 SelectionDAG &DAG) const {
7575 SDLoc dl(Op);
7576 SDNode *N = Op.getNode();
7577
7578 assert(N->getOperand(0).getValueType() == MVT::v4i1 &&
7579 "Unknown extract_vector_elt type");
7580
7581 SDValue Value = N->getOperand(0);
7582
7583 // The first part of this is like the store lowering except that we don't
7584 // need to track the chain.
7585
7586 // The values are now known to be -1 (false) or 1 (true). To convert this
7587 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
7588 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
7589 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
7590
7591 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
7592 // understand how to form the extending load.
Ahmed Bougacha93cff7f2016-02-15 18:07:29 +00007593 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::v4f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007594
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007595 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007596
7597 // Now convert to an integer and store.
7598 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007599 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32),
Hal Finkelc93a9a22015-02-25 01:06:45 +00007600 Value);
7601
7602 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
7603 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Alex Lorenze40c8a22015-08-11 23:09:45 +00007604 MachinePointerInfo PtrInfo =
7605 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
Mehdi Amini44ede332015-07-09 02:09:04 +00007606 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007607 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
7608
7609 SDValue StoreChain = DAG.getEntryNode();
7610 SmallVector<SDValue, 2> Ops;
7611 Ops.push_back(StoreChain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007612 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007613 Ops.push_back(Value);
7614 Ops.push_back(FIdx);
7615
7616 SmallVector<EVT, 2> ValueVTs;
7617 ValueVTs.push_back(MVT::Other); // chain
7618 SDVTList VTs = DAG.getVTList(ValueVTs);
7619
7620 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
7621 dl, VTs, Ops, MVT::v4i32, PtrInfo);
7622
7623 // Extract the value requested.
7624 unsigned Offset = 4*cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007625 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007626 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
7627
7628 SDValue IntVal = DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
7629 PtrInfo.getWithOffset(Offset),
7630 false, false, false, 0);
7631
7632 if (!Subtarget.useCRBits())
7633 return IntVal;
7634
7635 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, IntVal);
7636}
7637
7638/// Lowering for QPX v4i1 loads
7639SDValue PPCTargetLowering::LowerVectorLoad(SDValue Op,
7640 SelectionDAG &DAG) const {
7641 SDLoc dl(Op);
7642 LoadSDNode *LN = cast<LoadSDNode>(Op.getNode());
7643 SDValue LoadChain = LN->getChain();
7644 SDValue BasePtr = LN->getBasePtr();
7645
7646 if (Op.getValueType() == MVT::v4f64 ||
7647 Op.getValueType() == MVT::v4f32) {
7648 EVT MemVT = LN->getMemoryVT();
7649 unsigned Alignment = LN->getAlignment();
7650
7651 // If this load is properly aligned, then it is legal.
7652 if (Alignment >= MemVT.getStoreSize())
7653 return Op;
7654
7655 EVT ScalarVT = Op.getValueType().getScalarType(),
7656 ScalarMemVT = MemVT.getScalarType();
7657 unsigned Stride = ScalarMemVT.getStoreSize();
7658
7659 SmallVector<SDValue, 8> Vals, LoadChains;
7660 for (unsigned Idx = 0; Idx < 4; ++Idx) {
7661 SDValue Load;
7662 if (ScalarVT != ScalarMemVT)
7663 Load =
7664 DAG.getExtLoad(LN->getExtensionType(), dl, ScalarVT, LoadChain,
7665 BasePtr,
7666 LN->getPointerInfo().getWithOffset(Idx*Stride),
7667 ScalarMemVT, LN->isVolatile(), LN->isNonTemporal(),
7668 LN->isInvariant(), MinAlign(Alignment, Idx*Stride),
7669 LN->getAAInfo());
7670 else
7671 Load =
7672 DAG.getLoad(ScalarVT, dl, LoadChain, BasePtr,
7673 LN->getPointerInfo().getWithOffset(Idx*Stride),
7674 LN->isVolatile(), LN->isNonTemporal(),
7675 LN->isInvariant(), MinAlign(Alignment, Idx*Stride),
7676 LN->getAAInfo());
7677
7678 if (Idx == 0 && LN->isIndexed()) {
7679 assert(LN->getAddressingMode() == ISD::PRE_INC &&
7680 "Unknown addressing mode on vector load");
7681 Load = DAG.getIndexedLoad(Load, dl, BasePtr, LN->getOffset(),
7682 LN->getAddressingMode());
7683 }
7684
7685 Vals.push_back(Load);
7686 LoadChains.push_back(Load.getValue(1));
7687
7688 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007689 DAG.getConstant(Stride, dl,
7690 BasePtr.getValueType()));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007691 }
7692
7693 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
7694 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007695 Op.getValueType(), Vals);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007696
7697 if (LN->isIndexed()) {
7698 SDValue RetOps[] = { Value, Vals[0].getValue(1), TF };
7699 return DAG.getMergeValues(RetOps, dl);
7700 }
7701
7702 SDValue RetOps[] = { Value, TF };
7703 return DAG.getMergeValues(RetOps, dl);
7704 }
7705
7706 assert(Op.getValueType() == MVT::v4i1 && "Unknown load to lower");
7707 assert(LN->isUnindexed() && "Indexed v4i1 loads are not supported");
7708
7709 // To lower v4i1 from a byte array, we load the byte elements of the
7710 // vector and then reuse the BUILD_VECTOR logic.
7711
7712 SmallVector<SDValue, 4> VectElmts, VectElmtChains;
7713 for (unsigned i = 0; i < 4; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007714 SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007715 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
7716
7717 VectElmts.push_back(DAG.getExtLoad(ISD::EXTLOAD,
7718 dl, MVT::i32, LoadChain, Idx,
7719 LN->getPointerInfo().getWithOffset(i),
7720 MVT::i8 /* memory type */,
7721 LN->isVolatile(), LN->isNonTemporal(),
7722 LN->isInvariant(),
7723 1 /* alignment */, LN->getAAInfo()));
7724 VectElmtChains.push_back(VectElmts[i].getValue(1));
7725 }
7726
7727 LoadChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, VectElmtChains);
7728 SDValue Value = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i1, VectElmts);
7729
7730 SDValue RVals[] = { Value, LoadChain };
7731 return DAG.getMergeValues(RVals, dl);
7732}
7733
7734/// Lowering for QPX v4i1 stores
7735SDValue PPCTargetLowering::LowerVectorStore(SDValue Op,
7736 SelectionDAG &DAG) const {
7737 SDLoc dl(Op);
7738 StoreSDNode *SN = cast<StoreSDNode>(Op.getNode());
7739 SDValue StoreChain = SN->getChain();
7740 SDValue BasePtr = SN->getBasePtr();
7741 SDValue Value = SN->getValue();
7742
7743 if (Value.getValueType() == MVT::v4f64 ||
7744 Value.getValueType() == MVT::v4f32) {
7745 EVT MemVT = SN->getMemoryVT();
7746 unsigned Alignment = SN->getAlignment();
7747
7748 // If this store is properly aligned, then it is legal.
7749 if (Alignment >= MemVT.getStoreSize())
7750 return Op;
7751
7752 EVT ScalarVT = Value.getValueType().getScalarType(),
7753 ScalarMemVT = MemVT.getScalarType();
7754 unsigned Stride = ScalarMemVT.getStoreSize();
7755
7756 SmallVector<SDValue, 8> Stores;
7757 for (unsigned Idx = 0; Idx < 4; ++Idx) {
Mehdi Amini44ede332015-07-09 02:09:04 +00007758 SDValue Ex = DAG.getNode(
7759 ISD::EXTRACT_VECTOR_ELT, dl, ScalarVT, Value,
7760 DAG.getConstant(Idx, dl, getVectorIdxTy(DAG.getDataLayout())));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007761 SDValue Store;
7762 if (ScalarVT != ScalarMemVT)
7763 Store =
7764 DAG.getTruncStore(StoreChain, dl, Ex, BasePtr,
7765 SN->getPointerInfo().getWithOffset(Idx*Stride),
7766 ScalarMemVT, SN->isVolatile(), SN->isNonTemporal(),
7767 MinAlign(Alignment, Idx*Stride), SN->getAAInfo());
7768 else
7769 Store =
7770 DAG.getStore(StoreChain, dl, Ex, BasePtr,
7771 SN->getPointerInfo().getWithOffset(Idx*Stride),
7772 SN->isVolatile(), SN->isNonTemporal(),
7773 MinAlign(Alignment, Idx*Stride), SN->getAAInfo());
7774
7775 if (Idx == 0 && SN->isIndexed()) {
7776 assert(SN->getAddressingMode() == ISD::PRE_INC &&
7777 "Unknown addressing mode on vector store");
7778 Store = DAG.getIndexedStore(Store, dl, BasePtr, SN->getOffset(),
7779 SN->getAddressingMode());
7780 }
7781
7782 BasePtr = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007783 DAG.getConstant(Stride, dl,
7784 BasePtr.getValueType()));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007785 Stores.push_back(Store);
7786 }
7787
7788 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
7789
7790 if (SN->isIndexed()) {
7791 SDValue RetOps[] = { TF, Stores[0].getValue(1) };
7792 return DAG.getMergeValues(RetOps, dl);
7793 }
7794
7795 return TF;
7796 }
7797
7798 assert(SN->isUnindexed() && "Indexed v4i1 stores are not supported");
7799 assert(Value.getValueType() == MVT::v4i1 && "Unknown store to lower");
7800
7801 // The values are now known to be -1 (false) or 1 (true). To convert this
7802 // into 0 (false) and 1 (true), add 1 and then divide by 2 (multiply by 0.5).
7803 // This can be done with an fma and the 0.5 constant: (V+1.0)*0.5 = 0.5*V+0.5
7804 Value = DAG.getNode(PPCISD::QBFLT, dl, MVT::v4f64, Value);
7805
7806 // FIXME: We can make this an f32 vector, but the BUILD_VECTOR code needs to
7807 // understand how to form the extending load.
Ahmed Bougacha93cff7f2016-02-15 18:07:29 +00007808 SDValue FPHalfs = DAG.getConstantFP(0.5, dl, MVT::v4f64);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007809
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00007810 Value = DAG.getNode(ISD::FMA, dl, MVT::v4f64, Value, FPHalfs, FPHalfs);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007811
7812 // Now convert to an integer and store.
7813 Value = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, MVT::v4f64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007814 DAG.getConstant(Intrinsic::ppc_qpx_qvfctiwu, dl, MVT::i32),
Hal Finkelc93a9a22015-02-25 01:06:45 +00007815 Value);
7816
7817 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
7818 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Alex Lorenze40c8a22015-08-11 23:09:45 +00007819 MachinePointerInfo PtrInfo =
7820 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FrameIdx);
Mehdi Amini44ede332015-07-09 02:09:04 +00007821 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007822 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
7823
7824 SmallVector<SDValue, 2> Ops;
7825 Ops.push_back(StoreChain);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007826 Ops.push_back(DAG.getConstant(Intrinsic::ppc_qpx_qvstfiw, dl, MVT::i32));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007827 Ops.push_back(Value);
7828 Ops.push_back(FIdx);
7829
7830 SmallVector<EVT, 2> ValueVTs;
7831 ValueVTs.push_back(MVT::Other); // chain
7832 SDVTList VTs = DAG.getVTList(ValueVTs);
7833
7834 StoreChain = DAG.getMemIntrinsicNode(ISD::INTRINSIC_VOID,
7835 dl, VTs, Ops, MVT::v4i32, PtrInfo);
7836
7837 // Move data into the byte array.
7838 SmallVector<SDValue, 4> Loads, LoadChains;
7839 for (unsigned i = 0; i < 4; ++i) {
7840 unsigned Offset = 4*i;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007841 SDValue Idx = DAG.getConstant(Offset, dl, FIdx.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007842 Idx = DAG.getNode(ISD::ADD, dl, FIdx.getValueType(), FIdx, Idx);
7843
7844 Loads.push_back(DAG.getLoad(MVT::i32, dl, StoreChain, Idx,
7845 PtrInfo.getWithOffset(Offset),
7846 false, false, false, 0));
7847 LoadChains.push_back(Loads[i].getValue(1));
7848 }
7849
7850 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, LoadChains);
7851
7852 SmallVector<SDValue, 4> Stores;
7853 for (unsigned i = 0; i < 4; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007854 SDValue Idx = DAG.getConstant(i, dl, BasePtr.getValueType());
Hal Finkelc93a9a22015-02-25 01:06:45 +00007855 Idx = DAG.getNode(ISD::ADD, dl, BasePtr.getValueType(), BasePtr, Idx);
7856
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00007857 Stores.push_back(DAG.getTruncStore(
7858 StoreChain, dl, Loads[i], Idx, SN->getPointerInfo().getWithOffset(i),
7859 MVT::i8 /* memory type */, SN->isNonTemporal(), SN->isVolatile(),
7860 1 /* alignment */, SN->getAAInfo()));
Hal Finkelc93a9a22015-02-25 01:06:45 +00007861 }
7862
7863 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
7864
7865 return StoreChain;
7866}
7867
Dan Gohman21cea8a2010-04-17 15:26:15 +00007868SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00007869 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00007870 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007871 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007872
Owen Anderson9f944592009-08-11 20:47:22 +00007873 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
7874 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007875
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007876 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007877 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007878
Chris Lattner7e4398742006-04-18 03:43:48 +00007879 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00007880 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
7881 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
7882 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007883
Chris Lattner7e4398742006-04-18 03:43:48 +00007884 // Low parts multiplied together, generating 32-bit results (we ignore the
7885 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007886 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00007887 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007888
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007889 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00007890 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00007891 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00007892 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007893 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00007894 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
7895 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007896 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007897
Owen Anderson9f944592009-08-11 20:47:22 +00007898 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00007899
Chris Lattner96d50482006-04-18 04:28:57 +00007900 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00007901 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00007902 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007903 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007904 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007905
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007906 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007907 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00007908 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00007909 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007910
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007911 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007912 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00007913 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00007914 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007915
Bill Schmidt42995e82014-06-09 16:06:29 +00007916 // Merge the results together. Because vmuleub and vmuloub are
7917 // instructions with a big-endian bias, we must reverse the
7918 // element numbering and reverse the meaning of "odd" and "even"
7919 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00007920 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007921 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00007922 if (isLittleEndian) {
7923 Ops[i*2 ] = 2*i;
7924 Ops[i*2+1] = 2*i+16;
7925 } else {
7926 Ops[i*2 ] = 2*i+1;
7927 Ops[i*2+1] = 2*i+1+16;
7928 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00007929 }
Bill Schmidt42995e82014-06-09 16:06:29 +00007930 if (isLittleEndian)
7931 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
7932 else
7933 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00007934 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007935 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00007936 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00007937}
7938
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007939/// LowerOperation - Provide custom lowering hooks for some operations.
7940///
Dan Gohman21cea8a2010-04-17 15:26:15 +00007941SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00007942 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007943 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00007944 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00007945 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007946 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00007947 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00007948 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007949 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00007950 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
7951 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007952 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007953 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007954
7955 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007956 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00007957
Roman Divackyc3825df2013-07-25 21:36:47 +00007958 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007959 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00007960
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007961 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00007962 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007963 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Yury Gribovd7dbb662015-12-01 11:40:55 +00007964 case ISD::GET_DYNAMIC_AREA_OFFSET: return LowerGET_DYNAMIC_AREA_OFFSET(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00007965
Hal Finkel756810f2013-03-21 21:37:52 +00007966 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
7967 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
7968
Hal Finkel940ab932014-02-28 00:27:01 +00007969 case ISD::LOAD: return LowerLOAD(Op, DAG);
7970 case ISD::STORE: return LowerSTORE(Op, DAG);
7971 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00007972 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00007973 case ISD::FP_TO_UINT:
7974 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Hal Finkeled844c42015-01-06 22:31:02 +00007975 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00007976 case ISD::UINT_TO_FP:
7977 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00007978 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00007979
Chris Lattner4211ca92006-04-14 06:01:58 +00007980 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00007981 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
7982 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
7983 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00007984
Chris Lattner4211ca92006-04-14 06:01:58 +00007985 // Vector-related lowering.
7986 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7987 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7988 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
7989 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00007990 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Hal Finkelc93a9a22015-02-25 01:06:45 +00007991 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00007992 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007993
Hal Finkel25c19922013-05-15 21:37:41 +00007994 // For counter-based loop handling.
7995 case ISD::INTRINSIC_W_CHAIN: return SDValue();
7996
Chris Lattnerf6a81562007-12-08 06:59:59 +00007997 // Frame & Return address.
7998 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00007999 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00008000 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00008001}
8002
Duncan Sands6ed40142008-12-01 11:39:25 +00008003void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
8004 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00008005 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008006 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00008007 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00008008 default:
Craig Toppere55c5562012-02-07 02:50:20 +00008009 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00008010 case ISD::READCYCLECOUNTER: {
8011 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
8012 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
8013
8014 Results.push_back(RTB);
8015 Results.push_back(RTB.getValue(1));
8016 Results.push_back(RTB.getValue(2));
8017 break;
8018 }
Hal Finkel25c19922013-05-15 21:37:41 +00008019 case ISD::INTRINSIC_W_CHAIN: {
8020 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
8021 Intrinsic::ppc_is_decremented_ctr_nonzero)
8022 break;
8023
8024 assert(N->getValueType(0) == MVT::i1 &&
8025 "Unexpected result type for CTR decrement intrinsic");
Mehdi Amini44ede332015-07-09 02:09:04 +00008026 EVT SVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(),
8027 N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00008028 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
8029 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00008030 N->getOperand(1));
Hal Finkel25c19922013-05-15 21:37:41 +00008031
8032 Results.push_back(NewInt);
8033 Results.push_back(NewInt.getValue(1));
8034 break;
8035 }
Roman Divacky4394e682011-06-28 15:30:42 +00008036 case ISD::VAARG: {
Eric Christophercccae792015-01-30 22:02:31 +00008037 if (!Subtarget.isSVR4ABI() || Subtarget.isPPC64())
Roman Divacky4394e682011-06-28 15:30:42 +00008038 return;
8039
8040 EVT VT = N->getValueType(0);
8041
8042 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008043 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00008044
8045 Results.push_back(NewNode);
8046 Results.push_back(NewNode.getValue(1));
8047 }
8048 return;
8049 }
Duncan Sands6ed40142008-12-01 11:39:25 +00008050 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00008051 assert(N->getValueType(0) == MVT::ppcf128);
8052 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008053 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00008054 MVT::f64, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008055 DAG.getIntPtrConstant(0, dl));
Dale Johannesenf80493b2009-02-05 22:07:54 +00008056 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00008057 MVT::f64, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00008058 DAG.getIntPtrConstant(1, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00008059
Ulrich Weigand874fc622013-03-26 10:56:22 +00008060 // Add the two halves of the long double in round-to-zero mode.
8061 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00008062
8063 // We know the low half is about to be thrown away, so just use something
8064 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00008065 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00008066 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00008067 return;
Duncan Sands2a287912008-07-19 16:26:02 +00008068 }
Duncan Sands6ed40142008-12-01 11:39:25 +00008069 case ISD::FP_TO_SINT:
Hal Finkel93138502015-04-10 03:39:00 +00008070 case ISD::FP_TO_UINT:
Bill Schmidt41221692013-07-09 18:50:20 +00008071 // LowerFP_TO_INT() can only handle f32 and f64.
8072 if (N->getOperand(0).getValueType() == MVT::ppcf128)
8073 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00008074 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00008075 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00008076 }
8077}
8078
Chris Lattner4211ca92006-04-14 06:01:58 +00008079//===----------------------------------------------------------------------===//
8080// Other Lowering Code
8081//===----------------------------------------------------------------------===//
8082
Robin Morisset22129962014-09-23 20:46:49 +00008083static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
8084 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
8085 Function *Func = Intrinsic::getDeclaration(M, Id);
David Blaikieff6409d2015-05-18 22:13:54 +00008086 return Builder.CreateCall(Func, {});
Robin Morisset22129962014-09-23 20:46:49 +00008087}
8088
8089// The mappings for emitLeading/TrailingFence is taken from
8090// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
8091Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
8092 AtomicOrdering Ord, bool IsStore,
8093 bool IsLoad) const {
8094 if (Ord == SequentiallyConsistent)
8095 return callIntrinsic(Builder, Intrinsic::ppc_sync);
David Blaikieff6409d2015-05-18 22:13:54 +00008096 if (isAtLeastRelease(Ord))
Robin Morisset22129962014-09-23 20:46:49 +00008097 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
David Blaikieff6409d2015-05-18 22:13:54 +00008098 return nullptr;
Robin Morisset22129962014-09-23 20:46:49 +00008099}
8100
8101Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
8102 AtomicOrdering Ord, bool IsStore,
8103 bool IsLoad) const {
8104 if (IsLoad && isAtLeastAcquire(Ord))
8105 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
8106 // FIXME: this is too conservative, a dependent branch + isync is enough.
8107 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
8108 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
8109 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
David Blaikieff6409d2015-05-18 22:13:54 +00008110 return nullptr;
Robin Morisset22129962014-09-23 20:46:49 +00008111}
8112
Chris Lattner9b577f12005-08-26 21:23:58 +00008113MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00008114PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008115 unsigned AtomicSize,
8116 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008117 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00008118 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00008119
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008120 auto LoadMnemonic = PPC::LDARX;
8121 auto StoreMnemonic = PPC::STDCX;
8122 switch (AtomicSize) {
8123 default:
8124 llvm_unreachable("Unexpected size of atomic entity");
8125 case 1:
8126 LoadMnemonic = PPC::LBARX;
8127 StoreMnemonic = PPC::STBCX;
8128 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4");
8129 break;
8130 case 2:
8131 LoadMnemonic = PPC::LHARX;
8132 StoreMnemonic = PPC::STHCX;
8133 assert(Subtarget.hasPartwordAtomics() && "Call this only with size >=4");
8134 break;
8135 case 4:
8136 LoadMnemonic = PPC::LWARX;
8137 StoreMnemonic = PPC::STWCX;
8138 break;
8139 case 8:
8140 LoadMnemonic = PPC::LDARX;
8141 StoreMnemonic = PPC::STDCX;
8142 break;
8143 }
8144
Dale Johannesend4eb0522008-08-25 22:34:37 +00008145 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8146 MachineFunction *F = BB->getParent();
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00008147 MachineFunction::iterator It = ++BB->getIterator();
Dale Johannesend4eb0522008-08-25 22:34:37 +00008148
8149 unsigned dest = MI->getOperand(0).getReg();
8150 unsigned ptrA = MI->getOperand(1).getReg();
8151 unsigned ptrB = MI->getOperand(2).getReg();
8152 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008153 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00008154
8155 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
8156 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8157 F->insert(It, loopMBB);
8158 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008159 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008160 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008161 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008162
8163 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008164 unsigned TmpReg = (!BinOpcode) ? incr :
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008165 RegInfo.createVirtualRegister( AtomicSize == 8 ? &PPC::G8RCRegClass
Craig Topper61e88f42014-11-21 05:58:21 +00008166 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008167
8168 // thisMBB:
8169 // ...
8170 // fallthrough --> loopMBB
8171 BB->addSuccessor(loopMBB);
8172
8173 // loopMBB:
8174 // l[wd]arx dest, ptr
8175 // add r0, dest, incr
8176 // st[wd]cx. r0, ptr
8177 // bne- loopMBB
8178 // fallthrough --> exitMBB
8179 BB = loopMBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008180 BuildMI(BB, dl, TII->get(LoadMnemonic), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00008181 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008182 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008183 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008184 BuildMI(BB, dl, TII->get(StoreMnemonic))
Dale Johannesend4eb0522008-08-25 22:34:37 +00008185 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008186 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00008187 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008188 BB->addSuccessor(loopMBB);
8189 BB->addSuccessor(exitMBB);
8190
8191 // exitMBB:
8192 // ...
8193 BB = exitMBB;
8194 return BB;
8195}
8196
8197MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00008198PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00008199 MachineBasicBlock *BB,
8200 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00008201 unsigned BinOpcode) const {
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008202 // If we support part-word atomic mnemonics, just use them
8203 if (Subtarget.hasPartwordAtomics())
8204 return EmitAtomicBinary(MI, BB, is8bit ? 1 : 2, BinOpcode);
8205
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008206 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christophercccae792015-01-30 22:02:31 +00008207 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00008208 // In 64 bit mode we have to use 64 bits for addresses, even though the
8209 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
8210 // registers without caring whether they're 32 or 64, but here we're
8211 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008212 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00008213 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00008214
8215 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8216 MachineFunction *F = BB->getParent();
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00008217 MachineFunction::iterator It = ++BB->getIterator();
Dale Johannesena32affb2008-08-28 17:53:09 +00008218
8219 unsigned dest = MI->getOperand(0).getReg();
8220 unsigned ptrA = MI->getOperand(1).getReg();
8221 unsigned ptrB = MI->getOperand(2).getReg();
8222 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008223 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00008224
8225 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
8226 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8227 F->insert(It, loopMBB);
8228 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008229 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008230 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008231 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00008232
8233 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00008234 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
8235 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00008236 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
8237 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
8238 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
8239 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
8240 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
8241 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
8242 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
8243 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
8244 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
8245 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008246 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00008247 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008248 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00008249
8250 // thisMBB:
8251 // ...
8252 // fallthrough --> loopMBB
8253 BB->addSuccessor(loopMBB);
8254
8255 // The 4-byte load must be aligned, while a char or short may be
8256 // anywhere in the word. Hence all this nasty bookkeeping code.
8257 // add ptr1, ptrA, ptrB [copy if ptrA==0]
8258 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00008259 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00008260 // rlwinm ptr, ptr1, 0, 0, 29
8261 // slw incr2, incr, shift
8262 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
8263 // slw mask, mask2, shift
8264 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00008265 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008266 // add tmp, tmpDest, incr2
8267 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00008268 // and tmp3, tmp, mask
8269 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00008270 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00008271 // bne- loopMBB
8272 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008273 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008274 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00008275 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008276 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008277 .addReg(ptrA).addReg(ptrB);
8278 } else {
8279 Ptr1Reg = ptrB;
8280 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008281 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008282 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008283 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008284 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
8285 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008286 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008287 .addReg(Ptr1Reg).addImm(0).addImm(61);
8288 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00008289 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008290 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008291 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008292 .addReg(incr).addReg(ShiftReg);
8293 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008294 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00008295 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00008296 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
8297 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00008298 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00008299 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008300 .addReg(Mask2Reg).addReg(ShiftReg);
8301
8302 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00008303 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008304 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008305 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00008306 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008307 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008308 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008309 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008310 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008311 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008312 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00008313 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00008314 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00008315 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008316 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00008317 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00008318 BB->addSuccessor(loopMBB);
8319 BB->addSuccessor(exitMBB);
8320
8321 // exitMBB:
8322 // ...
8323 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00008324 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
8325 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00008326 return BB;
8327}
8328
Hal Finkel756810f2013-03-21 21:37:52 +00008329llvm::MachineBasicBlock*
8330PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
8331 MachineBasicBlock *MBB) const {
8332 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00008333 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00008334
8335 MachineFunction *MF = MBB->getParent();
8336 MachineRegisterInfo &MRI = MF->getRegInfo();
8337
8338 const BasicBlock *BB = MBB->getBasicBlock();
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00008339 MachineFunction::iterator I = ++MBB->getIterator();
Hal Finkel756810f2013-03-21 21:37:52 +00008340
8341 // Memory Reference
8342 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
8343 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
8344
8345 unsigned DstReg = MI->getOperand(0).getReg();
8346 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
8347 assert(RC->hasType(MVT::i32) && "Invalid destination!");
8348 unsigned mainDstReg = MRI.createVirtualRegister(RC);
8349 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
8350
Mehdi Amini44ede332015-07-09 02:09:04 +00008351 MVT PVT = getPointerTy(MF->getDataLayout());
Hal Finkel756810f2013-03-21 21:37:52 +00008352 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
8353 "Invalid Pointer Size!");
8354 // For v = setjmp(buf), we generate
8355 //
8356 // thisMBB:
8357 // SjLjSetup mainMBB
8358 // bl mainMBB
8359 // v_restore = 1
8360 // b sinkMBB
8361 //
8362 // mainMBB:
8363 // buf[LabelOffset] = LR
8364 // v_main = 0
8365 //
8366 // sinkMBB:
8367 // v = phi(main, restore)
8368 //
8369
8370 MachineBasicBlock *thisMBB = MBB;
8371 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
8372 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
8373 MF->insert(I, mainMBB);
8374 MF->insert(I, sinkMBB);
8375
8376 MachineInstrBuilder MIB;
8377
8378 // Transfer the remainder of BB and its successor edges to sinkMBB.
8379 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008380 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00008381 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
8382
8383 // Note that the structure of the jmp_buf used here is not compatible
8384 // with that used by libc, and is not designed to be. Specifically, it
8385 // stores only those 'reserved' registers that LLVM does not otherwise
8386 // understand how to spill. Also, by convention, by the time this
8387 // intrinsic is called, Clang has already stored the frame address in the
8388 // first slot of the buffer and stack address in the third. Following the
8389 // X86 target code, we'll store the jump address in the second slot. We also
8390 // need to save the TOC pointer (R2) to handle jumps between shared
8391 // libraries, and that will be stored in the fourth slot. The thread
8392 // identifier (R13) is not affected.
8393
8394 // thisMBB:
8395 const int64_t LabelOffset = 1 * PVT.getStoreSize();
8396 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00008397 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00008398
8399 // Prepare IP either in reg.
8400 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
8401 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
8402 unsigned BufReg = MI->getOperand(1).getReg();
8403
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008404 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00008405 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00008406 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
8407 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008408 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008409 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00008410 MIB.setMemRefs(MMOBegin, MMOEnd);
8411 }
8412
Hal Finkelf05d6c72013-07-17 23:50:51 +00008413 // Naked functions never have a base pointer, and so we use r1. For all
8414 // other functions, this decision must be delayed until during PEI.
8415 unsigned BaseReg;
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +00008416 if (MF->getFunction()->hasFnAttribute(Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008417 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00008418 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008419 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00008420
8421 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008422 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Eric Christophercccae792015-01-30 22:02:31 +00008423 .addReg(BaseReg)
8424 .addImm(BPOffset)
8425 .addReg(BufReg);
Hal Finkelf05d6c72013-07-17 23:50:51 +00008426 MIB.setMemRefs(MMOBegin, MMOEnd);
8427
Hal Finkel756810f2013-03-21 21:37:52 +00008428 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00008429 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Eric Christophercccae792015-01-30 22:02:31 +00008430 const PPCRegisterInfo *TRI = Subtarget.getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00008431 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00008432
8433 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
8434
8435 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
8436 .addMBB(mainMBB);
8437 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
8438
Cong Hou1938f2e2015-11-24 08:51:23 +00008439 thisMBB->addSuccessor(mainMBB, BranchProbability::getZero());
8440 thisMBB->addSuccessor(sinkMBB, BranchProbability::getOne());
Hal Finkel756810f2013-03-21 21:37:52 +00008441
8442 // mainMBB:
8443 // mainDstReg = 0
Eric Christophercccae792015-01-30 22:02:31 +00008444 MIB =
8445 BuildMI(mainMBB, DL,
8446 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00008447
8448 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008449 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00008450 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
8451 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008452 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008453 .addReg(BufReg);
8454 } else {
8455 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
8456 .addReg(LabelReg)
8457 .addImm(LabelOffset)
8458 .addReg(BufReg);
8459 }
8460
8461 MIB.setMemRefs(MMOBegin, MMOEnd);
8462
8463 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
8464 mainMBB->addSuccessor(sinkMBB);
8465
8466 // sinkMBB:
8467 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
8468 TII->get(PPC::PHI), DstReg)
8469 .addReg(mainDstReg).addMBB(mainMBB)
8470 .addReg(restoreDstReg).addMBB(thisMBB);
8471
8472 MI->eraseFromParent();
8473 return sinkMBB;
8474}
8475
8476MachineBasicBlock *
8477PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
8478 MachineBasicBlock *MBB) const {
8479 DebugLoc DL = MI->getDebugLoc();
Eric Christophercccae792015-01-30 22:02:31 +00008480 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00008481
8482 MachineFunction *MF = MBB->getParent();
8483 MachineRegisterInfo &MRI = MF->getRegInfo();
8484
8485 // Memory Reference
8486 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
8487 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
8488
Mehdi Amini44ede332015-07-09 02:09:04 +00008489 MVT PVT = getPointerTy(MF->getDataLayout());
Hal Finkel756810f2013-03-21 21:37:52 +00008490 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
8491 "Invalid Pointer Size!");
8492
8493 const TargetRegisterClass *RC =
8494 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
8495 unsigned Tmp = MRI.createVirtualRegister(RC);
8496 // Since FP is only updated here but NOT referenced, it's treated as GPR.
8497 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
8498 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Eric Christophercccae792015-01-30 22:02:31 +00008499 unsigned BP =
8500 (PVT == MVT::i64)
8501 ? PPC::X30
8502 : (Subtarget.isSVR4ABI() &&
8503 MF->getTarget().getRelocationModel() == Reloc::PIC_
8504 ? PPC::R29
8505 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00008506
8507 MachineInstrBuilder MIB;
8508
8509 const int64_t LabelOffset = 1 * PVT.getStoreSize();
8510 const int64_t SPOffset = 2 * PVT.getStoreSize();
8511 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00008512 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00008513
8514 unsigned BufReg = MI->getOperand(0).getReg();
8515
8516 // Reload FP (the jumped-to function may not have had a
8517 // frame pointer, and if so, then its r31 will be restored
8518 // as necessary).
8519 if (PVT == MVT::i64) {
8520 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
8521 .addImm(0)
8522 .addReg(BufReg);
8523 } else {
8524 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
8525 .addImm(0)
8526 .addReg(BufReg);
8527 }
8528 MIB.setMemRefs(MMOBegin, MMOEnd);
8529
8530 // Reload IP
8531 if (PVT == MVT::i64) {
8532 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008533 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008534 .addReg(BufReg);
8535 } else {
8536 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
8537 .addImm(LabelOffset)
8538 .addReg(BufReg);
8539 }
8540 MIB.setMemRefs(MMOBegin, MMOEnd);
8541
8542 // Reload SP
8543 if (PVT == MVT::i64) {
8544 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008545 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008546 .addReg(BufReg);
8547 } else {
8548 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
8549 .addImm(SPOffset)
8550 .addReg(BufReg);
8551 }
8552 MIB.setMemRefs(MMOBegin, MMOEnd);
8553
Hal Finkelf05d6c72013-07-17 23:50:51 +00008554 // Reload BP
8555 if (PVT == MVT::i64) {
8556 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
8557 .addImm(BPOffset)
8558 .addReg(BufReg);
8559 } else {
8560 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
8561 .addImm(BPOffset)
8562 .addReg(BufReg);
8563 }
8564 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00008565
8566 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008567 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkele6698d52015-02-01 15:03:28 +00008568 setUsesTOCBasePtr(*MBB->getParent());
Hal Finkel756810f2013-03-21 21:37:52 +00008569 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00008570 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00008571 .addReg(BufReg);
8572
8573 MIB.setMemRefs(MMOBegin, MMOEnd);
8574 }
8575
8576 // Jump
8577 BuildMI(*MBB, MI, DL,
8578 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
8579 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
8580
8581 MI->eraseFromParent();
8582 return MBB;
8583}
8584
Dale Johannesena32affb2008-08-28 17:53:09 +00008585MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00008586PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00008587 MachineBasicBlock *BB) const {
Hal Finkel934361a2015-01-14 01:07:51 +00008588 if (MI->getOpcode() == TargetOpcode::STACKMAP ||
Hal Finkelaf519932015-01-19 07:20:27 +00008589 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
8590 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI() &&
8591 MI->getOpcode() == TargetOpcode::PATCHPOINT) {
8592 // Call lowering should have added an r2 operand to indicate a dependence
8593 // on the TOC base pointer value. It can't however, because there is no
8594 // way to mark the dependence as implicit there, and so the stackmap code
8595 // will confuse it with a regular operand. Instead, add the dependence
8596 // here.
Hal Finkele6698d52015-02-01 15:03:28 +00008597 setUsesTOCBasePtr(*BB->getParent());
Hal Finkelaf519932015-01-19 07:20:27 +00008598 MI->addOperand(MachineOperand::CreateReg(PPC::X2, false, true));
8599 }
8600
Hal Finkel934361a2015-01-14 01:07:51 +00008601 return emitPatchPoint(MI, BB);
Hal Finkelaf519932015-01-19 07:20:27 +00008602 }
Hal Finkel934361a2015-01-14 01:07:51 +00008603
Hal Finkel756810f2013-03-21 21:37:52 +00008604 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
8605 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
8606 return emitEHSjLjSetJmp(MI, BB);
8607 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
8608 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
8609 return emitEHSjLjLongJmp(MI, BB);
8610 }
8611
Eric Christophercccae792015-01-30 22:02:31 +00008612 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00008613
8614 // To "insert" these instructions we actually have to insert their
8615 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00008616 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smithac65b4c2015-10-20 01:07:37 +00008617 MachineFunction::iterator It = ++BB->getIterator();
Evan Cheng32e376f2008-07-12 02:23:19 +00008618
Dan Gohman3b460302008-07-07 23:14:23 +00008619 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00008620
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008621 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Eric Christophercccae792015-01-30 22:02:31 +00008622 MI->getOpcode() == PPC::SELECT_CC_I8 ||
8623 MI->getOpcode() == PPC::SELECT_I4 ||
8624 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00008625 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00008626 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
8627 MI->getOpcode() == PPC::SELECT_CC_I8)
8628 Cond.push_back(MI->getOperand(4));
8629 else
8630 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00008631 Cond.push_back(MI->getOperand(1));
8632
Hal Finkel460e94d2012-06-22 23:10:08 +00008633 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00008634 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
8635 Cond, MI->getOperand(2).getReg(),
8636 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00008637 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
8638 MI->getOpcode() == PPC::SELECT_CC_I8 ||
8639 MI->getOpcode() == PPC::SELECT_CC_F4 ||
8640 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008641 MI->getOpcode() == PPC::SELECT_CC_QFRC ||
8642 MI->getOpcode() == PPC::SELECT_CC_QSRC ||
8643 MI->getOpcode() == PPC::SELECT_CC_QBRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00008644 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008645 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00008646 MI->getOpcode() == PPC::SELECT_CC_VSSRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008647 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00008648 MI->getOpcode() == PPC::SELECT_I4 ||
8649 MI->getOpcode() == PPC::SELECT_I8 ||
8650 MI->getOpcode() == PPC::SELECT_F4 ||
8651 MI->getOpcode() == PPC::SELECT_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008652 MI->getOpcode() == PPC::SELECT_QFRC ||
8653 MI->getOpcode() == PPC::SELECT_QSRC ||
8654 MI->getOpcode() == PPC::SELECT_QBRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008655 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008656 MI->getOpcode() == PPC::SELECT_VSFRC ||
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00008657 MI->getOpcode() == PPC::SELECT_VSSRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008658 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00008659 // The incoming instruction knows the destination vreg to set, the
8660 // condition code register to branch on, the true/false values to
8661 // select between, and a branch opcode to use.
8662
8663 // thisMBB:
8664 // ...
8665 // TrueVal = ...
8666 // cmpTY ccX, r1, r2
8667 // bCC copy1MBB
8668 // fallthrough --> copy0MBB
8669 MachineBasicBlock *thisMBB = BB;
8670 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8671 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008672 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00008673 F->insert(It, copy0MBB);
8674 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008675
8676 // Transfer the remainder of BB and its successor edges to sinkMBB.
8677 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008678 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008679 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8680
Evan Cheng32e376f2008-07-12 02:23:19 +00008681 // Next, add the true and fallthrough blocks as its successors.
8682 BB->addSuccessor(copy0MBB);
8683 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008684
Hal Finkel940ab932014-02-28 00:27:01 +00008685 if (MI->getOpcode() == PPC::SELECT_I4 ||
8686 MI->getOpcode() == PPC::SELECT_I8 ||
8687 MI->getOpcode() == PPC::SELECT_F4 ||
8688 MI->getOpcode() == PPC::SELECT_F8 ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00008689 MI->getOpcode() == PPC::SELECT_QFRC ||
8690 MI->getOpcode() == PPC::SELECT_QSRC ||
8691 MI->getOpcode() == PPC::SELECT_QBRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008692 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00008693 MI->getOpcode() == PPC::SELECT_VSFRC ||
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00008694 MI->getOpcode() == PPC::SELECT_VSSRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00008695 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00008696 BuildMI(BB, dl, TII->get(PPC::BC))
8697 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
8698 } else {
8699 unsigned SelectPred = MI->getOperand(4).getImm();
8700 BuildMI(BB, dl, TII->get(PPC::BCC))
8701 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
8702 }
Dan Gohman34396292010-07-06 20:24:04 +00008703
Evan Cheng32e376f2008-07-12 02:23:19 +00008704 // copy0MBB:
8705 // %FalseValue = ...
8706 // # fallthrough to sinkMBB
8707 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008708
Evan Cheng32e376f2008-07-12 02:23:19 +00008709 // Update machine-CFG edges
8710 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008711
Evan Cheng32e376f2008-07-12 02:23:19 +00008712 // sinkMBB:
8713 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8714 // ...
8715 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00008716 BuildMI(*BB, BB->begin(), dl,
8717 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00008718 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
8719 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00008720 } else if (MI->getOpcode() == PPC::ReadTB) {
8721 // To read the 64-bit time-base register on a 32-bit target, we read the
8722 // two halves. Should the counter have wrapped while it was being read, we
8723 // need to try again.
8724 // ...
8725 // readLoop:
8726 // mfspr Rx,TBU # load from TBU
8727 // mfspr Ry,TB # load from TB
8728 // mfspr Rz,TBU # load from TBU
NAKAMURA Takumibf9cc7f2015-09-22 11:10:08 +00008729 // cmpw crX,Rx,Rz # check if 'old'='new'
Hal Finkelbbdee932014-12-02 22:01:00 +00008730 // bne readLoop # branch if they're not equal
8731 // ...
8732
8733 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
8734 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8735 DebugLoc dl = MI->getDebugLoc();
8736 F->insert(It, readMBB);
8737 F->insert(It, sinkMBB);
8738
8739 // Transfer the remainder of BB and its successor edges to sinkMBB.
8740 sinkMBB->splice(sinkMBB->begin(), BB,
8741 std::next(MachineBasicBlock::iterator(MI)), BB->end());
8742 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
8743
8744 BB->addSuccessor(readMBB);
8745 BB = readMBB;
8746
8747 MachineRegisterInfo &RegInfo = F->getRegInfo();
8748 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
8749 unsigned LoReg = MI->getOperand(0).getReg();
8750 unsigned HiReg = MI->getOperand(1).getReg();
8751
8752 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
8753 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
8754 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
8755
8756 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
8757
8758 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
8759 .addReg(HiReg).addReg(ReadAgainReg);
8760 BuildMI(BB, dl, TII->get(PPC::BCC))
8761 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
8762
8763 BB->addSuccessor(readMBB);
8764 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008765 }
Dale Johannesena32affb2008-08-28 17:53:09 +00008766 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
8767 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
8768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
8769 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008771 BB = EmitAtomicBinary(MI, BB, 4, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008772 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008773 BB = EmitAtomicBinary(MI, BB, 8, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008774
8775 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
8776 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
8777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
8778 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008780 BB = EmitAtomicBinary(MI, BB, 4, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008781 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008782 BB = EmitAtomicBinary(MI, BB, 8, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008783
8784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
8785 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
8786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
8787 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008789 BB = EmitAtomicBinary(MI, BB, 4, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008791 BB = EmitAtomicBinary(MI, BB, 8, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008792
8793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
8794 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
8795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
8796 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008798 BB = EmitAtomicBinary(MI, BB, 4, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008800 BB = EmitAtomicBinary(MI, BB, 8, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008801
8802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008803 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00008804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00008805 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008806 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008807 BB = EmitAtomicBinary(MI, BB, 4, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008808 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008809 BB = EmitAtomicBinary(MI, BB, 8, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008810
8811 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
8812 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
8813 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
8814 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008815 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008816 BB = EmitAtomicBinary(MI, BB, 4, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00008817 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008818 BB = EmitAtomicBinary(MI, BB, 8, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00008819
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008820 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
8821 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
8822 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
8823 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
8824 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008825 BB = EmitAtomicBinary(MI, BB, 4, 0);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008826 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008827 BB = EmitAtomicBinary(MI, BB, 8, 0);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00008828
Evan Cheng32e376f2008-07-12 02:23:19 +00008829 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008830 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64 ||
8831 (Subtarget.hasPartwordAtomics() &&
8832 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8) ||
8833 (Subtarget.hasPartwordAtomics() &&
8834 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16)) {
Evan Cheng32e376f2008-07-12 02:23:19 +00008835 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
8836
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008837 auto LoadMnemonic = PPC::LDARX;
8838 auto StoreMnemonic = PPC::STDCX;
8839 switch(MI->getOpcode()) {
8840 default:
8841 llvm_unreachable("Compare and swap of unknown size");
8842 case PPC::ATOMIC_CMP_SWAP_I8:
8843 LoadMnemonic = PPC::LBARX;
8844 StoreMnemonic = PPC::STBCX;
8845 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics.");
8846 break;
8847 case PPC::ATOMIC_CMP_SWAP_I16:
8848 LoadMnemonic = PPC::LHARX;
8849 StoreMnemonic = PPC::STHCX;
8850 assert(Subtarget.hasPartwordAtomics() && "No support partword atomics.");
8851 break;
8852 case PPC::ATOMIC_CMP_SWAP_I32:
8853 LoadMnemonic = PPC::LWARX;
8854 StoreMnemonic = PPC::STWCX;
8855 break;
8856 case PPC::ATOMIC_CMP_SWAP_I64:
8857 LoadMnemonic = PPC::LDARX;
8858 StoreMnemonic = PPC::STDCX;
8859 break;
8860 }
Evan Cheng32e376f2008-07-12 02:23:19 +00008861 unsigned dest = MI->getOperand(0).getReg();
8862 unsigned ptrA = MI->getOperand(1).getReg();
8863 unsigned ptrB = MI->getOperand(2).getReg();
8864 unsigned oldval = MI->getOperand(3).getReg();
8865 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008866 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00008867
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008868 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
8869 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
8870 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008871 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008872 F->insert(It, loop1MBB);
8873 F->insert(It, loop2MBB);
8874 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008875 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008876 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008877 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008878 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008879
8880 // thisMBB:
8881 // ...
8882 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008883 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008884
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008885 // loop1MBB:
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008886 // l[bhwd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008887 // cmp[wd] dest, oldval
8888 // bne- midMBB
8889 // loop2MBB:
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008890 // st[bhwd]cx. newval, ptr
Evan Cheng32e376f2008-07-12 02:23:19 +00008891 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008892 // b exitBB
8893 // midMBB:
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008894 // st[bhwd]cx. dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008895 // exitBB:
8896 BB = loop1MBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008897 BuildMI(BB, dl, TII->get(LoadMnemonic), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00008898 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008899 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00008900 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008901 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008902 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
8903 BB->addSuccessor(loop2MBB);
8904 BB->addSuccessor(midMBB);
8905
8906 BB = loop2MBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008907 BuildMI(BB, dl, TII->get(StoreMnemonic))
Evan Cheng32e376f2008-07-12 02:23:19 +00008908 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008909 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008910 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00008911 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008912 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00008913 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008914
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008915 BB = midMBB;
Nemanja Ivanovic0adf26b2015-03-10 20:51:07 +00008916 BuildMI(BB, dl, TII->get(StoreMnemonic))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00008917 .addReg(dest).addReg(ptrA).addReg(ptrB);
8918 BB->addSuccessor(exitMBB);
8919
Evan Cheng32e376f2008-07-12 02:23:19 +00008920 // exitMBB:
8921 // ...
8922 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00008923 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
8924 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
8925 // We must use 64-bit registers for addresses when targeting 64-bit,
8926 // since we're actually doing arithmetic on them. Other registers
8927 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008928 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00008929 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
8930
8931 unsigned dest = MI->getOperand(0).getReg();
8932 unsigned ptrA = MI->getOperand(1).getReg();
8933 unsigned ptrB = MI->getOperand(2).getReg();
8934 unsigned oldval = MI->getOperand(3).getReg();
8935 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00008936 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00008937
8938 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
8939 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
8940 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
8941 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
8942 F->insert(It, loop1MBB);
8943 F->insert(It, loop2MBB);
8944 F->insert(It, midMBB);
8945 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00008946 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00008947 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00008948 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00008949
8950 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00008951 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
8952 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00008953 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
8954 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
8955 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
8956 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
8957 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
8958 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
8959 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
8960 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
8961 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
8962 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
8963 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
8964 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
8965 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
8966 unsigned Ptr1Reg;
8967 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00008968 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00008969 // thisMBB:
8970 // ...
8971 // fallthrough --> loopMBB
8972 BB->addSuccessor(loop1MBB);
8973
8974 // The 4-byte load must be aligned, while a char or short may be
8975 // anywhere in the word. Hence all this nasty bookkeeping code.
8976 // add ptr1, ptrA, ptrB [copy if ptrA==0]
8977 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00008978 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00008979 // rlwinm ptr, ptr1, 0, 0, 29
8980 // slw newval2, newval, shift
8981 // slw oldval2, oldval,shift
8982 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
8983 // slw mask, mask2, shift
8984 // and newval3, newval2, mask
8985 // and oldval3, oldval2, mask
8986 // loop1MBB:
8987 // lwarx tmpDest, ptr
8988 // and tmp, tmpDest, mask
8989 // cmpw tmp, oldval3
8990 // bne- midMBB
8991 // loop2MBB:
8992 // andc tmp2, tmpDest, mask
8993 // or tmp4, tmp2, newval3
8994 // stwcx. tmp4, ptr
8995 // bne- loop1MBB
8996 // b exitBB
8997 // midMBB:
8998 // stwcx. tmpDest, ptr
8999 // exitBB:
9000 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00009001 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00009002 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009003 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009004 .addReg(ptrA).addReg(ptrB);
9005 } else {
9006 Ptr1Reg = ptrB;
9007 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00009008 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009009 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009010 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009011 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
9012 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00009013 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009014 .addReg(Ptr1Reg).addImm(0).addImm(61);
9015 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00009016 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009017 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009018 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009019 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009020 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009021 .addReg(oldval).addReg(ShiftReg);
9022 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00009023 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00009024 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00009025 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
9026 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
9027 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00009028 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00009029 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009030 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009031 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009032 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009033 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00009034 .addReg(OldVal2Reg).addReg(MaskReg);
9035
9036 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00009037 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00009038 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009039 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
9040 .addReg(TmpDestReg).addReg(MaskReg);
9041 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00009042 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009043 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00009044 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
9045 BB->addSuccessor(loop2MBB);
9046 BB->addSuccessor(midMBB);
9047
9048 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00009049 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
9050 .addReg(TmpDestReg).addReg(MaskReg);
9051 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
9052 .addReg(Tmp2Reg).addReg(NewVal3Reg);
9053 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00009054 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009055 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00009056 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00009057 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00009058 BB->addSuccessor(loop1MBB);
9059 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00009060
Dale Johannesen340d2642008-08-30 00:08:53 +00009061 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00009062 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00009063 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00009064 BB->addSuccessor(exitMBB);
9065
9066 // exitMBB:
9067 // ...
9068 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00009069 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
9070 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00009071 } else if (MI->getOpcode() == PPC::FADDrtz) {
9072 // This pseudo performs an FADD with rounding mode temporarily forced
9073 // to round-to-zero. We emit this via custom inserter since the FPSCR
9074 // is not modeled at the SelectionDAG level.
9075 unsigned Dest = MI->getOperand(0).getReg();
9076 unsigned Src1 = MI->getOperand(1).getReg();
9077 unsigned Src2 = MI->getOperand(2).getReg();
9078 DebugLoc dl = MI->getDebugLoc();
9079
9080 MachineRegisterInfo &RegInfo = F->getRegInfo();
9081 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
9082
9083 // Save FPSCR value.
9084 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
9085
9086 // Set rounding mode to round-to-zero.
9087 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
9088 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
9089
9090 // Perform addition.
9091 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
9092
9093 // Restore FPSCR value.
Hal Finkel64202162015-01-15 01:00:53 +00009094 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSFb)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00009095 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
9096 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
9097 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
9098 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
9099 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
9100 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
9101 PPC::ANDIo8 : PPC::ANDIo;
9102 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
9103 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
9104
9105 MachineRegisterInfo &RegInfo = F->getRegInfo();
9106 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
9107 &PPC::GPRCRegClass :
9108 &PPC::G8RCRegClass);
9109
9110 DebugLoc dl = MI->getDebugLoc();
9111 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
9112 .addReg(MI->getOperand(1).getReg()).addImm(1);
9113 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
9114 MI->getOperand(0).getReg())
9115 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Kit Barton535e69d2015-03-25 19:36:23 +00009116 } else if (MI->getOpcode() == PPC::TCHECK_RET) {
9117 DebugLoc Dl = MI->getDebugLoc();
9118 MachineRegisterInfo &RegInfo = F->getRegInfo();
9119 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
9120 BuildMI(*BB, MI, Dl, TII->get(PPC::TCHECK), CRReg);
9121 return BB;
Dale Johannesen340d2642008-08-30 00:08:53 +00009122 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009123 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00009124 }
Chris Lattner9b577f12005-08-26 21:23:58 +00009125
Dan Gohman34396292010-07-06 20:24:04 +00009126 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00009127 return BB;
9128}
9129
Chris Lattner4211ca92006-04-14 06:01:58 +00009130//===----------------------------------------------------------------------===//
9131// Target Optimization Hooks
9132//===----------------------------------------------------------------------===//
9133
Hal Finkelcbf08922015-07-12 02:33:57 +00009134static std::string getRecipOp(const char *Base, EVT VT) {
9135 std::string RecipOp(Base);
9136 if (VT.getScalarType() == MVT::f64)
9137 RecipOp += "d";
9138 else
9139 RecipOp += "f";
9140
9141 if (VT.isVector())
9142 RecipOp = "vec-" + RecipOp;
9143
9144 return RecipOp;
9145}
9146
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009147SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
9148 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00009149 unsigned &RefinementSteps,
9150 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00009151 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009152 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00009153 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009154 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00009155 (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
9156 (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
9157 (VT == MVT::v4f64 && Subtarget.hasQPX())) {
Hal Finkelcbf08922015-07-12 02:33:57 +00009158 TargetRecip Recips = DCI.DAG.getTarget().Options.Reciprocals;
9159 std::string RecipOp = getRecipOp("sqrt", VT);
9160 if (!Recips.isEnabled(RecipOp))
9161 return SDValue();
9162
9163 RefinementSteps = Recips.getRefinementSteps(RecipOp);
Sanjay Patel957efc232014-10-24 17:02:16 +00009164 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009165 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00009166 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009167 return SDValue();
9168}
9169
9170SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
9171 DAGCombinerInfo &DCI,
9172 unsigned &RefinementSteps) const {
9173 EVT VT = Operand.getValueType();
9174 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
Eric Christophercccae792015-01-30 22:02:31 +00009175 (VT == MVT::f64 && Subtarget.hasFRE()) ||
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009176 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
Hal Finkelc93a9a22015-02-25 01:06:45 +00009177 (VT == MVT::v2f64 && Subtarget.hasVSX()) ||
9178 (VT == MVT::v4f32 && Subtarget.hasQPX()) ||
9179 (VT == MVT::v4f64 && Subtarget.hasQPX())) {
Hal Finkelcbf08922015-07-12 02:33:57 +00009180 TargetRecip Recips = DCI.DAG.getTarget().Options.Reciprocals;
9181 std::string RecipOp = getRecipOp("div", VT);
9182 if (!Recips.isEnabled(RecipOp))
9183 return SDValue();
9184
9185 RefinementSteps = Recips.getRefinementSteps(RecipOp);
Sanjay Patel8fde95c2014-09-30 20:28:48 +00009186 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
9187 }
9188 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00009189}
9190
Sanjay Patel1dd15592015-07-28 23:05:48 +00009191unsigned PPCTargetLowering::combineRepeatedFPDivisors() const {
Hal Finkel360f2132014-11-24 23:45:21 +00009192 // Note: This functionality is used only when unsafe-fp-math is enabled, and
9193 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
9194 // enabled for division), this functionality is redundant with the default
9195 // combiner logic (once the division -> reciprocal/multiply transformation
9196 // has taken place). As a result, this matters more for older cores than for
9197 // newer ones.
9198
9199 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
9200 // reciprocal if there are two or more FDIVs (for embedded cores with only
9201 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
9202 switch (Subtarget.getDarwinDirective()) {
9203 default:
Sanjay Patel1dd15592015-07-28 23:05:48 +00009204 return 3;
Hal Finkel360f2132014-11-24 23:45:21 +00009205 case PPC::DIR_440:
9206 case PPC::DIR_A2:
9207 case PPC::DIR_E500mc:
9208 case PPC::DIR_E5500:
Sanjay Patel1dd15592015-07-28 23:05:48 +00009209 return 2;
Hal Finkel360f2132014-11-24 23:45:21 +00009210 }
9211}
9212
Hal Finkele6702ca2015-09-03 22:37:44 +00009213// isConsecutiveLSLoc needs to work even if all adds have not yet been
9214// collapsed, and so we need to look through chains of them.
9215static void getBaseWithConstantOffset(SDValue Loc, SDValue &Base,
9216 int64_t& Offset, SelectionDAG &DAG) {
9217 if (DAG.isBaseWithConstantOffset(Loc)) {
9218 Base = Loc.getOperand(0);
9219 Offset += cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue();
9220
9221 // The base might itself be a base plus an offset, and if so, accumulate
9222 // that as well.
9223 getBaseWithConstantOffset(Loc.getOperand(0), Base, Offset, DAG);
9224 }
9225}
9226
Hal Finkel3604bf72014-08-01 01:02:01 +00009227static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009228 unsigned Bytes, int Dist,
9229 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009230 if (VT.getSizeInBits() / 8 != Bytes)
9231 return false;
9232
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009233 SDValue BaseLoc = Base->getBasePtr();
9234 if (Loc.getOpcode() == ISD::FrameIndex) {
9235 if (BaseLoc.getOpcode() != ISD::FrameIndex)
9236 return false;
9237 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9238 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
9239 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
9240 int FS = MFI->getObjectSize(FI);
9241 int BFS = MFI->getObjectSize(BFI);
9242 if (FS != BFS || FS != (int)Bytes) return false;
9243 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
9244 }
9245
Hal Finkele6702ca2015-09-03 22:37:44 +00009246 SDValue Base1 = Loc, Base2 = BaseLoc;
9247 int64_t Offset1 = 0, Offset2 = 0;
9248 getBaseWithConstantOffset(Loc, Base1, Offset1, DAG);
9249 getBaseWithConstantOffset(BaseLoc, Base2, Offset2, DAG);
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00009250 if (Base1 == Base2 && Offset1 == (Offset2 + Dist * Bytes))
9251 return true;
9252
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009253 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00009254 const GlobalValue *GV1 = nullptr;
9255 const GlobalValue *GV2 = nullptr;
Hal Finkele6702ca2015-09-03 22:37:44 +00009256 Offset1 = 0;
9257 Offset2 = 0;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009258 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
9259 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
9260 if (isGA1 && isGA2 && GV1 == GV2)
9261 return Offset1 == (Offset2 + Dist*Bytes);
9262 return false;
9263}
9264
Hal Finkel3604bf72014-08-01 01:02:01 +00009265// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
9266// not enforce equality of the chain operands.
9267static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
9268 unsigned Bytes, int Dist,
9269 SelectionDAG &DAG) {
9270 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
9271 EVT VT = LS->getMemoryVT();
9272 SDValue Loc = LS->getBasePtr();
9273 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
9274 }
9275
9276 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
9277 EVT VT;
9278 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9279 default: return false;
Hal Finkelc93a9a22015-02-25 01:06:45 +00009280 case Intrinsic::ppc_qpx_qvlfd:
9281 case Intrinsic::ppc_qpx_qvlfda:
9282 VT = MVT::v4f64;
9283 break;
9284 case Intrinsic::ppc_qpx_qvlfs:
9285 case Intrinsic::ppc_qpx_qvlfsa:
9286 VT = MVT::v4f32;
9287 break;
9288 case Intrinsic::ppc_qpx_qvlfcd:
9289 case Intrinsic::ppc_qpx_qvlfcda:
9290 VT = MVT::v2f64;
9291 break;
9292 case Intrinsic::ppc_qpx_qvlfcs:
9293 case Intrinsic::ppc_qpx_qvlfcsa:
9294 VT = MVT::v2f32;
9295 break;
9296 case Intrinsic::ppc_qpx_qvlfiwa:
9297 case Intrinsic::ppc_qpx_qvlfiwz:
Hal Finkel3604bf72014-08-01 01:02:01 +00009298 case Intrinsic::ppc_altivec_lvx:
9299 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00009300 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00009301 VT = MVT::v4i32;
9302 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009303 case Intrinsic::ppc_vsx_lxvd2x:
9304 VT = MVT::v2f64;
9305 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00009306 case Intrinsic::ppc_altivec_lvebx:
9307 VT = MVT::i8;
9308 break;
9309 case Intrinsic::ppc_altivec_lvehx:
9310 VT = MVT::i16;
9311 break;
9312 case Intrinsic::ppc_altivec_lvewx:
9313 VT = MVT::i32;
9314 break;
9315 }
9316
9317 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
9318 }
9319
9320 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
9321 EVT VT;
9322 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
9323 default: return false;
Hal Finkelc93a9a22015-02-25 01:06:45 +00009324 case Intrinsic::ppc_qpx_qvstfd:
9325 case Intrinsic::ppc_qpx_qvstfda:
9326 VT = MVT::v4f64;
9327 break;
9328 case Intrinsic::ppc_qpx_qvstfs:
9329 case Intrinsic::ppc_qpx_qvstfsa:
9330 VT = MVT::v4f32;
9331 break;
9332 case Intrinsic::ppc_qpx_qvstfcd:
9333 case Intrinsic::ppc_qpx_qvstfcda:
9334 VT = MVT::v2f64;
9335 break;
9336 case Intrinsic::ppc_qpx_qvstfcs:
9337 case Intrinsic::ppc_qpx_qvstfcsa:
9338 VT = MVT::v2f32;
9339 break;
9340 case Intrinsic::ppc_qpx_qvstfiw:
9341 case Intrinsic::ppc_qpx_qvstfiwa:
Hal Finkel3604bf72014-08-01 01:02:01 +00009342 case Intrinsic::ppc_altivec_stvx:
9343 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00009344 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00009345 VT = MVT::v4i32;
9346 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009347 case Intrinsic::ppc_vsx_stxvd2x:
9348 VT = MVT::v2f64;
9349 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00009350 case Intrinsic::ppc_altivec_stvebx:
9351 VT = MVT::i8;
9352 break;
9353 case Intrinsic::ppc_altivec_stvehx:
9354 VT = MVT::i16;
9355 break;
9356 case Intrinsic::ppc_altivec_stvewx:
9357 VT = MVT::i32;
9358 break;
9359 }
9360
9361 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
9362 }
9363
9364 return false;
9365}
9366
Hal Finkel7d8a6912013-05-26 18:08:30 +00009367// Return true is there is a nearyby consecutive load to the one provided
9368// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00009369// token factors and other loads (but nothing else). As a result, a true result
9370// indicates that it is safe to create a new consecutive load adjacent to the
9371// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00009372static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
9373 SDValue Chain = LD->getChain();
9374 EVT VT = LD->getMemoryVT();
9375
9376 SmallSet<SDNode *, 16> LoadRoots;
9377 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
9378 SmallSet<SDNode *, 16> Visited;
9379
9380 // First, search up the chain, branching to follow all token-factor operands.
9381 // If we find a consecutive load, then we're done, otherwise, record all
9382 // nodes just above the top-level loads and token factors.
9383 while (!Queue.empty()) {
9384 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00009385 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00009386 continue;
9387
Hal Finkel3604bf72014-08-01 01:02:01 +00009388 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009389 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00009390 return true;
9391
9392 if (!Visited.count(ChainLD->getChain().getNode()))
9393 Queue.push_back(ChainLD->getChain().getNode());
9394 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00009395 for (const SDUse &O : ChainNext->ops())
9396 if (!Visited.count(O.getNode()))
9397 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00009398 } else
9399 LoadRoots.insert(ChainNext);
9400 }
9401
9402 // Second, search down the chain, starting from the top-level nodes recorded
9403 // in the first phase. These top-level nodes are the nodes just above all
9404 // loads and token factors. Starting with their uses, recursively look though
9405 // all loads (just the chain uses) and token factors to find a consecutive
9406 // load.
9407 Visited.clear();
9408 Queue.clear();
9409
9410 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
9411 IE = LoadRoots.end(); I != IE; ++I) {
9412 Queue.push_back(*I);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +00009413
Hal Finkel7d8a6912013-05-26 18:08:30 +00009414 while (!Queue.empty()) {
9415 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00009416 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00009417 continue;
9418
Hal Finkel3604bf72014-08-01 01:02:01 +00009419 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00009420 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00009421 return true;
9422
9423 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
9424 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00009425 if (((isa<MemSDNode>(*UI) &&
9426 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00009427 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
9428 Queue.push_back(*UI);
9429 }
9430 }
9431
9432 return false;
9433}
9434
Hal Finkel940ab932014-02-28 00:27:01 +00009435SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
9436 DAGCombinerInfo &DCI) const {
9437 SelectionDAG &DAG = DCI.DAG;
9438 SDLoc dl(N);
9439
Eric Christophercccae792015-01-30 22:02:31 +00009440 assert(Subtarget.useCRBits() && "Expecting to be tracking CR bits");
Hal Finkel940ab932014-02-28 00:27:01 +00009441 // If we're tracking CR bits, we need to be careful that we don't have:
9442 // trunc(binary-ops(zext(x), zext(y)))
9443 // or
9444 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
9445 // such that we're unnecessarily moving things into GPRs when it would be
9446 // better to keep them in CR bits.
9447
9448 // Note that trunc here can be an actual i1 trunc, or can be the effective
9449 // truncation that comes from a setcc or select_cc.
9450 if (N->getOpcode() == ISD::TRUNCATE &&
9451 N->getValueType(0) != MVT::i1)
9452 return SDValue();
9453
9454 if (N->getOperand(0).getValueType() != MVT::i32 &&
9455 N->getOperand(0).getValueType() != MVT::i64)
9456 return SDValue();
9457
9458 if (N->getOpcode() == ISD::SETCC ||
9459 N->getOpcode() == ISD::SELECT_CC) {
9460 // If we're looking at a comparison, then we need to make sure that the
9461 // high bits (all except for the first) don't matter the result.
9462 ISD::CondCode CC =
9463 cast<CondCodeSDNode>(N->getOperand(
9464 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
9465 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
9466
9467 if (ISD::isSignedIntSetCC(CC)) {
9468 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
9469 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
9470 return SDValue();
9471 } else if (ISD::isUnsignedIntSetCC(CC)) {
9472 if (!DAG.MaskedValueIsZero(N->getOperand(0),
9473 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
9474 !DAG.MaskedValueIsZero(N->getOperand(1),
9475 APInt::getHighBitsSet(OpBits, OpBits-1)))
9476 return SDValue();
9477 } else {
9478 // This is neither a signed nor an unsigned comparison, just make sure
9479 // that the high bits are equal.
9480 APInt Op1Zero, Op1One;
9481 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00009482 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
9483 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00009484
9485 // We don't really care about what is known about the first bit (if
9486 // anything), so clear it in all masks prior to comparing them.
9487 Op1Zero.clearBit(0); Op1One.clearBit(0);
9488 Op2Zero.clearBit(0); Op2One.clearBit(0);
9489
9490 if (Op1Zero != Op2Zero || Op1One != Op2One)
9491 return SDValue();
9492 }
9493 }
9494
9495 // We now know that the higher-order bits are irrelevant, we just need to
9496 // make sure that all of the intermediate operations are bit operations, and
9497 // all inputs are extensions.
9498 if (N->getOperand(0).getOpcode() != ISD::AND &&
9499 N->getOperand(0).getOpcode() != ISD::OR &&
9500 N->getOperand(0).getOpcode() != ISD::XOR &&
9501 N->getOperand(0).getOpcode() != ISD::SELECT &&
9502 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
9503 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
9504 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
9505 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
9506 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
9507 return SDValue();
9508
9509 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
9510 N->getOperand(1).getOpcode() != ISD::AND &&
9511 N->getOperand(1).getOpcode() != ISD::OR &&
9512 N->getOperand(1).getOpcode() != ISD::XOR &&
9513 N->getOperand(1).getOpcode() != ISD::SELECT &&
9514 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
9515 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
9516 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
9517 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
9518 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
9519 return SDValue();
9520
9521 SmallVector<SDValue, 4> Inputs;
9522 SmallVector<SDValue, 8> BinOps, PromOps;
9523 SmallPtrSet<SDNode *, 16> Visited;
9524
9525 for (unsigned i = 0; i < 2; ++i) {
9526 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9527 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9528 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
9529 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
9530 isa<ConstantSDNode>(N->getOperand(i)))
9531 Inputs.push_back(N->getOperand(i));
9532 else
9533 BinOps.push_back(N->getOperand(i));
9534
9535 if (N->getOpcode() == ISD::TRUNCATE)
9536 break;
9537 }
9538
9539 // Visit all inputs, collect all binary operations (and, or, xor and
NAKAMURA Takumi84965032015-09-22 11:14:12 +00009540 // select) that are all fed by extensions.
Hal Finkel940ab932014-02-28 00:27:01 +00009541 while (!BinOps.empty()) {
9542 SDValue BinOp = BinOps.back();
9543 BinOps.pop_back();
9544
David Blaikie70573dc2014-11-19 07:49:26 +00009545 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00009546 continue;
9547
9548 PromOps.push_back(BinOp);
9549
9550 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
9551 // The condition of the select is not promoted.
9552 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
9553 continue;
9554 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
9555 continue;
9556
9557 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9558 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9559 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
9560 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
9561 isa<ConstantSDNode>(BinOp.getOperand(i))) {
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00009562 Inputs.push_back(BinOp.getOperand(i));
Hal Finkel940ab932014-02-28 00:27:01 +00009563 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
9564 BinOp.getOperand(i).getOpcode() == ISD::OR ||
9565 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
9566 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
9567 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
9568 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
9569 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
9570 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
9571 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
9572 BinOps.push_back(BinOp.getOperand(i));
9573 } else {
9574 // We have an input that is not an extension or another binary
9575 // operation; we'll abort this transformation.
9576 return SDValue();
9577 }
9578 }
9579 }
9580
9581 // Make sure that this is a self-contained cluster of operations (which
9582 // is not quite the same thing as saying that everything has only one
9583 // use).
9584 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9585 if (isa<ConstantSDNode>(Inputs[i]))
9586 continue;
9587
9588 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
9589 UE = Inputs[i].getNode()->use_end();
9590 UI != UE; ++UI) {
9591 SDNode *User = *UI;
9592 if (User != N && !Visited.count(User))
9593 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009594
9595 // Make sure that we're not going to promote the non-output-value
9596 // operand(s) or SELECT or SELECT_CC.
9597 // FIXME: Although we could sometimes handle this, and it does occur in
9598 // practice that one of the condition inputs to the select is also one of
9599 // the outputs, we currently can't deal with this.
9600 if (User->getOpcode() == ISD::SELECT) {
9601 if (User->getOperand(0) == Inputs[i])
9602 return SDValue();
9603 } else if (User->getOpcode() == ISD::SELECT_CC) {
9604 if (User->getOperand(0) == Inputs[i] ||
9605 User->getOperand(1) == Inputs[i])
9606 return SDValue();
9607 }
Hal Finkel940ab932014-02-28 00:27:01 +00009608 }
9609 }
9610
9611 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
9612 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
9613 UE = PromOps[i].getNode()->use_end();
9614 UI != UE; ++UI) {
9615 SDNode *User = *UI;
9616 if (User != N && !Visited.count(User))
9617 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009618
9619 // Make sure that we're not going to promote the non-output-value
9620 // operand(s) or SELECT or SELECT_CC.
9621 // FIXME: Although we could sometimes handle this, and it does occur in
9622 // practice that one of the condition inputs to the select is also one of
9623 // the outputs, we currently can't deal with this.
9624 if (User->getOpcode() == ISD::SELECT) {
9625 if (User->getOperand(0) == PromOps[i])
9626 return SDValue();
9627 } else if (User->getOpcode() == ISD::SELECT_CC) {
9628 if (User->getOperand(0) == PromOps[i] ||
9629 User->getOperand(1) == PromOps[i])
9630 return SDValue();
9631 }
Hal Finkel940ab932014-02-28 00:27:01 +00009632 }
9633 }
9634
9635 // Replace all inputs with the extension operand.
9636 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9637 // Constants may have users outside the cluster of to-be-promoted nodes,
9638 // and so we need to replace those as we do the promotions.
9639 if (isa<ConstantSDNode>(Inputs[i]))
9640 continue;
9641 else
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00009642 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
Hal Finkel940ab932014-02-28 00:27:01 +00009643 }
9644
9645 // Replace all operations (these are all the same, but have a different
9646 // (i1) return type). DAG.getNode will validate that the types of
9647 // a binary operator match, so go through the list in reverse so that
9648 // we've likely promoted both operands first. Any intermediate truncations or
9649 // extensions disappear.
9650 while (!PromOps.empty()) {
9651 SDValue PromOp = PromOps.back();
9652 PromOps.pop_back();
9653
9654 if (PromOp.getOpcode() == ISD::TRUNCATE ||
9655 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
9656 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
9657 PromOp.getOpcode() == ISD::ANY_EXTEND) {
9658 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
9659 PromOp.getOperand(0).getValueType() != MVT::i1) {
9660 // The operand is not yet ready (see comment below).
9661 PromOps.insert(PromOps.begin(), PromOp);
9662 continue;
9663 }
9664
9665 SDValue RepValue = PromOp.getOperand(0);
9666 if (isa<ConstantSDNode>(RepValue))
9667 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
9668
9669 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
9670 continue;
9671 }
9672
9673 unsigned C;
9674 switch (PromOp.getOpcode()) {
9675 default: C = 0; break;
9676 case ISD::SELECT: C = 1; break;
9677 case ISD::SELECT_CC: C = 2; break;
9678 }
9679
9680 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
9681 PromOp.getOperand(C).getValueType() != MVT::i1) ||
9682 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
9683 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
9684 // The to-be-promoted operands of this node have not yet been
9685 // promoted (this should be rare because we're going through the
9686 // list backward, but if one of the operands has several users in
9687 // this cluster of to-be-promoted nodes, it is possible).
9688 PromOps.insert(PromOps.begin(), PromOp);
9689 continue;
9690 }
9691
9692 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
9693 PromOp.getNode()->op_end());
9694
9695 // If there are any constant inputs, make sure they're replaced now.
9696 for (unsigned i = 0; i < 2; ++i)
9697 if (isa<ConstantSDNode>(Ops[C+i]))
9698 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
9699
9700 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00009701 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00009702 }
9703
9704 // Now we're left with the initial truncation itself.
9705 if (N->getOpcode() == ISD::TRUNCATE)
9706 return N->getOperand(0);
9707
9708 // Otherwise, this is a comparison. The operands to be compared have just
9709 // changed type (to i1), but everything else is the same.
9710 return SDValue(N, 0);
9711}
9712
9713SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
9714 DAGCombinerInfo &DCI) const {
9715 SelectionDAG &DAG = DCI.DAG;
9716 SDLoc dl(N);
9717
Hal Finkel940ab932014-02-28 00:27:01 +00009718 // If we're tracking CR bits, we need to be careful that we don't have:
9719 // zext(binary-ops(trunc(x), trunc(y)))
9720 // or
9721 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
9722 // such that we're unnecessarily moving things into CR bits that can more
9723 // efficiently stay in GPRs. Note that if we're not certain that the high
9724 // bits are set as required by the final extension, we still may need to do
9725 // some masking to get the proper behavior.
9726
Hal Finkel46043ed2014-03-01 21:36:57 +00009727 // This same functionality is important on PPC64 when dealing with
9728 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
9729 // the return values of functions. Because it is so similar, it is handled
9730 // here as well.
9731
Hal Finkel940ab932014-02-28 00:27:01 +00009732 if (N->getValueType(0) != MVT::i32 &&
9733 N->getValueType(0) != MVT::i64)
9734 return SDValue();
9735
Eric Christophercccae792015-01-30 22:02:31 +00009736 if (!((N->getOperand(0).getValueType() == MVT::i1 && Subtarget.useCRBits()) ||
9737 (N->getOperand(0).getValueType() == MVT::i32 && Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00009738 return SDValue();
9739
9740 if (N->getOperand(0).getOpcode() != ISD::AND &&
9741 N->getOperand(0).getOpcode() != ISD::OR &&
9742 N->getOperand(0).getOpcode() != ISD::XOR &&
9743 N->getOperand(0).getOpcode() != ISD::SELECT &&
9744 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
9745 return SDValue();
9746
9747 SmallVector<SDValue, 4> Inputs;
9748 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
9749 SmallPtrSet<SDNode *, 16> Visited;
9750
9751 // Visit all inputs, collect all binary operations (and, or, xor and
NAKAMURA Takumi84965032015-09-22 11:14:12 +00009752 // select) that are all fed by truncations.
Hal Finkel940ab932014-02-28 00:27:01 +00009753 while (!BinOps.empty()) {
9754 SDValue BinOp = BinOps.back();
9755 BinOps.pop_back();
9756
David Blaikie70573dc2014-11-19 07:49:26 +00009757 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00009758 continue;
9759
9760 PromOps.push_back(BinOp);
9761
9762 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
9763 // The condition of the select is not promoted.
9764 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
9765 continue;
9766 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
9767 continue;
9768
9769 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
9770 isa<ConstantSDNode>(BinOp.getOperand(i))) {
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +00009771 Inputs.push_back(BinOp.getOperand(i));
Hal Finkel940ab932014-02-28 00:27:01 +00009772 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
9773 BinOp.getOperand(i).getOpcode() == ISD::OR ||
9774 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
9775 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
9776 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
9777 BinOps.push_back(BinOp.getOperand(i));
9778 } else {
9779 // We have an input that is not a truncation or another binary
9780 // operation; we'll abort this transformation.
9781 return SDValue();
9782 }
9783 }
9784 }
9785
Hal Finkel4104a1a2014-12-14 05:53:19 +00009786 // The operands of a select that must be truncated when the select is
9787 // promoted because the operand is actually part of the to-be-promoted set.
9788 DenseMap<SDNode *, EVT> SelectTruncOp[2];
9789
Hal Finkel940ab932014-02-28 00:27:01 +00009790 // Make sure that this is a self-contained cluster of operations (which
9791 // is not quite the same thing as saying that everything has only one
9792 // use).
9793 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9794 if (isa<ConstantSDNode>(Inputs[i]))
9795 continue;
9796
9797 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
9798 UE = Inputs[i].getNode()->use_end();
9799 UI != UE; ++UI) {
9800 SDNode *User = *UI;
9801 if (User != N && !Visited.count(User))
9802 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009803
Hal Finkel4104a1a2014-12-14 05:53:19 +00009804 // If we're going to promote the non-output-value operand(s) or SELECT or
9805 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00009806 if (User->getOpcode() == ISD::SELECT) {
9807 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00009808 SelectTruncOp[0].insert(std::make_pair(User,
9809 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009810 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00009811 if (User->getOperand(0) == Inputs[i])
9812 SelectTruncOp[0].insert(std::make_pair(User,
9813 User->getOperand(0).getValueType()));
9814 if (User->getOperand(1) == Inputs[i])
9815 SelectTruncOp[1].insert(std::make_pair(User,
9816 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009817 }
Hal Finkel940ab932014-02-28 00:27:01 +00009818 }
9819 }
9820
9821 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
9822 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
9823 UE = PromOps[i].getNode()->use_end();
9824 UI != UE; ++UI) {
9825 SDNode *User = *UI;
9826 if (User != N && !Visited.count(User))
9827 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00009828
Hal Finkel4104a1a2014-12-14 05:53:19 +00009829 // If we're going to promote the non-output-value operand(s) or SELECT or
9830 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00009831 if (User->getOpcode() == ISD::SELECT) {
9832 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00009833 SelectTruncOp[0].insert(std::make_pair(User,
9834 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009835 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00009836 if (User->getOperand(0) == PromOps[i])
9837 SelectTruncOp[0].insert(std::make_pair(User,
9838 User->getOperand(0).getValueType()));
9839 if (User->getOperand(1) == PromOps[i])
9840 SelectTruncOp[1].insert(std::make_pair(User,
9841 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00009842 }
Hal Finkel940ab932014-02-28 00:27:01 +00009843 }
9844 }
9845
Hal Finkel46043ed2014-03-01 21:36:57 +00009846 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00009847 bool ReallyNeedsExt = false;
9848 if (N->getOpcode() != ISD::ANY_EXTEND) {
9849 // If all of the inputs are not already sign/zero extended, then
9850 // we'll still need to do that at the end.
9851 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9852 if (isa<ConstantSDNode>(Inputs[i]))
9853 continue;
9854
9855 unsigned OpBits =
9856 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00009857 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
9858
Hal Finkel940ab932014-02-28 00:27:01 +00009859 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
9860 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00009861 APInt::getHighBitsSet(OpBits,
9862 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00009863 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00009864 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
9865 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00009866 ReallyNeedsExt = true;
9867 break;
9868 }
9869 }
9870 }
9871
9872 // Replace all inputs, either with the truncation operand, or a
9873 // truncation or extension to the final output type.
9874 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
9875 // Constant inputs need to be replaced with the to-be-promoted nodes that
9876 // use them because they might have users outside of the cluster of
9877 // promoted nodes.
9878 if (isa<ConstantSDNode>(Inputs[i]))
9879 continue;
9880
9881 SDValue InSrc = Inputs[i].getOperand(0);
9882 if (Inputs[i].getValueType() == N->getValueType(0))
9883 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
9884 else if (N->getOpcode() == ISD::SIGN_EXTEND)
9885 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9886 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
9887 else if (N->getOpcode() == ISD::ZERO_EXTEND)
9888 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9889 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
9890 else
9891 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
9892 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
9893 }
9894
9895 // Replace all operations (these are all the same, but have a different
9896 // (promoted) return type). DAG.getNode will validate that the types of
9897 // a binary operator match, so go through the list in reverse so that
9898 // we've likely promoted both operands first.
9899 while (!PromOps.empty()) {
9900 SDValue PromOp = PromOps.back();
9901 PromOps.pop_back();
9902
9903 unsigned C;
9904 switch (PromOp.getOpcode()) {
9905 default: C = 0; break;
9906 case ISD::SELECT: C = 1; break;
9907 case ISD::SELECT_CC: C = 2; break;
9908 }
9909
9910 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
9911 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
9912 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
9913 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
9914 // The to-be-promoted operands of this node have not yet been
9915 // promoted (this should be rare because we're going through the
9916 // list backward, but if one of the operands has several users in
9917 // this cluster of to-be-promoted nodes, it is possible).
9918 PromOps.insert(PromOps.begin(), PromOp);
9919 continue;
9920 }
9921
Hal Finkel4104a1a2014-12-14 05:53:19 +00009922 // For SELECT and SELECT_CC nodes, we do a similar check for any
9923 // to-be-promoted comparison inputs.
9924 if (PromOp.getOpcode() == ISD::SELECT ||
9925 PromOp.getOpcode() == ISD::SELECT_CC) {
9926 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
9927 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
9928 (SelectTruncOp[1].count(PromOp.getNode()) &&
9929 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
9930 PromOps.insert(PromOps.begin(), PromOp);
9931 continue;
9932 }
9933 }
9934
Hal Finkel940ab932014-02-28 00:27:01 +00009935 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
9936 PromOp.getNode()->op_end());
9937
9938 // If this node has constant inputs, then they'll need to be promoted here.
9939 for (unsigned i = 0; i < 2; ++i) {
9940 if (!isa<ConstantSDNode>(Ops[C+i]))
9941 continue;
9942 if (Ops[C+i].getValueType() == N->getValueType(0))
9943 continue;
9944
9945 if (N->getOpcode() == ISD::SIGN_EXTEND)
9946 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9947 else if (N->getOpcode() == ISD::ZERO_EXTEND)
9948 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9949 else
9950 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
9951 }
9952
Hal Finkel4104a1a2014-12-14 05:53:19 +00009953 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
9954 // truncate them again to the original value type.
9955 if (PromOp.getOpcode() == ISD::SELECT ||
9956 PromOp.getOpcode() == ISD::SELECT_CC) {
9957 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
9958 if (SI0 != SelectTruncOp[0].end())
9959 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
9960 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
9961 if (SI1 != SelectTruncOp[1].end())
9962 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
9963 }
9964
Hal Finkel940ab932014-02-28 00:27:01 +00009965 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00009966 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00009967 }
9968
9969 // Now we're left with the initial extension itself.
9970 if (!ReallyNeedsExt)
9971 return N->getOperand(0);
9972
Hal Finkel46043ed2014-03-01 21:36:57 +00009973 // To zero extend, just mask off everything except for the first bit (in the
9974 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00009975 if (N->getOpcode() == ISD::ZERO_EXTEND)
9976 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00009977 DAG.getConstant(APInt::getLowBitsSet(
9978 N->getValueSizeInBits(0), PromBits),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00009979 dl, N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00009980
9981 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
9982 "Invalid extension type");
Mehdi Amini9639d652015-07-09 02:09:20 +00009983 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0), DAG.getDataLayout());
Hal Finkel940ab932014-02-28 00:27:01 +00009984 SDValue ShiftCst =
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +00009985 DAG.getConstant(N->getValueSizeInBits(0) - PromBits, dl, ShiftAmountTy);
9986 return DAG.getNode(
9987 ISD::SRA, dl, N->getValueType(0),
9988 DAG.getNode(ISD::SHL, dl, N->getValueType(0), N->getOperand(0), ShiftCst),
9989 ShiftCst);
Hal Finkel940ab932014-02-28 00:27:01 +00009990}
9991
Hal Finkel5efb9182015-01-06 06:01:57 +00009992SDValue PPCTargetLowering::combineFPToIntToFP(SDNode *N,
9993 DAGCombinerInfo &DCI) const {
9994 assert((N->getOpcode() == ISD::SINT_TO_FP ||
9995 N->getOpcode() == ISD::UINT_TO_FP) &&
9996 "Need an int -> FP conversion node here");
9997
9998 if (!Subtarget.has64BitSupport())
9999 return SDValue();
10000
10001 SelectionDAG &DAG = DCI.DAG;
10002 SDLoc dl(N);
10003 SDValue Op(N, 0);
10004
10005 // Don't handle ppc_fp128 here or i1 conversions.
10006 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
10007 return SDValue();
10008 if (Op.getOperand(0).getValueType() == MVT::i1)
10009 return SDValue();
10010
10011 // For i32 intermediate values, unfortunately, the conversion functions
10012 // leave the upper 32 bits of the value are undefined. Within the set of
10013 // scalar instructions, we have no method for zero- or sign-extending the
10014 // value. Thus, we cannot handle i32 intermediate values here.
10015 if (Op.getOperand(0).getValueType() == MVT::i32)
10016 return SDValue();
10017
10018 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
10019 "UINT_TO_FP is supported only with FPCVT");
10020
10021 // If we have FCFIDS, then use it when converting to single-precision.
10022 // Otherwise, convert to double-precision and then round.
Eric Christophercccae792015-01-30 22:02:31 +000010023 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
10024 ? (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDUS
10025 : PPCISD::FCFIDS)
10026 : (Op.getOpcode() == ISD::UINT_TO_FP ? PPCISD::FCFIDU
10027 : PPCISD::FCFID);
10028 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32)
10029 ? MVT::f32
10030 : MVT::f64;
Hal Finkel5efb9182015-01-06 06:01:57 +000010031
10032 // If we're converting from a float, to an int, and back to a float again,
10033 // then we don't need the store/load pair at all.
10034 if ((Op.getOperand(0).getOpcode() == ISD::FP_TO_UINT &&
10035 Subtarget.hasFPCVT()) ||
10036 (Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT)) {
10037 SDValue Src = Op.getOperand(0).getOperand(0);
10038 if (Src.getValueType() == MVT::f32) {
10039 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
10040 DCI.AddToWorklist(Src.getNode());
Hal Finkelbe78c252015-08-20 01:18:20 +000010041 } else if (Src.getValueType() != MVT::f64) {
10042 // Make sure that we don't pick up a ppc_fp128 source value.
10043 return SDValue();
Hal Finkel5efb9182015-01-06 06:01:57 +000010044 }
10045
10046 unsigned FCTOp =
10047 Op.getOperand(0).getOpcode() == ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
10048 PPCISD::FCTIDUZ;
10049
10050 SDValue Tmp = DAG.getNode(FCTOp, dl, MVT::f64, Src);
10051 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Tmp);
10052
10053 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT()) {
10054 FP = DAG.getNode(ISD::FP_ROUND, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010055 MVT::f32, FP, DAG.getIntPtrConstant(0, dl));
Hal Finkel5efb9182015-01-06 06:01:57 +000010056 DCI.AddToWorklist(FP.getNode());
10057 }
10058
10059 return FP;
10060 }
10061
10062 return SDValue();
10063}
10064
Bill Schmidtfae5d712014-12-09 16:35:51 +000010065// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
10066// builtins) into loads with swaps.
10067SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
10068 DAGCombinerInfo &DCI) const {
10069 SelectionDAG &DAG = DCI.DAG;
10070 SDLoc dl(N);
10071 SDValue Chain;
10072 SDValue Base;
10073 MachineMemOperand *MMO;
10074
10075 switch (N->getOpcode()) {
10076 default:
10077 llvm_unreachable("Unexpected opcode for little endian VSX load");
10078 case ISD::LOAD: {
10079 LoadSDNode *LD = cast<LoadSDNode>(N);
10080 Chain = LD->getChain();
10081 Base = LD->getBasePtr();
10082 MMO = LD->getMemOperand();
10083 // If the MMO suggests this isn't a load of a full vector, leave
10084 // things alone. For a built-in, we have to make the change for
10085 // correctness, so if there is a size problem that will be a bug.
10086 if (MMO->getSize() < 16)
10087 return SDValue();
10088 break;
10089 }
10090 case ISD::INTRINSIC_W_CHAIN: {
10091 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
10092 Chain = Intrin->getChain();
Nemanja Ivanovic7df26c92015-06-30 20:01:16 +000010093 // Similarly to the store case below, Intrin->getBasePtr() doesn't get
Nemanja Ivanovic9c8d4cf2015-06-30 19:45:45 +000010094 // us what we want. Get operand 2 instead.
Nemanja Ivanovic9c8d4cf2015-06-30 19:45:45 +000010095 Base = Intrin->getOperand(2);
Bill Schmidtfae5d712014-12-09 16:35:51 +000010096 MMO = Intrin->getMemOperand();
10097 break;
10098 }
10099 }
10100
10101 MVT VecTy = N->getValueType(0).getSimpleVT();
10102 SDValue LoadOps[] = { Chain, Base };
10103 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
10104 DAG.getVTList(VecTy, MVT::Other),
10105 LoadOps, VecTy, MMO);
10106 DCI.AddToWorklist(Load.getNode());
10107 Chain = Load.getValue(1);
10108 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
10109 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
10110 DCI.AddToWorklist(Swap.getNode());
10111 return Swap;
10112}
10113
10114// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
10115// builtins) into stores with swaps.
10116SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
10117 DAGCombinerInfo &DCI) const {
10118 SelectionDAG &DAG = DCI.DAG;
10119 SDLoc dl(N);
10120 SDValue Chain;
10121 SDValue Base;
10122 unsigned SrcOpnd;
10123 MachineMemOperand *MMO;
10124
10125 switch (N->getOpcode()) {
10126 default:
10127 llvm_unreachable("Unexpected opcode for little endian VSX store");
10128 case ISD::STORE: {
10129 StoreSDNode *ST = cast<StoreSDNode>(N);
10130 Chain = ST->getChain();
10131 Base = ST->getBasePtr();
10132 MMO = ST->getMemOperand();
10133 SrcOpnd = 1;
10134 // If the MMO suggests this isn't a store of a full vector, leave
10135 // things alone. For a built-in, we have to make the change for
10136 // correctness, so if there is a size problem that will be a bug.
10137 if (MMO->getSize() < 16)
10138 return SDValue();
10139 break;
10140 }
10141 case ISD::INTRINSIC_VOID: {
10142 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
10143 Chain = Intrin->getChain();
10144 // Intrin->getBasePtr() oddly does not get what we want.
10145 Base = Intrin->getOperand(3);
10146 MMO = Intrin->getMemOperand();
10147 SrcOpnd = 2;
10148 break;
10149 }
10150 }
10151
10152 SDValue Src = N->getOperand(SrcOpnd);
10153 MVT VecTy = Src.getValueType().getSimpleVT();
10154 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
10155 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
10156 DCI.AddToWorklist(Swap.getNode());
10157 Chain = Swap.getValue(1);
10158 SDValue StoreOps[] = { Chain, Swap, Base };
10159 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
10160 DAG.getVTList(MVT::Other),
10161 StoreOps, VecTy, MMO);
10162 DCI.AddToWorklist(Store.getNode());
10163 return Store;
10164}
10165
Duncan Sandsdc2dac12008-11-24 14:53:14 +000010166SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
10167 DAGCombinerInfo &DCI) const {
Chris Lattnerf4184352006-03-01 04:57:39 +000010168 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +000010169 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +000010170 switch (N->getOpcode()) {
10171 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +000010172 case PPCISD::SHL:
Artyom Skrobov314ee042015-11-25 19:41:11 +000010173 if (isNullConstant(N->getOperand(0))) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +000010174 return N->getOperand(0);
Chris Lattner3c48ea52006-09-19 05:22:59 +000010175 break;
10176 case PPCISD::SRL:
Artyom Skrobov314ee042015-11-25 19:41:11 +000010177 if (isNullConstant(N->getOperand(0))) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +000010178 return N->getOperand(0);
Chris Lattner3c48ea52006-09-19 05:22:59 +000010179 break;
10180 case PPCISD::SRA:
10181 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +000010182 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +000010183 C->isAllOnesValue()) // -1 >>s V -> -1.
10184 return N->getOperand(0);
10185 }
10186 break;
Hal Finkel940ab932014-02-28 00:27:01 +000010187 case ISD::SIGN_EXTEND:
10188 case ISD::ZERO_EXTEND:
NAKAMURA Takumi10c80e72015-09-22 11:19:03 +000010189 case ISD::ANY_EXTEND:
Hal Finkel940ab932014-02-28 00:27:01 +000010190 return DAGCombineExtBoolTrunc(N, DCI);
10191 case ISD::TRUNCATE:
10192 case ISD::SETCC:
10193 case ISD::SELECT_CC:
10194 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +000010195 case ISD::SINT_TO_FP:
Hal Finkel5efb9182015-01-06 06:01:57 +000010196 case ISD::UINT_TO_FP:
10197 return combineFPToIntToFP(N, DCI);
Bill Schmidtfae5d712014-12-09 16:35:51 +000010198 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +000010199 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
Eric Christophercccae792015-01-30 22:02:31 +000010200 if (Subtarget.hasSTFIWX() && !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +000010201 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +000010202 N->getOperand(1).getValueType() == MVT::i32 &&
10203 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010204 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +000010205 if (Val.getValueType() == MVT::f32) {
10206 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +000010207 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +000010208 }
Owen Anderson9f944592009-08-11 20:47:22 +000010209 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +000010210 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +000010211
Hal Finkel60c75102013-04-01 15:37:53 +000010212 SDValue Ops[] = {
10213 N->getOperand(0), Val, N->getOperand(2),
10214 DAG.getValueType(N->getOperand(1).getValueType())
10215 };
10216
10217 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +000010218 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +000010219 cast<StoreSDNode>(N)->getMemoryVT(),
10220 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +000010221 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +000010222 return Val;
10223 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010224
Chris Lattnera7976d32006-07-10 20:56:58 +000010225 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +000010226 if (cast<StoreSDNode>(N)->isUnindexed() &&
10227 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +000010228 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +000010229 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +000010230 N->getOperand(1).getValueType() == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +000010231 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010232 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010233 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +000010234 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +000010235 if (BSwapOp.getValueType() == MVT::i16)
10236 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +000010237
Dan Gohman48b185d2009-09-25 20:36:54 +000010238 SDValue Ops[] = {
10239 N->getOperand(0), BSwapOp, N->getOperand(2),
10240 DAG.getValueType(N->getOperand(1).getValueType())
10241 };
10242 return
10243 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +000010244 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +000010245 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +000010246 }
Bill Schmidtfae5d712014-12-09 16:35:51 +000010247
10248 // For little endian, VSX stores require generating xxswapd/lxvd2x.
10249 EVT VT = N->getOperand(1).getValueType();
10250 if (VT.isSimple()) {
10251 MVT StoreVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +000010252 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +000010253 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
10254 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
10255 return expandVSXStoreForLE(N, DCI);
10256 }
Chris Lattnera7976d32006-07-10 20:56:58 +000010257 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +000010258 }
Hal Finkelcf2e9082013-05-24 23:00:14 +000010259 case ISD::LOAD: {
10260 LoadSDNode *LD = cast<LoadSDNode>(N);
10261 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +000010262
10263 // For little endian, VSX loads require generating lxvd2x/xxswapd.
10264 if (VT.isSimple()) {
10265 MVT LoadVT = VT.getSimpleVT();
Eric Christophercccae792015-01-30 22:02:31 +000010266 if (Subtarget.hasVSX() && Subtarget.isLittleEndian() &&
Bill Schmidtfae5d712014-12-09 16:35:51 +000010267 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
10268 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
10269 return expandVSXLoadForLE(N, DCI);
10270 }
10271
Hal Finkelc93a9a22015-02-25 01:06:45 +000010272 EVT MemVT = LD->getMemoryVT();
10273 Type *Ty = MemVT.getTypeForEVT(*DAG.getContext());
Mehdi Aminia749f2a2015-07-09 02:09:52 +000010274 unsigned ABIAlignment = DAG.getDataLayout().getABITypeAlignment(Ty);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010275 Type *STy = MemVT.getScalarType().getTypeForEVT(*DAG.getContext());
Mehdi Aminia749f2a2015-07-09 02:09:52 +000010276 unsigned ScalarABIAlignment = DAG.getDataLayout().getABITypeAlignment(STy);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010277 if (LD->isUnindexed() && VT.isVector() &&
10278 ((Subtarget.hasAltivec() && ISD::isNON_EXTLoad(N) &&
10279 // P8 and later hardware should just use LOAD.
10280 !Subtarget.hasP8Vector() && (VT == MVT::v16i8 || VT == MVT::v8i16 ||
10281 VT == MVT::v4i32 || VT == MVT::v4f32)) ||
10282 (Subtarget.hasQPX() && (VT == MVT::v4f64 || VT == MVT::v4f32) &&
10283 LD->getAlignment() >= ScalarABIAlignment)) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +000010284 LD->getAlignment() < ABIAlignment) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010285 // This is a type-legal unaligned Altivec or QPX load.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010286 SDValue Chain = LD->getChain();
10287 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010288 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +000010289
10290 // This implements the loading of unaligned vectors as described in
10291 // the venerable Apple Velocity Engine overview. Specifically:
10292 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
10293 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
10294 //
10295 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010296 // loads into an alignment-based permutation-control instruction (lvsl
10297 // or lvsr), a series of regular vector loads (which always truncate
10298 // their input address to an aligned address), and a series of
10299 // permutations. The results of these permutations are the requested
10300 // loaded values. The trick is that the last "extra" load is not taken
10301 // from the address you might suspect (sizeof(vector) bytes after the
10302 // last requested load), but rather sizeof(vector) - 1 bytes after the
10303 // last requested vector. The point of this is to avoid a page fault if
10304 // the base address happened to be aligned. This works because if the
10305 // base address is aligned, then adding less than a full vector length
10306 // will cause the last vector in the sequence to be (re)loaded.
10307 // Otherwise, the next vector will be fetched as you might suspect was
10308 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010309
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010310 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +000010311 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010312 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
10313 // optimization later.
Hal Finkelc93a9a22015-02-25 01:06:45 +000010314 Intrinsic::ID Intr, IntrLD, IntrPerm;
10315 MVT PermCntlTy, PermTy, LDTy;
10316 if (Subtarget.hasAltivec()) {
10317 Intr = isLittleEndian ? Intrinsic::ppc_altivec_lvsr :
10318 Intrinsic::ppc_altivec_lvsl;
10319 IntrLD = Intrinsic::ppc_altivec_lvx;
10320 IntrPerm = Intrinsic::ppc_altivec_vperm;
10321 PermCntlTy = MVT::v16i8;
10322 PermTy = MVT::v4i32;
10323 LDTy = MVT::v4i32;
10324 } else {
10325 Intr = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlpcld :
10326 Intrinsic::ppc_qpx_qvlpcls;
10327 IntrLD = MemVT == MVT::v4f64 ? Intrinsic::ppc_qpx_qvlfd :
10328 Intrinsic::ppc_qpx_qvlfs;
10329 IntrPerm = Intrinsic::ppc_qpx_qvfperm;
10330 PermCntlTy = MVT::v4f64;
10331 PermTy = MVT::v4f64;
10332 LDTy = MemVT.getSimpleVT();
10333 }
10334
10335 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, PermCntlTy);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010336
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010337 // Create the new MMO for the new base load. It is like the original MMO,
10338 // but represents an area in memory almost twice the vector size centered
10339 // on the original address. If the address is unaligned, we might start
10340 // reading up to (sizeof(vector)-1) bytes below the address of the
10341 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010342 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010343 MachineMemOperand *BaseMMO =
Hal Finkel99d95322015-09-03 21:12:15 +000010344 MF.getMachineMemOperand(LD->getMemOperand(),
10345 -(long)MemVT.getStoreSize()+1,
Hal Finkelc93a9a22015-02-25 01:06:45 +000010346 2*MemVT.getStoreSize()-1);
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010347
10348 // Create the new base load.
Mehdi Amini44ede332015-07-09 02:09:04 +000010349 SDValue LDXIntID =
10350 DAG.getTargetConstant(IntrLD, dl, getPointerTy(MF.getDataLayout()));
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010351 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
10352 SDValue BaseLoad =
10353 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
Hal Finkelc93a9a22015-02-25 01:06:45 +000010354 DAG.getVTList(PermTy, MVT::Other),
10355 BaseLoadOps, LDTy, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010356
10357 // Note that the value of IncOffset (which is provided to the next
10358 // load's pointer info offset value, and thus used to calculate the
10359 // alignment), and the value of IncValue (which is actually used to
10360 // increment the pointer value) are different! This is because we
10361 // require the next load to appear to be aligned, even though it
10362 // is actually offset from the base pointer by a lesser amount.
10363 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +000010364 int IncValue = IncOffset;
10365
10366 // Walk (both up and down) the chain looking for another load at the real
10367 // (aligned) offset (the alignment of the other load does not matter in
10368 // this case). If found, then do not use the offset reduction trick, as
10369 // that will prevent the loads from being later combined (as they would
10370 // otherwise be duplicates).
10371 if (!findConsecutiveLoad(LD, DAG))
10372 --IncValue;
10373
Mehdi Amini44ede332015-07-09 02:09:04 +000010374 SDValue Increment =
10375 DAG.getConstant(IncValue, dl, getPointerTy(MF.getDataLayout()));
Hal Finkelcf2e9082013-05-24 23:00:14 +000010376 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
10377
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010378 MachineMemOperand *ExtraMMO =
10379 MF.getMachineMemOperand(LD->getMemOperand(),
Hal Finkelc93a9a22015-02-25 01:06:45 +000010380 1, 2*MemVT.getStoreSize()-1);
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010381 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +000010382 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010383 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
Hal Finkelc93a9a22015-02-25 01:06:45 +000010384 DAG.getVTList(PermTy, MVT::Other),
10385 ExtraLoadOps, LDTy, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010386
10387 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
10388 BaseLoad.getValue(1), ExtraLoad.getValue(1));
10389
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010390 // Because vperm has a big-endian bias, we must reverse the order
10391 // of the input vectors and complement the permute control vector
10392 // when generating little endian code. We have already handled the
10393 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
10394 // and ExtraLoad here.
10395 SDValue Perm;
10396 if (isLittleEndian)
Hal Finkelc93a9a22015-02-25 01:06:45 +000010397 Perm = BuildIntrinsicOp(IntrPerm,
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010398 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
10399 else
Hal Finkelc93a9a22015-02-25 01:06:45 +000010400 Perm = BuildIntrinsicOp(IntrPerm,
Bill Schmidt6b5a7df2014-06-09 22:00:52 +000010401 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010402
Hal Finkelc93a9a22015-02-25 01:06:45 +000010403 if (VT != PermTy)
10404 Perm = Subtarget.hasAltivec() ?
10405 DAG.getNode(ISD::BITCAST, dl, VT, Perm) :
10406 DAG.getNode(ISD::FP_ROUND, dl, VT, Perm, // QPX
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010407 DAG.getTargetConstant(1, dl, MVT::i64));
Hal Finkelc93a9a22015-02-25 01:06:45 +000010408 // second argument is 1 because this rounding
10409 // is always exact.
Hal Finkelcf2e9082013-05-24 23:00:14 +000010410
Hal Finkelb6d0d6b2014-08-01 05:20:41 +000010411 // The output of the permutation is our loaded result, the TokenFactor is
10412 // our new chain.
10413 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +000010414 return SDValue(N, 0);
10415 }
10416 }
10417 break;
Eric Christophercccae792015-01-30 22:02:31 +000010418 case ISD::INTRINSIC_WO_CHAIN: {
10419 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelc93a9a22015-02-25 01:06:45 +000010420 unsigned IID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christophercccae792015-01-30 22:02:31 +000010421 Intrinsic::ID Intr = (isLittleEndian ? Intrinsic::ppc_altivec_lvsr
10422 : Intrinsic::ppc_altivec_lvsl);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010423 if ((IID == Intr ||
10424 IID == Intrinsic::ppc_qpx_qvlpcld ||
10425 IID == Intrinsic::ppc_qpx_qvlpcls) &&
10426 N->getOperand(1)->getOpcode() == ISD::ADD) {
Eric Christophercccae792015-01-30 22:02:31 +000010427 SDValue Add = N->getOperand(1);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010428
Hal Finkelc93a9a22015-02-25 01:06:45 +000010429 int Bits = IID == Intrinsic::ppc_qpx_qvlpcld ?
10430 5 /* 32 byte alignment */ : 4 /* 16 byte alignment */;
10431
Eric Christophercccae792015-01-30 22:02:31 +000010432 if (DAG.MaskedValueIsZero(
10433 Add->getOperand(1),
Hal Finkelc93a9a22015-02-25 01:06:45 +000010434 APInt::getAllOnesValue(Bits /* alignment */)
Eric Christophercccae792015-01-30 22:02:31 +000010435 .zext(
10436 Add.getValueType().getScalarType().getSizeInBits()))) {
10437 SDNode *BasePtr = Add->getOperand(0).getNode();
10438 for (SDNode::use_iterator UI = BasePtr->use_begin(),
10439 UE = BasePtr->use_end();
10440 UI != UE; ++UI) {
10441 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
Hal Finkelc93a9a22015-02-25 01:06:45 +000010442 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() == IID) {
Eric Christophercccae792015-01-30 22:02:31 +000010443 // We've found another LVSL/LVSR, and this address is an aligned
10444 // multiple of that one. The results will be the same, so use the
10445 // one we've just found instead.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010446
Eric Christophercccae792015-01-30 22:02:31 +000010447 return SDValue(*UI, 0);
10448 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010449 }
10450 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000010451
10452 if (isa<ConstantSDNode>(Add->getOperand(1))) {
10453 SDNode *BasePtr = Add->getOperand(0).getNode();
10454 for (SDNode::use_iterator UI = BasePtr->use_begin(),
10455 UE = BasePtr->use_end(); UI != UE; ++UI) {
10456 if (UI->getOpcode() == ISD::ADD &&
10457 isa<ConstantSDNode>(UI->getOperand(1)) &&
10458 (cast<ConstantSDNode>(Add->getOperand(1))->getZExtValue() -
10459 cast<ConstantSDNode>(UI->getOperand(1))->getZExtValue()) %
Aaron Ballman5561ed42015-02-25 13:05:24 +000010460 (1ULL << Bits) == 0) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000010461 SDNode *OtherAdd = *UI;
10462 for (SDNode::use_iterator VI = OtherAdd->use_begin(),
10463 VE = OtherAdd->use_end(); VI != VE; ++VI) {
10464 if (VI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
10465 cast<ConstantSDNode>(VI->getOperand(0))->getZExtValue() == IID) {
10466 return SDValue(*VI, 0);
10467 }
10468 }
10469 }
10470 }
10471 }
Hal Finkelbc2ee4c2013-05-25 04:05:05 +000010472 }
10473 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +000010474
10475 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +000010476 case ISD::INTRINSIC_W_CHAIN: {
10477 // For little endian, VSX loads require generating lxvd2x/xxswapd.
Eric Christophercccae792015-01-30 22:02:31 +000010478 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +000010479 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10480 default:
10481 break;
10482 case Intrinsic::ppc_vsx_lxvw4x:
10483 case Intrinsic::ppc_vsx_lxvd2x:
10484 return expandVSXLoadForLE(N, DCI);
10485 }
10486 }
10487 break;
10488 }
10489 case ISD::INTRINSIC_VOID: {
10490 // For little endian, VSX stores require generating xxswapd/stxvd2x.
Eric Christophercccae792015-01-30 22:02:31 +000010491 if (Subtarget.hasVSX() && Subtarget.isLittleEndian()) {
Bill Schmidtfae5d712014-12-09 16:35:51 +000010492 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
10493 default:
10494 break;
10495 case Intrinsic::ppc_vsx_stxvw4x:
10496 case Intrinsic::ppc_vsx_stxvd2x:
10497 return expandVSXStoreForLE(N, DCI);
10498 }
10499 }
10500 break;
10501 }
Chris Lattnera7976d32006-07-10 20:56:58 +000010502 case ISD::BSWAP:
10503 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +000010504 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +000010505 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010506 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
Eric Christophercccae792015-01-30 22:02:31 +000010507 (Subtarget.hasLDBRX() && Subtarget.isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +000010508 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010509 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +000010510 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +000010511 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010512 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +000010513 LD->getChain(), // Chain
10514 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010515 DAG.getValueType(N->getValueType(0)) // VT
10516 };
Dan Gohman48b185d2009-09-25 20:36:54 +000010517 SDValue BSLoad =
10518 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +000010519 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
10520 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +000010521 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +000010522
Scott Michelcf0da6c2009-02-17 22:15:04 +000010523 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010524 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +000010525 if (N->getValueType(0) == MVT::i16)
10526 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010527
Chris Lattnera7976d32006-07-10 20:56:58 +000010528 // First, combine the bswap away. This makes the value produced by the
10529 // load dead.
10530 DCI.CombineTo(N, ResVal);
10531
10532 // Next, combine the load away, we give it a bogus result value but a real
10533 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +000010534 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +000010535
Chris Lattnera7976d32006-07-10 20:56:58 +000010536 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010537 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +000010538 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010539
Chris Lattner27f53452006-03-01 05:50:56 +000010540 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +000010541 case PPCISD::VCMP: {
10542 // If a VCMPo node already exists with exactly the same operands as this
10543 // node, use its result instead of this node (VCMPo computes both a CR6 and
10544 // a normal output).
10545 //
10546 if (!N->getOperand(0).hasOneUse() &&
10547 !N->getOperand(1).hasOneUse() &&
10548 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +000010549
Chris Lattnerd4058a52006-03-31 06:02:07 +000010550 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +000010551 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010552
Gabor Greiff304a7a2008-08-28 21:40:38 +000010553 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +000010554 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
10555 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +000010556 if (UI->getOpcode() == PPCISD::VCMPo &&
10557 UI->getOperand(1) == N->getOperand(1) &&
10558 UI->getOperand(2) == N->getOperand(2) &&
10559 UI->getOperand(0) == N->getOperand(0)) {
10560 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +000010561 break;
10562 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010563
Chris Lattner518834c2006-04-18 18:28:22 +000010564 // If there is no VCMPo node, or if the flag value has a single use, don't
10565 // transform this.
10566 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
10567 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010568
10569 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +000010570 // chain, this transformation is more complex. Note that multiple things
10571 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +000010572 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010573 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +000010574 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +000010575 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +000010576 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +000010577 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010578 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +000010579 FlagUser = User;
10580 break;
10581 }
10582 }
10583 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010584
Ulrich Weigandd5ebc622013-07-03 17:05:42 +000010585 // If the user is a MFOCRF instruction, we know this is safe.
10586 // Otherwise we give up for right now.
10587 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010588 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +000010589 }
10590 break;
10591 }
Hal Finkel940ab932014-02-28 00:27:01 +000010592 case ISD::BRCOND: {
10593 SDValue Cond = N->getOperand(1);
10594 SDValue Target = N->getOperand(2);
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000010595
Hal Finkel940ab932014-02-28 00:27:01 +000010596 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10597 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
10598 Intrinsic::ppc_is_decremented_ctr_nonzero) {
10599
10600 // We now need to make the intrinsic dead (it cannot be instruction
10601 // selected).
10602 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
10603 assert(Cond.getNode()->hasOneUse() &&
10604 "Counter decrement has more than one use");
10605
10606 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
10607 N->getOperand(0), Target);
10608 }
10609 }
10610 break;
Chris Lattner9754d142006-04-18 17:59:36 +000010611 case ISD::BR_CC: {
10612 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +000010613 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +000010614 // lowering is done pre-legalize, because the legalizer lowers the predicate
10615 // compare down to code that is difficult to reassemble.
10616 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010617 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +000010618
10619 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
10620 // value. If so, pass-through the AND to get to the intrinsic.
10621 if (LHS.getOpcode() == ISD::AND &&
10622 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10623 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
10624 Intrinsic::ppc_is_decremented_ctr_nonzero &&
10625 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Artyom Skrobov314ee042015-11-25 19:41:11 +000010626 !isNullConstant(LHS.getOperand(1)))
Hal Finkel25c19922013-05-15 21:37:41 +000010627 LHS = LHS.getOperand(0);
10628
10629 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
10630 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
10631 Intrinsic::ppc_is_decremented_ctr_nonzero &&
10632 isa<ConstantSDNode>(RHS)) {
10633 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
10634 "Counter decrement comparison is not EQ or NE");
10635
10636 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
10637 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
10638 (CC == ISD::SETNE && !Val);
10639
10640 // We now need to make the intrinsic dead (it cannot be instruction
10641 // selected).
10642 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
10643 assert(LHS.getNode()->hasOneUse() &&
10644 "Counter decrement has more than one use");
10645
10646 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
10647 N->getOperand(0), N->getOperand(4));
10648 }
10649
Chris Lattner9754d142006-04-18 17:59:36 +000010650 int CompareOpc;
10651 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010652
Chris Lattner9754d142006-04-18 17:59:36 +000010653 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
10654 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
Nemanja Ivanovic2c84b292015-09-29 17:41:53 +000010655 getVectorCompareInfo(LHS, CompareOpc, isDot, Subtarget)) {
Chris Lattner9754d142006-04-18 17:59:36 +000010656 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +000010657
Chris Lattner9754d142006-04-18 17:59:36 +000010658 // If this is a comparison against something other than 0/1, then we know
10659 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +000010660 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +000010661 if (Val != 0 && Val != 1) {
10662 if (CC == ISD::SETEQ) // Cond never true, remove branch.
10663 return N->getOperand(0);
10664 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +000010665 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +000010666 N->getOperand(0), N->getOperand(4));
10667 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010668
Chris Lattner9754d142006-04-18 17:59:36 +000010669 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010670
Chris Lattner9754d142006-04-18 17:59:36 +000010671 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010672 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010673 LHS.getOperand(2), // LHS of compare
10674 LHS.getOperand(3), // RHS of compare
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010675 DAG.getConstant(CompareOpc, dl, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +000010676 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +000010677 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +000010678 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +000010679
Chris Lattner9754d142006-04-18 17:59:36 +000010680 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010681 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +000010682 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +000010683 default: // Can't happen, don't crash on invalid number though.
10684 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010685 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +000010686 break;
10687 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010688 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +000010689 break;
10690 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010691 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +000010692 break;
10693 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +000010694 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +000010695 break;
10696 }
10697
Owen Anderson9f944592009-08-11 20:47:22 +000010698 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010699 DAG.getConstant(CompOpc, dl, MVT::i32),
Owen Anderson9f944592009-08-11 20:47:22 +000010700 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +000010701 N->getOperand(4), CompNode.getValue(1));
10702 }
10703 break;
10704 }
Chris Lattnerf4184352006-03-01 04:57:39 +000010705 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010706
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010707 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +000010708}
10709
Hal Finkel13d104b2014-12-11 18:37:52 +000010710SDValue
10711PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
10712 SelectionDAG &DAG,
10713 std::vector<SDNode *> *Created) const {
10714 // fold (sdiv X, pow2)
10715 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +000010716 if (VT == MVT::i64 && !Subtarget.isPPC64())
10717 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +000010718 if ((VT != MVT::i32 && VT != MVT::i64) ||
10719 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
10720 return SDValue();
10721
10722 SDLoc DL(N);
10723 SDValue N0 = N->getOperand(0);
10724
10725 bool IsNegPow2 = (-Divisor).isPowerOf2();
10726 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010727 SDValue ShiftAmt = DAG.getConstant(Lg2, DL, VT);
Hal Finkel13d104b2014-12-11 18:37:52 +000010728
10729 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
10730 if (Created)
10731 Created->push_back(Op.getNode());
10732
10733 if (IsNegPow2) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000010734 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT), Op);
Hal Finkel13d104b2014-12-11 18:37:52 +000010735 if (Created)
10736 Created->push_back(Op.getNode());
10737 }
10738
10739 return Op;
10740}
10741
Chris Lattner4211ca92006-04-14 06:01:58 +000010742//===----------------------------------------------------------------------===//
10743// Inline Assembly Support
10744//===----------------------------------------------------------------------===//
10745
Jay Foada0653a32014-05-14 21:14:37 +000010746void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
10747 APInt &KnownZero,
10748 APInt &KnownOne,
10749 const SelectionDAG &DAG,
10750 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +000010751 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +000010752 switch (Op.getOpcode()) {
10753 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +000010754 case PPCISD::LBRX: {
10755 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +000010756 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +000010757 KnownZero = 0xFFFF0000;
10758 break;
10759 }
Chris Lattnerc5287c02006-04-02 06:26:07 +000010760 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +000010761 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +000010762 default: break;
10763 case Intrinsic::ppc_altivec_vcmpbfp_p:
10764 case Intrinsic::ppc_altivec_vcmpeqfp_p:
10765 case Intrinsic::ppc_altivec_vcmpequb_p:
10766 case Intrinsic::ppc_altivec_vcmpequh_p:
10767 case Intrinsic::ppc_altivec_vcmpequw_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +000010768 case Intrinsic::ppc_altivec_vcmpequd_p:
Chris Lattnerc5287c02006-04-02 06:26:07 +000010769 case Intrinsic::ppc_altivec_vcmpgefp_p:
10770 case Intrinsic::ppc_altivec_vcmpgtfp_p:
10771 case Intrinsic::ppc_altivec_vcmpgtsb_p:
10772 case Intrinsic::ppc_altivec_vcmpgtsh_p:
10773 case Intrinsic::ppc_altivec_vcmpgtsw_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +000010774 case Intrinsic::ppc_altivec_vcmpgtsd_p:
Chris Lattnerc5287c02006-04-02 06:26:07 +000010775 case Intrinsic::ppc_altivec_vcmpgtub_p:
10776 case Intrinsic::ppc_altivec_vcmpgtuh_p:
10777 case Intrinsic::ppc_altivec_vcmpgtuw_p:
Kit Barton0cfa7b72015-03-03 19:55:45 +000010778 case Intrinsic::ppc_altivec_vcmpgtud_p:
Chris Lattnerc5287c02006-04-02 06:26:07 +000010779 KnownZero = ~1U; // All bits but the low one are known to be zero.
10780 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010781 }
Chris Lattnerc5287c02006-04-02 06:26:07 +000010782 }
10783 }
10784}
10785
Hal Finkel57725662015-01-03 17:58:24 +000010786unsigned PPCTargetLowering::getPrefLoopAlignment(MachineLoop *ML) const {
10787 switch (Subtarget.getDarwinDirective()) {
10788 default: break;
10789 case PPC::DIR_970:
10790 case PPC::DIR_PWR4:
10791 case PPC::DIR_PWR5:
10792 case PPC::DIR_PWR5X:
10793 case PPC::DIR_PWR6:
10794 case PPC::DIR_PWR6X:
10795 case PPC::DIR_PWR7:
10796 case PPC::DIR_PWR8: {
10797 if (!ML)
10798 break;
10799
Eric Christophercccae792015-01-30 22:02:31 +000010800 const PPCInstrInfo *TII = Subtarget.getInstrInfo();
Hal Finkel57725662015-01-03 17:58:24 +000010801
10802 // For small loops (between 5 and 8 instructions), align to a 32-byte
10803 // boundary so that the entire loop fits in one instruction-cache line.
10804 uint64_t LoopSize = 0;
10805 for (auto I = ML->block_begin(), IE = ML->block_end(); I != IE; ++I)
Chad Rosierbc9d4f92015-12-14 14:44:06 +000010806 for (auto J = (*I)->begin(), JE = (*I)->end(); J != JE; ++J) {
Hal Finkel57725662015-01-03 17:58:24 +000010807 LoopSize += TII->GetInstSizeInBytes(J);
Chad Rosierbc9d4f92015-12-14 14:44:06 +000010808 if (LoopSize > 32)
10809 break;
10810 }
Hal Finkel57725662015-01-03 17:58:24 +000010811
10812 if (LoopSize > 16 && LoopSize <= 32)
10813 return 5;
10814
10815 break;
10816 }
10817 }
10818
10819 return TargetLowering::getPrefLoopAlignment(ML);
10820}
Chris Lattnerc5287c02006-04-02 06:26:07 +000010821
Chris Lattnerd6855142007-03-25 02:14:49 +000010822/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +000010823/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +000010824PPCTargetLowering::ConstraintType
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010825PPCTargetLowering::getConstraintType(StringRef Constraint) const {
Chris Lattnerd6855142007-03-25 02:14:49 +000010826 if (Constraint.size() == 1) {
10827 switch (Constraint[0]) {
10828 default: break;
10829 case 'b':
10830 case 'r':
10831 case 'f':
10832 case 'v':
10833 case 'y':
10834 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +000010835 case 'Z':
10836 // FIXME: While Z does indicate a memory constraint, it specifically
10837 // indicates an r+r address (used in conjunction with the 'y' modifier
10838 // in the replacement string). Currently, we're forcing the base
10839 // register to be r0 in the asm printer (which is interpreted as zero)
10840 // and forming the complete address in the second register. This is
10841 // suboptimal.
10842 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +000010843 }
Hal Finkel6aca2372014-03-02 18:23:39 +000010844 } else if (Constraint == "wc") { // individual CR bits.
10845 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +000010846 } else if (Constraint == "wa" || Constraint == "wd" ||
10847 Constraint == "wf" || Constraint == "ws") {
10848 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +000010849 }
10850 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +000010851}
10852
John Thompsone8360b72010-10-29 17:29:13 +000010853/// Examine constraint type and operand type and determine a weight value.
10854/// This object must already have been set up with the operand type
10855/// and the current alternative constraint selected.
10856TargetLowering::ConstraintWeight
10857PPCTargetLowering::getSingleConstraintMatchWeight(
10858 AsmOperandInfo &info, const char *constraint) const {
10859 ConstraintWeight weight = CW_Invalid;
10860 Value *CallOperandVal = info.CallOperandVal;
10861 // If we don't have a value, we can't do a match,
10862 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +000010863 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +000010864 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +000010865 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +000010866
John Thompsone8360b72010-10-29 17:29:13 +000010867 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +000010868 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
10869 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +000010870 else if ((StringRef(constraint) == "wa" ||
10871 StringRef(constraint) == "wd" ||
10872 StringRef(constraint) == "wf") &&
10873 type->isVectorTy())
10874 return CW_Register;
10875 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
10876 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +000010877
John Thompsone8360b72010-10-29 17:29:13 +000010878 switch (*constraint) {
10879 default:
10880 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
10881 break;
10882 case 'b':
10883 if (type->isIntegerTy())
10884 weight = CW_Register;
10885 break;
10886 case 'f':
10887 if (type->isFloatTy())
10888 weight = CW_Register;
10889 break;
10890 case 'd':
10891 if (type->isDoubleTy())
10892 weight = CW_Register;
10893 break;
10894 case 'v':
10895 if (type->isVectorTy())
10896 weight = CW_Register;
10897 break;
10898 case 'y':
10899 weight = CW_Register;
10900 break;
Hal Finkel4f24c622012-11-05 18:18:42 +000010901 case 'Z':
10902 weight = CW_Memory;
10903 break;
John Thompsone8360b72010-10-29 17:29:13 +000010904 }
10905 return weight;
10906}
10907
Eric Christopher11e4df72015-02-26 22:38:43 +000010908std::pair<unsigned, const TargetRegisterClass *>
10909PPCTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +000010910 StringRef Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +000010911 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +000010912 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +000010913 // GCC RS6000 Constraint Letters
10914 switch (Constraint[0]) {
10915 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010916 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +000010917 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
10918 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010919 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010920 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +000010921 return std::make_pair(0U, &PPC::G8RCRegClass);
10922 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010923 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +000010924 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +000010925 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +000010926 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +000010927 return std::make_pair(0U, &PPC::F8RCRegClass);
Hal Finkelc93a9a22015-02-25 01:06:45 +000010928 if (VT == MVT::v4f64 && Subtarget.hasQPX())
10929 return std::make_pair(0U, &PPC::QFRCRegClass);
10930 if (VT == MVT::v4f32 && Subtarget.hasQPX())
10931 return std::make_pair(0U, &PPC::QSRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010932 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000010933 case 'v':
Hal Finkelc93a9a22015-02-25 01:06:45 +000010934 if (VT == MVT::v4f64 && Subtarget.hasQPX())
10935 return std::make_pair(0U, &PPC::QFRCRegClass);
10936 if (VT == MVT::v4f32 && Subtarget.hasQPX())
10937 return std::make_pair(0U, &PPC::QSRCRegClass);
Hal Finkelbdd292a2015-10-28 23:03:45 +000010938 if (Subtarget.hasAltivec())
10939 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +000010940 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +000010941 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +000010942 }
Hal Finkel34d41492015-10-28 22:25:52 +000010943 } else if (Constraint == "wc" && Subtarget.useCRBits()) {
10944 // An individual CR bit.
Hal Finkel6aca2372014-03-02 18:23:39 +000010945 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkelbdd292a2015-10-28 23:03:45 +000010946 } else if ((Constraint == "wa" || Constraint == "wd" ||
10947 Constraint == "wf") && Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +000010948 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkelbdd292a2015-10-28 23:03:45 +000010949 } else if (Constraint == "ws" && Subtarget.hasVSX()) {
10950 if (VT == MVT::f32 && Subtarget.hasP8Vector())
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +000010951 return std::make_pair(0U, &PPC::VSSRCRegClass);
10952 else
10953 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +000010954 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000010955
Eric Christopher11e4df72015-02-26 22:38:43 +000010956 std::pair<unsigned, const TargetRegisterClass *> R =
10957 TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Hal Finkelb176acb2013-08-03 12:25:10 +000010958
10959 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
10960 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
10961 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
10962 // register.
10963 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
10964 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000010965 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Eric Christopher11e4df72015-02-26 22:38:43 +000010966 PPC::GPRCRegClass.contains(R.first))
Hal Finkelb176acb2013-08-03 12:25:10 +000010967 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +000010968 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +000010969 &PPC::G8RCRegClass);
Hal Finkelb176acb2013-08-03 12:25:10 +000010970
Hal Finkelaa10b3c2014-12-08 22:54:22 +000010971 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
10972 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
10973 R.first = PPC::CR0;
10974 R.second = &PPC::CRRCRegClass;
10975 }
10976
Hal Finkelb176acb2013-08-03 12:25:10 +000010977 return R;
Chris Lattner01513612006-01-31 19:20:21 +000010978}
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010979
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000010980/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +000010981/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +000010982void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +000010983 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000010984 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +000010985 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +000010986 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010987
Eric Christopherde9399b2011-06-02 23:16:42 +000010988 // Only support length 1 constraints.
10989 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +000010990
Eric Christopherde9399b2011-06-02 23:16:42 +000010991 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +000010992 switch (Letter) {
10993 default: break;
10994 case 'I':
10995 case 'J':
10996 case 'K':
10997 case 'L':
10998 case 'M':
10999 case 'N':
11000 case 'O':
11001 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +000011002 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000011003 if (!CST) return; // Must be an immediate to match.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011004 SDLoc dl(Op);
Hal Finkelc91fc112014-12-03 09:37:50 +000011005 int64_t Value = CST->getSExtValue();
11006 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
11007 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011008 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +000011009 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011010 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +000011011 if (isInt<16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011012 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011013 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011014 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +000011015 if (isShiftedUInt<16, 16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011016 Result = DAG.getTargetConstant(Value, dl, TCVT);
Hal Finkelc91fc112014-12-03 09:37:50 +000011017 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011018 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +000011019 if (isShiftedInt<16, 16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011020 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011021 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011022 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +000011023 if (isUInt<16>(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011024 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011025 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011026 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +000011027 if (Value > 31)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011028 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011029 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011030 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +000011031 if (Value > 0 && isPowerOf2_64(Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011032 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011033 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +000011034 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +000011035 if (Value == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011036 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011037 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011038 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +000011039 if (isInt<16>(-Value))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011040 Result = DAG.getTargetConstant(Value, dl, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +000011041 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011042 }
11043 break;
11044 }
11045 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000011046
Gabor Greiff304a7a2008-08-28 21:40:38 +000011047 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +000011048 Ops.push_back(Result);
11049 return;
11050 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000011051
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011052 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +000011053 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +000011054}
Evan Cheng2dd2c652006-03-13 23:20:37 +000011055
Chris Lattner1eb94d92007-03-30 23:15:24 +000011056// isLegalAddressingMode - Return true if the addressing mode represented
11057// by AM is legal for this target, for a load/store of the specified type.
Mehdi Amini0cdec1e2015-07-09 02:09:40 +000011058bool PPCTargetLowering::isLegalAddressingMode(const DataLayout &DL,
11059 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +000011060 unsigned AS) const {
Hal Finkelc93a9a22015-02-25 01:06:45 +000011061 // PPC does not allow r+i addressing modes for vectors!
11062 if (Ty->isVectorTy() && AM.BaseOffs != 0)
11063 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000011064
Chris Lattner1eb94d92007-03-30 23:15:24 +000011065 // PPC allows a sign-extended 16-bit immediate field.
11066 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
11067 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000011068
Chris Lattner1eb94d92007-03-30 23:15:24 +000011069 // No global is ever allowed as a base.
11070 if (AM.BaseGV)
11071 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +000011072
11073 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +000011074 switch (AM.Scale) {
11075 case 0: // "r+i" or just "i", depending on HasBaseReg.
11076 break;
11077 case 1:
11078 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
11079 return false;
11080 // Otherwise we have r+r or r+i.
11081 break;
11082 case 2:
11083 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
11084 return false;
11085 // Allow 2*r as r+r.
11086 break;
Chris Lattner19ccd622007-04-09 22:10:05 +000011087 default:
11088 // No other scales are supported.
11089 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +000011090 }
Scott Michelcf0da6c2009-02-17 22:15:04 +000011091
Chris Lattner1eb94d92007-03-30 23:15:24 +000011092 return true;
11093}
11094
Dan Gohman21cea8a2010-04-17 15:26:15 +000011095SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
11096 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +000011097 MachineFunction &MF = DAG.getMachineFunction();
11098 MachineFrameInfo *MFI = MF.getFrameInfo();
11099 MFI->setReturnAddressIsTaken(true);
11100
Bill Wendling908bf812014-01-06 00:43:20 +000011101 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +000011102 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +000011103
Andrew Trickef9de2a2013-05-25 02:42:55 +000011104 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011105 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +000011106
Dale Johannesen81bfca72010-05-03 22:59:34 +000011107 // Make sure the function does not optimize away the store of the RA to
11108 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +000011109 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +000011110 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011111 bool isPPC64 = Subtarget.isPPC64();
Mehdi Amini44ede332015-07-09 02:09:04 +000011112 auto PtrVT = getPointerTy(MF.getDataLayout());
Dale Johannesen81bfca72010-05-03 22:59:34 +000011113
11114 if (Depth > 0) {
11115 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
11116 SDValue Offset =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +000011117 DAG.getConstant(Subtarget.getFrameLowering()->getReturnSaveOffset(), dl,
Eric Christopherf71609b2015-02-13 00:39:27 +000011118 isPPC64 ? MVT::i64 : MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +000011119 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11120 DAG.getNode(ISD::ADD, dl, PtrVT, FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +000011121 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011122 }
Chris Lattnerf6a81562007-12-08 06:59:59 +000011123
Chris Lattnerf6a81562007-12-08 06:59:59 +000011124 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000011125 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +000011126 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), RetAddrFI,
11127 MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +000011128}
11129
Dan Gohman21cea8a2010-04-17 15:26:15 +000011130SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
11131 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +000011132 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011133 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +000011134
Nicolas Geoffray75ab9792007-03-01 13:11:38 +000011135 MachineFunction &MF = DAG.getMachineFunction();
11136 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +000011137 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +000011138
Mehdi Amini44ede332015-07-09 02:09:04 +000011139 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy(MF.getDataLayout());
11140 bool isPPC64 = PtrVT == MVT::i64;
11141
Hal Finkelaa03c032013-03-21 19:03:19 +000011142 // Naked functions never have a frame pointer, and so we use r1. For all
11143 // other functions, this decision must be delayed until during PEI.
11144 unsigned FrameReg;
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +000011145 if (MF.getFunction()->hasFnAttribute(Attribute::Naked))
Hal Finkelaa03c032013-03-21 19:03:19 +000011146 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
11147 else
11148 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
11149
Dale Johannesen81bfca72010-05-03 22:59:34 +000011150 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
11151 PtrVT);
11152 while (Depth--)
11153 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +000011154 FrameAddr, MachinePointerInfo(), false, false,
11155 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +000011156 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +000011157}
Dan Gohmanc14e5222008-10-21 03:41:46 +000011158
Hal Finkel0d8db462014-05-11 19:29:11 +000011159// FIXME? Maybe this could be a TableGen attribute on some registers and
11160// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +000011161unsigned PPCTargetLowering::getRegisterByName(const char* RegName, EVT VT,
11162 SelectionDAG &DAG) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011163 bool isPPC64 = Subtarget.isPPC64();
11164 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +000011165
11166 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
11167 (!isPPC64 && VT != MVT::i32))
11168 report_fatal_error("Invalid register global variable type");
11169
11170 bool is64Bit = isPPC64 && VT == MVT::i64;
11171 unsigned Reg = StringSwitch<unsigned>(RegName)
11172 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
Hal Finkele6698d52015-02-01 15:03:28 +000011173 .Case("r2", (isDarwinABI || isPPC64) ? 0 : PPC::R2)
Hal Finkel0d8db462014-05-11 19:29:11 +000011174 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
11175 (is64Bit ? PPC::X13 : PPC::R13))
11176 .Default(0);
11177
11178 if (Reg)
11179 return Reg;
11180 report_fatal_error("Invalid register name global variable");
11181}
11182
Dan Gohmanc14e5222008-10-21 03:41:46 +000011183bool
11184PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
11185 // The PowerPC target isn't yet aware of offsets.
11186 return false;
11187}
Tilmann Schellerb93960d2009-07-03 06:45:56 +000011188
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011189bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
11190 const CallInst &I,
11191 unsigned Intrinsic) const {
11192
11193 switch (Intrinsic) {
Hal Finkelc93a9a22015-02-25 01:06:45 +000011194 case Intrinsic::ppc_qpx_qvlfd:
11195 case Intrinsic::ppc_qpx_qvlfs:
11196 case Intrinsic::ppc_qpx_qvlfcd:
11197 case Intrinsic::ppc_qpx_qvlfcs:
11198 case Intrinsic::ppc_qpx_qvlfiwa:
11199 case Intrinsic::ppc_qpx_qvlfiwz:
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011200 case Intrinsic::ppc_altivec_lvx:
11201 case Intrinsic::ppc_altivec_lvxl:
11202 case Intrinsic::ppc_altivec_lvebx:
11203 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +000011204 case Intrinsic::ppc_altivec_lvewx:
11205 case Intrinsic::ppc_vsx_lxvd2x:
11206 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011207 EVT VT;
11208 switch (Intrinsic) {
11209 case Intrinsic::ppc_altivec_lvebx:
11210 VT = MVT::i8;
11211 break;
11212 case Intrinsic::ppc_altivec_lvehx:
11213 VT = MVT::i16;
11214 break;
11215 case Intrinsic::ppc_altivec_lvewx:
11216 VT = MVT::i32;
11217 break;
Bill Schmidt72954782014-11-12 04:19:40 +000011218 case Intrinsic::ppc_vsx_lxvd2x:
11219 VT = MVT::v2f64;
11220 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +000011221 case Intrinsic::ppc_qpx_qvlfd:
11222 VT = MVT::v4f64;
11223 break;
11224 case Intrinsic::ppc_qpx_qvlfs:
11225 VT = MVT::v4f32;
11226 break;
11227 case Intrinsic::ppc_qpx_qvlfcd:
11228 VT = MVT::v2f64;
11229 break;
11230 case Intrinsic::ppc_qpx_qvlfcs:
11231 VT = MVT::v2f32;
11232 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011233 default:
11234 VT = MVT::v4i32;
11235 break;
11236 }
11237
11238 Info.opc = ISD::INTRINSIC_W_CHAIN;
11239 Info.memVT = VT;
11240 Info.ptrVal = I.getArgOperand(0);
11241 Info.offset = -VT.getStoreSize()+1;
11242 Info.size = 2*VT.getStoreSize()-1;
11243 Info.align = 1;
11244 Info.vol = false;
11245 Info.readMem = true;
11246 Info.writeMem = false;
11247 return true;
11248 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000011249 case Intrinsic::ppc_qpx_qvlfda:
11250 case Intrinsic::ppc_qpx_qvlfsa:
11251 case Intrinsic::ppc_qpx_qvlfcda:
11252 case Intrinsic::ppc_qpx_qvlfcsa:
11253 case Intrinsic::ppc_qpx_qvlfiwaa:
11254 case Intrinsic::ppc_qpx_qvlfiwza: {
11255 EVT VT;
11256 switch (Intrinsic) {
11257 case Intrinsic::ppc_qpx_qvlfda:
11258 VT = MVT::v4f64;
11259 break;
11260 case Intrinsic::ppc_qpx_qvlfsa:
11261 VT = MVT::v4f32;
11262 break;
11263 case Intrinsic::ppc_qpx_qvlfcda:
11264 VT = MVT::v2f64;
11265 break;
11266 case Intrinsic::ppc_qpx_qvlfcsa:
11267 VT = MVT::v2f32;
11268 break;
11269 default:
11270 VT = MVT::v4i32;
11271 break;
11272 }
11273
11274 Info.opc = ISD::INTRINSIC_W_CHAIN;
11275 Info.memVT = VT;
11276 Info.ptrVal = I.getArgOperand(0);
11277 Info.offset = 0;
11278 Info.size = VT.getStoreSize();
11279 Info.align = 1;
11280 Info.vol = false;
11281 Info.readMem = true;
11282 Info.writeMem = false;
11283 return true;
11284 }
11285 case Intrinsic::ppc_qpx_qvstfd:
11286 case Intrinsic::ppc_qpx_qvstfs:
11287 case Intrinsic::ppc_qpx_qvstfcd:
11288 case Intrinsic::ppc_qpx_qvstfcs:
11289 case Intrinsic::ppc_qpx_qvstfiw:
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011290 case Intrinsic::ppc_altivec_stvx:
11291 case Intrinsic::ppc_altivec_stvxl:
11292 case Intrinsic::ppc_altivec_stvebx:
11293 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +000011294 case Intrinsic::ppc_altivec_stvewx:
11295 case Intrinsic::ppc_vsx_stxvd2x:
11296 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011297 EVT VT;
11298 switch (Intrinsic) {
11299 case Intrinsic::ppc_altivec_stvebx:
11300 VT = MVT::i8;
11301 break;
11302 case Intrinsic::ppc_altivec_stvehx:
11303 VT = MVT::i16;
11304 break;
11305 case Intrinsic::ppc_altivec_stvewx:
11306 VT = MVT::i32;
11307 break;
Bill Schmidt72954782014-11-12 04:19:40 +000011308 case Intrinsic::ppc_vsx_stxvd2x:
11309 VT = MVT::v2f64;
11310 break;
Hal Finkelc93a9a22015-02-25 01:06:45 +000011311 case Intrinsic::ppc_qpx_qvstfd:
11312 VT = MVT::v4f64;
11313 break;
11314 case Intrinsic::ppc_qpx_qvstfs:
11315 VT = MVT::v4f32;
11316 break;
11317 case Intrinsic::ppc_qpx_qvstfcd:
11318 VT = MVT::v2f64;
11319 break;
11320 case Intrinsic::ppc_qpx_qvstfcs:
11321 VT = MVT::v2f32;
11322 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011323 default:
11324 VT = MVT::v4i32;
11325 break;
11326 }
11327
11328 Info.opc = ISD::INTRINSIC_VOID;
11329 Info.memVT = VT;
11330 Info.ptrVal = I.getArgOperand(1);
11331 Info.offset = -VT.getStoreSize()+1;
11332 Info.size = 2*VT.getStoreSize()-1;
11333 Info.align = 1;
11334 Info.vol = false;
11335 Info.readMem = false;
11336 Info.writeMem = true;
11337 return true;
11338 }
Hal Finkelc93a9a22015-02-25 01:06:45 +000011339 case Intrinsic::ppc_qpx_qvstfda:
11340 case Intrinsic::ppc_qpx_qvstfsa:
11341 case Intrinsic::ppc_qpx_qvstfcda:
11342 case Intrinsic::ppc_qpx_qvstfcsa:
11343 case Intrinsic::ppc_qpx_qvstfiwa: {
11344 EVT VT;
11345 switch (Intrinsic) {
11346 case Intrinsic::ppc_qpx_qvstfda:
11347 VT = MVT::v4f64;
11348 break;
11349 case Intrinsic::ppc_qpx_qvstfsa:
11350 VT = MVT::v4f32;
11351 break;
11352 case Intrinsic::ppc_qpx_qvstfcda:
11353 VT = MVT::v2f64;
11354 break;
11355 case Intrinsic::ppc_qpx_qvstfcsa:
11356 VT = MVT::v2f32;
11357 break;
11358 default:
11359 VT = MVT::v4i32;
11360 break;
11361 }
11362
11363 Info.opc = ISD::INTRINSIC_VOID;
11364 Info.memVT = VT;
11365 Info.ptrVal = I.getArgOperand(1);
11366 Info.offset = 0;
11367 Info.size = VT.getStoreSize();
11368 Info.align = 1;
11369 Info.vol = false;
11370 Info.readMem = false;
11371 Info.writeMem = true;
11372 return true;
11373 }
Hal Finkel46ef7ce2014-08-13 01:15:40 +000011374 default:
11375 break;
11376 }
11377
11378 return false;
11379}
11380
Evan Chengd9929f02010-04-01 20:10:42 +000011381/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +000011382/// and store operations as a result of memset, memcpy, and memmove
11383/// lowering. If DstAlign is zero that means it's safe to destination
11384/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
11385/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +000011386/// probably because the source does not need to be loaded. If 'IsMemset' is
11387/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
11388/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
11389/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +000011390/// It returns EVT::Other if the type should be determined using generic
11391/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +000011392EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
11393 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +000011394 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +000011395 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +000011396 MachineFunction &MF) const {
Hal Finkel52368d42015-03-31 20:56:09 +000011397 if (getTargetMachine().getOptLevel() != CodeGenOpt::None) {
11398 const Function *F = MF.getFunction();
11399 // When expanding a memset, require at least two QPX instructions to cover
11400 // the cost of loading the value to be stored from the constant pool.
11401 if (Subtarget.hasQPX() && Size >= 32 && (!IsMemset || Size >= 64) &&
11402 (!SrcAlign || SrcAlign >= 32) && (!DstAlign || DstAlign >= 32) &&
11403 !F->hasFnAttribute(Attribute::NoImplicitFloat)) {
11404 return MVT::v4f64;
11405 }
Hal Finkel5c3cacf2015-02-27 19:58:28 +000011406
Hal Finkel52368d42015-03-31 20:56:09 +000011407 // We should use Altivec/VSX loads and stores when available. For unaligned
11408 // addresses, unaligned VSX loads are only fast starting with the P8.
11409 if (Subtarget.hasAltivec() && Size >= 16 &&
11410 (((!SrcAlign || SrcAlign >= 16) && (!DstAlign || DstAlign >= 16)) ||
11411 ((IsMemset && Subtarget.hasVSX()) || Subtarget.hasP8Vector())))
11412 return MVT::v4i32;
11413 }
Hal Finkel5c3cacf2015-02-27 19:58:28 +000011414
Eric Christopherd90a8742014-06-12 22:38:20 +000011415 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +000011416 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +000011417 }
Hal Finkel5c3cacf2015-02-27 19:58:28 +000011418
11419 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +000011420}
Hal Finkel88ed4e32012-04-01 19:23:08 +000011421
Hal Finkel34974ed2014-04-12 21:52:38 +000011422/// \brief Returns true if it is beneficial to convert a load of a constant
11423/// to just the constant itself.
11424bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
11425 Type *Ty) const {
11426 assert(Ty->isIntegerTy());
11427
11428 unsigned BitSize = Ty->getPrimitiveSizeInBits();
Alexander Kornienko175a7cb2015-12-28 13:38:42 +000011429 return !(BitSize == 0 || BitSize > 64);
Hal Finkel34974ed2014-04-12 21:52:38 +000011430}
11431
11432bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
11433 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
11434 return false;
11435 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11436 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
11437 return NumBits1 == 64 && NumBits2 == 32;
11438}
11439
11440bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
11441 if (!VT1.isInteger() || !VT2.isInteger())
11442 return false;
11443 unsigned NumBits1 = VT1.getSizeInBits();
11444 unsigned NumBits2 = VT2.getSizeInBits();
11445 return NumBits1 == 64 && NumBits2 == 32;
11446}
11447
Hal Finkel5d5d1532015-01-10 08:21:59 +000011448bool PPCTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
11449 // Generally speaking, zexts are not free, but they are free when they can be
11450 // folded with other operations.
11451 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(Val)) {
11452 EVT MemVT = LD->getMemoryVT();
11453 if ((MemVT == MVT::i1 || MemVT == MVT::i8 || MemVT == MVT::i16 ||
11454 (Subtarget.isPPC64() && MemVT == MVT::i32)) &&
11455 (LD->getExtensionType() == ISD::NON_EXTLOAD ||
11456 LD->getExtensionType() == ISD::ZEXTLOAD))
11457 return true;
11458 }
11459
11460 // FIXME: Add other cases...
11461 // - 32-bit shifts with a zext to i64
11462 // - zext after ctlz, bswap, etc.
11463 // - zext after and by a constant mask
11464
11465 return TargetLowering::isZExtFree(Val, VT2);
11466}
11467
Olivier Sallenave32509692015-01-13 15:06:36 +000011468bool PPCTargetLowering::isFPExtFree(EVT VT) const {
11469 assert(VT.isFloatingPoint());
11470 return true;
11471}
11472
Hal Finkel34974ed2014-04-12 21:52:38 +000011473bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11474 return isInt<16>(Imm) || isUInt<16>(Imm);
11475}
11476
11477bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
11478 return isInt<16>(Imm) || isUInt<16>(Imm);
11479}
11480
Matt Arsenault6f2a5262014-07-27 17:46:40 +000011481bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
11482 unsigned,
11483 unsigned,
11484 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +000011485 if (DisablePPCUnaligned)
11486 return false;
11487
11488 // PowerPC supports unaligned memory access for simple non-vector types.
11489 // Although accessing unaligned addresses is not as efficient as accessing
11490 // aligned addresses, it is generally more efficient than manual expansion,
11491 // and generally only traps for software emulation when crossing page
11492 // boundaries.
11493
11494 if (!VT.isSimple())
11495 return false;
11496
Hal Finkel6e28e6a2014-03-26 19:39:09 +000011497 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011498 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +000011499 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
11500 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +000011501 return false;
11502 } else {
11503 return false;
11504 }
11505 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +000011506
11507 if (VT == MVT::ppcf128)
11508 return false;
11509
11510 if (Fast)
11511 *Fast = true;
11512
11513 return true;
11514}
11515
Stephen Lin73de7bf2013-07-09 18:16:56 +000011516bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
11517 VT = VT.getScalarType();
11518
Hal Finkel0a479ae2012-06-22 00:49:52 +000011519 if (!VT.isSimple())
11520 return false;
11521
11522 switch (VT.getSimpleVT().SimpleTy) {
11523 case MVT::f32:
11524 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +000011525 return true;
11526 default:
11527 break;
11528 }
11529
11530 return false;
11531}
11532
Hal Finkel934361a2015-01-14 01:07:51 +000011533const MCPhysReg *
11534PPCTargetLowering::getScratchRegisters(CallingConv::ID) const {
11535 // LR is a callee-save register, but we must treat it as clobbered by any call
11536 // site. Hence we include LR in the scratch registers, which are in turn added
11537 // as implicit-defs for stackmaps and patchpoints. The same reasoning applies
11538 // to CTR, which is used by any indirect call.
11539 static const MCPhysReg ScratchRegs[] = {
Hal Finkelc19805a2015-01-17 03:57:34 +000011540 PPC::X12, PPC::LR8, PPC::CTR8, 0
Hal Finkel934361a2015-01-14 01:07:51 +000011541 };
11542
11543 return ScratchRegs;
11544}
11545
Joseph Tremouletf748c892015-11-07 01:11:31 +000011546unsigned PPCTargetLowering::getExceptionPointerRegister(
11547 const Constant *PersonalityFn) const {
11548 return Subtarget.isPPC64() ? PPC::X3 : PPC::R3;
11549}
11550
11551unsigned PPCTargetLowering::getExceptionSelectorRegister(
11552 const Constant *PersonalityFn) const {
11553 return Subtarget.isPPC64() ? PPC::X4 : PPC::R4;
11554}
11555
Hal Finkelb4240ca2014-03-31 17:48:16 +000011556bool
11557PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
11558 EVT VT , unsigned DefinedValues) const {
11559 if (VT == MVT::v2i64)
Nemanja Ivanovic1c39ca62015-08-13 17:40:44 +000011560 return Subtarget.hasDirectMove(); // Don't need stack ops with direct moves
Hal Finkelb4240ca2014-03-31 17:48:16 +000011561
Hal Finkelc93a9a22015-02-25 01:06:45 +000011562 if (Subtarget.hasQPX()) {
11563 if (VT == MVT::v4f32 || VT == MVT::v4f64 || VT == MVT::v4i1)
11564 return true;
11565 }
11566
Hal Finkelb4240ca2014-03-31 17:48:16 +000011567 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
11568}
11569
Hal Finkel88ed4e32012-04-01 19:23:08 +000011570Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +000011571 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +000011572 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +000011573
Hal Finkel4e9f1a82012-06-10 19:32:29 +000011574 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +000011575}
11576
Bill Schmidt0cf702f2013-07-30 00:50:39 +000011577// Create a fast isel object.
11578FastISel *
11579PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
11580 const TargetLibraryInfo *LibInfo) const {
11581 return PPC::createFastISel(FuncInfo, LibInfo);
11582}