blob: 3e7261a895f75bcde75e2bc9283d80d12703f0a3 [file] [log] [blame]
Matthias Braun31d19d42016-05-10 03:21:59 +00001//===-- TargetPassConfig.cpp - Target independent code generation passes --===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
16
Chandler Carruth17e0bc32015-08-06 07:33:15 +000017#include "llvm/Analysis/BasicAliasAnalysis.h"
Chandler Carruth8b046a42015-08-14 02:42:20 +000018#include "llvm/Analysis/CFLAliasAnalysis.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000019#include "llvm/Analysis/CallGraphSCCPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000020#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000021#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000022#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000024#include "llvm/CodeGen/RegAllocRegistry.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000025#include "llvm/CodeGen/RegisterUsageInfo.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000026#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000027#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000028#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000029#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000030#include "llvm/Support/CommandLine.h"
31#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000032#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000033#include "llvm/Support/raw_ostream.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000034#include "llvm/Target/TargetMachine.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000035#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000037#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000038
Chris Lattner27dd6422003-12-28 07:59:53 +000039using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000040
Andrew Trickde401d32012-02-04 02:56:48 +000041static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
42 cl::desc("Disable Post Regalloc"));
43static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
44 cl::desc("Disable branch folding"));
45static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
46 cl::desc("Disable tail duplication"));
47static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
48 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000049static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000050 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000051static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
52 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000053static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
54 cl::desc("Disable Stack Slot Coloring"));
55static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
56 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000057static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
58 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000059static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
60 cl::desc("Disable Machine LICM"));
61static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
62 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000063static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
64 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000065 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000066static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
67 cl::Hidden,
68 cl::desc("Disable Machine LICM"));
69static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
70 cl::desc("Disable Machine Sinking"));
71static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
72 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000073static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
74 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000075static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
76 cl::desc("Disable Codegen Prepare"));
77static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000078 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000079static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
80 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000081static cl::opt<bool> EnableImplicitNullChecks(
82 "enable-implicit-null-checks",
83 cl::desc("Fold null checks into faulting memory operations"),
84 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000085static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
86 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
87static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
88 cl::desc("Print LLVM IR input to isel pass"));
89static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
90 cl::desc("Dump garbage collector data"));
91static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
92 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000093 cl::init(false),
94 cl::ZeroOrMore);
95
Bob Wilson33e51882012-05-30 00:17:12 +000096static cl::opt<std::string>
97PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
98 cl::desc("Print machine instrs"),
99 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +0000100
Andrew Trick17080b92013-12-28 21:56:51 +0000101// Temporary option to allow experimenting with MachineScheduler as a post-RA
102// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000103// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
104// Targets can return true in targetSchedulesPostRAScheduling() and
105// insert a PostRA scheduling pass wherever it wants.
106cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000107 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
108
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000109// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000110static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
111 cl::desc("Run live interval analysis earlier in the pipeline"));
112
Hal Finkel445dda52014-09-02 22:12:54 +0000113static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
114 cl::init(false), cl::Hidden,
115 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
116
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000117cl::opt<bool> UseIPRA("enable-ipra", cl::init(false), cl::Hidden,
118 cl::desc("Enable interprocedural register allocation "
119 "to reduce load/store at procedure calls."));
120
Andrew Tricke9a951c2012-02-15 03:21:51 +0000121/// Allow standard passes to be disabled by command line options. This supports
122/// simple binary flags that either suppress the pass or do nothing.
123/// i.e. -disable-mypass=false has no effect.
124/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000125static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
126 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000127 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000128 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000129 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000130}
131
Andrew Tricke9a951c2012-02-15 03:21:51 +0000132/// Allow standard passes to be disabled by the command line, regardless of who
133/// is adding the pass.
134///
135/// StandardID is the pass identified in the standard pass pipeline and provided
136/// to addPass(). It may be a target-specific ID in the case that the target
137/// directly adds its own pass, but in that case we harmlessly fall through.
138///
139/// TargetID is the pass that the target has configured to override StandardID.
140///
141/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
142/// pass to run. This allows multiple options to control a single pass depending
143/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000144static IdentifyingPassPtr overridePass(AnalysisID StandardID,
145 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000146 if (StandardID == &PostRASchedulerID)
147 return applyDisable(TargetID, DisablePostRA);
148
149 if (StandardID == &BranchFolderPassID)
150 return applyDisable(TargetID, DisableBranchFold);
151
152 if (StandardID == &TailDuplicateID)
153 return applyDisable(TargetID, DisableTailDuplicate);
154
155 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
156 return applyDisable(TargetID, DisableEarlyTailDup);
157
158 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000159 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000160
161 if (StandardID == &StackSlotColoringID)
162 return applyDisable(TargetID, DisableSSC);
163
164 if (StandardID == &DeadMachineInstructionElimID)
165 return applyDisable(TargetID, DisableMachineDCE);
166
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000167 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000168 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000169
Andrew Tricke9a951c2012-02-15 03:21:51 +0000170 if (StandardID == &MachineLICMID)
171 return applyDisable(TargetID, DisableMachineLICM);
172
173 if (StandardID == &MachineCSEID)
174 return applyDisable(TargetID, DisableMachineCSE);
175
Andrew Tricke9a951c2012-02-15 03:21:51 +0000176 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
177 return applyDisable(TargetID, DisablePostRAMachineLICM);
178
179 if (StandardID == &MachineSinkingID)
180 return applyDisable(TargetID, DisableMachineSink);
181
182 if (StandardID == &MachineCopyPropagationID)
183 return applyDisable(TargetID, DisableCopyProp);
184
185 return TargetID;
186}
187
Jim Laskey29e635d2006-08-02 12:30:23 +0000188//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000189/// TargetPassConfig
190//===---------------------------------------------------------------------===//
191
192INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
193 "Target Pass Configuration", false, false)
194char TargetPassConfig::ID = 0;
195
Andrew Tricke9a951c2012-02-15 03:21:51 +0000196// Pseudo Pass IDs.
197char TargetPassConfig::EarlyTailDuplicateID = 0;
198char TargetPassConfig::PostRAMachineLICMID = 0;
199
Justin Bogner468c9982015-10-08 00:36:22 +0000200namespace {
201struct InsertedPass {
202 AnalysisID TargetPassID;
203 IdentifyingPassPtr InsertedPassID;
204 bool VerifyAfter;
205 bool PrintAfter;
206
207 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
208 bool VerifyAfter, bool PrintAfter)
209 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
210 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
211
212 Pass *getInsertedPass() const {
213 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
214 if (InsertedPassID.isInstance())
215 return InsertedPassID.getInstance();
216 Pass *NP = Pass::createPass(InsertedPassID.getID());
217 assert(NP && "Pass ID not registered");
218 return NP;
219 }
220};
221}
222
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000223namespace llvm {
224class PassConfigImpl {
225public:
226 // List of passes explicitly substituted by this target. Normally this is
227 // empty, but it is a convenient way to suppress or replace specific passes
228 // that are part of a standard pass pipeline without overridding the entire
229 // pipeline. This mechanism allows target options to inherit a standard pass's
230 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000231 // default by substituting a pass ID of zero, and the user may still enable
232 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000233 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000234
235 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
236 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000237 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000238};
239} // namespace llvm
240
Andrew Trickb7551332012-02-04 02:56:45 +0000241// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000242TargetPassConfig::~TargetPassConfig() {
243 delete Impl;
244}
Andrew Trickb7551332012-02-04 02:56:45 +0000245
Andrew Trick58648e42012-02-08 21:22:48 +0000246// Out of line constructor provides default values for pass options and
247// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000248TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000249 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
250 StopAfter(nullptr), Started(true), Stopped(false),
251 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Junmo Park3347e782016-01-18 06:42:51 +0000252 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000253
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000254 Impl = new PassConfigImpl();
255
Andrew Trickb7551332012-02-04 02:56:45 +0000256 // Register all target independent codegen passes to activate their PassIDs,
257 // including this pass itself.
258 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000259
Chandler Carruth7b560d42015-09-09 17:55:00 +0000260 // Also register alias analysis passes required by codegen passes.
261 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
262 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
263
Andrew Tricke9a951c2012-02-15 03:21:51 +0000264 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000265 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
266 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Matthias Braun0663b612016-05-10 04:51:04 +0000267
268 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
269 TM->Options.PrintMachineCode = true;
Andrew Trickb7551332012-02-04 02:56:45 +0000270}
271
Matthias Braun31d19d42016-05-10 03:21:59 +0000272CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
273 return TM->getOptLevel();
274}
275
Bob Wilson33e51882012-05-30 00:17:12 +0000276/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000277void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000278 IdentifyingPassPtr InsertedPassID,
279 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000280 assert(((!InsertedPassID.isInstance() &&
281 TargetPassID != InsertedPassID.getID()) ||
282 (InsertedPassID.isInstance() &&
283 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000284 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000285 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
286 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000287}
288
Andrew Trickb7551332012-02-04 02:56:45 +0000289/// createPassConfig - Create a pass configuration object to be used by
290/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
291///
292/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000293TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
294 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000295}
296
297TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000298 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000299 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
300}
301
Andrew Trickdd37d522012-02-08 21:22:39 +0000302// Helper to verify the analysis is really immutable.
303void TargetPassConfig::setOpt(bool &Opt, bool Val) {
304 assert(!Initialized && "PassConfig is immutable");
305 Opt = Val;
306}
307
Bob Wilsonb9b69362012-07-02 19:48:37 +0000308void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000309 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000310 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000311}
Andrew Trickee874db2012-02-11 07:11:32 +0000312
Andrew Tricke2203232013-04-10 01:06:56 +0000313IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
314 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000315 I = Impl->TargetPasses.find(ID);
316 if (I == Impl->TargetPasses.end())
317 return ID;
318 return I->second;
319}
320
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000321bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
322 IdentifyingPassPtr TargetID = getPassSubstitution(ID);
323 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
324 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
325 FinalPtr.getID() != ID;
326}
327
Bob Wilsoncac3b902012-07-02 19:48:45 +0000328/// Add a pass to the PassManager if that pass is supposed to be run. If the
329/// Started/Stopped flags indicate either that the compilation should start at
330/// a later pass or that it should stop after an earlier pass, then do not add
331/// the pass. Finally, compare the current pass against the StartAfter
332/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000333void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000334 assert(!Initialized && "PassConfig is immutable");
335
Chandler Carruth34263a02012-07-02 22:56:41 +0000336 // Cache the Pass ID here in case the pass manager finds this pass is
337 // redundant with ones already scheduled / available, and deletes it.
338 // Fundamentally, once we add the pass to the manager, we no longer own it
339 // and shouldn't reference it.
340 AnalysisID PassID = P->getPassID();
341
Alex Lorenze2d75232015-07-06 17:44:26 +0000342 if (StartBefore == PassID)
343 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000344 if (Started && !Stopped) {
345 std::string Banner;
346 // Construct banner message before PM->add() as that may delete the pass.
347 if (AddingMachinePasses && (printAfter || verifyAfter))
348 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000349 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000350 if (AddingMachinePasses) {
351 if (printAfter)
352 addPrintPass(Banner);
353 if (verifyAfter)
354 addVerifyPass(Banner);
355 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000356
357 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000358 for (auto IP : Impl->InsertedPasses) {
359 if (IP.TargetPassID == PassID)
360 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000361 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000362 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000363 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000364 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000365 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000366 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000367 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000368 Started = true;
369 if (Stopped && !Started)
370 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000371}
372
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000373/// Add a CodeGen pass at this point in the pipeline after checking for target
374/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000375///
376/// addPass cannot return a pointer to the pass instance because is internal the
377/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000378AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
379 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000380 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
381 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
382 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000383 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000384
Andrew Tricke2203232013-04-10 01:06:56 +0000385 Pass *P;
386 if (FinalPtr.isInstance())
387 P = FinalPtr.getInstance();
388 else {
389 P = Pass::createPass(FinalPtr.getID());
390 if (!P)
391 llvm_unreachable("Pass ID not registered");
392 }
393 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000394 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000395
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000396 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000397}
Andrew Trickde401d32012-02-04 02:56:48 +0000398
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000399void TargetPassConfig::printAndVerify(const std::string &Banner) {
400 addPrintPass(Banner);
401 addVerifyPass(Banner);
402}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000403
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000404void TargetPassConfig::addPrintPass(const std::string &Banner) {
405 if (TM->shouldPrintMachineCode())
406 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
407}
408
409void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000410 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000411 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000412}
413
Andrew Trickf8ea1082012-02-04 02:56:59 +0000414/// Add common target configurable passes that perform LLVM IR to IR transforms
415/// following machine independent optimization.
416void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000417 // Basic AliasAnalysis support.
418 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
419 // BasicAliasAnalysis wins if they disagree. This is intended to help
420 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000421 if (UseCFLAA)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000422 addPass(createCFLAAWrapperPass());
423 addPass(createTypeBasedAAWrapperPass());
424 addPass(createScopedNoAliasAAWrapperPass());
425 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000426
427 // Before running any passes, run the verifier to determine if the input
428 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000429 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000430 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000431
432 // Run loop strength reduction before anything else.
433 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000434 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000435 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000436 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000437 }
438
Philip Reames23cf2e22015-01-28 19:28:03 +0000439 // Run GC lowering passes for builtin collectors
440 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000441 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000442 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000443
444 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000445 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000446
447 // Prepare expensive constants for SelectionDAG.
448 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
449 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000450
451 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
452 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000453}
454
455/// Turn exception handling constructs into something the code generators can
456/// handle.
457void TargetPassConfig::addPassesToHandleExceptions() {
458 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
459 case ExceptionHandling::SjLj:
460 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
461 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
462 // catch info can get misplaced when a selector ends up more than one block
463 // removed from the parent invoke(s). This could happen when a landing
464 // pad is shared by multiple invokes and is also a target of a normal
465 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000466 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000467 // FALLTHROUGH
468 case ExceptionHandling::DwarfCFI:
469 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000470 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000471 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000472 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000473 // We support using both GCC-style and MSVC-style exceptions on Windows, so
474 // add both preparation passes. Each pass will only actually run if it
475 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000476 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000477 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000478 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000479 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000480 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000481
482 // The lower invoke pass may create unreachable code. Remove it.
483 addPass(createUnreachableBlockEliminationPass());
484 break;
485 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000486}
Andrew Trickde401d32012-02-04 02:56:48 +0000487
Bill Wendlingc786b312012-11-30 22:08:55 +0000488/// Add pass to prepare the LLVM IR for code generation. This should be done
489/// before exception handling preparation passes.
490void TargetPassConfig::addCodeGenPrepare() {
491 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000492 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000493 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000494}
495
Andrew Trickf8ea1082012-02-04 02:56:59 +0000496/// Add common passes that perform LLVM IR to IR transforms in preparation for
497/// instruction selection.
498void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000499 addPreISel();
500
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000501 // Force codegen to run according to the callgraph.
502 if (UseIPRA)
503 addPass(new DummyCGSCCPass);
504
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000505 // Add both the safe stack and the stack protection passes: each of them will
506 // only protect functions that have corresponding attributes.
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000507 addPass(createSafeStackPass(TM));
Josh Magee22b8ba22013-12-19 03:17:11 +0000508 addPass(createStackProtectorPass(TM));
509
Andrew Trickde401d32012-02-04 02:56:48 +0000510 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000511 addPass(createPrintFunctionPass(
512 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000513
514 // All passes which modify the LLVM IR are now complete; run the verifier
515 // to ensure that the IR is valid.
516 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000517 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000518}
Andrew Trickde401d32012-02-04 02:56:48 +0000519
Andrew Trickf5426752012-02-09 00:40:55 +0000520/// Add the complete set of target-independent postISel code generator passes.
521///
522/// This can be read as the standard order of major LLVM CodeGen stages. Stages
523/// with nontrivial configuration or multiple passes are broken out below in
524/// add%Stage routines.
525///
526/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
527/// addPre/Post methods with empty header implementations allow injecting
528/// target-specific fixups just before or after major stages. Additionally,
529/// targets have the flexibility to change pass order within a stage by
530/// overriding default implementation of add%Stage routines below. Each
531/// technique has maintainability tradeoffs because alternate pass orders are
532/// not well supported. addPre/Post works better if the target pass is easily
533/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000534/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000535///
536/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
537/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000538void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000539 AddingMachinePasses = true;
540
Bob Wilson33e51882012-05-30 00:17:12 +0000541 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000542 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
543 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000544 const PassRegistry *PR = PassRegistry::getPassRegistry();
545 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000546 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000547 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000548 const char *TID = (const char *)(TPI->getTypeInfo());
549 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000550 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000551 }
552
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000553 // Print the instruction selected machine code...
554 printAndVerify("After Instruction Selection");
555
Andrew Trickde401d32012-02-04 02:56:48 +0000556 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000557 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000558
Andrew Trickf5426752012-02-09 00:40:55 +0000559 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000560 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000561 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000562 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000563 // If the target requests it, assign local variables to stack slots relative
564 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000565 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000566 }
567
568 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000569 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000570
Andrew Trickf5426752012-02-09 00:40:55 +0000571 // Run register allocation and passes that are tightly coupled with it,
572 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000573 if (getOptimizeRegAlloc())
574 addOptimizedRegAlloc(createRegAllocPass(true));
575 else
576 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000577
578 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000579 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000580
581 // Insert prolog/epilog code. Eliminate abstract frame index references...
Junmo Park3347e782016-01-18 06:42:51 +0000582 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000583 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000584
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000585 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
586 // do so if it hasn't been disabled, substituted, or overridden.
587 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
588 addPass(createPrologEpilogInserterPass(TM));
Andrew Trickde401d32012-02-04 02:56:48 +0000589
Andrew Trickf5426752012-02-09 00:40:55 +0000590 /// Add passes that optimize machine instructions after register allocation.
591 if (getOptLevel() != CodeGenOpt::None)
592 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000593
594 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000595 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000596
597 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000598 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000599
Sanjoy Das69fad072015-06-15 18:44:27 +0000600 if (EnableImplicitNullChecks)
601 addPass(&ImplicitNullChecksID);
602
Andrew Trickde401d32012-02-04 02:56:48 +0000603 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000604 // Let Target optionally insert this pass by itself at some other
605 // point.
606 if (getOptLevel() != CodeGenOpt::None &&
607 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000608 if (MISchedPostRA)
609 addPass(&PostMachineSchedulerID);
610 else
611 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000612 }
613
Andrew Trickf5426752012-02-09 00:40:55 +0000614 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000615 if (addGCPasses()) {
616 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000617 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000618 }
Andrew Trickde401d32012-02-04 02:56:48 +0000619
Andrew Trickf5426752012-02-09 00:40:55 +0000620 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000621 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000622 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000623
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000624 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000625
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000626 if (UseIPRA)
627 // Collect register usage information and produce a register mask of
628 // clobbered registers, to be used to optimize call sites.
629 addPass(createRegUsageInfoCollector());
630
David Majnemer97890232015-09-17 20:45:18 +0000631 addPass(&FuncletLayoutID, false);
632
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000633 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000634 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000635
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000636 addPass(&PatchableFunctionID, false);
637
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000638 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000639}
640
Andrew Trickf5426752012-02-09 00:40:55 +0000641/// Add passes that optimize machine instructions in SSA form.
642void TargetPassConfig::addMachineSSAOptimization() {
643 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000644 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000645
646 // Optimize PHIs before DCE: removing dead PHI cycles may make more
647 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000648 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000649
Nadav Rotem7c277da2012-09-06 09:17:37 +0000650 // This pass merges large allocas. StackSlotColoring is a different pass
651 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000652 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000653
Andrew Trickf5426752012-02-09 00:40:55 +0000654 // If the target requests it, assign local variables to stack slots relative
655 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000656 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000657
658 // With optimization, dead code should already be eliminated. However
659 // there is one known exception: lowered code for arguments that are only
660 // used by tail calls, where the tail calls reuse the incoming stack
661 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000662 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000663
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000664 // Allow targets to insert passes that improve instruction level parallelism,
665 // like if-conversion. Such passes will typically need dominator trees and
666 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000667 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000668
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000669 addPass(&MachineLICMID, false);
670 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000671 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000672
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000673 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000674 // Clean-up the dead code that may have been generated by peephole
675 // rewriting.
676 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000677}
678
Andrew Trickb7551332012-02-04 02:56:45 +0000679//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000680/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000681//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000682
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000683bool TargetPassConfig::getOptimizeRegAlloc() const {
684 switch (OptimizeRegAlloc) {
685 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
686 case cl::BOU_TRUE: return true;
687 case cl::BOU_FALSE: return false;
688 }
689 llvm_unreachable("Invalid optimize-regalloc state");
690}
691
Andrew Trickf5426752012-02-09 00:40:55 +0000692/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000693MachinePassRegistry RegisterRegAlloc::Registry;
694
Andrew Trickf5426752012-02-09 00:40:55 +0000695/// A dummy default pass factory indicates whether the register allocator is
696/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000697static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000698static RegisterRegAlloc
699defaultRegAlloc("default",
700 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000701 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000702
Andrew Trickf5426752012-02-09 00:40:55 +0000703/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000704static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
705 RegisterPassParser<RegisterRegAlloc> >
706RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000707 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000708 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000709
Jim Laskey29e635d2006-08-02 12:30:23 +0000710
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000711/// Instantiate the default register allocator pass for this target for either
712/// the optimized or unoptimized allocation path. This will be added to the pass
713/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
714/// in the optimized case.
715///
716/// A target that uses the standard regalloc pass order for fast or optimized
717/// allocation may still override this for per-target regalloc
718/// selection. But -regalloc=... always takes precedence.
719FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
720 if (Optimized)
721 return createGreedyRegisterAllocator();
722 else
723 return createFastRegisterAllocator();
724}
725
726/// Find and instantiate the register allocation pass requested by this target
727/// at the current optimization level. Different register allocators are
728/// defined as separate passes because they may require different analysis.
729///
730/// This helper ensures that the regalloc= option is always available,
731/// even for targets that override the default allocator.
732///
733/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
734/// this can be folded into addPass.
735FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000736 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000737
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000738 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000739 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000740 Ctor = RegAlloc;
741 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000742 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000743 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000744 return Ctor();
745
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000746 // With no -regalloc= override, ask the target for a regalloc pass.
747 return createTargetRegisterAllocator(Optimized);
748}
749
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000750/// Return true if the default global register allocator is in use and
751/// has not be overriden on the command line with '-regalloc=...'
752bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000753 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000754}
755
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000756/// Add the minimum set of target-independent passes that are required for
757/// register allocation. No coalescing or scheduling.
758void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000759 addPass(&PHIEliminationID, false);
760 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000761
Dan Gohmane32c5742015-09-08 20:36:33 +0000762 if (RegAllocPass)
763 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000764}
Andrew Trickf5426752012-02-09 00:40:55 +0000765
766/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000767/// optimized register allocation, including coalescing, machine instruction
768/// scheduling, and register allocation itself.
769void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +0000770 addPass(&DetectDeadLanesID, false);
771
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000772 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000773
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000774 // LiveVariables currently requires pure SSA form.
775 //
776 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
777 // LiveVariables can be removed completely, and LiveIntervals can be directly
778 // computed. (We still either need to regenerate kill flags after regalloc, or
779 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000780 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000781
Rafael Espindola9770bde2013-10-14 16:39:04 +0000782 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000783 addPass(&MachineLoopInfoID, false);
784 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000785
786 // Eventually, we want to run LiveIntervals before PHI elimination.
787 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000788 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000789
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000790 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000791 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000792
Matthias Braunf9acaca2016-05-31 22:38:06 +0000793 // The machine scheduler may accidentally create disconnected components
794 // when moving subregister definitions around, avoid this by splitting them to
795 // separate vregs before. Splitting can also improve reg. allocation quality.
796 addPass(&RenameIndependentSubregsID);
797
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000798 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000799 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000800
Dan Gohmane32c5742015-09-08 20:36:33 +0000801 if (RegAllocPass) {
802 // Add the selected register allocation pass.
803 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000804
Dan Gohmane32c5742015-09-08 20:36:33 +0000805 // Allow targets to change the register assignments before rewriting.
806 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000807
Dan Gohmane32c5742015-09-08 20:36:33 +0000808 // Finally rewrite virtual registers.
809 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000810
Dan Gohmane32c5742015-09-08 20:36:33 +0000811 // Perform stack slot coloring and post-ra machine LICM.
812 //
813 // FIXME: Re-enable coloring with register when it's capable of adding
814 // kill markers.
815 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000816
Dan Gohmane32c5742015-09-08 20:36:33 +0000817 // Run post-ra machine LICM to hoist reloads / remats.
818 //
819 // FIXME: can this move into MachineLateOptimization?
820 addPass(&PostRAMachineLICMID);
821 }
Andrew Trickf5426752012-02-09 00:40:55 +0000822}
823
824//===---------------------------------------------------------------------===//
825/// Post RegAlloc Pass Configuration
826//===---------------------------------------------------------------------===//
827
828/// Add passes that optimize machine instructions after register allocation.
829void TargetPassConfig::addMachineLateOptimization() {
830 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000831 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000832
833 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000834 // Note that duplicating tail just increases code size and degrades
835 // performance for targets that require Structured Control Flow.
836 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000837 if (!TM->requiresStructuredCFG())
838 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000839
840 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000841 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000842}
843
Evan Cheng59421ae2012-12-21 02:57:04 +0000844/// Add standard GC passes.
845bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000846 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000847 return true;
848}
849
Andrew Trickf5426752012-02-09 00:40:55 +0000850/// Add standard basic block placement passes.
851void TargetPassConfig::addBlockPlacement() {
Matt Arsenault80232332016-06-09 23:31:55 +0000852 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000853 // Run a separate pass to collect block placement statistics.
854 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000855 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000856 }
857}