blob: fc042b281803049110771a36df8fcd7295363099 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000016#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
17#define LLVM_LIB_TARGET_AMDGPU_AMDGPUISELLOWERING_H
Tom Stellard75aadc22012-12-11 21:25:42 +000018
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
Tom Stellardc026e8b2013-06-28 15:47:08 +000023class AMDGPUMachineFunction;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000024class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000025class MachineRegisterInfo;
26
27class AMDGPUTargetLowering : public TargetLowering {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000028protected:
29 const AMDGPUSubtarget *Subtarget;
30
Tom Stellardd86003e2013-08-14 23:25:00 +000031 SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const;
32 SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000033 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard2ffc3302013-08-26 15:05:44 +000034 /// \brief Split a vector store into multiple scalar stores.
Matt Arsenault209a7b92014-04-18 07:40:20 +000035 /// \returns The resulting chain.
Matt Arsenault1578aa72014-06-15 20:08:02 +000036
Matt Arsenault16e31332014-09-10 21:44:27 +000037 SDValue LowerFREM(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000038 SDValue LowerFCEIL(SDValue Op, SelectionDAG &DAG) const;
39 SDValue LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaulte8208ec2014-06-18 17:05:26 +000040 SDValue LowerFRINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault692bd5e2014-06-18 22:03:45 +000041 SDValue LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultb0055482015-01-21 18:18:25 +000042
43 SDValue LowerFROUND32(SDValue Op, SelectionDAG &DAG) const;
44 SDValue LowerFROUND64(SDValue Op, SelectionDAG &DAG) const;
45 SDValue LowerFROUND(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault46010932014-06-18 17:05:30 +000046 SDValue LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const;
47
Matt Arsenaultf058d672016-01-11 16:50:29 +000048 SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) const;
49
Matt Arsenault5e0bdb82016-01-11 22:01:48 +000050 SDValue LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000051 SDValue LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG, bool Signed) const;
Tom Stellardc947d8c2013-10-30 17:22:05 +000052 SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenaultf7c95e32014-10-03 23:54:41 +000053 SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000054
Matt Arsenaultc9961752014-10-03 23:54:56 +000055 SDValue LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG, bool Signed) const;
56 SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) const;
57 SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
58
Matt Arsenault14d46452014-06-15 20:23:38 +000059 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
60
Matt Arsenault6e3a4512016-01-18 22:01:13 +000061protected:
Matt Arsenault8af47a02016-07-01 22:55:55 +000062 bool shouldCombineMemoryType(EVT VT) const;
Matt Arsenault327bb5a2016-07-01 22:47:50 +000063 SDValue performLoadCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultca3976f2014-07-15 02:06:31 +000064 SDValue performStoreCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultfa5f7672016-09-14 15:19:03 +000065
66 SDValue splitBinaryBitConstantOpImpl(DAGCombinerInfo &DCI, const SDLoc &SL,
67 unsigned Opc, SDValue LHS,
68 uint32_t ValLo, uint32_t ValHi) const;
Matt Arsenault24692112015-07-14 18:20:33 +000069 SDValue performShlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000070 SDValue performSraCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault80edab92016-01-18 21:43:36 +000071 SDValue performSrlCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000072 SDValue performMulCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenault2712d4a2016-08-27 01:32:27 +000073 SDValue performMulhsCombine(SDNode *N, DAGCombinerInfo &DCI) const;
74 SDValue performMulhuCombine(SDNode *N, DAGCombinerInfo &DCI) const;
75 SDValue performMulLoHi24Combine(SDNode *N, DAGCombinerInfo &DCI) const;
Benjamin Kramerbdc49562016-06-12 15:39:02 +000076 SDValue performCtlzCombine(const SDLoc &SL, SDValue Cond, SDValue LHS,
77 SDValue RHS, DAGCombinerInfo &DCI) const;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +000078 SDValue performSelectCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +000079
Matt Arsenaultc9df7942014-06-11 03:29:54 +000080 static EVT getEquivalentMemType(LLVMContext &Context, EVT VT);
Tom Stellard75aadc22012-12-11 21:25:42 +000081
Tom Stellard067c8152014-07-21 14:01:14 +000082 virtual SDValue LowerGlobalAddress(AMDGPUMachineFunction *MFI, SDValue Op,
83 SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000084
Matt Arsenault6e3a4512016-01-18 22:01:13 +000085 /// Return 64-bit value Op as two 32-bit integers.
86 std::pair<SDValue, SDValue> split64BitValue(SDValue Op,
87 SelectionDAG &DAG) const;
Matt Arsenault33e3ece2016-01-18 22:09:04 +000088 SDValue getLoHalf64(SDValue Op, SelectionDAG &DAG) const;
89 SDValue getHiHalf64(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault6e3a4512016-01-18 22:01:13 +000090
Matt Arsenault83e60582014-07-24 17:10:35 +000091 /// \brief Split a vector load into 2 loads of half the vector.
92 SDValue SplitVectorLoad(SDValue Op, SelectionDAG &DAG) const;
93
Matt Arsenault83e60582014-07-24 17:10:35 +000094 /// \brief Split a vector store into 2 stores of half the vector.
Tom Stellardaf775432013-10-23 00:44:32 +000095 SDValue SplitVectorStore(SDValue Op, SelectionDAG &DAG) const;
Matt Arsenault83e60582014-07-24 17:10:35 +000096
Tom Stellard2ffc3302013-08-26 15:05:44 +000097 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely343cd6f02014-06-22 21:43:01 +000098 SDValue LowerSDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Vesely5f715d32015-01-22 23:42:43 +000099 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
Jan Veselye5ca27d2014-08-12 17:31:20 +0000100 SDValue LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const;
Tom Stellardbf69d762014-11-15 01:07:53 +0000101 void LowerUDIVREM64(SDValue Op, SelectionDAG &DAG,
102 SmallVectorImpl<SDValue> &Results) const;
Tom Stellardbbeb45a2016-09-16 21:53:00 +0000103 void analyzeFormalArgumentsCompute(CCState &State,
104 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000105 void AnalyzeFormalArguments(CCState &State,
106 const SmallVectorImpl<ISD::InputArg> &Ins) const;
Marek Olsak8a0f3352016-01-13 17:23:04 +0000107 void AnalyzeReturn(CCState &State,
108 const SmallVectorImpl<ISD::OutputArg> &Outs) const;
Christian Konig2c8f6d52013-03-07 09:03:52 +0000109
Tom Stellard75aadc22012-12-11 21:25:42 +0000110public:
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000111 AMDGPUTargetLowering(const TargetMachine &TM, const AMDGPUSubtarget &STI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000112
Craig Topper5656db42014-04-29 07:57:24 +0000113 bool isFAbsFree(EVT VT) const override;
114 bool isFNegFree(EVT VT) const override;
115 bool isTruncateFree(EVT Src, EVT Dest) const override;
116 bool isTruncateFree(Type *Src, Type *Dest) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000117
Craig Topper5656db42014-04-29 07:57:24 +0000118 bool isZExtFree(Type *Src, Type *Dest) const override;
119 bool isZExtFree(EVT Src, EVT Dest) const override;
Aaron Ballman3c81e462014-06-26 13:45:47 +0000120 bool isZExtFree(SDValue Val, EVT VT2) const override;
Matt Arsenaultb517c812014-03-27 17:23:31 +0000121
Craig Topper5656db42014-04-29 07:57:24 +0000122 bool isNarrowingProfitable(EVT VT1, EVT VT2) const override;
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000123
Mehdi Amini44ede332015-07-09 02:09:04 +0000124 MVT getVectorIdxTy(const DataLayout &) const override;
Matt Arsenault1d555c42014-06-23 18:00:55 +0000125 bool isSelectSupported(SelectSupportKind) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000126
127 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
128 bool ShouldShrinkFPConstant(EVT VT) const override;
Matt Arsenault810cb622014-12-12 00:00:24 +0000129 bool shouldReduceLoadWidth(SDNode *Load,
130 ISD::LoadExtType ExtType,
131 EVT ExtVT) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000132
Matt Arsenault327bb5a2016-07-01 22:47:50 +0000133 bool isLoadBitCastBeneficial(EVT, EVT) const final;
Matt Arsenault65ad1602015-05-24 00:51:27 +0000134
135 bool storeOfVectorConstantIsCheap(EVT MemVT,
136 unsigned NumElem,
137 unsigned AS) const override;
Matt Arsenault61dc2352015-10-12 23:59:50 +0000138 bool aggressivelyPreferBuildVectorSources(EVT VecVT) const override;
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000139 bool isCheapToSpeculateCttz() const override;
140 bool isCheapToSpeculateCtlz() const override;
141
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000142 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg,
Craig Topper5656db42014-04-29 07:57:24 +0000143 const SmallVectorImpl<ISD::OutputArg> &Outs,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000144 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
145 SelectionDAG &DAG) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000146 SDValue LowerCall(CallLoweringInfo &CLI,
147 SmallVectorImpl<SDValue> &InVals) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000148
Matt Arsenault19c54882015-08-26 18:37:13 +0000149 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op,
150 SelectionDAG &DAG) const;
151
Craig Topper5656db42014-04-29 07:57:24 +0000152 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Matt Arsenault14d46452014-06-15 20:23:38 +0000153 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Craig Topper5656db42014-04-29 07:57:24 +0000154 void ReplaceNodeResults(SDNode * N,
155 SmallVectorImpl<SDValue> &Results,
156 SelectionDAG &DAG) const override;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000157
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000158 SDValue CombineFMinMaxLegacy(const SDLoc &DL, EVT VT, SDValue LHS,
159 SDValue RHS, SDValue True, SDValue False,
160 SDValue CC, DAGCombinerInfo &DCI) const;
Matt Arsenaultd28a7fd2014-11-14 18:30:06 +0000161
Craig Topper5656db42014-04-29 07:57:24 +0000162 const char* getTargetNodeName(unsigned Opcode) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
Nikolai Bozhenovf6795302016-08-04 12:47:28 +0000164 bool isFsqrtCheap(SDValue Operand, SelectionDAG &DAG) const override {
165 return true;
166 }
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000167 SDValue getRsqrtEstimate(SDValue Operand,
168 DAGCombinerInfo &DCI,
169 unsigned &RefinementSteps,
170 bool &UseOneConstNR) const override;
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000171 SDValue getRecipEstimate(SDValue Operand,
172 DAGCombinerInfo &DCI,
173 unsigned &RefinementSteps) const override;
Matt Arsenaulte93d06a2015-01-13 20:53:18 +0000174
Craig Topper5656db42014-04-29 07:57:24 +0000175 virtual SDNode *PostISelFolding(MachineSDNode *N,
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000176 SelectionDAG &DAG) const = 0;
Christian Konigd910b7d2013-02-26 17:52:16 +0000177
Tom Stellard75aadc22012-12-11 21:25:42 +0000178 /// \brief Determine which of the bits specified in \p Mask are known to be
179 /// either zero or one and return them in the \p KnownZero and \p KnownOne
180 /// bitsets.
Jay Foada0653a32014-05-14 21:14:37 +0000181 void computeKnownBitsForTargetNode(const SDValue Op,
182 APInt &KnownZero,
183 APInt &KnownOne,
184 const SelectionDAG &DAG,
185 unsigned Depth = 0) const override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000187 unsigned ComputeNumSignBitsForTargetNode(SDValue Op, const SelectionDAG &DAG,
188 unsigned Depth = 0) const override;
Tom Stellardb02094e2014-07-21 15:45:01 +0000189
190 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
191 /// MachineFunction.
192 ///
193 /// \returns a RegisterSDNode representing Reg.
194 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
195 const TargetRegisterClass *RC,
196 unsigned Reg, EVT VT) const;
Tom Stellarddcb9f092015-07-09 21:20:37 +0000197
198 enum ImplicitParameter {
Jan Veselyfea814d2016-06-21 20:46:20 +0000199 FIRST_IMPLICIT,
200 GRID_DIM = FIRST_IMPLICIT,
201 GRID_OFFSET,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000202 };
203
204 /// \brief Helper function that returns the byte offset of the given
205 /// type of implicit parameter.
Matt Arsenault916cea52015-07-28 18:09:55 +0000206 uint32_t getImplicitParameterOffset(const AMDGPUMachineFunction *MFI,
Tom Stellarddcb9f092015-07-09 21:20:37 +0000207 const ImplicitParameter Param) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000208};
209
210namespace AMDGPUISD {
211
Matthias Braund04893f2015-05-07 21:33:59 +0000212enum NodeType : unsigned {
Tom Stellard75aadc22012-12-11 21:25:42 +0000213 // AMDIL ISD Opcodes
214 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000215 CALL, // Function call based on a single integer
216 UMUL, // 32bit unsigned multiplication
Tom Stellard75aadc22012-12-11 21:25:42 +0000217 BRANCH_COND,
218 // End AMDIL ISD Opcodes
Matt Arsenault9babdf42016-06-22 20:15:28 +0000219 ENDPGM,
220 RETURN,
Tom Stellard75aadc22012-12-11 21:25:42 +0000221 DWORDADDR,
222 FRACT,
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000223 CLAMP,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000224 // This is SETCC with the full mask result which is used for a compare with a
Wei Ding07e03712016-07-28 16:42:13 +0000225 // result bit per item in the wavefront.
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000226 SETCC,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000227
228 // SIN_HW, COS_HW - f32 for SI, 1 ULP max error, valid from -100 pi to 100 pi.
229 // Denormals handled on some parts.
Vincent Lejeuneb55940c2013-07-09 15:03:11 +0000230 COS_HW,
231 SIN_HW,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000232 FMAX_LEGACY,
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000233 FMIN_LEGACY,
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +0000234 FMAX3,
235 SMAX3,
236 UMAX3,
237 FMIN3,
238 SMIN3,
239 UMIN3,
Matt Arsenaultf639c322016-01-28 20:53:42 +0000240 FMED3,
241 SMED3,
242 UMED3,
Tom Stellard75aadc22012-12-11 21:25:42 +0000243 URECIP,
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000244 DIV_SCALE,
245 DIV_FMAS,
246 DIV_FIXUP,
247 TRIG_PREOP, // 1 ULP max error for f64
248
249 // RCP, RSQ - For f32, 1 ULP max error, no denormal handling.
250 // For f64, max error 2^29 ULP, handles denormals.
251 RCP,
252 RSQ,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000253 RCP_LEGACY,
Matt Arsenault257d48d2014-06-24 22:13:39 +0000254 RSQ_LEGACY,
Matt Arsenault32fc5272016-07-26 16:45:45 +0000255 FMUL_LEGACY,
Matt Arsenault79963e82016-02-13 01:03:00 +0000256 RSQ_CLAMP,
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000257 LDEXP,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000258 FP_CLASS,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000259 DOT4,
Jan Vesely808fff52015-04-30 17:15:56 +0000260 CARRY,
261 BORROW,
Matt Arsenaultfae02982014-03-17 18:58:11 +0000262 BFE_U32, // Extract range of bits with zero extension to 32-bits.
263 BFE_I32, // Extract range of bits with sign extension to 32-bits.
Matt Arsenaultb3458362014-03-31 18:21:13 +0000264 BFI, // (src0 & src1) | (~src0 & src2)
265 BFM, // Insert a range of bits into a 32-bit word.
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000266 FFBH_U32, // ctlz with -1 if input is zero.
Matt Arsenaultc96e1de2016-07-18 18:35:05 +0000267 FFBH_I32,
Tom Stellard50122a52014-04-07 19:45:41 +0000268 MUL_U24,
269 MUL_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000270 MULHI_U24,
271 MULHI_I24,
Matt Arsenaulteb260202014-05-22 18:00:15 +0000272 MAD_U24,
273 MAD_I24,
Matt Arsenault2712d4a2016-08-27 01:32:27 +0000274 MUL_LOHI_I24,
275 MUL_LOHI_U24,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000276 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000277 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000278 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000279 REGISTER_LOAD,
280 REGISTER_STORE,
Tom Stellard9fa17912013-08-14 23:24:45 +0000281 LOAD_INPUT,
282 SAMPLE,
283 SAMPLEB,
284 SAMPLED,
285 SAMPLEL,
Matt Arsenault364a6742014-06-11 17:50:44 +0000286
287 // These cvt_f32_ubyte* nodes need to remain consecutive and in order.
288 CVT_F32_UBYTE0,
289 CVT_F32_UBYTE1,
290 CVT_F32_UBYTE2,
291 CVT_F32_UBYTE3,
Tom Stellard880a80a2014-06-17 16:53:14 +0000292 /// This node is for VLIW targets and it is used to represent a vector
293 /// that is stored in consecutive registers with the same channel.
294 /// For example:
295 /// |X |Y|Z|W|
296 /// T0|v.x| | | |
297 /// T1|v.y| | | |
298 /// T2|v.z| | | |
299 /// T3|v.w| | | |
300 BUILD_VERTICAL_VECTOR,
Tom Stellard067c8152014-07-21 14:01:14 +0000301 /// Pointer to the start of the shader's constant data.
302 CONST_DATA_PTR,
Tom Stellardfc92e772015-05-12 14:18:14 +0000303 SENDMSG,
Tom Stellard2a9d9472015-05-12 15:00:46 +0000304 INTERP_MOV,
305 INTERP_P1,
306 INTERP_P2,
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000307 PC_ADD_REL_OFFSET,
Matt Arsenault03006fd2016-07-19 16:27:56 +0000308 KILL,
Tom Stellard9fa17912013-08-14 23:24:45 +0000309 FIRST_MEM_OPCODE_NUMBER = ISD::FIRST_TARGET_MEMORY_OPCODE,
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000310 STORE_MSKOR,
Tom Stellard9fa17912013-08-14 23:24:45 +0000311 LOAD_CONSTANT,
Tom Stellardafcf12f2013-09-12 02:55:14 +0000312 TBUFFER_STORE_FORMAT,
Tom Stellard354a43c2016-04-01 18:27:37 +0000313 ATOMIC_CMP_SWAP,
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000314 ATOMIC_INC,
315 ATOMIC_DEC,
Tom Stellard75aadc22012-12-11 21:25:42 +0000316 LAST_AMDGPU_ISD_NUMBER
317};
318
319
320} // End namespace AMDGPUISD
321
Tom Stellard75aadc22012-12-11 21:25:42 +0000322} // End namespace llvm
323
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000324#endif