Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 1 | //===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // Top-level implementation for the NVPTX target. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "NVPTXTargetMachine.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/NVPTXMCAsmInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 16 | #include "NVPTX.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 17 | #include "NVPTXAllocaHoisting.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 18 | #include "NVPTXLowerAggrCopies.h" |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 19 | #include "NVPTXTargetObjectFile.h" |
Chandler Carruth | 93dcdc4 | 2015-01-31 11:17:59 +0000 | [diff] [blame] | 20 | #include "NVPTXTargetTransformInfo.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 21 | #include "llvm/Analysis/Passes.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/AsmPrinter.h" |
| 23 | #include "llvm/CodeGen/MachineFunctionAnalysis.h" |
| 24 | #include "llvm/CodeGen/MachineModuleInfo.h" |
| 25 | #include "llvm/CodeGen/Passes.h" |
Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 26 | #include "llvm/IR/DataLayout.h" |
Chandler Carruth | b8ddc70 | 2014-01-12 11:10:32 +0000 | [diff] [blame] | 27 | #include "llvm/IR/IRPrintingPasses.h" |
Chandler Carruth | 30d69c2 | 2015-02-13 10:01:29 +0000 | [diff] [blame] | 28 | #include "llvm/IR/LegacyPassManager.h" |
Chandler Carruth | 5ad5f15 | 2014-01-13 09:26:24 +0000 | [diff] [blame] | 29 | #include "llvm/IR/Verifier.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 30 | #include "llvm/MC/MCAsmInfo.h" |
| 31 | #include "llvm/MC/MCInstrInfo.h" |
| 32 | #include "llvm/MC/MCStreamer.h" |
| 33 | #include "llvm/MC/MCSubtargetInfo.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 34 | #include "llvm/Support/CommandLine.h" |
| 35 | #include "llvm/Support/Debug.h" |
| 36 | #include "llvm/Support/FormattedStream.h" |
| 37 | #include "llvm/Support/TargetRegistry.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 38 | #include "llvm/Support/raw_ostream.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 39 | #include "llvm/Target/TargetInstrInfo.h" |
| 40 | #include "llvm/Target/TargetLowering.h" |
| 41 | #include "llvm/Target/TargetLoweringObjectFile.h" |
| 42 | #include "llvm/Target/TargetMachine.h" |
| 43 | #include "llvm/Target/TargetOptions.h" |
| 44 | #include "llvm/Target/TargetRegisterInfo.h" |
| 45 | #include "llvm/Target/TargetSubtargetInfo.h" |
| 46 | #include "llvm/Transforms/Scalar.h" |
Chandler Carruth | 89c45a1 | 2016-03-11 08:50:55 +0000 | [diff] [blame] | 47 | #include "llvm/Transforms/Scalar/GVN.h" |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 48 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 49 | using namespace llvm; |
| 50 | |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 51 | static cl::opt<bool> UseInferAddressSpaces( |
| 52 | "nvptx-use-infer-addrspace", cl::init(false), cl::Hidden, |
| 53 | cl::desc("Optimize address spaces using NVPTXInferAddressSpaces instead of " |
| 54 | "NVPTXFavorNonGenericAddrSpaces")); |
| 55 | |
Justin Holewinski | b94bd05 | 2013-03-30 14:29:25 +0000 | [diff] [blame] | 56 | namespace llvm { |
| 57 | void initializeNVVMReflectPass(PassRegistry&); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 58 | void initializeGenericToNVVMPass(PassRegistry&); |
Benjamin Kramer | 414c096 | 2015-03-10 19:20:52 +0000 | [diff] [blame] | 59 | void initializeNVPTXAllocaHoistingPass(PassRegistry &); |
Eli Bendersky | 264cd46 | 2014-03-31 15:56:26 +0000 | [diff] [blame] | 60 | void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&); |
Eli Bendersky | bbef172 | 2014-04-03 21:18:25 +0000 | [diff] [blame] | 61 | void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &); |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 62 | void initializeNVPTXInferAddressSpacesPass(PassRegistry &); |
Eli Bendersky | f14af16 | 2015-07-16 16:27:19 +0000 | [diff] [blame] | 63 | void initializeNVPTXLowerAggrCopiesPass(PassRegistry &); |
Jingyue Wu | a2f6027 | 2015-06-04 21:28:26 +0000 | [diff] [blame] | 64 | void initializeNVPTXLowerKernelArgsPass(PassRegistry &); |
Jingyue Wu | cd3afea | 2015-06-17 22:31:02 +0000 | [diff] [blame] | 65 | void initializeNVPTXLowerAllocaPass(PassRegistry &); |
Justin Holewinski | b94bd05 | 2013-03-30 14:29:25 +0000 | [diff] [blame] | 66 | } |
| 67 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 68 | extern "C" void LLVMInitializeNVPTXTarget() { |
| 69 | // Register the target. |
| 70 | RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32); |
| 71 | RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64); |
| 72 | |
Justin Holewinski | b94bd05 | 2013-03-30 14:29:25 +0000 | [diff] [blame] | 73 | // FIXME: This pass is really intended to be invoked during IR optimization, |
| 74 | // but it's very NVPTX-specific. |
Eli Bendersky | f14af16 | 2015-07-16 16:27:19 +0000 | [diff] [blame] | 75 | PassRegistry &PR = *PassRegistry::getPassRegistry(); |
| 76 | initializeNVVMReflectPass(PR); |
| 77 | initializeGenericToNVVMPass(PR); |
| 78 | initializeNVPTXAllocaHoistingPass(PR); |
| 79 | initializeNVPTXAssignValidGlobalNamesPass(PR); |
| 80 | initializeNVPTXFavorNonGenericAddrSpacesPass(PR); |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 81 | initializeNVPTXInferAddressSpacesPass(PR); |
Eli Bendersky | f14af16 | 2015-07-16 16:27:19 +0000 | [diff] [blame] | 82 | initializeNVPTXLowerKernelArgsPass(PR); |
| 83 | initializeNVPTXLowerAllocaPass(PR); |
| 84 | initializeNVPTXLowerAggrCopiesPass(PR); |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 85 | } |
| 86 | |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 87 | static std::string computeDataLayout(bool is64Bit) { |
| 88 | std::string Ret = "e"; |
| 89 | |
| 90 | if (!is64Bit) |
| 91 | Ret += "-p:32:32"; |
| 92 | |
| 93 | Ret += "-i64:64-v16:16-v32:32-n16:32:64"; |
| 94 | |
| 95 | return Ret; |
| 96 | } |
| 97 | |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 98 | NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT, |
Eric Christopher | a186946 | 2014-06-27 01:27:06 +0000 | [diff] [blame] | 99 | StringRef CPU, StringRef FS, |
| 100 | const TargetOptions &Options, |
| 101 | Reloc::Model RM, CodeModel::Model CM, |
| 102 | CodeGenOpt::Level OL, bool is64bit) |
Mehdi Amini | 93e1ea1 | 2015-03-12 00:07:24 +0000 | [diff] [blame] | 103 | : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options, RM, |
| 104 | CM, OL), |
| 105 | is64bit(is64bit), TLOF(make_unique<NVPTXTargetObjectFile>()), |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 106 | Subtarget(TT, CPU, FS, *this) { |
| 107 | if (TT.getOS() == Triple::NVCL) |
Eric Christopher | 6aad8b1 | 2015-02-19 00:08:14 +0000 | [diff] [blame] | 108 | drvInterface = NVPTX::NVCL; |
| 109 | else |
| 110 | drvInterface = NVPTX::CUDA; |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 111 | initAsmInfo(); |
| 112 | } |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 113 | |
Reid Kleckner | 357600e | 2014-11-20 23:37:18 +0000 | [diff] [blame] | 114 | NVPTXTargetMachine::~NVPTXTargetMachine() {} |
| 115 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 116 | void NVPTXTargetMachine32::anchor() {} |
| 117 | |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 118 | NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT, |
| 119 | StringRef CPU, StringRef FS, |
| 120 | const TargetOptions &Options, |
| 121 | Reloc::Model RM, CodeModel::Model CM, |
| 122 | CodeGenOpt::Level OL) |
Justin Holewinski | 0497ab1 | 2013-03-30 14:29:21 +0000 | [diff] [blame] | 123 | : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 124 | |
| 125 | void NVPTXTargetMachine64::anchor() {} |
| 126 | |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 127 | NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT, |
| 128 | StringRef CPU, StringRef FS, |
| 129 | const TargetOptions &Options, |
| 130 | Reloc::Model RM, CodeModel::Model CM, |
| 131 | CodeGenOpt::Level OL) |
Justin Holewinski | 0497ab1 | 2013-03-30 14:29:21 +0000 | [diff] [blame] | 132 | : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 133 | |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 134 | namespace { |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 135 | class NVPTXPassConfig : public TargetPassConfig { |
| 136 | public: |
| 137 | NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM) |
Justin Holewinski | 0497ab1 | 2013-03-30 14:29:21 +0000 | [diff] [blame] | 138 | : TargetPassConfig(TM, PM) {} |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 139 | |
| 140 | NVPTXTargetMachine &getNVPTXTargetMachine() const { |
| 141 | return getTM<NVPTXTargetMachine>(); |
| 142 | } |
| 143 | |
Craig Topper | 2865c98 | 2014-04-29 07:57:44 +0000 | [diff] [blame] | 144 | void addIRPasses() override; |
| 145 | bool addInstSelector() override; |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 146 | void addPostRegAlloc() override; |
Justin Holewinski | 6dca839 | 2014-06-27 18:35:14 +0000 | [diff] [blame] | 147 | void addMachineSSAOptimization() override; |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 148 | |
Craig Topper | 2865c98 | 2014-04-29 07:57:44 +0000 | [diff] [blame] | 149 | FunctionPass *createTargetRegisterAllocator(bool) override; |
| 150 | void addFastRegAlloc(FunctionPass *RegAllocPass) override; |
| 151 | void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override; |
Jingyue Wu | 6a3fdec | 2015-07-23 04:59:07 +0000 | [diff] [blame] | 152 | |
| 153 | private: |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 154 | // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This |
| 155 | // function is only called in opt mode. |
Jingyue Wu | 6a3fdec | 2015-07-23 04:59:07 +0000 | [diff] [blame] | 156 | void addEarlyCSEOrGVNPass(); |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 157 | |
| 158 | // Add passes that propagate special memory spaces. |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 159 | void addAddressSpaceInferencePasses(); |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 160 | |
| 161 | // Add passes that perform straight-line scalar optimizations. |
| 162 | void addStraightLineScalarOptimizationPasses(); |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 163 | }; |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 164 | } // end anonymous namespace |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 165 | |
| 166 | TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) { |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 167 | return new NVPTXPassConfig(this, PM); |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Justin Lebar | 7cdbce5 | 2016-04-27 19:13:37 +0000 | [diff] [blame] | 170 | void NVPTXTargetMachine::addEarlyAsPossiblePasses(PassManagerBase &PM) { |
| 171 | PM.add(createNVVMReflectPass()); |
| 172 | } |
| 173 | |
Chandler Carruth | 8b04c0d | 2015-02-01 13:20:00 +0000 | [diff] [blame] | 174 | TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() { |
Eric Christopher | a4e5d3c | 2015-09-16 23:38:13 +0000 | [diff] [blame] | 175 | return TargetIRAnalysis([this](const Function &F) { |
Mehdi Amini | 5010ebf | 2015-07-09 02:08:42 +0000 | [diff] [blame] | 176 | return TargetTransformInfo(NVPTXTTIImpl(this, F)); |
| 177 | }); |
Jingyue Wu | 0c981bd | 2014-11-10 18:38:25 +0000 | [diff] [blame] | 178 | } |
| 179 | |
Jingyue Wu | 6a3fdec | 2015-07-23 04:59:07 +0000 | [diff] [blame] | 180 | void NVPTXPassConfig::addEarlyCSEOrGVNPass() { |
| 181 | if (getOptLevel() == CodeGenOpt::Aggressive) |
| 182 | addPass(createGVNPass()); |
| 183 | else |
| 184 | addPass(createEarlyCSEPass()); |
| 185 | } |
| 186 | |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 187 | void NVPTXPassConfig::addAddressSpaceInferencePasses() { |
Jingyue Wu | 2e4d1dd | 2015-06-09 00:05:56 +0000 | [diff] [blame] | 188 | // NVPTXLowerKernelArgs emits alloca for byval parameters which can often |
Jingyue Wu | cd3afea | 2015-06-17 22:31:02 +0000 | [diff] [blame] | 189 | // be eliminated by SROA. |
Jingyue Wu | 2e4d1dd | 2015-06-09 00:05:56 +0000 | [diff] [blame] | 190 | addPass(createSROAPass()); |
Jingyue Wu | cd3afea | 2015-06-17 22:31:02 +0000 | [diff] [blame] | 191 | addPass(createNVPTXLowerAllocaPass()); |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 192 | if (UseInferAddressSpaces) { |
| 193 | addPass(createNVPTXInferAddressSpacesPass()); |
| 194 | } else { |
| 195 | addPass(createNVPTXFavorNonGenericAddrSpacesPass()); |
| 196 | // FavorNonGenericAddrSpaces shortcuts unnecessary addrspacecasts, and leave |
| 197 | // them unused. We could remove dead code in an ad-hoc manner, but that |
| 198 | // requires manual work and might be error-prone. |
| 199 | addPass(createDeadCodeEliminationPass()); |
| 200 | } |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 201 | } |
Jingyue Wu | 6a3fdec | 2015-07-23 04:59:07 +0000 | [diff] [blame] | 202 | |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 203 | void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() { |
Eli Bendersky | a108a65 | 2014-05-01 18:38:36 +0000 | [diff] [blame] | 204 | addPass(createSeparateConstOffsetFromGEPPass()); |
Jingyue Wu | e7981ce | 2015-07-16 20:13:48 +0000 | [diff] [blame] | 205 | addPass(createSpeculativeExecutionPass()); |
Jingyue Wu | 3286ec1 | 2015-04-23 20:00:04 +0000 | [diff] [blame] | 206 | // ReassociateGEPs exposes more opportunites for SLSR. See |
| 207 | // the example in reassociate-geps-and-slsr.ll. |
| 208 | addPass(createStraightLineStrengthReducePass()); |
| 209 | // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or |
| 210 | // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE |
| 211 | // for some of our benchmarks. |
Jingyue Wu | 6a3fdec | 2015-07-23 04:59:07 +0000 | [diff] [blame] | 212 | addEarlyCSEOrGVNPass(); |
Jingyue Wu | 72fca6c | 2015-04-24 04:22:39 +0000 | [diff] [blame] | 213 | // Run NaryReassociate after EarlyCSE/GVN to be more effective. |
| 214 | addPass(createNaryReassociatePass()); |
Jingyue Wu | c2a0146 | 2015-05-28 04:56:52 +0000 | [diff] [blame] | 215 | // NaryReassociate on GEPs creates redundant common expressions, so run |
| 216 | // EarlyCSE after it. |
| 217 | addPass(createEarlyCSEPass()); |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 218 | } |
| 219 | |
| 220 | void NVPTXPassConfig::addIRPasses() { |
| 221 | // The following passes are known to not play well with virtual regs hanging |
| 222 | // around after register allocation (which in our case, is *all* registers). |
| 223 | // We explicitly disable them here. We do, however, need some functionality |
| 224 | // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the |
| 225 | // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp). |
| 226 | disablePass(&PrologEpilogCodeInserterID); |
| 227 | disablePass(&MachineCopyPropagationID); |
| 228 | disablePass(&TailDuplicateID); |
Derek Schuff | ad154c8 | 2016-03-28 17:05:30 +0000 | [diff] [blame] | 229 | disablePass(&StackMapLivenessID); |
| 230 | disablePass(&LiveDebugValuesID); |
| 231 | disablePass(&PostRASchedulerID); |
| 232 | disablePass(&FuncletLayoutID); |
Sanjoy Das | fe71ec7 | 2016-04-19 06:24:58 +0000 | [diff] [blame] | 233 | disablePass(&PatchableFunctionID); |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 234 | |
Justin Lebar | 7cdbce5 | 2016-04-27 19:13:37 +0000 | [diff] [blame] | 235 | // NVVMReflectPass is added in addEarlyAsPossiblePasses, so hopefully running |
| 236 | // it here does nothing. But since we need it for correctness when lowering |
| 237 | // to NVPTX, run it here too, in case whoever built our pass pipeline didn't |
| 238 | // call addEarlyAsPossiblePasses. |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 239 | addPass(createNVVMReflectPass()); |
Justin Lebar | 7cdbce5 | 2016-04-27 19:13:37 +0000 | [diff] [blame] | 240 | |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 241 | if (getOptLevel() != CodeGenOpt::None) |
| 242 | addPass(createNVPTXImageOptimizerPass()); |
| 243 | addPass(createNVPTXAssignValidGlobalNamesPass()); |
| 244 | addPass(createGenericToNVVMPass()); |
| 245 | |
Jingyue Wu | c1b9d47 | 2016-04-26 22:59:25 +0000 | [diff] [blame] | 246 | // NVPTXLowerKernelArgs is required for correctness and should be run right |
| 247 | // before the address space inference passes. |
| 248 | addPass(createNVPTXLowerKernelArgsPass(&getNVPTXTargetMachine())); |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 249 | if (getOptLevel() != CodeGenOpt::None) { |
Jingyue Wu | 1375560 | 2016-03-20 20:59:20 +0000 | [diff] [blame] | 250 | addAddressSpaceInferencePasses(); |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 251 | addStraightLineScalarOptimizationPasses(); |
| 252 | } |
Jingyue Wu | 6a3fdec | 2015-07-23 04:59:07 +0000 | [diff] [blame] | 253 | |
| 254 | // === LSR and other generic IR passes === |
| 255 | TargetPassConfig::addIRPasses(); |
| 256 | // EarlyCSE is not always strong enough to clean up what LSR produces. For |
| 257 | // example, GVN can combine |
| 258 | // |
| 259 | // %0 = add %a, %b |
| 260 | // %1 = add %b, %a |
| 261 | // |
| 262 | // and |
| 263 | // |
| 264 | // %0 = shl nsw %a, 2 |
| 265 | // %1 = shl %a, 2 |
| 266 | // |
| 267 | // but EarlyCSE can do neither of them. |
Jingyue Wu | f650441 | 2016-02-04 04:15:36 +0000 | [diff] [blame] | 268 | if (getOptLevel() != CodeGenOpt::None) |
| 269 | addEarlyCSEOrGVNPass(); |
Justin Holewinski | 01f89f0 | 2013-05-20 12:13:32 +0000 | [diff] [blame] | 270 | } |
| 271 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 272 | bool NVPTXPassConfig::addInstSelector() { |
Eric Christopher | 5c3dffc | 2015-03-21 03:13:03 +0000 | [diff] [blame] | 273 | const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl(); |
Justin Holewinski | 30d56a7 | 2014-04-09 15:39:15 +0000 | [diff] [blame] | 274 | |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 275 | addPass(createLowerAggrCopies()); |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 276 | addPass(createAllocaHoisting()); |
| 277 | addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel())); |
Justin Holewinski | 30d56a7 | 2014-04-09 15:39:15 +0000 | [diff] [blame] | 278 | |
| 279 | if (!ST.hasImageHandles()) |
| 280 | addPass(createNVPTXReplaceImageHandlesPass()); |
| 281 | |
Justin Holewinski | ae556d3 | 2012-05-04 20:18:50 +0000 | [diff] [blame] | 282 | return false; |
| 283 | } |
| 284 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 285 | void NVPTXPassConfig::addPostRegAlloc() { |
| 286 | addPass(createNVPTXPrologEpilogPass(), false); |
Jingyue Wu | c1b9d47 | 2016-04-26 22:59:25 +0000 | [diff] [blame] | 287 | if (getOptLevel() != CodeGenOpt::None) { |
| 288 | // NVPTXPrologEpilogPass calculates frame object offset and replace frame |
| 289 | // index with VRFrame register. NVPTXPeephole need to be run after that and |
| 290 | // will replace VRFrame with VRFrameLocal when possible. |
| 291 | addPass(createNVPTXPeephole()); |
| 292 | } |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 293 | } |
| 294 | |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 295 | FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) { |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 296 | return nullptr; // No reg alloc |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 297 | } |
| 298 | |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 299 | void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) { |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 300 | assert(!RegAllocPass && "NVPTX uses no regalloc!"); |
Justin Holewinski | a51418c | 2013-10-11 12:39:39 +0000 | [diff] [blame] | 301 | addPass(&PHIEliminationID); |
| 302 | addPass(&TwoAddressInstructionPassID); |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) { |
Benjamin Kramer | fae7ff1 | 2013-05-31 19:21:58 +0000 | [diff] [blame] | 306 | assert(!RegAllocPass && "NVPTX uses no regalloc!"); |
Justin Holewinski | a51418c | 2013-10-11 12:39:39 +0000 | [diff] [blame] | 307 | |
| 308 | addPass(&ProcessImplicitDefsID); |
| 309 | addPass(&LiveVariablesID); |
| 310 | addPass(&MachineLoopInfoID); |
| 311 | addPass(&PHIEliminationID); |
| 312 | |
| 313 | addPass(&TwoAddressInstructionPassID); |
| 314 | addPass(&RegisterCoalescerID); |
| 315 | |
| 316 | // PreRA instruction scheduling. |
| 317 | if (addPass(&MachineSchedulerID)) |
| 318 | printAndVerify("After Machine Scheduling"); |
| 319 | |
| 320 | |
| 321 | addPass(&StackSlotColoringID); |
| 322 | |
| 323 | // FIXME: Needs physical registers |
| 324 | //addPass(&PostRAMachineLICMID); |
| 325 | |
| 326 | printAndVerify("After StackSlotColoring"); |
Justin Holewinski | dbb3b2f | 2013-05-31 12:14:49 +0000 | [diff] [blame] | 327 | } |
Justin Holewinski | 6dca839 | 2014-06-27 18:35:14 +0000 | [diff] [blame] | 328 | |
| 329 | void NVPTXPassConfig::addMachineSSAOptimization() { |
| 330 | // Pre-ra tail duplication. |
| 331 | if (addPass(&EarlyTailDuplicateID)) |
| 332 | printAndVerify("After Pre-RegAlloc TailDuplicate"); |
| 333 | |
| 334 | // Optimize PHIs before DCE: removing dead PHI cycles may make more |
| 335 | // instructions dead. |
| 336 | addPass(&OptimizePHIsID); |
| 337 | |
| 338 | // This pass merges large allocas. StackSlotColoring is a different pass |
| 339 | // which merges spill slots. |
| 340 | addPass(&StackColoringID); |
| 341 | |
| 342 | // If the target requests it, assign local variables to stack slots relative |
| 343 | // to one another and simplify frame index references where possible. |
| 344 | addPass(&LocalStackSlotAllocationID); |
| 345 | |
| 346 | // With optimization, dead code should already be eliminated. However |
| 347 | // there is one known exception: lowered code for arguments that are only |
| 348 | // used by tail calls, where the tail calls reuse the incoming stack |
| 349 | // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll). |
| 350 | addPass(&DeadMachineInstructionElimID); |
| 351 | printAndVerify("After codegen DCE pass"); |
| 352 | |
| 353 | // Allow targets to insert passes that improve instruction level parallelism, |
| 354 | // like if-conversion. Such passes will typically need dominator trees and |
| 355 | // loop info, just like LICM and CSE below. |
| 356 | if (addILPOpts()) |
| 357 | printAndVerify("After ILP optimizations"); |
| 358 | |
| 359 | addPass(&MachineLICMID); |
| 360 | addPass(&MachineCSEID); |
| 361 | |
| 362 | addPass(&MachineSinkingID); |
| 363 | printAndVerify("After Machine LICM, CSE and Sinking passes"); |
| 364 | |
| 365 | addPass(&PeepholeOptimizerID); |
| 366 | printAndVerify("After codegen peephole optimization pass"); |
| 367 | } |